zynqmp.dtsi 21.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12
/*
 * dts file for Xilinx ZynqMP
 *
 * (C) Copyright 2014 - 2015, Xilinx, Inc.
 *
 * Michal Simek <michal.simek@xilinx.com>
 *
 * SPDX-License-Identifier:	GPL-2.0+
 */
/ {
	compatible = "xlnx,zynqmp";
	#address-cells = <2>;
13
	#size-cells = <2>;
14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			compatible = "arm,cortex-a53", "arm,armv8";
			device_type = "cpu";
			enable-method = "psci";
			reg = <0x0>;
		};

		cpu@1 {
			compatible = "arm,cortex-a53", "arm,armv8";
			device_type = "cpu";
			enable-method = "psci";
			reg = <0x1>;
		};

		cpu@2 {
			compatible = "arm,cortex-a53", "arm,armv8";
			device_type = "cpu";
			enable-method = "psci";
			reg = <0x2>;
		};

		cpu@3 {
			compatible = "arm,cortex-a53", "arm,armv8";
			device_type = "cpu";
			enable-method = "psci";
			reg = <0x3>;
		};
	};

48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
	power-domains {
		compatible = "xlnx,zynqmp-genpd";

		pd_usb0: pd-usb0 {
			#power-domain-cells = <0x0>;
			pd-id = <0x16>;
		};

		pd_usb1: pd-usb1 {
			#power-domain-cells = <0x0>;
			pd-id = <0x17>;
		};

		pd_sata: pd-sata {
			#power-domain-cells = <0x0>;
			pd-id = <0x1c>;
		};

		pd_spi0: pd-spi0 {
			#power-domain-cells = <0x0>;
			pd-id = <0x23>;
		};

		pd_spi1: pd-spi1 {
			#power-domain-cells = <0x0>;
			pd-id = <0x24>;
		};

		pd_uart0: pd-uart0 {
			#power-domain-cells = <0x0>;
			pd-id = <0x21>;
		};

		pd_uart1: pd-uart1 {
			#power-domain-cells = <0x0>;
			pd-id = <0x22>;
		};

		pd_eth0: pd-eth0 {
			#power-domain-cells = <0x0>;
			pd-id = <0x1d>;
		};

		pd_eth1: pd-eth1 {
			#power-domain-cells = <0x0>;
			pd-id = <0x1e>;
		};

		pd_eth2: pd-eth2 {
			#power-domain-cells = <0x0>;
			pd-id = <0x1f>;
		};

		pd_eth3: pd-eth3 {
			#power-domain-cells = <0x0>;
			pd-id = <0x20>;
		};

		pd_i2c0: pd-i2c0 {
			#power-domain-cells = <0x0>;
			pd-id = <0x25>;
		};

		pd_i2c1: pd-i2c1 {
			#power-domain-cells = <0x0>;
			pd-id = <0x26>;
		};

		pd_dp: pd-dp {
			/* fixme: what to attach to */
			#power-domain-cells = <0x0>;
			pd-id = <0x29>;
		};

		pd_gdma: pd-gdma {
			#power-domain-cells = <0x0>;
			pd-id = <0x2a>;
		};

		pd_adma: pd-adma {
			#power-domain-cells = <0x0>;
			pd-id = <0x2b>;
		};

		pd_ttc0: pd-ttc0 {
			#power-domain-cells = <0x0>;
			pd-id = <0x18>;
		};

		pd_ttc1: pd-ttc1 {
			#power-domain-cells = <0x0>;
			pd-id = <0x19>;
		};

		pd_ttc2: pd-ttc2 {
			#power-domain-cells = <0x0>;
			pd-id = <0x1a>;
		};

		pd_ttc3: pd-ttc3 {
			#power-domain-cells = <0x0>;
			pd-id = <0x1b>;
		};

		pd_sd0: pd-sd0 {
			#power-domain-cells = <0x0>;
			pd-id = <0x27>;
		};

		pd_sd1: pd-sd1 {
			#power-domain-cells = <0x0>;
			pd-id = <0x28>;
		};

		pd_nand: pd-nand {
			#power-domain-cells = <0x0>;
			pd-id = <0x2c>;
		};

		pd_qspi: pd-qspi {
			#power-domain-cells = <0x0>;
			pd-id = <0x2d>;
		};

		pd_gpio: pd-gpio {
			#power-domain-cells = <0x0>;
			pd-id = <0x2e>;
		};

		pd_can0: pd-can0 {
			#power-domain-cells = <0x0>;
			pd-id = <0x2f>;
		};

		pd_can1: pd-can1 {
			#power-domain-cells = <0x0>;
			pd-id = <0x30>;
		};

		pd_ddr: pd-ddr {
			#power-domain-cells = <0x0>;
			pd-id = <0x37>;
		};

		pd_apll: pd-apll {
			#power-domain-cells = <0x0>;
			pd-id = <0x32>;
		};

		pd_vpll: pd-vpll {
			#power-domain-cells = <0x0>;
			pd-id = <0x33>;
		};

		pd_dpll: pd-dpll {
			#power-domain-cells = <0x0>;
			pd-id = <0x34>;
		};

		pd_rpll: pd-rpll {
			#power-domain-cells = <0x0>;
			pd-id = <0x35>;
		};

		pd_iopll: pd-iopll {
			#power-domain-cells = <0x0>;
			pd-id = <0x36>;
		};
	};

218 219
	pmu {
		compatible = "arm,armv8-pmuv3";
220
		interrupt-parent = <&gic>;
221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249
		interrupts = <0 143 4>,
			     <0 144 4>,
			     <0 145 4>,
			     <0 146 4>;
	};

	psci {
		compatible = "arm,psci-0.2";
		method = "smc";
	};

	firmware {
		compatible = "xlnx,zynqmp-pm";
		method = "smc";
	};

	timer {
		compatible = "arm,armv8-timer";
		interrupt-parent = <&gic>;
		interrupts = <1 13 0xf01>,
			     <1 14 0xf01>,
			     <1 11 0xf01>,
			     <1 10 0xf01>;
	};

	amba_apu: amba_apu {
		compatible = "simple-bus";
		#address-cells = <2>;
		#size-cells = <1>;
250
		ranges = <0 0 0 0 0xffffffff>;
251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268

		gic: interrupt-controller@f9010000 {
			compatible = "arm,gic-400", "arm,cortex-a15-gic";
			#interrupt-cells = <3>;
			reg = <0x0 0xf9010000 0x10000>,
			      <0x0 0xf902f000 0x2000>,
			      <0x0 0xf9040000 0x20000>,
			      <0x0 0xf906f000 0x2000>;
			interrupt-controller;
			interrupt-parent = <&gic>;
			interrupts = <1 9 0xf04>;
		};
	};

	amba: amba {
		compatible = "simple-bus";
		#address-cells = <2>;
		#size-cells = <1>;
269
		ranges = <0 0 0 0 0xffffffff>;
270 271 272 273 274 275 276 277 278 279

		can0: can@ff060000 {
			compatible = "xlnx,zynq-can-1.0";
			status = "disabled";
			clock-names = "can_clk", "pclk";
			reg = <0x0 0xff060000 0x1000>;
			interrupts = <0 23 4>;
			interrupt-parent = <&gic>;
			tx-fifo-depth = <0x40>;
			rx-fifo-depth = <0x40>;
280
			power-domains = <&pd_can0>;
281 282 283 284 285 286 287 288 289 290 291
		};

		can1: can@ff070000 {
			compatible = "xlnx,zynq-can-1.0";
			status = "disabled";
			clock-names = "can_clk", "pclk";
			reg = <0x0 0xff070000 0x1000>;
			interrupts = <0 24 4>;
			interrupt-parent = <&gic>;
			tx-fifo-depth = <0x40>;
			rx-fifo-depth = <0x40>;
292
			power-domains = <&pd_can1>;
293 294
		};

M
Michal Simek 已提交
295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313
		cci: cci@fd6e0000 {
			compatible = "arm,cci-400";
			reg = <0x0 0xfd6e0000 0x9000>;
			ranges = <0x0 0x0 0xfd6e0000 0x10000>;
			#address-cells = <1>;
			#size-cells = <1>;

			pmu@9000 {
				compatible = "arm,cci-400-pmu,r1";
				reg = <0x9000 0x5000>;
				interrupt-parent = <&gic>;
				interrupts = <0 123 4>,
					     <0 123 4>,
					     <0 123 4>,
					     <0 123 4>,
					     <0 123 4>;
			};
		};

314 315 316 317 318 319 320
		/* GDMA */
		fpd_dma_chan1: dma@fd500000 {
			status = "disabled";
			compatible = "xlnx,zynqmp-dma-1.0";
			reg = <0x0 0xfd500000 0x1000>;
			interrupt-parent = <&gic>;
			interrupts = <0 124 4>;
V
VNSL Durga 已提交
321
			clock-names = "clk_main", "clk_apb";
322 323
			xlnx,id = <0>;
			xlnx,bus-width = <128>;
324
			power-domains = <&pd_gdma>;
325 326 327 328 329 330 331 332
		};

		fpd_dma_chan2: dma@fd510000 {
			status = "disabled";
			compatible = "xlnx,zynqmp-dma-1.0";
			reg = <0x0 0xfd510000 0x1000>;
			interrupt-parent = <&gic>;
			interrupts = <0 125 4>;
V
VNSL Durga 已提交
333
			clock-names = "clk_main", "clk_apb";
334 335
			xlnx,id = <1>;
			xlnx,bus-width = <128>;
336
			power-domains = <&pd_gdma>;
337 338 339 340 341 342 343 344
		};

		fpd_dma_chan3: dma@fd520000 {
			status = "disabled";
			compatible = "xlnx,zynqmp-dma-1.0";
			reg = <0x0 0xfd520000 0x1000>;
			interrupt-parent = <&gic>;
			interrupts = <0 126 4>;
V
VNSL Durga 已提交
345
			clock-names = "clk_main", "clk_apb";
346 347
			xlnx,id = <2>;
			xlnx,bus-width = <128>;
348
			power-domains = <&pd_gdma>;
349 350 351 352 353 354 355 356
		};

		fpd_dma_chan4: dma@fd530000 {
			status = "disabled";
			compatible = "xlnx,zynqmp-dma-1.0";
			reg = <0x0 0xfd530000 0x1000>;
			interrupt-parent = <&gic>;
			interrupts = <0 127 4>;
V
VNSL Durga 已提交
357
			clock-names = "clk_main", "clk_apb";
358 359
			xlnx,id = <3>;
			xlnx,bus-width = <128>;
360
			power-domains = <&pd_gdma>;
361 362 363 364 365 366 367 368
		};

		fpd_dma_chan5: dma@fd540000 {
			status = "disabled";
			compatible = "xlnx,zynqmp-dma-1.0";
			reg = <0x0 0xfd540000 0x1000>;
			interrupt-parent = <&gic>;
			interrupts = <0 128 4>;
V
VNSL Durga 已提交
369
			clock-names = "clk_main", "clk_apb";
370 371
			xlnx,id = <4>;
			xlnx,bus-width = <128>;
372
			power-domains = <&pd_gdma>;
373 374 375 376 377 378 379 380
		};

		fpd_dma_chan6: dma@fd550000 {
			status = "disabled";
			compatible = "xlnx,zynqmp-dma-1.0";
			reg = <0x0 0xfd550000 0x1000>;
			interrupt-parent = <&gic>;
			interrupts = <0 129 4>;
V
VNSL Durga 已提交
381
			clock-names = "clk_main", "clk_apb";
382 383
			xlnx,id = <5>;
			xlnx,bus-width = <128>;
384
			power-domains = <&pd_gdma>;
385 386 387 388 389 390 391 392
		};

		fpd_dma_chan7: dma@fd560000 {
			status = "disabled";
			compatible = "xlnx,zynqmp-dma-1.0";
			reg = <0x0 0xfd560000 0x1000>;
			interrupt-parent = <&gic>;
			interrupts = <0 130 4>;
V
VNSL Durga 已提交
393
			clock-names = "clk_main", "clk_apb";
394 395
			xlnx,id = <6>;
			xlnx,bus-width = <128>;
396
			power-domains = <&pd_gdma>;
397 398 399 400 401 402 403 404
		};

		fpd_dma_chan8: dma@fd570000 {
			status = "disabled";
			compatible = "xlnx,zynqmp-dma-1.0";
			reg = <0x0 0xfd570000 0x1000>;
			interrupt-parent = <&gic>;
			interrupts = <0 131 4>;
V
VNSL Durga 已提交
405
			clock-names = "clk_main", "clk_apb";
406 407
			xlnx,id = <7>;
			xlnx,bus-width = <128>;
408
			power-domains = <&pd_gdma>;
409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428
		};

		gpu: gpu@fd4b0000 {
			status = "disabled";
			compatible = "arm,mali-400", "arm,mali-utgard";
			reg = <0x0 0xfd4b0000 0x30000>;
			interrupt-parent = <&gic>;
			interrupts = <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>;
			interrupt-names = "IRQGP", "IRQGPMMU", "IRQPP0", "IRQPPMMU0", "IRQPP1", "IRQPPMMU1";
		};

		/* ADMA */
		lpd_dma_chan1: dma@ffa80000 {
			status = "disabled";
			compatible = "xlnx,zynqmp-dma-1.0";
			reg = <0x0 0xffa80000 0x1000>;
			interrupt-parent = <&gic>;
			interrupts = <0 77 4>;
			xlnx,id = <0>;
			xlnx,bus-width = <64>;
429
			power-domains = <&pd_adma>;
430 431 432 433 434 435 436 437 438 439
		};

		lpd_dma_chan2: dma@ffa90000 {
			status = "disabled";
			compatible = "xlnx,zynqmp-dma-1.0";
			reg = <0x0 0xffa90000 0x1000>;
			interrupt-parent = <&gic>;
			interrupts = <0 78 4>;
			xlnx,id = <1>;
			xlnx,bus-width = <64>;
440
			power-domains = <&pd_adma>;
441 442 443 444 445 446 447 448 449 450
		};

		lpd_dma_chan3: dma@ffaa0000 {
			status = "disabled";
			compatible = "xlnx,zynqmp-dma-1.0";
			reg = <0x0 0xffaa0000 0x1000>;
			interrupt-parent = <&gic>;
			interrupts = <0 79 4>;
			xlnx,id = <2>;
			xlnx,bus-width = <64>;
451
			power-domains = <&pd_adma>;
452 453 454 455 456 457 458 459 460 461
		};

		lpd_dma_chan4: dma@ffab0000 {
			status = "disabled";
			compatible = "xlnx,zynqmp-dma-1.0";
			reg = <0x0 0xffab0000 0x1000>;
			interrupt-parent = <&gic>;
			interrupts = <0 80 4>;
			xlnx,id = <3>;
			xlnx,bus-width = <64>;
462
			power-domains = <&pd_adma>;
463 464 465 466 467 468 469 470 471 472
		};

		lpd_dma_chan5: dma@ffac0000 {
			status = "disabled";
			compatible = "xlnx,zynqmp-dma-1.0";
			reg = <0x0 0xffac0000 0x1000>;
			interrupt-parent = <&gic>;
			interrupts = <0 81 4>;
			xlnx,id = <4>;
			xlnx,bus-width = <64>;
473
			power-domains = <&pd_adma>;
474 475 476 477 478 479 480 481 482 483
		};

		lpd_dma_chan6: dma@ffad0000 {
			status = "disabled";
			compatible = "xlnx,zynqmp-dma-1.0";
			reg = <0x0 0xffad0000 0x1000>;
			interrupt-parent = <&gic>;
			interrupts = <0 82 4>;
			xlnx,id = <5>;
			xlnx,bus-width = <64>;
484
			power-domains = <&pd_adma>;
485 486 487 488 489 490 491 492 493 494
		};

		lpd_dma_chan7: dma@ffae0000 {
			status = "disabled";
			compatible = "xlnx,zynqmp-dma-1.0";
			reg = <0x0 0xffae0000 0x1000>;
			interrupt-parent = <&gic>;
			interrupts = <0 83 4>;
			xlnx,id = <6>;
			xlnx,bus-width = <64>;
495
			power-domains = <&pd_adma>;
496 497 498 499 500 501 502 503 504 505
		};

		lpd_dma_chan8: dma@ffaf0000 {
			status = "disabled";
			compatible = "xlnx,zynqmp-dma-1.0";
			reg = <0x0 0xffaf0000 0x1000>;
			interrupt-parent = <&gic>;
			interrupts = <0 84 4>;
			xlnx,id = <7>;
			xlnx,bus-width = <64>;
506
			power-domains = <&pd_adma>;
507 508
		};

509 510 511 512 513 514 515
		mc: memory-controller@fd070000 {
			compatible = "xlnx,zynqmp-ddrc-2.40a";
			reg = <0x0 0xfd070000 0x30000>;
			interrupt-parent = <&gic>;
			interrupts = <0 112 4>;
		};

516 517 518 519 520 521 522 523 524
		nand0: nand@ff100000 {
			compatible = "arasan,nfc-v3p10";
			status = "disabled";
			reg = <0x0 0xff100000 0x1000>;
			clock-names = "clk_sys", "clk_flash";
			interrupt-parent = <&gic>;
			interrupts = <0 14 4>;
			#address-cells = <2>;
			#size-cells = <1>;
525
			power-domains = <&pd_nand>;
526 527 528
		};

		gem0: ethernet@ff0b0000 {
529
			compatible = "cdns,zynqmp-gem";
530 531 532 533 534 535 536
			status = "disabled";
			interrupt-parent = <&gic>;
			interrupts = <0 57 4>, <0 57 4>;
			reg = <0x0 0xff0b0000 0x1000>;
			clock-names = "pclk", "hclk", "tx_clk";
			#address-cells = <1>;
			#size-cells = <0>;
537
			#stream-id-cells = <1>;
538
			power-domains = <&pd_eth0>;
539 540 541
		};

		gem1: ethernet@ff0c0000 {
542
			compatible = "cdns,zynqmp-gem";
543 544 545 546 547 548 549
			status = "disabled";
			interrupt-parent = <&gic>;
			interrupts = <0 59 4>, <0 59 4>;
			reg = <0x0 0xff0c0000 0x1000>;
			clock-names = "pclk", "hclk", "tx_clk";
			#address-cells = <1>;
			#size-cells = <0>;
550
			#stream-id-cells = <1>;
551
			power-domains = <&pd_eth1>;
552 553 554
		};

		gem2: ethernet@ff0d0000 {
555
			compatible = "cdns,zynqmp-gem";
556 557 558 559 560 561 562
			status = "disabled";
			interrupt-parent = <&gic>;
			interrupts = <0 61 4>, <0 61 4>;
			reg = <0x0 0xff0d0000 0x1000>;
			clock-names = "pclk", "hclk", "tx_clk";
			#address-cells = <1>;
			#size-cells = <0>;
563
			#stream-id-cells = <1>;
564
			power-domains = <&pd_eth2>;
565 566 567
		};

		gem3: ethernet@ff0e0000 {
568
			compatible = "cdns,zynqmp-gem";
569 570 571 572 573 574 575
			status = "disabled";
			interrupt-parent = <&gic>;
			interrupts = <0 63 4>, <0 63 4>;
			reg = <0x0 0xff0e0000 0x1000>;
			clock-names = "pclk", "hclk", "tx_clk";
			#address-cells = <1>;
			#size-cells = <0>;
576
			#stream-id-cells = <1>;
577
			power-domains = <&pd_eth3>;
578 579 580 581 582 583
		};

		gpio: gpio@ff0a0000 {
			compatible = "xlnx,zynqmp-gpio-1.0";
			status = "disabled";
			#gpio-cells = <0x2>;
584 585
			#interrupt-cells = <2>;
			interrupt-controller;
586 587 588
			interrupt-parent = <&gic>;
			interrupts = <0 16 4>;
			reg = <0x0 0xff0a0000 0x1000>;
589
			power-domains = <&pd_gpio>;
590 591 592 593 594 595 596 597 598 599
		};

		i2c0: i2c@ff020000 {
			compatible = "cdns,i2c-r1p10";
			status = "disabled";
			interrupt-parent = <&gic>;
			interrupts = <0 17 4>;
			reg = <0x0 0xff020000 0x1000>;
			#address-cells = <1>;
			#size-cells = <0>;
600
			power-domains = <&pd_i2c0>;
601 602 603 604 605 606 607 608 609 610
		};

		i2c1: i2c@ff030000 {
			compatible = "cdns,i2c-r1p10";
			status = "disabled";
			interrupt-parent = <&gic>;
			interrupts = <0 18 4>;
			reg = <0x0 0xff030000 0x1000>;
			#address-cells = <1>;
			#size-cells = <0>;
611
			power-domains = <&pd_i2c1>;
612 613 614 615 616 617 618 619 620 621
		};

		pcie: pcie@fd0e0000 {
			compatible = "xlnx,nwl-pcie-2.11";
			status = "disabled";
			#address-cells = <3>;
			#size-cells = <2>;
			#interrupt-cells = <1>;
			device_type = "pci";
			interrupt-parent = <&gic>;
622 623 624 625
			interrupts = <0 118 4>,
				     <0 116 4>,
				     <0 115 4>,	/* MSI_1 [63...32] */
				     <0 114 4>;	/* MSI_0 [31...0] */
626 627 628 629 630 631
			interrupt-names = "misc", "intx", "msi_1", "msi_0";
			reg = <0x0 0xfd0e0000 0x1000>,
			      <0x0 0xfd480000 0x1000>,
			      <0x0 0xe0000000 0x1000000>;
			reg-names = "breg", "pcireg", "cfg";
			ranges = <0x02000000 0x00000000 0xe1000000 0x00000000 0xe1000000 0 0x0f000000>;
632 633 634 635 636 637 638 639 640 641
			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
			interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
					<0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
					<0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
					<0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
			pcie_intc: legacy-interrupt-controller {
				interrupt-controller;
				#address-cells = <0>;
				#interrupt-cells = <1>;
			};
642 643 644 645 646 647 648 649 650
		};

		qspi: spi@ff0f0000 {
			compatible = "xlnx,zynqmp-qspi-1.0";
			status = "disabled";
			clock-names = "ref_clk", "pclk";
			interrupts = <0 15 4>;
			interrupt-parent = <&gic>;
			num-cs = <1>;
651 652
			reg = <0x0 0xff0f0000 0x1000>,
			      <0x0 0xc0000000 0x8000000>;
653 654
			#address-cells = <1>;
			#size-cells = <0>;
655
			power-domains = <&pd_qspi>;
656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672
		};

		rtc: rtc@ffa60000 {
			compatible = "xlnx,zynqmp-rtc";
			status = "disabled";
			reg = <0x0 0xffa60000 0x100>;
			interrupt-parent = <&gic>;
			interrupts = <0 26 4>, <0 27 4>;
			interrupt-names = "alarm", "sec";
		};

		sata: ahci@fd0c0000 {
			compatible = "ceva,ahci-1v84";
			status = "disabled";
			reg = <0x0 0xfd0c0000 0x2000>;
			interrupt-parent = <&gic>;
			interrupts = <0 133 4>;
673
			power-domains = <&pd_sata>;
674 675 676 677 678 679 680 681 682
		};

		sdhci0: sdhci@ff160000 {
			compatible = "arasan,sdhci-8.9a";
			status = "disabled";
			interrupt-parent = <&gic>;
			interrupts = <0 48 4>;
			reg = <0x0 0xff160000 0x1000>;
			clock-names = "clk_xin", "clk_ahb";
683
			broken-tuning;
684
			power-domains = <&pd_sd0>;
685 686 687 688 689 690 691 692 693
		};

		sdhci1: sdhci@ff170000 {
			compatible = "arasan,sdhci-8.9a";
			status = "disabled";
			interrupt-parent = <&gic>;
			interrupts = <0 49 4>;
			reg = <0x0 0xff170000 0x1000>;
			clock-names = "clk_xin", "clk_ahb";
694
			broken-tuning;
695
			power-domains = <&pd_sd1>;
696 697 698 699 700 701 702
		};

		smmu: smmu@fd800000 {
			compatible = "arm,mmu-500";
			reg = <0x0 0xfd800000 0x20000>;
			#global-interrupts = <1>;
			interrupt-parent = <&gic>;
703 704 705 706 707
			interrupts = <0 155 4>,
				<0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
				<0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
				<0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
				<0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>;
708 709 710 711
			mmu-masters = < &gem0 0x874
					&gem1 0x875
					&gem2 0x876
					&gem3 0x877 >;
712 713 714 715 716 717 718 719 720 721 722
		};

		spi0: spi@ff040000 {
			compatible = "cdns,spi-r1p6";
			status = "disabled";
			interrupt-parent = <&gic>;
			interrupts = <0 19 4>;
			reg = <0x0 0xff040000 0x1000>;
			clock-names = "ref_clk", "pclk";
			#address-cells = <1>;
			#size-cells = <0>;
723
			power-domains = <&pd_spi0>;
724 725 726 727 728 729 730 731 732 733 734
		};

		spi1: spi@ff050000 {
			compatible = "cdns,spi-r1p6";
			status = "disabled";
			interrupt-parent = <&gic>;
			interrupts = <0 20 4>;
			reg = <0x0 0xff050000 0x1000>;
			clock-names = "ref_clk", "pclk";
			#address-cells = <1>;
			#size-cells = <0>;
735
			power-domains = <&pd_spi1>;
736 737 738 739 740 741 742 743 744
		};

		ttc0: timer@ff110000 {
			compatible = "cdns,ttc";
			status = "disabled";
			interrupt-parent = <&gic>;
			interrupts = <0 36 4>, <0 37 4>, <0 38 4>;
			reg = <0x0 0xff110000 0x1000>;
			timer-width = <32>;
745
			power-domains = <&pd_ttc0>;
746 747 748 749 750 751 752 753 754
		};

		ttc1: timer@ff120000 {
			compatible = "cdns,ttc";
			status = "disabled";
			interrupt-parent = <&gic>;
			interrupts = <0 39 4>, <0 40 4>, <0 41 4>;
			reg = <0x0 0xff120000 0x1000>;
			timer-width = <32>;
755
			power-domains = <&pd_ttc1>;
756 757 758 759 760 761 762 763 764
		};

		ttc2: timer@ff130000 {
			compatible = "cdns,ttc";
			status = "disabled";
			interrupt-parent = <&gic>;
			interrupts = <0 42 4>, <0 43 4>, <0 44 4>;
			reg = <0x0 0xff130000 0x1000>;
			timer-width = <32>;
765
			power-domains = <&pd_ttc2>;
766 767 768 769 770 771 772 773 774
		};

		ttc3: timer@ff140000 {
			compatible = "cdns,ttc";
			status = "disabled";
			interrupt-parent = <&gic>;
			interrupts = <0 45 4>, <0 46 4>, <0 47 4>;
			reg = <0x0 0xff140000 0x1000>;
			timer-width = <32>;
775
			power-domains = <&pd_ttc3>;
776 777 778
		};

		uart0: serial@ff000000 {
779
			compatible = "cdns,uart-r1p12", "xlnx,xuartps";
780 781 782 783 784
			status = "disabled";
			interrupt-parent = <&gic>;
			interrupts = <0 21 4>;
			reg = <0x0 0xff000000 0x1000>;
			clock-names = "uart_clk", "pclk";
785
			power-domains = <&pd_uart0>;
786 787 788
		};

		uart1: serial@ff010000 {
789
			compatible = "cdns,uart-r1p12", "xlnx,xuartps";
790 791 792 793 794
			status = "disabled";
			interrupt-parent = <&gic>;
			interrupts = <0 22 4>;
			reg = <0x0 0xff010000 0x1000>;
			clock-names = "uart_clk", "pclk";
795
			power-domains = <&pd_uart1>;
796 797 798
		};

		usb0: usb@fe200000 {
799 800
			#address-cells = <2>;
			#size-cells = <1>;
801
			status = "disabled";
802 803 804
			compatible = "xlnx,zynqmp-dwc3";
			clock-names = "bus_clk", "ref_clk";
			clocks = <&clk125>, <&clk125>;
805
			power-domains = <&pd_usb0>;
806 807 808 809 810 811 812 813 814 815 816
			ranges;

			dwc3_0: dwc3@fe200000 {
				compatible = "snps,dwc3";
				status = "disabled";
				reg = <0x0 0xfe200000 0x40000>;
				interrupt-parent = <&gic>;
				interrupts = <0 65 4>;
				/* snps,quirk-frame-length-adjustment = <0x20>; */
				snps,refclk_fladj;
			};
817 818 819
		};

		usb1: usb@fe300000 {
820 821
			#address-cells = <2>;
			#size-cells = <1>;
822
			status = "disabled";
823 824 825
			compatible = "xlnx,zynqmp-dwc3";
			clock-names = "bus_clk", "ref_clk";
			clocks = <&clk125>, <&clk125>;
826
			power-domains = <&pd_usb1>;
827 828 829 830 831 832 833 834 835 836 837
			ranges;

			dwc3_1: dwc3@fe300000 {
				compatible = "snps,dwc3";
				status = "disabled";
				reg = <0x0 0xfe300000 0x40000>;
				interrupt-parent = <&gic>;
				interrupts = <0 70 4>;
				/* snps,quirk-frame-length-adjustment = <0x20>; */
				snps,refclk_fladj;
			};
838 839 840 841 842 843
		};

		watchdog0: watchdog@fd4d0000 {
			compatible = "cdns,wdt-r1p2";
			status = "disabled";
			interrupt-parent = <&gic>;
844
			interrupts = <0 113 1>;
845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867
			reg = <0x0 0xfd4d0000 0x1000>;
			timeout-sec = <10>;
		};

		xilinx_drm: xilinx_drm {
			compatible = "xlnx,drm";
			status = "disabled";
			xlnx,encoder-slave = <&xlnx_dp>;
			xlnx,connector-type = "DisplayPort";
			xlnx,dp-sub = <&xlnx_dp_sub>;
			planes {
				xlnx,pixel-format = "rgb565";
				plane0 {
					dmas = <&xlnx_dpdma 3>;
					dma-names = "dma";
				};
				plane1 {
					dmas = <&xlnx_dpdma 0>;
					dma-names = "dma";
				};
			};
		};

868
		xlnx_dp: dp@fd4a0000 {
869 870
			compatible = "xlnx,v-dp";
			status = "disabled";
871 872
			reg = <0x0 0xfd4a0000 0x1000>,
			      <0x0 0xfd400000 0x20000>;
873 874 875 876 877 878 879 880 881 882 883 884
			interrupts = <0 119 4>;
			interrupt-parent = <&gic>;
			clock-names = "aclk", "aud_clk";
			xlnx,dp-version = "v1.2";
			xlnx,max-lanes = <2>;
			xlnx,max-link-rate = <540000>;
			xlnx,max-bpc = <16>;
			xlnx,enable-ycrcb;
			xlnx,colormetry = "rgb";
			xlnx,bpc = <8>;
			xlnx,audio-chan = <2>;
			xlnx,dp-sub = <&xlnx_dp_sub>;
885
			xlnx,max-pclock-frequency = <300000>;
886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914
		};

		xlnx_dp_snd_card: dp_snd_card {
			compatible = "xlnx,dp-snd-card";
			status = "disabled";
			xlnx,dp-snd-pcm = <&xlnx_dp_snd_pcm0>, <&xlnx_dp_snd_pcm1>;
			xlnx,dp-snd-codec = <&xlnx_dp_snd_codec0>;
		};

		xlnx_dp_snd_codec0: dp_snd_codec0 {
			compatible = "xlnx,dp-snd-codec";
			status = "disabled";
			clock-names = "aud_clk";
		};

		xlnx_dp_snd_pcm0: dp_snd_pcm0 {
			compatible = "xlnx,dp-snd-pcm";
			status = "disabled";
			dmas = <&xlnx_dpdma 4>;
			dma-names = "tx";
		};

		xlnx_dp_snd_pcm1: dp_snd_pcm1 {
			compatible = "xlnx,dp-snd-pcm";
			status = "disabled";
			dmas = <&xlnx_dpdma 5>;
			dma-names = "tx";
		};

915
		xlnx_dp_sub: dp_sub@fd4aa000 {
916 917
			compatible = "xlnx,dp-sub";
			status = "disabled";
918 919 920
			reg = <0x0 0xfd4aa000 0x1000>,
			      <0x0 0xfd4ab000 0x1000>,
			      <0x0 0xfd4ac000 0x1000>;
921 922
			reg-names = "blend", "av_buf", "aud";
			xlnx,output-fmt = "rgb";
923 924
			xlnx,vid-fmt = "yuyv";
			xlnx,gfx-fmt = "rgb565";
925 926 927 928 929 930 931 932 933 934 935
		};

		xlnx_dpdma: dma@fd4c0000 {
			compatible = "xlnx,dpdma";
			status = "disabled";
			reg = <0x0 0xfd4c0000 0x1000>;
			interrupts = <0 122 4>;
			interrupt-parent = <&gic>;
			clock-names = "axi_clk";
			dma-channels = <6>;
			#dma-cells = <1>;
936
			dma-video0channel@fd4c0000 {
937 938
				compatible = "xlnx,video0";
			};
939
			dma-video1channel@fd4c0000 {
940 941
				compatible = "xlnx,video1";
			};
942
			dma-video2channel@fd4c0000 {
943 944
				compatible = "xlnx,video2";
			};
945
			dma-graphicschannel@fd4c0000 {
946 947
				compatible = "xlnx,graphics";
			};
948
			dma-audio0channel@fd4c0000 {
949 950
				compatible = "xlnx,audio0";
			};
951
			dma-audio1channel@fd4c0000 {
952 953 954 955 956
				compatible = "xlnx,audio1";
			};
		};
	};
};