omap_hsmmc.c 27.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * (C) Copyright 2008
 * Texas Instruments, <www.ti.com>
 * Sukumar Ghorai <s-ghorai@ti.com>
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation's version 2 of
 * the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

#include <config.h>
#include <common.h>
27
#include <malloc.h>
28
#include <memalign.h>
29 30 31
#include <mmc.h>
#include <part.h>
#include <i2c.h>
F
Felix Brack 已提交
32
#if defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)
N
Nishanth Menon 已提交
33
#include <palmas.h>
F
Felix Brack 已提交
34
#endif
35 36
#include <asm/io.h>
#include <asm/arch/mmc_host_def.h>
37 38
#if !defined(CONFIG_SOC_KEYSTONE)
#include <asm/gpio.h>
39
#include <asm/arch/sys_proto.h>
40
#endif
41 42 43
#ifdef CONFIG_MMC_OMAP36XX_PINS
#include <asm/arch/mux.h>
#endif
44 45 46
#include <dm.h>

DECLARE_GLOBAL_DATA_PTR;
47

48 49 50 51 52 53 54 55
/* simplify defines to OMAP_HSMMC_USE_GPIO */
#if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_SPL_BUILD)) || \
	(defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO_SUPPORT))
#define OMAP_HSMMC_USE_GPIO
#else
#undef OMAP_HSMMC_USE_GPIO
#endif

56 57 58 59
/* common definitions for all OMAPs */
#define SYSCTL_SRC	(1 << 25)
#define SYSCTL_SRD	(1 << 26)

60 61
struct omap_hsmmc_data {
	struct hsmmc *base_addr;
62
#if !CONFIG_IS_ENABLED(DM_MMC)
63
	struct mmc_config cfg;
64
#endif
65
#ifdef OMAP_HSMMC_USE_GPIO
66
#if CONFIG_IS_ENABLED(DM_MMC)
67 68 69 70
	struct gpio_desc cd_gpio;	/* Change Detect GPIO */
	struct gpio_desc wp_gpio;	/* Write Protect GPIO */
	bool cd_inverted;
#else
71
	int cd_gpio;
72
	int wp_gpio;
73
#endif
74
#endif
75 76 77 78 79 80 81 82 83 84 85 86 87
	u8 controller_flags;
#ifndef CONFIG_OMAP34XX
	struct omap_hsmmc_adma_desc *adma_desc_table;
	uint desc_slot;
#endif
};

#ifndef CONFIG_OMAP34XX
struct omap_hsmmc_adma_desc {
	u8 attr;
	u8 reserved;
	u16 len;
	u32 addr;
88 89
};

90 91 92 93 94 95 96 97 98 99 100 101 102
#define ADMA_MAX_LEN	63488

/* Decriptor table defines */
#define ADMA_DESC_ATTR_VALID		BIT(0)
#define ADMA_DESC_ATTR_END		BIT(1)
#define ADMA_DESC_ATTR_INT		BIT(2)
#define ADMA_DESC_ATTR_ACT1		BIT(4)
#define ADMA_DESC_ATTR_ACT2		BIT(5)

#define ADMA_DESC_TRANSFER_DATA		ADMA_DESC_ATTR_ACT2
#define ADMA_DESC_LINK_DESC	(ADMA_DESC_ATTR_ACT1 | ADMA_DESC_ATTR_ACT2)
#endif

N
Nishanth Menon 已提交
103 104 105
/* If we fail after 1 second wait, something is really bad */
#define MAX_RETRY_MS	1000

106 107 108 109 110 111 112 113
/* DMA transfers can take a long time if a lot a data is transferred.
 * The timeout must take in account the amount of data. Let's assume
 * that the time will never exceed 333 ms per MB (in other word we assume
 * that the bandwidth is always above 3MB/s).
 */
#define DMA_TIMEOUT_PER_MB	333
#define OMAP_HSMMC_USE_ADMA			BIT(2)

S
Sricharan 已提交
114 115 116
static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
			unsigned int siz);
B
Balaji T K 已提交
117

118 119
static inline struct omap_hsmmc_data *omap_hsmmc_get_data(struct mmc *mmc)
{
120
#if CONFIG_IS_ENABLED(DM_MMC)
121 122 123 124
	return dev_get_priv(mmc->dev);
#else
	return (struct omap_hsmmc_data *)mmc->priv;
#endif
125 126 127
}
static inline struct mmc_config *omap_hsmmc_get_cfg(struct mmc *mmc)
{
128
#if CONFIG_IS_ENABLED(DM_MMC)
129 130 131 132 133
	struct omap_hsmmc_plat *plat = dev_get_platdata(mmc->dev);
	return &plat->cfg;
#else
	return &((struct omap_hsmmc_data *)mmc->priv)->cfg;
#endif
134 135
}

136
#if defined(OMAP_HSMMC_USE_GPIO) && !CONFIG_IS_ENABLED(DM_MMC)
137 138
static int omap_mmc_setup_gpio_in(int gpio, const char *label)
{
S
Simon Glass 已提交
139
	int ret;
140

S
Simon Glass 已提交
141 142
#ifndef CONFIG_DM_GPIO
	if (!gpio_is_valid(gpio))
143
		return -1;
S
Simon Glass 已提交
144 145 146 147
#endif
	ret = gpio_request(gpio, label);
	if (ret)
		return ret;
148

S
Simon Glass 已提交
149 150 151
	ret = gpio_direction_input(gpio);
	if (ret)
		return ret;
152 153 154 155 156

	return gpio;
}
#endif

157
static unsigned char mmc_board_init(struct mmc *mmc)
158 159
{
#if defined(CONFIG_OMAP34XX)
160
	struct mmc_config *cfg = omap_hsmmc_get_cfg(mmc);
161 162
	t2_t *t2_base = (t2_t *)T2_BASE;
	struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
163
	u32 pbias_lite;
164 165 166
#ifdef CONFIG_MMC_OMAP36XX_PINS
	u32 wkup_ctrl = readl(OMAP34XX_CTRL_WKUP_CTRL);
#endif
167

168 169
	pbias_lite = readl(&t2_base->pbias_lite);
	pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0);
170 171 172
#ifdef CONFIG_TARGET_OMAP3_CAIRO
	/* for cairo board, we need to set up 1.8 Volt bias level on MMC1 */
	pbias_lite &= ~PBIASLITEVMODE0;
173 174 175 176 177 178 179
#endif
#ifdef CONFIG_MMC_OMAP36XX_PINS
	if (get_cpu_family() == CPU_OMAP36XX) {
		/* Disable extended drain IO before changing PBIAS */
		wkup_ctrl &= ~OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ;
		writel(wkup_ctrl, OMAP34XX_CTRL_WKUP_CTRL);
	}
180
#endif
181
	writel(pbias_lite, &t2_base->pbias_lite);
182

183
	writel(pbias_lite | PBIASLITEPWRDNZ1 |
184 185 186
		PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
		&t2_base->pbias_lite);

187 188 189 190 191 192 193
#ifdef CONFIG_MMC_OMAP36XX_PINS
	if (get_cpu_family() == CPU_OMAP36XX)
		/* Enable extended drain IO after changing PBIAS */
		writel(wkup_ctrl |
				OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ,
				OMAP34XX_CTRL_WKUP_CTRL);
#endif
194 195 196 197 198 199
	writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
		&t2_base->devconf0);

	writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
		&t2_base->devconf1);

200
	/* Change from default of 52MHz to 26MHz if necessary */
201
	if (!(cfg->host_caps & MMC_MODE_HS_52MHz))
202 203 204
		writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
			&t2_base->ctl_prog_io1);

205 206 207 208 209 210 211 212 213
	writel(readl(&prcm_base->fclken1_core) |
		EN_MMC1 | EN_MMC2 | EN_MMC3,
		&prcm_base->fclken1_core);

	writel(readl(&prcm_base->iclken1_core) |
		EN_MMC1 | EN_MMC2 | EN_MMC3,
		&prcm_base->iclken1_core);
#endif

214
#if defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)
B
Balaji T K 已提交
215
	/* PBIAS config needed for MMC1 only */
216
	if (mmc_get_blk_desc(mmc)->devnum == 0)
217
		vmmc_pbias_config(LDO_VOLT_3V0);
B
Balaji T K 已提交
218
#endif
219 220 221 222

	return 0;
}

S
Sricharan 已提交
223
void mmc_init_stream(struct hsmmc *mmc_base)
224
{
N
Nishanth Menon 已提交
225
	ulong start;
226 227 228 229

	writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);

	writel(MMC_CMD0, &mmc_base->cmd);
N
Nishanth Menon 已提交
230 231 232 233 234 235 236
	start = get_timer(0);
	while (!(readl(&mmc_base->stat) & CC_MASK)) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for cc!\n", __func__);
			return;
		}
	}
237 238 239 240
	writel(CC_MASK, &mmc_base->stat)
		;
	writel(MMC_CMD0, &mmc_base->cmd)
		;
N
Nishanth Menon 已提交
241 242 243 244 245 246 247
	start = get_timer(0);
	while (!(readl(&mmc_base->stat) & CC_MASK)) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for cc2!\n", __func__);
			return;
		}
	}
248 249 250
	writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
}

251
static int omap_hsmmc_init_setup(struct mmc *mmc)
252
{
253
	struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
254
	struct hsmmc *mmc_base;
255 256
	unsigned int reg_val;
	unsigned int dsor;
N
Nishanth Menon 已提交
257
	ulong start;
258

259
	mmc_base = priv->base_addr;
B
Balaji T K 已提交
260
	mmc_board_init(mmc);
261 262 263

	writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
		&mmc_base->sysconfig);
N
Nishanth Menon 已提交
264 265 266 267
	start = get_timer(0);
	while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for cc2!\n", __func__);
268
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
269 270
		}
	}
271
	writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
N
Nishanth Menon 已提交
272 273 274 275 276
	start = get_timer(0);
	while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for softresetall!\n",
				__func__);
277
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
278 279
		}
	}
280 281 282 283 284
#ifndef CONFIG_OMAP34XX
	reg_val = readl(&mmc_base->hl_hwinfo);
	if (reg_val & MADMA_EN)
		priv->controller_flags |= OMAP_HSMMC_USE_ADMA;
#endif
285 286 287 288 289 290 291 292 293 294 295 296
	writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
	writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
		&mmc_base->capa);

	reg_val = readl(&mmc_base->con) & RESERVED_MASK;

	writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
		MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
		HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);

	dsor = 240;
	mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
297
		(ICE_STOP | DTO_15THDTO));
298 299
	mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
		(dsor << CLKD_OFFSET) | ICE_OSCILLATE);
N
Nishanth Menon 已提交
300 301 302 303
	start = get_timer(0);
	while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for ics!\n", __func__);
304
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
305 306
		}
	}
307 308 309 310 311
	writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);

	writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);

	writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
312 313
		IE_CEB | IE_CCRC | IE_ADMAE | IE_CTO | IE_BRR | IE_BWR | IE_TC |
		IE_CC, &mmc_base->ie);
314 315 316 317 318 319

	mmc_init_stream(mmc_base);

	return 0;
}

320 321 322 323 324 325 326 327 328 329 330 331
/*
 * MMC controller internal finite state machine reset
 *
 * Used to reset command or data internal state machines, using respectively
 * SRC or SRD bit of SYSCTL register
 */
static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit)
{
	ulong start;

	mmc_reg_out(&mmc_base->sysctl, bit, bit);

332 333 334 335 336 337 338 339 340 341 342 343 344 345 346
	/*
	 * CMD(DAT) lines reset procedures are slightly different
	 * for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
	 * According to OMAP3 TRM:
	 * Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it
	 * returns to 0x0.
	 * According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
	 * procedure steps must be as follows:
	 * 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
	 *    MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
	 * 2. Poll the SRC(SRD) bit until it is set to 0x1.
	 * 3. Wait until the SRC (SRD) bit returns to 0x0
	 *    (reset procedure is completed).
	 */
#if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
347
	defined(CONFIG_AM33XX) || defined(CONFIG_AM43XX)
348 349 350 351 352 353 354 355
	if (!(readl(&mmc_base->sysctl) & bit)) {
		start = get_timer(0);
		while (!(readl(&mmc_base->sysctl) & bit)) {
			if (get_timer(0) - start > MAX_RETRY_MS)
				return;
		}
	}
#endif
356 357 358 359 360 361 362 363 364
	start = get_timer(0);
	while ((readl(&mmc_base->sysctl) & bit) != 0) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for sysctl %x to clear\n",
				__func__, bit);
			return;
		}
	}
}
365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476

#ifndef CONFIG_OMAP34XX
static void omap_hsmmc_adma_desc(struct mmc *mmc, char *buf, u16 len, bool end)
{
	struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
	struct omap_hsmmc_adma_desc *desc;
	u8 attr;

	desc = &priv->adma_desc_table[priv->desc_slot];

	attr = ADMA_DESC_ATTR_VALID | ADMA_DESC_TRANSFER_DATA;
	if (!end)
		priv->desc_slot++;
	else
		attr |= ADMA_DESC_ATTR_END;

	desc->len = len;
	desc->addr = (u32)buf;
	desc->reserved = 0;
	desc->attr = attr;
}

static void omap_hsmmc_prepare_adma_table(struct mmc *mmc,
					  struct mmc_data *data)
{
	uint total_len = data->blocksize * data->blocks;
	uint desc_count = DIV_ROUND_UP(total_len, ADMA_MAX_LEN);
	struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
	int i = desc_count;
	char *buf;

	priv->desc_slot = 0;
	priv->adma_desc_table = (struct omap_hsmmc_adma_desc *)
				memalign(ARCH_DMA_MINALIGN, desc_count *
				sizeof(struct omap_hsmmc_adma_desc));

	if (data->flags & MMC_DATA_READ)
		buf = data->dest;
	else
		buf = (char *)data->src;

	while (--i) {
		omap_hsmmc_adma_desc(mmc, buf, ADMA_MAX_LEN, false);
		buf += ADMA_MAX_LEN;
		total_len -= ADMA_MAX_LEN;
	}

	omap_hsmmc_adma_desc(mmc, buf, total_len, true);

	flush_dcache_range((long)priv->adma_desc_table,
			   (long)priv->adma_desc_table +
			   ROUND(desc_count *
			   sizeof(struct omap_hsmmc_adma_desc),
			   ARCH_DMA_MINALIGN));
}

static void omap_hsmmc_prepare_data(struct mmc *mmc, struct mmc_data *data)
{
	struct hsmmc *mmc_base;
	struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
	u32 val;
	char *buf;

	mmc_base = priv->base_addr;
	omap_hsmmc_prepare_adma_table(mmc, data);

	if (data->flags & MMC_DATA_READ)
		buf = data->dest;
	else
		buf = (char *)data->src;

	val = readl(&mmc_base->hctl);
	val |= DMA_SELECT;
	writel(val, &mmc_base->hctl);

	val = readl(&mmc_base->con);
	val |= DMA_MASTER;
	writel(val, &mmc_base->con);

	writel((u32)priv->adma_desc_table, &mmc_base->admasal);

	flush_dcache_range((u32)buf,
			   (u32)buf +
			   ROUND(data->blocksize * data->blocks,
				 ARCH_DMA_MINALIGN));
}

static void omap_hsmmc_dma_cleanup(struct mmc *mmc)
{
	struct hsmmc *mmc_base;
	struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
	u32 val;

	mmc_base = priv->base_addr;

	val = readl(&mmc_base->con);
	val &= ~DMA_MASTER;
	writel(val, &mmc_base->con);

	val = readl(&mmc_base->hctl);
	val &= ~DMA_SELECT;
	writel(val, &mmc_base->hctl);

	kfree(priv->adma_desc_table);
}
#else
#define omap_hsmmc_adma_desc
#define omap_hsmmc_prepare_adma_table
#define omap_hsmmc_prepare_data
#define omap_hsmmc_dma_cleanup
#endif

477
#if !CONFIG_IS_ENABLED(DM_MMC)
478
static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
479 480
			struct mmc_data *data)
{
481
	struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
482 483 484 485 486
#else
static int omap_hsmmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
			struct mmc_data *data)
{
	struct omap_hsmmc_data *priv = dev_get_priv(dev);
487 488 489 490
#ifndef CONFIG_OMAP34XX
	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
	struct mmc *mmc = upriv->mmc;
#endif
491
#endif
492
	struct hsmmc *mmc_base;
493
	unsigned int flags, mmc_stat;
N
Nishanth Menon 已提交
494
	ulong start;
495

496
	mmc_base = priv->base_addr;
497 498 499 500

	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
		return 0;

N
Nishanth Menon 已提交
501
	start = get_timer(0);
T
Tom Rini 已提交
502
	while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
N
Nishanth Menon 已提交
503
		if (get_timer(0) - start > MAX_RETRY_MS) {
T
Tom Rini 已提交
504 505
			printf("%s: timedout waiting on cmd inhibit to clear\n",
					__func__);
506
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
507 508
		}
	}
509
	writel(0xFFFFFFFF, &mmc_base->stat);
N
Nishanth Menon 已提交
510 511 512
	start = get_timer(0);
	while (readl(&mmc_base->stat)) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
513 514
			printf("%s: timedout waiting for STAT (%x) to clear\n",
				__func__, readl(&mmc_base->stat));
515
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
516 517
		}
	}
518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546
	/*
	 * CMDREG
	 * CMDIDX[13:8]	: Command index
	 * DATAPRNT[5]	: Data Present Select
	 * ENCMDIDX[4]	: Command Index Check Enable
	 * ENCMDCRC[3]	: Command CRC Check Enable
	 * RSPTYP[1:0]
	 *	00 = No Response
	 *	01 = Length 136
	 *	10 = Length 48
	 *	11 = Length 48 Check busy after response
	 */
	/* Delay added before checking the status of frq change
	 * retry not supported by mmc.c(core file)
	 */
	if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
		udelay(50000); /* wait 50 ms */

	if (!(cmd->resp_type & MMC_RSP_PRESENT))
		flags = 0;
	else if (cmd->resp_type & MMC_RSP_136)
		flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
	else if (cmd->resp_type & MMC_RSP_BUSY)
		flags = RSP_TYPE_LGHT48B;
	else
		flags = RSP_TYPE_LGHT48;

	/* enable default flags */
	flags =	flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
547 548
			MSBS_SGLEBLK);
	flags &= ~(ACEN_ENABLE | BCE_ENABLE | DE_ENABLE);
549 550 551 552 553 554 555 556 557

	if (cmd->resp_type & MMC_RSP_CRC)
		flags |= CCCE_CHECK;
	if (cmd->resp_type & MMC_RSP_OPCODE)
		flags |= CICE_CHECK;

	if (data) {
		if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
			 (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
558
			flags |= (MSBS_MULTIBLK | BCE_ENABLE | ACEN_ENABLE);
559 560 561 562 563 564 565 566 567 568
			data->blocksize = 512;
			writel(data->blocksize | (data->blocks << 16),
							&mmc_base->blk);
		} else
			writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);

		if (data->flags & MMC_DATA_READ)
			flags |= (DP_DATA | DDIR_READ);
		else
			flags |= (DP_DATA | DDIR_WRITE);
569 570 571 572 573 574 575 576

#ifndef CONFIG_OMAP34XX
		if ((priv->controller_flags & OMAP_HSMMC_USE_ADMA) &&
		    !mmc_is_tuning_cmd(cmd->cmdidx)) {
			omap_hsmmc_prepare_data(mmc, data);
			flags |= DE_ENABLE;
		}
#endif
577 578 579
	}

	writel(cmd->cmdarg, &mmc_base->arg);
580
	udelay(20);		/* To fix "No status update" error on eMMC */
581 582
	writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);

N
Nishanth Menon 已提交
583
	start = get_timer(0);
584 585
	do {
		mmc_stat = readl(&mmc_base->stat);
586
		if (get_timer(start) > MAX_RETRY_MS) {
N
Nishanth Menon 已提交
587
			printf("%s : timeout: No status update\n", __func__);
588
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
589 590
		}
	} while (!mmc_stat);
591

592 593
	if ((mmc_stat & IE_CTO) != 0) {
		mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
594
		return -ETIMEDOUT;
595
	} else if ((mmc_stat & ERRI_MASK) != 0)
596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612
		return -1;

	if (mmc_stat & CC_MASK) {
		writel(CC_MASK, &mmc_base->stat);
		if (cmd->resp_type & MMC_RSP_PRESENT) {
			if (cmd->resp_type & MMC_RSP_136) {
				/* response type 2 */
				cmd->response[3] = readl(&mmc_base->rsp10);
				cmd->response[2] = readl(&mmc_base->rsp32);
				cmd->response[1] = readl(&mmc_base->rsp54);
				cmd->response[0] = readl(&mmc_base->rsp76);
			} else
				/* response types 1, 1b, 3, 4, 5, 6 */
				cmd->response[0] = readl(&mmc_base->rsp10);
		}
	}

613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647
#ifndef CONFIG_OMAP34XX
	if ((priv->controller_flags & OMAP_HSMMC_USE_ADMA) && data &&
	    !mmc_is_tuning_cmd(cmd->cmdidx)) {
		u32 sz_mb, timeout;

		if (mmc_stat & IE_ADMAE) {
			omap_hsmmc_dma_cleanup(mmc);
			return -EIO;
		}

		sz_mb = DIV_ROUND_UP(data->blocksize *  data->blocks, 1 << 20);
		timeout = sz_mb * DMA_TIMEOUT_PER_MB;
		if (timeout < MAX_RETRY_MS)
			timeout = MAX_RETRY_MS;

		start = get_timer(0);
		do {
			mmc_stat = readl(&mmc_base->stat);
			if (mmc_stat & TC_MASK) {
				writel(readl(&mmc_base->stat) | TC_MASK,
				       &mmc_base->stat);
				break;
			}
			if (get_timer(start) > timeout) {
				printf("%s : DMA timeout: No status update\n",
				       __func__);
				return -ETIMEDOUT;
			}
		} while (1);

		omap_hsmmc_dma_cleanup(mmc);
		return 0;
	}
#endif

648 649 650 651 652 653 654 655 656 657
	if (data && (data->flags & MMC_DATA_READ)) {
		mmc_read_data(mmc_base,	data->dest,
				data->blocksize * data->blocks);
	} else if (data && (data->flags & MMC_DATA_WRITE)) {
		mmc_write_data(mmc_base, data->src,
				data->blocksize * data->blocks);
	}
	return 0;
}

S
Sricharan 已提交
658
static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
659 660 661 662 663 664 665 666 667 668 669 670
{
	unsigned int *output_buf = (unsigned int *)buf;
	unsigned int mmc_stat;
	unsigned int count;

	/*
	 * Start Polled Read
	 */
	count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
	count /= 4;

	while (size) {
N
Nishanth Menon 已提交
671
		ulong start = get_timer(0);
672 673
		do {
			mmc_stat = readl(&mmc_base->stat);
N
Nishanth Menon 已提交
674 675 676
			if (get_timer(0) - start > MAX_RETRY_MS) {
				printf("%s: timedout waiting for status!\n",
						__func__);
677
				return -ETIMEDOUT;
N
Nishanth Menon 已提交
678
			}
679 680
		} while (mmc_stat == 0);

681 682 683
		if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
			mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);

684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711
		if ((mmc_stat & ERRI_MASK) != 0)
			return 1;

		if (mmc_stat & BRR_MASK) {
			unsigned int k;

			writel(readl(&mmc_base->stat) | BRR_MASK,
				&mmc_base->stat);
			for (k = 0; k < count; k++) {
				*output_buf = readl(&mmc_base->data);
				output_buf++;
			}
			size -= (count*4);
		}

		if (mmc_stat & BWR_MASK)
			writel(readl(&mmc_base->stat) | BWR_MASK,
				&mmc_base->stat);

		if (mmc_stat & TC_MASK) {
			writel(readl(&mmc_base->stat) | TC_MASK,
				&mmc_base->stat);
			break;
		}
	}
	return 0;
}

S
Sricharan 已提交
712 713
static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
				unsigned int size)
714 715 716 717 718 719
{
	unsigned int *input_buf = (unsigned int *)buf;
	unsigned int mmc_stat;
	unsigned int count;

	/*
720
	 * Start Polled Write
721 722 723 724 725
	 */
	count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
	count /= 4;

	while (size) {
N
Nishanth Menon 已提交
726
		ulong start = get_timer(0);
727 728
		do {
			mmc_stat = readl(&mmc_base->stat);
N
Nishanth Menon 已提交
729 730 731
			if (get_timer(0) - start > MAX_RETRY_MS) {
				printf("%s: timedout waiting for status!\n",
						__func__);
732
				return -ETIMEDOUT;
N
Nishanth Menon 已提交
733
			}
734 735
		} while (mmc_stat == 0);

736 737 738
		if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
			mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);

739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
		if ((mmc_stat & ERRI_MASK) != 0)
			return 1;

		if (mmc_stat & BWR_MASK) {
			unsigned int k;

			writel(readl(&mmc_base->stat) | BWR_MASK,
					&mmc_base->stat);
			for (k = 0; k < count; k++) {
				writel(*input_buf, &mmc_base->data);
				input_buf++;
			}
			size -= (count*4);
		}

		if (mmc_stat & BRR_MASK)
			writel(readl(&mmc_base->stat) | BRR_MASK,
				&mmc_base->stat);

		if (mmc_stat & TC_MASK) {
			writel(readl(&mmc_base->stat) | TC_MASK,
				&mmc_base->stat);
			break;
		}
	}
	return 0;
}

767
#if !CONFIG_IS_ENABLED(DM_MMC)
768
static int omap_hsmmc_set_ios(struct mmc *mmc)
769
{
770
	struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
771 772 773 774 775 776 777
#else
static int omap_hsmmc_set_ios(struct udevice *dev)
{
	struct omap_hsmmc_data *priv = dev_get_priv(dev);
	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
	struct mmc *mmc = upriv->mmc;
#endif
778
	struct hsmmc *mmc_base;
779
	unsigned int dsor = 0;
N
Nishanth Menon 已提交
780
	ulong start;
781

782
	mmc_base = priv->base_addr;
783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
	/* configue bus width */
	switch (mmc->bus_width) {
	case 8:
		writel(readl(&mmc_base->con) | DTW_8_BITMODE,
			&mmc_base->con);
		break;

	case 4:
		writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
			&mmc_base->con);
		writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
			&mmc_base->hctl);
		break;

	case 1:
	default:
		writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
			&mmc_base->con);
		writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
			&mmc_base->hctl);
		break;
	}

	/* configure clock with 96Mhz system clock.
	 */
	if (mmc->clock != 0) {
		dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
		if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
			dsor++;
	}

	mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
815
				(ICE_STOP | DTO_15THDTO));
816 817 818 819

	mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
				(dsor << CLKD_OFFSET) | ICE_OSCILLATE);

N
Nishanth Menon 已提交
820 821 822 823
	start = get_timer(0);
	while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for ics!\n", __func__);
824
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
825 826
		}
	}
827
	writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
828 829

	return 0;
830 831
}

832
#ifdef OMAP_HSMMC_USE_GPIO
833
#if CONFIG_IS_ENABLED(DM_MMC)
834
static int omap_hsmmc_getcd(struct udevice *dev)
835
{
836
	struct omap_hsmmc_data *priv = dev_get_priv(dev);
837 838 839 840 841 842 843 844 845 846 847 848
	int value;

	value = dm_gpio_get_value(&priv->cd_gpio);
	/* if no CD return as 1 */
	if (value < 0)
		return 1;

	if (priv->cd_inverted)
		return !value;
	return value;
}

849
static int omap_hsmmc_getwp(struct udevice *dev)
850
{
851
	struct omap_hsmmc_data *priv = dev_get_priv(dev);
852 853 854 855 856 857 858 859 860
	int value;

	value = dm_gpio_get_value(&priv->wp_gpio);
	/* if no WP return as 0 */
	if (value < 0)
		return 0;
	return value;
}
#else
861 862
static int omap_hsmmc_getcd(struct mmc *mmc)
{
863
	struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
864 865 866
	int cd_gpio;

	/* if no CD return as 1 */
867
	cd_gpio = priv->cd_gpio;
868 869 870
	if (cd_gpio < 0)
		return 1;

871 872
	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value(cd_gpio);
873 874 875 876
}

static int omap_hsmmc_getwp(struct mmc *mmc)
{
877
	struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
878 879 880
	int wp_gpio;

	/* if no WP return as 0 */
881
	wp_gpio = priv->wp_gpio;
882 883 884
	if (wp_gpio < 0)
		return 0;

885
	/* NOTE: assumes write protect signal is active-high */
886 887 888
	return gpio_get_value(wp_gpio);
}
#endif
889
#endif
890

891
#if CONFIG_IS_ENABLED(DM_MMC)
892 893 894 895 896 897 898 899 900
static const struct dm_mmc_ops omap_hsmmc_ops = {
	.send_cmd	= omap_hsmmc_send_cmd,
	.set_ios	= omap_hsmmc_set_ios,
#ifdef OMAP_HSMMC_USE_GPIO
	.get_cd		= omap_hsmmc_getcd,
	.get_wp		= omap_hsmmc_getwp,
#endif
};
#else
901 902 903 904 905 906 907 908 909
static const struct mmc_ops omap_hsmmc_ops = {
	.send_cmd	= omap_hsmmc_send_cmd,
	.set_ios	= omap_hsmmc_set_ios,
	.init		= omap_hsmmc_init_setup,
#ifdef OMAP_HSMMC_USE_GPIO
	.getcd		= omap_hsmmc_getcd,
	.getwp		= omap_hsmmc_getwp,
#endif
};
910
#endif
911

912
#if !CONFIG_IS_ENABLED(DM_MMC)
913 914
int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
		int wp_gpio)
915
{
916
	struct mmc *mmc;
917
	struct omap_hsmmc_data *priv;
918 919 920
	struct mmc_config *cfg;
	uint host_caps_val;

921 922
	priv = malloc(sizeof(*priv));
	if (priv == NULL)
923
		return -1;
924

R
Rob Herring 已提交
925
	host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS;
926 927 928

	switch (dev_index) {
	case 0:
929
		priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
930
		break;
931
#ifdef OMAP_HSMMC2_BASE
932
	case 1:
933
		priv->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE;
934
#if (defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
935
	defined(CONFIG_DRA7XX) || defined(CONFIG_AM33XX) || \
936 937
	defined(CONFIG_AM43XX) || defined(CONFIG_SOC_KEYSTONE)) && \
		defined(CONFIG_HSMMC2_8BIT)
938 939 940
		/* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */
		host_caps_val |= MMC_MODE_8BIT;
#endif
941
		break;
942 943
#endif
#ifdef OMAP_HSMMC3_BASE
944
	case 2:
945
		priv->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE;
946
#if defined(CONFIG_DRA7XX) && defined(CONFIG_HSMMC3_8BIT)
947 948 949
		/* Enable 8-bit interface for eMMC on DRA7XX */
		host_caps_val |= MMC_MODE_8BIT;
#endif
950
		break;
951
#endif
952
	default:
953
		priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
954 955
		return 1;
	}
956 957
#ifdef OMAP_HSMMC_USE_GPIO
	/* on error gpio values are set to -1, which is what we want */
958 959
	priv->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd");
	priv->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp");
960
#endif
961

962
	cfg = &priv->cfg;
963

964 965 966 967 968 969 970
	cfg->name = "OMAP SD/MMC";
	cfg->ops = &omap_hsmmc_ops;

	cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
	cfg->host_caps = host_caps_val & ~host_caps_mask;

	cfg->f_min = 400000;
971 972

	if (f_max != 0)
973
		cfg->f_max = f_max;
974
	else {
975 976 977
		if (cfg->host_caps & MMC_MODE_HS) {
			if (cfg->host_caps & MMC_MODE_HS_52MHz)
				cfg->f_max = 52000000;
978
			else
979
				cfg->f_max = 26000000;
980
		} else
981
			cfg->f_max = 20000000;
982
	}
983

984
	cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
J
John Rigby 已提交
985

986 987 988 989 990
#if defined(CONFIG_OMAP34XX)
	/*
	 * Silicon revs 2.1 and older do not support multiblock transfers.
	 */
	if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
991
		cfg->b_max = 1;
992
#endif
993
	mmc = mmc_create(cfg, priv);
994 995
	if (mmc == NULL)
		return -1;
996 997 998

	return 0;
}
999
#else
1000
#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
1001 1002
static int omap_hsmmc_ofdata_to_platdata(struct udevice *dev)
{
1003 1004
	struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
	struct mmc_config *cfg = &plat->cfg;
1005
	const void *fdt = gd->fdt_blob;
1006
	int node = dev_of_offset(dev);
1007 1008
	int val;

S
Simon Glass 已提交
1009 1010
	plat->base_addr = map_physmem(devfdt_get_addr(dev),
				      sizeof(struct hsmmc *),
1011
				      MAP_NOCACHE);
1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035

	cfg->host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS;
	val = fdtdec_get_int(fdt, node, "bus-width", -1);
	if (val < 0) {
		printf("error: bus-width property missing\n");
		return -ENOENT;
	}

	switch (val) {
	case 0x8:
		cfg->host_caps |= MMC_MODE_8BIT;
	case 0x4:
		cfg->host_caps |= MMC_MODE_4BIT;
		break;
	default:
		printf("error: invalid bus-width property\n");
		return -ENOENT;
	}

	cfg->f_min = 400000;
	cfg->f_max = fdtdec_get_int(fdt, node, "max-frequency", 52000000);
	cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
	cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;

1036
#ifdef OMAP_HSMMC_USE_GPIO
1037
	plat->cd_inverted = fdtdec_get_bool(fdt, node, "cd-inverted");
1038
#endif
1039 1040 1041

	return 0;
}
1042
#endif
1043

1044 1045 1046 1047 1048 1049 1050 1051 1052
#ifdef CONFIG_BLK

static int omap_hsmmc_bind(struct udevice *dev)
{
	struct omap_hsmmc_plat *plat = dev_get_platdata(dev);

	return mmc_bind(dev, &plat->mmc, &plat->cfg);
}
#endif
1053 1054
static int omap_hsmmc_probe(struct udevice *dev)
{
1055
	struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
1056 1057
	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
	struct omap_hsmmc_data *priv = dev_get_priv(dev);
1058
	struct mmc_config *cfg = &plat->cfg;
1059 1060 1061
	struct mmc *mmc;

	cfg->name = "OMAP SD/MMC";
1062 1063 1064 1065
	priv->base_addr = plat->base_addr;
#ifdef OMAP_HSMMC_USE_GPIO
	priv->cd_inverted = plat->cd_inverted;
#endif
1066

1067 1068 1069
#ifdef CONFIG_BLK
	mmc = &plat->mmc;
#else
1070 1071 1072
	mmc = mmc_create(cfg, priv);
	if (mmc == NULL)
		return -1;
1073
#endif
1074

1075
#if defined(OMAP_HSMMC_USE_GPIO) && CONFIG_IS_ENABLED(OF_CONTROL)
1076 1077 1078 1079
	gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, GPIOD_IS_IN);
	gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio, GPIOD_IS_IN);
#endif

1080
	mmc->dev = dev;
1081 1082
	upriv->mmc = mmc;

1083
	return omap_hsmmc_init_setup(mmc);
1084 1085
}

1086
#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
1087
static const struct udevice_id omap_hsmmc_ids[] = {
1088 1089 1090
	{ .compatible = "ti,omap3-hsmmc" },
	{ .compatible = "ti,omap4-hsmmc" },
	{ .compatible = "ti,am33xx-hsmmc" },
1091 1092
	{ }
};
1093
#endif
1094 1095 1096 1097

U_BOOT_DRIVER(omap_hsmmc) = {
	.name	= "omap_hsmmc",
	.id	= UCLASS_MMC,
1098
#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
1099 1100
	.of_match = omap_hsmmc_ids,
	.ofdata_to_platdata = omap_hsmmc_ofdata_to_platdata,
1101 1102
	.platdata_auto_alloc_size = sizeof(struct omap_hsmmc_plat),
#endif
1103 1104 1105
#ifdef CONFIG_BLK
	.bind = omap_hsmmc_bind,
#endif
1106
	.ops = &omap_hsmmc_ops,
1107 1108
	.probe	= omap_hsmmc_probe,
	.priv_auto_alloc_size = sizeof(struct omap_hsmmc_data),
1109
	.flags	= DM_FLAG_PRE_RELOC,
1110 1111
};
#endif