omap_hsmmc.c 20.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * (C) Copyright 2008
 * Texas Instruments, <www.ti.com>
 * Sukumar Ghorai <s-ghorai@ti.com>
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation's version 2 of
 * the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

#include <config.h>
#include <common.h>
27
#include <malloc.h>
28 29 30 31
#include <mmc.h>
#include <part.h>
#include <i2c.h>
#include <twl4030.h>
B
Balaji T K 已提交
32
#include <twl6030.h>
N
Nishanth Menon 已提交
33
#include <palmas.h>
34 35
#include <asm/io.h>
#include <asm/arch/mmc_host_def.h>
36 37
#if !defined(CONFIG_SOC_KEYSTONE)
#include <asm/gpio.h>
38
#include <asm/arch/sys_proto.h>
39
#endif
40 41 42
#include <dm.h>

DECLARE_GLOBAL_DATA_PTR;
43

44 45 46 47 48 49 50 51
/* simplify defines to OMAP_HSMMC_USE_GPIO */
#if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_SPL_BUILD)) || \
	(defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO_SUPPORT))
#define OMAP_HSMMC_USE_GPIO
#else
#undef OMAP_HSMMC_USE_GPIO
#endif

52 53 54 55
/* common definitions for all OMAPs */
#define SYSCTL_SRC	(1 << 25)
#define SYSCTL_SRD	(1 << 26)

56 57
struct omap_hsmmc_data {
	struct hsmmc *base_addr;
58
	struct mmc_config cfg;
59
#ifdef OMAP_HSMMC_USE_GPIO
60 61 62 63 64
#ifdef CONFIG_DM_MMC
	struct gpio_desc cd_gpio;	/* Change Detect GPIO */
	struct gpio_desc wp_gpio;	/* Write Protect GPIO */
	bool cd_inverted;
#else
65
	int cd_gpio;
66
	int wp_gpio;
67
#endif
68
#endif
69 70
};

N
Nishanth Menon 已提交
71 72 73
/* If we fail after 1 second wait, something is really bad */
#define MAX_RETRY_MS	1000

S
Sricharan 已提交
74 75 76
static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
			unsigned int siz);
B
Balaji T K 已提交
77

78
#if defined(OMAP_HSMMC_USE_GPIO) && !defined(CONFIG_DM_MMC)
79 80
static int omap_mmc_setup_gpio_in(int gpio, const char *label)
{
S
Simon Glass 已提交
81
	int ret;
82

S
Simon Glass 已提交
83 84
#ifndef CONFIG_DM_GPIO
	if (!gpio_is_valid(gpio))
85
		return -1;
S
Simon Glass 已提交
86 87 88 89
#endif
	ret = gpio_request(gpio, label);
	if (ret)
		return ret;
90

S
Simon Glass 已提交
91 92 93
	ret = gpio_direction_input(gpio);
	if (ret)
		return ret;
94 95 96 97 98

	return gpio;
}
#endif

99
static unsigned char mmc_board_init(struct mmc *mmc)
100 101 102 103
{
#if defined(CONFIG_OMAP34XX)
	t2_t *t2_base = (t2_t *)T2_BASE;
	struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
104
	u32 pbias_lite;
105

106 107
	pbias_lite = readl(&t2_base->pbias_lite);
	pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0);
108 109 110 111
#ifdef CONFIG_TARGET_OMAP3_CAIRO
	/* for cairo board, we need to set up 1.8 Volt bias level on MMC1 */
	pbias_lite &= ~PBIASLITEVMODE0;
#endif
112
	writel(pbias_lite, &t2_base->pbias_lite);
113

114
	writel(pbias_lite | PBIASLITEPWRDNZ1 |
115 116 117 118 119 120 121 122 123
		PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
		&t2_base->pbias_lite);

	writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
		&t2_base->devconf0);

	writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
		&t2_base->devconf1);

124
	/* Change from default of 52MHz to 26MHz if necessary */
125
	if (!(mmc->cfg->host_caps & MMC_MODE_HS_52MHz))
126 127 128
		writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
			&t2_base->ctl_prog_io1);

129 130 131 132 133 134 135 136 137
	writel(readl(&prcm_base->fclken1_core) |
		EN_MMC1 | EN_MMC2 | EN_MMC3,
		&prcm_base->fclken1_core);

	writel(readl(&prcm_base->iclken1_core) |
		EN_MMC1 | EN_MMC2 | EN_MMC3,
		&prcm_base->iclken1_core);
#endif

138
#if defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)
B
Balaji T K 已提交
139
	/* PBIAS config needed for MMC1 only */
140
	if (mmc->block_dev.devnum == 0)
141
		vmmc_pbias_config(LDO_VOLT_3V0);
B
Balaji T K 已提交
142
#endif
143 144 145 146

	return 0;
}

S
Sricharan 已提交
147
void mmc_init_stream(struct hsmmc *mmc_base)
148
{
N
Nishanth Menon 已提交
149
	ulong start;
150 151 152 153

	writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);

	writel(MMC_CMD0, &mmc_base->cmd);
N
Nishanth Menon 已提交
154 155 156 157 158 159 160
	start = get_timer(0);
	while (!(readl(&mmc_base->stat) & CC_MASK)) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for cc!\n", __func__);
			return;
		}
	}
161 162 163 164
	writel(CC_MASK, &mmc_base->stat)
		;
	writel(MMC_CMD0, &mmc_base->cmd)
		;
N
Nishanth Menon 已提交
165 166 167 168 169 170 171
	start = get_timer(0);
	while (!(readl(&mmc_base->stat) & CC_MASK)) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for cc2!\n", __func__);
			return;
		}
	}
172 173 174
	writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
}

175
static int omap_hsmmc_init_setup(struct mmc *mmc)
176
{
177
	struct hsmmc *mmc_base;
178 179
	unsigned int reg_val;
	unsigned int dsor;
N
Nishanth Menon 已提交
180
	ulong start;
181

182
	mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
B
Balaji T K 已提交
183
	mmc_board_init(mmc);
184 185 186

	writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
		&mmc_base->sysconfig);
N
Nishanth Menon 已提交
187 188 189 190
	start = get_timer(0);
	while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for cc2!\n", __func__);
191
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
192 193
		}
	}
194
	writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
N
Nishanth Menon 已提交
195 196 197 198 199
	start = get_timer(0);
	while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for softresetall!\n",
				__func__);
200
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
201 202
		}
	}
203 204 205 206 207 208 209 210 211 212 213 214 215 216 217
	writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
	writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
		&mmc_base->capa);

	reg_val = readl(&mmc_base->con) & RESERVED_MASK;

	writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
		MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
		HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);

	dsor = 240;
	mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
		(ICE_STOP | DTO_15THDTO | CEN_DISABLE));
	mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
		(dsor << CLKD_OFFSET) | ICE_OSCILLATE);
N
Nishanth Menon 已提交
218 219 220 221
	start = get_timer(0);
	while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for ics!\n", __func__);
222
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
223 224
		}
	}
225 226 227 228 229 230 231 232 233 234 235 236 237
	writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);

	writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);

	writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
		IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC,
		&mmc_base->ie);

	mmc_init_stream(mmc_base);

	return 0;
}

238 239 240 241 242 243 244 245 246 247 248 249
/*
 * MMC controller internal finite state machine reset
 *
 * Used to reset command or data internal state machines, using respectively
 * SRC or SRD bit of SYSCTL register
 */
static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit)
{
	ulong start;

	mmc_reg_out(&mmc_base->sysctl, bit, bit);

250 251 252 253 254 255 256 257 258 259 260 261 262 263 264
	/*
	 * CMD(DAT) lines reset procedures are slightly different
	 * for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
	 * According to OMAP3 TRM:
	 * Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it
	 * returns to 0x0.
	 * According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
	 * procedure steps must be as follows:
	 * 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
	 *    MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
	 * 2. Poll the SRC(SRD) bit until it is set to 0x1.
	 * 3. Wait until the SRC (SRD) bit returns to 0x0
	 *    (reset procedure is completed).
	 */
#if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
265
	defined(CONFIG_AM33XX) || defined(CONFIG_AM43XX)
266 267 268 269 270 271 272 273
	if (!(readl(&mmc_base->sysctl) & bit)) {
		start = get_timer(0);
		while (!(readl(&mmc_base->sysctl) & bit)) {
			if (get_timer(0) - start > MAX_RETRY_MS)
				return;
		}
	}
#endif
274 275 276 277 278 279 280 281 282
	start = get_timer(0);
	while ((readl(&mmc_base->sysctl) & bit) != 0) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for sysctl %x to clear\n",
				__func__, bit);
			return;
		}
	}
}
283

284
static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
285 286
			struct mmc_data *data)
{
287
	struct hsmmc *mmc_base;
288
	unsigned int flags, mmc_stat;
N
Nishanth Menon 已提交
289
	ulong start;
290

291
	mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
N
Nishanth Menon 已提交
292
	start = get_timer(0);
T
Tom Rini 已提交
293
	while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
N
Nishanth Menon 已提交
294
		if (get_timer(0) - start > MAX_RETRY_MS) {
T
Tom Rini 已提交
295 296
			printf("%s: timedout waiting on cmd inhibit to clear\n",
					__func__);
297
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
298 299
		}
	}
300
	writel(0xFFFFFFFF, &mmc_base->stat);
N
Nishanth Menon 已提交
301 302 303
	start = get_timer(0);
	while (readl(&mmc_base->stat)) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
304 305
			printf("%s: timedout waiting for STAT (%x) to clear\n",
				__func__, readl(&mmc_base->stat));
306
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
307 308
		}
	}
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
	/*
	 * CMDREG
	 * CMDIDX[13:8]	: Command index
	 * DATAPRNT[5]	: Data Present Select
	 * ENCMDIDX[4]	: Command Index Check Enable
	 * ENCMDCRC[3]	: Command CRC Check Enable
	 * RSPTYP[1:0]
	 *	00 = No Response
	 *	01 = Length 136
	 *	10 = Length 48
	 *	11 = Length 48 Check busy after response
	 */
	/* Delay added before checking the status of frq change
	 * retry not supported by mmc.c(core file)
	 */
	if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
		udelay(50000); /* wait 50 ms */

	if (!(cmd->resp_type & MMC_RSP_PRESENT))
		flags = 0;
	else if (cmd->resp_type & MMC_RSP_136)
		flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
	else if (cmd->resp_type & MMC_RSP_BUSY)
		flags = RSP_TYPE_LGHT48B;
	else
		flags = RSP_TYPE_LGHT48;

	/* enable default flags */
	flags =	flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
			MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE);

	if (cmd->resp_type & MMC_RSP_CRC)
		flags |= CCCE_CHECK;
	if (cmd->resp_type & MMC_RSP_OPCODE)
		flags |= CICE_CHECK;

	if (data) {
		if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
			 (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
			flags |= (MSBS_MULTIBLK | BCE_ENABLE);
			data->blocksize = 512;
			writel(data->blocksize | (data->blocks << 16),
							&mmc_base->blk);
		} else
			writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);

		if (data->flags & MMC_DATA_READ)
			flags |= (DP_DATA | DDIR_READ);
		else
			flags |= (DP_DATA | DDIR_WRITE);
	}

	writel(cmd->cmdarg, &mmc_base->arg);
362
	udelay(20);		/* To fix "No status update" error on eMMC */
363 364
	writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);

N
Nishanth Menon 已提交
365
	start = get_timer(0);
366 367
	do {
		mmc_stat = readl(&mmc_base->stat);
N
Nishanth Menon 已提交
368 369
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s : timeout: No status update\n", __func__);
370
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
371 372
		}
	} while (!mmc_stat);
373

374 375
	if ((mmc_stat & IE_CTO) != 0) {
		mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
376
		return -ETIMEDOUT;
377
	} else if ((mmc_stat & ERRI_MASK) != 0)
378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404
		return -1;

	if (mmc_stat & CC_MASK) {
		writel(CC_MASK, &mmc_base->stat);
		if (cmd->resp_type & MMC_RSP_PRESENT) {
			if (cmd->resp_type & MMC_RSP_136) {
				/* response type 2 */
				cmd->response[3] = readl(&mmc_base->rsp10);
				cmd->response[2] = readl(&mmc_base->rsp32);
				cmd->response[1] = readl(&mmc_base->rsp54);
				cmd->response[0] = readl(&mmc_base->rsp76);
			} else
				/* response types 1, 1b, 3, 4, 5, 6 */
				cmd->response[0] = readl(&mmc_base->rsp10);
		}
	}

	if (data && (data->flags & MMC_DATA_READ)) {
		mmc_read_data(mmc_base,	data->dest,
				data->blocksize * data->blocks);
	} else if (data && (data->flags & MMC_DATA_WRITE)) {
		mmc_write_data(mmc_base, data->src,
				data->blocksize * data->blocks);
	}
	return 0;
}

S
Sricharan 已提交
405
static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
406 407 408 409 410 411 412 413 414 415 416 417
{
	unsigned int *output_buf = (unsigned int *)buf;
	unsigned int mmc_stat;
	unsigned int count;

	/*
	 * Start Polled Read
	 */
	count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
	count /= 4;

	while (size) {
N
Nishanth Menon 已提交
418
		ulong start = get_timer(0);
419 420
		do {
			mmc_stat = readl(&mmc_base->stat);
N
Nishanth Menon 已提交
421 422 423
			if (get_timer(0) - start > MAX_RETRY_MS) {
				printf("%s: timedout waiting for status!\n",
						__func__);
424
				return -ETIMEDOUT;
N
Nishanth Menon 已提交
425
			}
426 427
		} while (mmc_stat == 0);

428 429 430
		if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
			mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);

431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
		if ((mmc_stat & ERRI_MASK) != 0)
			return 1;

		if (mmc_stat & BRR_MASK) {
			unsigned int k;

			writel(readl(&mmc_base->stat) | BRR_MASK,
				&mmc_base->stat);
			for (k = 0; k < count; k++) {
				*output_buf = readl(&mmc_base->data);
				output_buf++;
			}
			size -= (count*4);
		}

		if (mmc_stat & BWR_MASK)
			writel(readl(&mmc_base->stat) | BWR_MASK,
				&mmc_base->stat);

		if (mmc_stat & TC_MASK) {
			writel(readl(&mmc_base->stat) | TC_MASK,
				&mmc_base->stat);
			break;
		}
	}
	return 0;
}

S
Sricharan 已提交
459 460
static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
				unsigned int size)
461 462 463 464 465 466
{
	unsigned int *input_buf = (unsigned int *)buf;
	unsigned int mmc_stat;
	unsigned int count;

	/*
467
	 * Start Polled Write
468 469 470 471 472
	 */
	count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
	count /= 4;

	while (size) {
N
Nishanth Menon 已提交
473
		ulong start = get_timer(0);
474 475
		do {
			mmc_stat = readl(&mmc_base->stat);
N
Nishanth Menon 已提交
476 477 478
			if (get_timer(0) - start > MAX_RETRY_MS) {
				printf("%s: timedout waiting for status!\n",
						__func__);
479
				return -ETIMEDOUT;
N
Nishanth Menon 已提交
480
			}
481 482
		} while (mmc_stat == 0);

483 484 485
		if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
			mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);

486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513
		if ((mmc_stat & ERRI_MASK) != 0)
			return 1;

		if (mmc_stat & BWR_MASK) {
			unsigned int k;

			writel(readl(&mmc_base->stat) | BWR_MASK,
					&mmc_base->stat);
			for (k = 0; k < count; k++) {
				writel(*input_buf, &mmc_base->data);
				input_buf++;
			}
			size -= (count*4);
		}

		if (mmc_stat & BRR_MASK)
			writel(readl(&mmc_base->stat) | BRR_MASK,
				&mmc_base->stat);

		if (mmc_stat & TC_MASK) {
			writel(readl(&mmc_base->stat) | TC_MASK,
				&mmc_base->stat);
			break;
		}
	}
	return 0;
}

514
static void omap_hsmmc_set_ios(struct mmc *mmc)
515
{
516
	struct hsmmc *mmc_base;
517
	unsigned int dsor = 0;
N
Nishanth Menon 已提交
518
	ulong start;
519

520
	mmc_base = ((struct omap_hsmmc_data *)mmc->priv)->base_addr;
521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557
	/* configue bus width */
	switch (mmc->bus_width) {
	case 8:
		writel(readl(&mmc_base->con) | DTW_8_BITMODE,
			&mmc_base->con);
		break;

	case 4:
		writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
			&mmc_base->con);
		writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
			&mmc_base->hctl);
		break;

	case 1:
	default:
		writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
			&mmc_base->con);
		writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
			&mmc_base->hctl);
		break;
	}

	/* configure clock with 96Mhz system clock.
	 */
	if (mmc->clock != 0) {
		dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
		if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
			dsor++;
	}

	mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
				(ICE_STOP | DTO_15THDTO | CEN_DISABLE));

	mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
				(dsor << CLKD_OFFSET) | ICE_OSCILLATE);

N
Nishanth Menon 已提交
558 559 560 561 562 563 564
	start = get_timer(0);
	while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for ics!\n", __func__);
			return;
		}
	}
565 566 567
	writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
}

568
#ifdef OMAP_HSMMC_USE_GPIO
569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596
#ifdef CONFIG_DM_MMC
static int omap_hsmmc_getcd(struct mmc *mmc)
{
	struct omap_hsmmc_data *priv = mmc->priv;
	int value;

	value = dm_gpio_get_value(&priv->cd_gpio);
	/* if no CD return as 1 */
	if (value < 0)
		return 1;

	if (priv->cd_inverted)
		return !value;
	return value;
}

static int omap_hsmmc_getwp(struct mmc *mmc)
{
	struct omap_hsmmc_data *priv = mmc->priv;
	int value;

	value = dm_gpio_get_value(&priv->wp_gpio);
	/* if no WP return as 0 */
	if (value < 0)
		return 0;
	return value;
}
#else
597 598 599 600 601 602 603 604 605 606
static int omap_hsmmc_getcd(struct mmc *mmc)
{
	struct omap_hsmmc_data *priv_data = mmc->priv;
	int cd_gpio;

	/* if no CD return as 1 */
	cd_gpio = priv_data->cd_gpio;
	if (cd_gpio < 0)
		return 1;

607 608
	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value(cd_gpio);
609 610 611 612 613 614 615 616 617 618 619 620
}

static int omap_hsmmc_getwp(struct mmc *mmc)
{
	struct omap_hsmmc_data *priv_data = mmc->priv;
	int wp_gpio;

	/* if no WP return as 0 */
	wp_gpio = priv_data->wp_gpio;
	if (wp_gpio < 0)
		return 0;

621
	/* NOTE: assumes write protect signal is active-high */
622 623 624
	return gpio_get_value(wp_gpio);
}
#endif
625
#endif
626 627 628 629 630 631 632 633 634 635 636

static const struct mmc_ops omap_hsmmc_ops = {
	.send_cmd	= omap_hsmmc_send_cmd,
	.set_ios	= omap_hsmmc_set_ios,
	.init		= omap_hsmmc_init_setup,
#ifdef OMAP_HSMMC_USE_GPIO
	.getcd		= omap_hsmmc_getcd,
	.getwp		= omap_hsmmc_getwp,
#endif
};

637
#ifndef CONFIG_DM_MMC
638 639
int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
		int wp_gpio)
640
{
641 642 643 644 645 646 647 648
	struct mmc *mmc;
	struct omap_hsmmc_data *priv_data;
	struct mmc_config *cfg;
	uint host_caps_val;

	priv_data = malloc(sizeof(*priv_data));
	if (priv_data == NULL)
		return -1;
649

R
Rob Herring 已提交
650
	host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS;
651 652 653

	switch (dev_index) {
	case 0:
654
		priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
655
		break;
656
#ifdef OMAP_HSMMC2_BASE
657
	case 1:
658
		priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE;
659
#if (defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
660
	defined(CONFIG_DRA7XX) || defined(CONFIG_AM33XX) || \
661 662
	defined(CONFIG_AM43XX) || defined(CONFIG_SOC_KEYSTONE)) && \
		defined(CONFIG_HSMMC2_8BIT)
663 664 665
		/* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */
		host_caps_val |= MMC_MODE_8BIT;
#endif
666
		break;
667 668
#endif
#ifdef OMAP_HSMMC3_BASE
669
	case 2:
670
		priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE;
671
#if defined(CONFIG_DRA7XX) && defined(CONFIG_HSMMC3_8BIT)
672 673 674
		/* Enable 8-bit interface for eMMC on DRA7XX */
		host_caps_val |= MMC_MODE_8BIT;
#endif
675
		break;
676
#endif
677
	default:
678
		priv_data->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
679 680
		return 1;
	}
681 682
#ifdef OMAP_HSMMC_USE_GPIO
	/* on error gpio values are set to -1, which is what we want */
683
	priv_data->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd");
684
	priv_data->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp");
685
#endif
686

687
	cfg = &priv_data->cfg;
688

689 690 691 692 693 694 695
	cfg->name = "OMAP SD/MMC";
	cfg->ops = &omap_hsmmc_ops;

	cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
	cfg->host_caps = host_caps_val & ~host_caps_mask;

	cfg->f_min = 400000;
696 697

	if (f_max != 0)
698
		cfg->f_max = f_max;
699
	else {
700 701 702
		if (cfg->host_caps & MMC_MODE_HS) {
			if (cfg->host_caps & MMC_MODE_HS_52MHz)
				cfg->f_max = 52000000;
703
			else
704
				cfg->f_max = 26000000;
705
		} else
706
			cfg->f_max = 20000000;
707
	}
708

709
	cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
J
John Rigby 已提交
710

711 712 713 714 715
#if defined(CONFIG_OMAP34XX)
	/*
	 * Silicon revs 2.1 and older do not support multiblock transfers.
	 */
	if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
716
		cfg->b_max = 1;
717
#endif
718 719 720
	mmc = mmc_create(cfg, priv_data);
	if (mmc == NULL)
		return -1;
721 722 723

	return 0;
}
724 725 726 727 728 729 730 731 732
#else
static int omap_hsmmc_ofdata_to_platdata(struct udevice *dev)
{
	struct omap_hsmmc_data *priv = dev_get_priv(dev);
	const void *fdt = gd->fdt_blob;
	int node = dev->of_offset;
	struct mmc_config *cfg;
	int val;

733 734
	priv->base_addr = map_physmem(dev_get_addr(dev), sizeof(struct hsmmc *),
				      MAP_NOCACHE);
735 736 737 738 739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759
	cfg = &priv->cfg;

	cfg->host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS;
	val = fdtdec_get_int(fdt, node, "bus-width", -1);
	if (val < 0) {
		printf("error: bus-width property missing\n");
		return -ENOENT;
	}

	switch (val) {
	case 0x8:
		cfg->host_caps |= MMC_MODE_8BIT;
	case 0x4:
		cfg->host_caps |= MMC_MODE_4BIT;
		break;
	default:
		printf("error: invalid bus-width property\n");
		return -ENOENT;
	}

	cfg->f_min = 400000;
	cfg->f_max = fdtdec_get_int(fdt, node, "max-frequency", 52000000);
	cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
	cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;

760
#ifdef OMAP_HSMMC_USE_GPIO
761
	priv->cd_inverted = fdtdec_get_bool(fdt, node, "cd-inverted");
762
#endif
763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781

	return 0;
}

static int omap_hsmmc_probe(struct udevice *dev)
{
	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
	struct omap_hsmmc_data *priv = dev_get_priv(dev);
	struct mmc_config *cfg;
	struct mmc *mmc;

	cfg = &priv->cfg;
	cfg->name = "OMAP SD/MMC";
	cfg->ops = &omap_hsmmc_ops;

	mmc = mmc_create(cfg, priv);
	if (mmc == NULL)
		return -1;

782 783 784 785 786
#ifdef OMAP_HSMMC_USE_GPIO
	gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, GPIOD_IS_IN);
	gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio, GPIOD_IS_IN);
#endif

787
	mmc->dev = dev;
788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808
	upriv->mmc = mmc;

	return 0;
}

static const struct udevice_id omap_hsmmc_ids[] = {
	{ .compatible = "ti,omap3-hsmmc" },
	{ .compatible = "ti,omap4-hsmmc" },
	{ .compatible = "ti,am33xx-hsmmc" },
	{ }
};

U_BOOT_DRIVER(omap_hsmmc) = {
	.name	= "omap_hsmmc",
	.id	= UCLASS_MMC,
	.of_match = omap_hsmmc_ids,
	.ofdata_to_platdata = omap_hsmmc_ofdata_to_platdata,
	.probe	= omap_hsmmc_probe,
	.priv_auto_alloc_size = sizeof(struct omap_hsmmc_data),
};
#endif