omap_hsmmc.c 23.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
/*
 * (C) Copyright 2008
 * Texas Instruments, <www.ti.com>
 * Sukumar Ghorai <s-ghorai@ti.com>
 *
 * See file CREDITS for list of people who contributed to this
 * project.
 *
 * This program is free software; you can redistribute it and/or
 * modify it under the terms of the GNU General Public License as
 * published by the Free Software Foundation's version 2 of
 * the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
 * MA 02111-1307 USA
 */

#include <config.h>
#include <common.h>
27
#include <malloc.h>
28 29 30
#include <mmc.h>
#include <part.h>
#include <i2c.h>
F
Felix Brack 已提交
31
#if defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)
N
Nishanth Menon 已提交
32
#include <palmas.h>
F
Felix Brack 已提交
33
#endif
34 35
#include <asm/io.h>
#include <asm/arch/mmc_host_def.h>
36 37
#if !defined(CONFIG_SOC_KEYSTONE)
#include <asm/gpio.h>
38
#include <asm/arch/sys_proto.h>
39
#endif
40 41 42
#ifdef CONFIG_MMC_OMAP36XX_PINS
#include <asm/arch/mux.h>
#endif
43 44 45
#include <dm.h>

DECLARE_GLOBAL_DATA_PTR;
46

47 48 49 50 51 52 53 54
/* simplify defines to OMAP_HSMMC_USE_GPIO */
#if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_SPL_BUILD)) || \
	(defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO_SUPPORT))
#define OMAP_HSMMC_USE_GPIO
#else
#undef OMAP_HSMMC_USE_GPIO
#endif

55 56 57 58
/* common definitions for all OMAPs */
#define SYSCTL_SRC	(1 << 25)
#define SYSCTL_SRD	(1 << 26)

59 60 61 62
struct omap2_mmc_platform_config {
	u32 reg_offset;
};

63 64
struct omap_hsmmc_data {
	struct hsmmc *base_addr;
65
#if !CONFIG_IS_ENABLED(DM_MMC)
66
	struct mmc_config cfg;
67
#endif
68
#ifdef OMAP_HSMMC_USE_GPIO
69
#if CONFIG_IS_ENABLED(DM_MMC)
70 71 72 73
	struct gpio_desc cd_gpio;	/* Change Detect GPIO */
	struct gpio_desc wp_gpio;	/* Write Protect GPIO */
	bool cd_inverted;
#else
74
	int cd_gpio;
75
	int wp_gpio;
76
#endif
77
#endif
78 79
};

N
Nishanth Menon 已提交
80 81 82
/* If we fail after 1 second wait, something is really bad */
#define MAX_RETRY_MS	1000

S
Sricharan 已提交
83 84 85
static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size);
static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
			unsigned int siz);
B
Balaji T K 已提交
86

87 88
static inline struct omap_hsmmc_data *omap_hsmmc_get_data(struct mmc *mmc)
{
89
#if CONFIG_IS_ENABLED(DM_MMC)
90 91 92 93
	return dev_get_priv(mmc->dev);
#else
	return (struct omap_hsmmc_data *)mmc->priv;
#endif
94 95 96
}
static inline struct mmc_config *omap_hsmmc_get_cfg(struct mmc *mmc)
{
97
#if CONFIG_IS_ENABLED(DM_MMC)
98 99 100 101 102
	struct omap_hsmmc_plat *plat = dev_get_platdata(mmc->dev);
	return &plat->cfg;
#else
	return &((struct omap_hsmmc_data *)mmc->priv)->cfg;
#endif
103 104
}

105
#if defined(OMAP_HSMMC_USE_GPIO) && !CONFIG_IS_ENABLED(DM_MMC)
106 107
static int omap_mmc_setup_gpio_in(int gpio, const char *label)
{
S
Simon Glass 已提交
108
	int ret;
109

S
Simon Glass 已提交
110 111
#ifndef CONFIG_DM_GPIO
	if (!gpio_is_valid(gpio))
112
		return -1;
S
Simon Glass 已提交
113 114 115 116
#endif
	ret = gpio_request(gpio, label);
	if (ret)
		return ret;
117

S
Simon Glass 已提交
118 119 120
	ret = gpio_direction_input(gpio);
	if (ret)
		return ret;
121 122 123 124 125

	return gpio;
}
#endif

126
static unsigned char mmc_board_init(struct mmc *mmc)
127 128
{
#if defined(CONFIG_OMAP34XX)
129
	struct mmc_config *cfg = omap_hsmmc_get_cfg(mmc);
130 131
	t2_t *t2_base = (t2_t *)T2_BASE;
	struct prcm *prcm_base = (struct prcm *)PRCM_BASE;
132
	u32 pbias_lite;
133 134 135
#ifdef CONFIG_MMC_OMAP36XX_PINS
	u32 wkup_ctrl = readl(OMAP34XX_CTRL_WKUP_CTRL);
#endif
136

137 138
	pbias_lite = readl(&t2_base->pbias_lite);
	pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0);
139 140 141
#ifdef CONFIG_TARGET_OMAP3_CAIRO
	/* for cairo board, we need to set up 1.8 Volt bias level on MMC1 */
	pbias_lite &= ~PBIASLITEVMODE0;
142 143 144 145 146 147 148
#endif
#ifdef CONFIG_MMC_OMAP36XX_PINS
	if (get_cpu_family() == CPU_OMAP36XX) {
		/* Disable extended drain IO before changing PBIAS */
		wkup_ctrl &= ~OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ;
		writel(wkup_ctrl, OMAP34XX_CTRL_WKUP_CTRL);
	}
149
#endif
150
	writel(pbias_lite, &t2_base->pbias_lite);
151

152
	writel(pbias_lite | PBIASLITEPWRDNZ1 |
153 154 155
		PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0,
		&t2_base->pbias_lite);

156 157 158 159 160 161 162
#ifdef CONFIG_MMC_OMAP36XX_PINS
	if (get_cpu_family() == CPU_OMAP36XX)
		/* Enable extended drain IO after changing PBIAS */
		writel(wkup_ctrl |
				OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ,
				OMAP34XX_CTRL_WKUP_CTRL);
#endif
163 164 165 166 167 168
	writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL,
		&t2_base->devconf0);

	writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL,
		&t2_base->devconf1);

169
	/* Change from default of 52MHz to 26MHz if necessary */
170
	if (!(cfg->host_caps & MMC_MODE_HS_52MHz))
171 172 173
		writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL,
			&t2_base->ctl_prog_io1);

174 175 176 177 178 179 180 181 182
	writel(readl(&prcm_base->fclken1_core) |
		EN_MMC1 | EN_MMC2 | EN_MMC3,
		&prcm_base->fclken1_core);

	writel(readl(&prcm_base->iclken1_core) |
		EN_MMC1 | EN_MMC2 | EN_MMC3,
		&prcm_base->iclken1_core);
#endif

183
#if defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX)
B
Balaji T K 已提交
184
	/* PBIAS config needed for MMC1 only */
185
	if (mmc_get_blk_desc(mmc)->devnum == 0)
186
		vmmc_pbias_config(LDO_VOLT_3V0);
B
Balaji T K 已提交
187
#endif
188 189 190 191

	return 0;
}

S
Sricharan 已提交
192
void mmc_init_stream(struct hsmmc *mmc_base)
193
{
N
Nishanth Menon 已提交
194
	ulong start;
195 196 197 198

	writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con);

	writel(MMC_CMD0, &mmc_base->cmd);
N
Nishanth Menon 已提交
199 200 201 202 203 204 205
	start = get_timer(0);
	while (!(readl(&mmc_base->stat) & CC_MASK)) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for cc!\n", __func__);
			return;
		}
	}
206 207 208 209
	writel(CC_MASK, &mmc_base->stat)
		;
	writel(MMC_CMD0, &mmc_base->cmd)
		;
N
Nishanth Menon 已提交
210 211 212 213 214 215 216
	start = get_timer(0);
	while (!(readl(&mmc_base->stat) & CC_MASK)) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for cc2!\n", __func__);
			return;
		}
	}
217 218 219
	writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con);
}

220
static int omap_hsmmc_init_setup(struct mmc *mmc)
221
{
222
	struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
223
	struct hsmmc *mmc_base;
224 225
	unsigned int reg_val;
	unsigned int dsor;
N
Nishanth Menon 已提交
226
	ulong start;
227

228
	mmc_base = priv->base_addr;
B
Balaji T K 已提交
229
	mmc_board_init(mmc);
230 231 232

	writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET,
		&mmc_base->sysconfig);
N
Nishanth Menon 已提交
233 234 235 236
	start = get_timer(0);
	while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for cc2!\n", __func__);
237
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
238 239
		}
	}
240
	writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl);
N
Nishanth Menon 已提交
241 242 243 244 245
	start = get_timer(0);
	while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for softresetall!\n",
				__func__);
246
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
247 248
		}
	}
249 250 251 252 253 254 255 256 257 258 259 260 261 262 263
	writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl);
	writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP,
		&mmc_base->capa);

	reg_val = readl(&mmc_base->con) & RESERVED_MASK;

	writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH |
		MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK |
		HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con);

	dsor = 240;
	mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
		(ICE_STOP | DTO_15THDTO | CEN_DISABLE));
	mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
		(dsor << CLKD_OFFSET) | ICE_OSCILLATE);
N
Nishanth Menon 已提交
264 265 266 267
	start = get_timer(0);
	while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for ics!\n", __func__);
268
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
269 270
		}
	}
271 272 273 274 275 276 277 278 279 280 281 282 283
	writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);

	writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl);

	writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE |
		IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC,
		&mmc_base->ie);

	mmc_init_stream(mmc_base);

	return 0;
}

284 285 286 287 288 289 290 291 292 293 294 295
/*
 * MMC controller internal finite state machine reset
 *
 * Used to reset command or data internal state machines, using respectively
 * SRC or SRD bit of SYSCTL register
 */
static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit)
{
	ulong start;

	mmc_reg_out(&mmc_base->sysctl, bit, bit);

296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
	/*
	 * CMD(DAT) lines reset procedures are slightly different
	 * for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx).
	 * According to OMAP3 TRM:
	 * Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it
	 * returns to 0x0.
	 * According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset
	 * procedure steps must be as follows:
	 * 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in
	 *    MMCHS_SYSCTL register (SD_SYSCTL for AM335x).
	 * 2. Poll the SRC(SRD) bit until it is set to 0x1.
	 * 3. Wait until the SRC (SRD) bit returns to 0x0
	 *    (reset procedure is completed).
	 */
#if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
311
	defined(CONFIG_AM33XX) || defined(CONFIG_AM43XX)
312 313 314 315 316 317 318 319
	if (!(readl(&mmc_base->sysctl) & bit)) {
		start = get_timer(0);
		while (!(readl(&mmc_base->sysctl) & bit)) {
			if (get_timer(0) - start > MAX_RETRY_MS)
				return;
		}
	}
#endif
320 321 322 323 324 325 326 327 328
	start = get_timer(0);
	while ((readl(&mmc_base->sysctl) & bit) != 0) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for sysctl %x to clear\n",
				__func__, bit);
			return;
		}
	}
}
329
#if !CONFIG_IS_ENABLED(DM_MMC)
330
static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
331 332
			struct mmc_data *data)
{
333
	struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
334 335 336 337 338 339
#else
static int omap_hsmmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
			struct mmc_data *data)
{
	struct omap_hsmmc_data *priv = dev_get_priv(dev);
#endif
340
	struct hsmmc *mmc_base;
341
	unsigned int flags, mmc_stat;
N
Nishanth Menon 已提交
342
	ulong start;
343

344
	mmc_base = priv->base_addr;
N
Nishanth Menon 已提交
345
	start = get_timer(0);
T
Tom Rini 已提交
346
	while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) {
N
Nishanth Menon 已提交
347
		if (get_timer(0) - start > MAX_RETRY_MS) {
T
Tom Rini 已提交
348 349
			printf("%s: timedout waiting on cmd inhibit to clear\n",
					__func__);
350
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
351 352
		}
	}
353
	writel(0xFFFFFFFF, &mmc_base->stat);
N
Nishanth Menon 已提交
354 355 356
	start = get_timer(0);
	while (readl(&mmc_base->stat)) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
357 358
			printf("%s: timedout waiting for STAT (%x) to clear\n",
				__func__, readl(&mmc_base->stat));
359
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
360 361
		}
	}
362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414
	/*
	 * CMDREG
	 * CMDIDX[13:8]	: Command index
	 * DATAPRNT[5]	: Data Present Select
	 * ENCMDIDX[4]	: Command Index Check Enable
	 * ENCMDCRC[3]	: Command CRC Check Enable
	 * RSPTYP[1:0]
	 *	00 = No Response
	 *	01 = Length 136
	 *	10 = Length 48
	 *	11 = Length 48 Check busy after response
	 */
	/* Delay added before checking the status of frq change
	 * retry not supported by mmc.c(core file)
	 */
	if (cmd->cmdidx == SD_CMD_APP_SEND_SCR)
		udelay(50000); /* wait 50 ms */

	if (!(cmd->resp_type & MMC_RSP_PRESENT))
		flags = 0;
	else if (cmd->resp_type & MMC_RSP_136)
		flags = RSP_TYPE_LGHT136 | CICE_NOCHECK;
	else if (cmd->resp_type & MMC_RSP_BUSY)
		flags = RSP_TYPE_LGHT48B;
	else
		flags = RSP_TYPE_LGHT48;

	/* enable default flags */
	flags =	flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK |
			MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE);

	if (cmd->resp_type & MMC_RSP_CRC)
		flags |= CCCE_CHECK;
	if (cmd->resp_type & MMC_RSP_OPCODE)
		flags |= CICE_CHECK;

	if (data) {
		if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) ||
			 (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) {
			flags |= (MSBS_MULTIBLK | BCE_ENABLE);
			data->blocksize = 512;
			writel(data->blocksize | (data->blocks << 16),
							&mmc_base->blk);
		} else
			writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk);

		if (data->flags & MMC_DATA_READ)
			flags |= (DP_DATA | DDIR_READ);
		else
			flags |= (DP_DATA | DDIR_WRITE);
	}

	writel(cmd->cmdarg, &mmc_base->arg);
415
	udelay(20);		/* To fix "No status update" error on eMMC */
416 417
	writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd);

N
Nishanth Menon 已提交
418
	start = get_timer(0);
419 420
	do {
		mmc_stat = readl(&mmc_base->stat);
N
Nishanth Menon 已提交
421 422
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s : timeout: No status update\n", __func__);
423
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
424 425
		}
	} while (!mmc_stat);
426

427 428
	if ((mmc_stat & IE_CTO) != 0) {
		mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC);
429
		return -ETIMEDOUT;
430
	} else if ((mmc_stat & ERRI_MASK) != 0)
431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457
		return -1;

	if (mmc_stat & CC_MASK) {
		writel(CC_MASK, &mmc_base->stat);
		if (cmd->resp_type & MMC_RSP_PRESENT) {
			if (cmd->resp_type & MMC_RSP_136) {
				/* response type 2 */
				cmd->response[3] = readl(&mmc_base->rsp10);
				cmd->response[2] = readl(&mmc_base->rsp32);
				cmd->response[1] = readl(&mmc_base->rsp54);
				cmd->response[0] = readl(&mmc_base->rsp76);
			} else
				/* response types 1, 1b, 3, 4, 5, 6 */
				cmd->response[0] = readl(&mmc_base->rsp10);
		}
	}

	if (data && (data->flags & MMC_DATA_READ)) {
		mmc_read_data(mmc_base,	data->dest,
				data->blocksize * data->blocks);
	} else if (data && (data->flags & MMC_DATA_WRITE)) {
		mmc_write_data(mmc_base, data->src,
				data->blocksize * data->blocks);
	}
	return 0;
}

S
Sricharan 已提交
458
static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size)
459 460 461 462 463 464 465 466 467 468 469 470
{
	unsigned int *output_buf = (unsigned int *)buf;
	unsigned int mmc_stat;
	unsigned int count;

	/*
	 * Start Polled Read
	 */
	count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
	count /= 4;

	while (size) {
N
Nishanth Menon 已提交
471
		ulong start = get_timer(0);
472 473
		do {
			mmc_stat = readl(&mmc_base->stat);
N
Nishanth Menon 已提交
474 475 476
			if (get_timer(0) - start > MAX_RETRY_MS) {
				printf("%s: timedout waiting for status!\n",
						__func__);
477
				return -ETIMEDOUT;
N
Nishanth Menon 已提交
478
			}
479 480
		} while (mmc_stat == 0);

481 482 483
		if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
			mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);

484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511
		if ((mmc_stat & ERRI_MASK) != 0)
			return 1;

		if (mmc_stat & BRR_MASK) {
			unsigned int k;

			writel(readl(&mmc_base->stat) | BRR_MASK,
				&mmc_base->stat);
			for (k = 0; k < count; k++) {
				*output_buf = readl(&mmc_base->data);
				output_buf++;
			}
			size -= (count*4);
		}

		if (mmc_stat & BWR_MASK)
			writel(readl(&mmc_base->stat) | BWR_MASK,
				&mmc_base->stat);

		if (mmc_stat & TC_MASK) {
			writel(readl(&mmc_base->stat) | TC_MASK,
				&mmc_base->stat);
			break;
		}
	}
	return 0;
}

S
Sricharan 已提交
512 513
static int mmc_write_data(struct hsmmc *mmc_base, const char *buf,
				unsigned int size)
514 515 516 517 518 519
{
	unsigned int *input_buf = (unsigned int *)buf;
	unsigned int mmc_stat;
	unsigned int count;

	/*
520
	 * Start Polled Write
521 522 523 524 525
	 */
	count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size;
	count /= 4;

	while (size) {
N
Nishanth Menon 已提交
526
		ulong start = get_timer(0);
527 528
		do {
			mmc_stat = readl(&mmc_base->stat);
N
Nishanth Menon 已提交
529 530 531
			if (get_timer(0) - start > MAX_RETRY_MS) {
				printf("%s: timedout waiting for status!\n",
						__func__);
532
				return -ETIMEDOUT;
N
Nishanth Menon 已提交
533
			}
534 535
		} while (mmc_stat == 0);

536 537 538
		if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0)
			mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD);

539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566
		if ((mmc_stat & ERRI_MASK) != 0)
			return 1;

		if (mmc_stat & BWR_MASK) {
			unsigned int k;

			writel(readl(&mmc_base->stat) | BWR_MASK,
					&mmc_base->stat);
			for (k = 0; k < count; k++) {
				writel(*input_buf, &mmc_base->data);
				input_buf++;
			}
			size -= (count*4);
		}

		if (mmc_stat & BRR_MASK)
			writel(readl(&mmc_base->stat) | BRR_MASK,
				&mmc_base->stat);

		if (mmc_stat & TC_MASK) {
			writel(readl(&mmc_base->stat) | TC_MASK,
				&mmc_base->stat);
			break;
		}
	}
	return 0;
}

567
#if !CONFIG_IS_ENABLED(DM_MMC)
568
static int omap_hsmmc_set_ios(struct mmc *mmc)
569
{
570
	struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
571 572 573 574 575 576 577
#else
static int omap_hsmmc_set_ios(struct udevice *dev)
{
	struct omap_hsmmc_data *priv = dev_get_priv(dev);
	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
	struct mmc *mmc = upriv->mmc;
#endif
578
	struct hsmmc *mmc_base;
579
	unsigned int dsor = 0;
N
Nishanth Menon 已提交
580
	ulong start;
581

582
	mmc_base = priv->base_addr;
583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619
	/* configue bus width */
	switch (mmc->bus_width) {
	case 8:
		writel(readl(&mmc_base->con) | DTW_8_BITMODE,
			&mmc_base->con);
		break;

	case 4:
		writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
			&mmc_base->con);
		writel(readl(&mmc_base->hctl) | DTW_4_BITMODE,
			&mmc_base->hctl);
		break;

	case 1:
	default:
		writel(readl(&mmc_base->con) & ~DTW_8_BITMODE,
			&mmc_base->con);
		writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE,
			&mmc_base->hctl);
		break;
	}

	/* configure clock with 96Mhz system clock.
	 */
	if (mmc->clock != 0) {
		dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock);
		if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock)
			dsor++;
	}

	mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK),
				(ICE_STOP | DTO_15THDTO | CEN_DISABLE));

	mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK,
				(dsor << CLKD_OFFSET) | ICE_OSCILLATE);

N
Nishanth Menon 已提交
620 621 622 623
	start = get_timer(0);
	while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) {
		if (get_timer(0) - start > MAX_RETRY_MS) {
			printf("%s: timedout waiting for ics!\n", __func__);
624
			return -ETIMEDOUT;
N
Nishanth Menon 已提交
625 626
		}
	}
627
	writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl);
628 629

	return 0;
630 631
}

632
#ifdef OMAP_HSMMC_USE_GPIO
633
#if CONFIG_IS_ENABLED(DM_MMC)
634
static int omap_hsmmc_getcd(struct udevice *dev)
635
{
636
	struct omap_hsmmc_data *priv = dev_get_priv(dev);
637 638 639 640 641 642 643 644 645 646 647 648
	int value;

	value = dm_gpio_get_value(&priv->cd_gpio);
	/* if no CD return as 1 */
	if (value < 0)
		return 1;

	if (priv->cd_inverted)
		return !value;
	return value;
}

649
static int omap_hsmmc_getwp(struct udevice *dev)
650
{
651
	struct omap_hsmmc_data *priv = dev_get_priv(dev);
652 653 654 655 656 657 658 659 660
	int value;

	value = dm_gpio_get_value(&priv->wp_gpio);
	/* if no WP return as 0 */
	if (value < 0)
		return 0;
	return value;
}
#else
661 662
static int omap_hsmmc_getcd(struct mmc *mmc)
{
663
	struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
664 665 666
	int cd_gpio;

	/* if no CD return as 1 */
667
	cd_gpio = priv->cd_gpio;
668 669 670
	if (cd_gpio < 0)
		return 1;

671 672
	/* NOTE: assumes card detect signal is active-low */
	return !gpio_get_value(cd_gpio);
673 674 675 676
}

static int omap_hsmmc_getwp(struct mmc *mmc)
{
677
	struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc);
678 679 680
	int wp_gpio;

	/* if no WP return as 0 */
681
	wp_gpio = priv->wp_gpio;
682 683 684
	if (wp_gpio < 0)
		return 0;

685
	/* NOTE: assumes write protect signal is active-high */
686 687 688
	return gpio_get_value(wp_gpio);
}
#endif
689
#endif
690

691
#if CONFIG_IS_ENABLED(DM_MMC)
692 693 694 695 696 697 698 699 700
static const struct dm_mmc_ops omap_hsmmc_ops = {
	.send_cmd	= omap_hsmmc_send_cmd,
	.set_ios	= omap_hsmmc_set_ios,
#ifdef OMAP_HSMMC_USE_GPIO
	.get_cd		= omap_hsmmc_getcd,
	.get_wp		= omap_hsmmc_getwp,
#endif
};
#else
701 702 703 704 705 706 707 708 709
static const struct mmc_ops omap_hsmmc_ops = {
	.send_cmd	= omap_hsmmc_send_cmd,
	.set_ios	= omap_hsmmc_set_ios,
	.init		= omap_hsmmc_init_setup,
#ifdef OMAP_HSMMC_USE_GPIO
	.getcd		= omap_hsmmc_getcd,
	.getwp		= omap_hsmmc_getwp,
#endif
};
710
#endif
711

712
#if !CONFIG_IS_ENABLED(DM_MMC)
713 714
int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio,
		int wp_gpio)
715
{
716
	struct mmc *mmc;
717
	struct omap_hsmmc_data *priv;
718 719 720
	struct mmc_config *cfg;
	uint host_caps_val;

721 722
	priv = malloc(sizeof(*priv));
	if (priv == NULL)
723
		return -1;
724

R
Rob Herring 已提交
725
	host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS;
726 727 728

	switch (dev_index) {
	case 0:
729
		priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
730
		break;
731
#ifdef OMAP_HSMMC2_BASE
732
	case 1:
733
		priv->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE;
734
#if (defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \
735
	defined(CONFIG_DRA7XX) || defined(CONFIG_AM33XX) || \
736 737
	defined(CONFIG_AM43XX) || defined(CONFIG_SOC_KEYSTONE)) && \
		defined(CONFIG_HSMMC2_8BIT)
738 739 740
		/* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */
		host_caps_val |= MMC_MODE_8BIT;
#endif
741
		break;
742 743
#endif
#ifdef OMAP_HSMMC3_BASE
744
	case 2:
745
		priv->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE;
746
#if defined(CONFIG_DRA7XX) && defined(CONFIG_HSMMC3_8BIT)
747 748 749
		/* Enable 8-bit interface for eMMC on DRA7XX */
		host_caps_val |= MMC_MODE_8BIT;
#endif
750
		break;
751
#endif
752
	default:
753
		priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE;
754 755
		return 1;
	}
756 757
#ifdef OMAP_HSMMC_USE_GPIO
	/* on error gpio values are set to -1, which is what we want */
758 759
	priv->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd");
	priv->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp");
760
#endif
761

762
	cfg = &priv->cfg;
763

764 765 766 767 768 769 770
	cfg->name = "OMAP SD/MMC";
	cfg->ops = &omap_hsmmc_ops;

	cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
	cfg->host_caps = host_caps_val & ~host_caps_mask;

	cfg->f_min = 400000;
771 772

	if (f_max != 0)
773
		cfg->f_max = f_max;
774
	else {
775 776 777
		if (cfg->host_caps & MMC_MODE_HS) {
			if (cfg->host_caps & MMC_MODE_HS_52MHz)
				cfg->f_max = 52000000;
778
			else
779
				cfg->f_max = 26000000;
780
		} else
781
			cfg->f_max = 20000000;
782
	}
783

784
	cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
J
John Rigby 已提交
785

786 787 788 789 790
#if defined(CONFIG_OMAP34XX)
	/*
	 * Silicon revs 2.1 and older do not support multiblock transfers.
	 */
	if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21))
791
		cfg->b_max = 1;
792
#endif
793
	mmc = mmc_create(cfg, priv);
794 795
	if (mmc == NULL)
		return -1;
796 797 798

	return 0;
}
799
#else
800
#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
801 802
static int omap_hsmmc_ofdata_to_platdata(struct udevice *dev)
{
803 804
	struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
	struct mmc_config *cfg = &plat->cfg;
805 806
	struct omap2_mmc_platform_config *data =
		(struct omap2_mmc_platform_config *)dev_get_driver_data(dev);
807
	const void *fdt = gd->fdt_blob;
808
	int node = dev_of_offset(dev);
809 810
	int val;

S
Simon Glass 已提交
811 812
	plat->base_addr = map_physmem(devfdt_get_addr(dev),
				      sizeof(struct hsmmc *),
813
				      MAP_NOCACHE) + data->reg_offset;
814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835 836 837

	cfg->host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS;
	val = fdtdec_get_int(fdt, node, "bus-width", -1);
	if (val < 0) {
		printf("error: bus-width property missing\n");
		return -ENOENT;
	}

	switch (val) {
	case 0x8:
		cfg->host_caps |= MMC_MODE_8BIT;
	case 0x4:
		cfg->host_caps |= MMC_MODE_4BIT;
		break;
	default:
		printf("error: invalid bus-width property\n");
		return -ENOENT;
	}

	cfg->f_min = 400000;
	cfg->f_max = fdtdec_get_int(fdt, node, "max-frequency", 52000000);
	cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
	cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;

838
#ifdef OMAP_HSMMC_USE_GPIO
839
	plat->cd_inverted = fdtdec_get_bool(fdt, node, "cd-inverted");
840
#endif
841 842 843

	return 0;
}
844
#endif
845

846 847 848 849 850 851 852 853 854
#ifdef CONFIG_BLK

static int omap_hsmmc_bind(struct udevice *dev)
{
	struct omap_hsmmc_plat *plat = dev_get_platdata(dev);

	return mmc_bind(dev, &plat->mmc, &plat->cfg);
}
#endif
855 856
static int omap_hsmmc_probe(struct udevice *dev)
{
857
	struct omap_hsmmc_plat *plat = dev_get_platdata(dev);
858 859
	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
	struct omap_hsmmc_data *priv = dev_get_priv(dev);
860
	struct mmc_config *cfg = &plat->cfg;
861 862 863
	struct mmc *mmc;

	cfg->name = "OMAP SD/MMC";
864 865 866 867
	priv->base_addr = plat->base_addr;
#ifdef OMAP_HSMMC_USE_GPIO
	priv->cd_inverted = plat->cd_inverted;
#endif
868

869 870 871
#ifdef CONFIG_BLK
	mmc = &plat->mmc;
#else
872 873 874
	mmc = mmc_create(cfg, priv);
	if (mmc == NULL)
		return -1;
875
#endif
876

877
#if defined(OMAP_HSMMC_USE_GPIO) && CONFIG_IS_ENABLED(OF_CONTROL)
878 879 880 881
	gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, GPIOD_IS_IN);
	gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio, GPIOD_IS_IN);
#endif

882
	mmc->dev = dev;
883 884
	upriv->mmc = mmc;

885
	return omap_hsmmc_init_setup(mmc);
886 887
}

888
#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
889 890 891 892 893 894 895 896 897 898 899 900
static const struct omap2_mmc_platform_config omap3_mmc_pdata = {
	.reg_offset = 0,
};

static const struct omap2_mmc_platform_config am33xx_mmc_pdata = {
	.reg_offset = 0x100,
};

static const struct omap2_mmc_platform_config omap4_mmc_pdata = {
	.reg_offset = 0x100,
};

901
static const struct udevice_id omap_hsmmc_ids[] = {
902 903 904 905 906 907 908 909 910 911 912 913
	{
			.compatible = "ti,omap3-hsmmc",
			.data = (ulong)&omap3_mmc_pdata
	},
	{
			.compatible = "ti,omap4-hsmmc",
			.data = (ulong)&omap4_mmc_pdata
	},
	{
			.compatible = "ti,am33xx-hsmmc",
			.data = (ulong)&am33xx_mmc_pdata
	},
914 915
	{ }
};
916
#endif
917 918 919 920

U_BOOT_DRIVER(omap_hsmmc) = {
	.name	= "omap_hsmmc",
	.id	= UCLASS_MMC,
921
#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
922 923
	.of_match = omap_hsmmc_ids,
	.ofdata_to_platdata = omap_hsmmc_ofdata_to_platdata,
924 925
	.platdata_auto_alloc_size = sizeof(struct omap_hsmmc_plat),
#endif
926 927 928
#ifdef CONFIG_BLK
	.bind = omap_hsmmc_bind,
#endif
929
	.ops = &omap_hsmmc_ops,
930 931
	.probe	= omap_hsmmc_probe,
	.priv_auto_alloc_size = sizeof(struct omap_hsmmc_data),
932
	.flags	= DM_FLAG_PRE_RELOC,
933 934
};
#endif