xhci-ring.c 121.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
/*
 * xHCI host controller driver
 *
 * Copyright (C) 2008 Intel Corp.
 *
 * Author: Sarah Sharp
 * Some code borrowed from the Linux EHCI driver.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
 * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
 * for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software Foundation,
 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

/*
 * Ring initialization rules:
 * 1. Each segment is initialized to zero, except for link TRBs.
 * 2. Ring cycle state = 0.  This represents Producer Cycle State (PCS) or
 *    Consumer Cycle State (CCS), depending on ring function.
 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
 *
 * Ring behavior rules:
 * 1. A ring is empty if enqueue == dequeue.  This means there will always be at
 *    least one free TRB in the ring.  This is useful if you want to turn that
 *    into a link TRB and expand the ring.
 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
 *    link TRB, then load the pointer with the address in the link TRB.  If the
 *    link TRB had its toggle bit set, you may need to update the ring cycle
 *    state (see cycle bit rules).  You may have to do this multiple times
 *    until you reach a non-link TRB.
 * 3. A ring is full if enqueue++ (for the definition of increment above)
 *    equals the dequeue pointer.
 *
 * Cycle bit rules:
 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
 *    in a link TRB, it must toggle the ring cycle state.
 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
 *    in a link TRB, it must toggle the ring cycle state.
 *
 * Producer rules:
 * 1. Check if ring is full before you enqueue.
 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
 *    Update enqueue pointer between each write (which may update the ring
 *    cycle state).
 * 3. Notify consumer.  If SW is producer, it rings the doorbell for command
 *    and endpoint rings.  If HC is the producer for the event ring,
 *    and it generates an interrupt according to interrupt modulation rules.
 *
 * Consumer rules:
 * 1. Check if TRB belongs to you.  If the cycle bit == your ring cycle state,
 *    the TRB is owned by the consumer.
 * 2. Update dequeue pointer (which may update the ring cycle state) and
 *    continue processing TRBs until you reach a TRB which is not owned by you.
 * 3. Notify the producer.  SW is the consumer for the event ring, and it
 *   updates event ring dequeue pointer.  HC is the consumer for the command and
 *   endpoint rings; it generates events on the event ring for these.
 */

67
#include <linux/scatterlist.h>
68
#include <linux/slab.h>
69
#include <linux/dma-mapping.h>
70
#include "xhci.h"
71
#include "xhci-trace.h"
72
#include "xhci-mtk.h"
73 74 75 76 77

/*
 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
 * address of the TRB.
 */
78
dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
79 80
		union xhci_trb *trb)
{
81
	unsigned long segment_offset;
82

83
	if (!seg || !trb || trb < seg->trbs)
84
		return 0;
85 86
	/* offset in TRBs */
	segment_offset = trb - seg->trbs;
87
	if (segment_offset >= TRBS_PER_SEGMENT)
88
		return 0;
89
	return seg->dma + (segment_offset * sizeof(*trb));
90 91
}

92 93 94 95 96
static bool trb_is_noop(union xhci_trb *trb)
{
	return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
}

97 98 99 100 101
static bool trb_is_link(union xhci_trb *trb)
{
	return TRB_TYPE_LINK_LE32(trb->link.control);
}

102 103 104 105 106 107 108 109 110 111 112
static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
{
	return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
}

static bool last_trb_on_ring(struct xhci_ring *ring,
			struct xhci_segment *seg, union xhci_trb *trb)
{
	return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
}

113 114 115 116 117
static bool link_trb_toggles_cycle(union xhci_trb *trb)
{
	return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
}

118 119 120 121 122 123 124 125 126 127 128 129 130 131
static bool last_td_in_urb(struct xhci_td *td)
{
	struct urb_priv *urb_priv = td->urb->hcpriv;

	return urb_priv->td_cnt == urb_priv->length;
}

static void inc_td_cnt(struct urb *urb)
{
	struct urb_priv *urb_priv = urb->hcpriv;

	urb_priv->td_cnt++;
}

132 133 134 135 136 137 138 139 140
/* Updates trb to point to the next TRB in the ring, and updates seg if the next
 * TRB is in a new segment.  This does not skip over link TRBs, and it does not
 * effect the ring dequeue or enqueue pointers.
 */
static void next_trb(struct xhci_hcd *xhci,
		struct xhci_ring *ring,
		struct xhci_segment **seg,
		union xhci_trb **trb)
{
141
	if (trb_is_link(*trb)) {
142 143 144
		*seg = (*seg)->next;
		*trb = ((*seg)->trbs);
	} else {
145
		(*trb)++;
146 147 148
	}
}

149 150 151 152
/*
 * See Cycle bit rules. SW is the consumer for the event ring only.
 * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
 */
A
Andiry Xu 已提交
153
static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
154 155
{
	ring->deq_updates++;
156

157 158 159
	/* event ring doesn't have link trbs, check for last trb */
	if (ring->type == TYPE_EVENT) {
		if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
160
			ring->dequeue++;
161
			return;
162
		}
163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179
		if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
			ring->cycle_state ^= 1;
		ring->deq_seg = ring->deq_seg->next;
		ring->dequeue = ring->deq_seg->trbs;
		return;
	}

	/* All other rings have link trbs */
	if (!trb_is_link(ring->dequeue)) {
		ring->dequeue++;
		ring->num_trbs_free++;
	}
	while (trb_is_link(ring->dequeue)) {
		ring->deq_seg = ring->deq_seg->next;
		ring->dequeue = ring->deq_seg->trbs;
	}
	return;
180 181 182 183 184 185 186 187 188 189 190 191
}

/*
 * See Cycle bit rules. SW is the consumer for the event ring only.
 * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
 *
 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
 * chain bit is set), then set the chain bit in all the following link TRBs.
 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
 * have their chain bit cleared (so that each Link TRB is a separate TD).
 *
 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
192 193 194
 * set, but other sections talk about dealing with the chain bit set.  This was
 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
195 196 197
 *
 * @more_trbs_coming:	Will you enqueue more TRBs before calling
 *			prepare_transfer()?
198
 */
199
static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
A
Andiry Xu 已提交
200
			bool more_trbs_coming)
201 202 203 204
{
	u32 chain;
	union xhci_trb *next;

M
Matt Evans 已提交
205
	chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
206
	/* If this is not event ring, there is one less usable TRB */
207
	if (!trb_is_link(ring->enqueue))
208
		ring->num_trbs_free--;
209 210 211
	next = ++(ring->enqueue);

	ring->enq_updates++;
212
	/* Update the dequeue pointer further if that was a link TRB */
213
	while (trb_is_link(next)) {
214

215 216 217 218 219 220 221 222 223
		/*
		 * If the caller doesn't plan on enqueueing more TDs before
		 * ringing the doorbell, then we don't want to give the link TRB
		 * to the hardware just yet. We'll give the link TRB back in
		 * prepare_ring() just before we enqueue the TD at the top of
		 * the ring.
		 */
		if (!chain && !more_trbs_coming)
			break;
A
Andiry Xu 已提交
224

225 226 227 228 229 230 231 232 233
		/* If we're not dealing with 0.95 hardware or isoc rings on
		 * AMD 0.96 host, carry over the chain bit of the previous TRB
		 * (which may mean the chain bit is cleared).
		 */
		if (!(ring->type == TYPE_ISOC &&
		      (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
		    !xhci_link_trb_quirk(xhci)) {
			next->link.control &= cpu_to_le32(~TRB_CHAIN);
			next->link.control |= cpu_to_le32(chain);
234
		}
235 236 237 238 239
		/* Give this link TRB to the hardware */
		wmb();
		next->link.control ^= cpu_to_le32(TRB_CYCLE);

		/* Toggle the cycle bit after the last ring segment. */
240
		if (link_trb_toggles_cycle(next))
241 242
			ring->cycle_state ^= 1;

243 244 245 246 247 248 249
		ring->enq_seg = ring->enq_seg->next;
		ring->enqueue = ring->enq_seg->trbs;
		next = ring->enqueue;
	}
}

/*
250 251
 * Check to see if there's room to enqueue num_trbs on the ring and make sure
 * enqueue pointer will not advance into dequeue segment. See rules above.
252
 */
253
static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
254 255
		unsigned int num_trbs)
{
256
	int num_trbs_in_deq_seg;
257

258 259 260 261 262 263 264 265 266 267
	if (ring->num_trbs_free < num_trbs)
		return 0;

	if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
		num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
		if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
			return 0;
	}

	return 1;
268 269 270
}

/* Ring the host controller doorbell after placing a command on the ring */
271
void xhci_ring_cmd_db(struct xhci_hcd *xhci)
272
{
E
Elric Fu 已提交
273 274 275
	if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
		return;

276
	xhci_dbg(xhci, "// Ding dong!\n");
277
	writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
278
	/* Flush PCI posted writes */
279
	readl(&xhci->dba->doorbell[0]);
280 281
}

282 283 284 285 286
static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci, unsigned long delay)
{
	return mod_delayed_work(system_wq, &xhci->cmd_timer, delay);
}

287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342
static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
{
	return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
					cmd_list);
}

/*
 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
 * If there are other commands waiting then restart the ring and kick the timer.
 * This must be called with command ring stopped and xhci->lock held.
 */
static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
					 struct xhci_command *cur_cmd)
{
	struct xhci_command *i_cmd;
	u32 cycle_state;

	/* Turn all aborted commands in list to no-ops, then restart */
	list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {

		if (i_cmd->status != COMP_CMD_ABORT)
			continue;

		i_cmd->status = COMP_CMD_STOP;

		xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
			 i_cmd->command_trb);
		/* get cycle state from the original cmd trb */
		cycle_state = le32_to_cpu(
			i_cmd->command_trb->generic.field[3]) &	TRB_CYCLE;
		/* modify the command trb to no-op command */
		i_cmd->command_trb->generic.field[0] = 0;
		i_cmd->command_trb->generic.field[1] = 0;
		i_cmd->command_trb->generic.field[2] = 0;
		i_cmd->command_trb->generic.field[3] = cpu_to_le32(
			TRB_TYPE(TRB_CMD_NOOP) | cycle_state);

		/*
		 * caller waiting for completion is called when command
		 *  completion event is received for these no-op commands
		 */
	}

	xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;

	/* ring command ring doorbell to restart the command ring */
	if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
	    !(xhci->xhc_state & XHCI_STATE_DYING)) {
		xhci->current_cmd = cur_cmd;
		xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
		xhci_ring_cmd_db(xhci);
	}
}

/* Must be called with xhci->lock held, releases and aquires lock back */
static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
343 344 345 346 347 348
{
	u64 temp_64;
	int ret;

	xhci_dbg(xhci, "Abort command ring\n");

349
	reinit_completion(&xhci->cmd_ring_stop_completion);
350

351
	temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
352 353
	xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
			&xhci->op_regs->cmd_ring);
354 355 356 357 358 359 360 361

	/* Section 4.6.1.2 of xHCI 1.0 spec says software should
	 * time the completion od all xHCI commands, including
	 * the Command Abort operation. If software doesn't see
	 * CRR negated in a timely manner (e.g. longer than 5
	 * seconds), then it should assume that the there are
	 * larger problems with the xHC and assert HCRST.
	 */
362
	ret = xhci_handshake(&xhci->op_regs->cmd_ring,
363 364
			CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
	if (ret < 0) {
365 366 367 368 369 370
		/* we are about to kill xhci, give it one more chance */
		xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
			      &xhci->op_regs->cmd_ring);
		udelay(1000);
		ret = xhci_handshake(&xhci->op_regs->cmd_ring,
				     CMD_RING_RUNNING, 0, 3 * 1000 * 1000);
371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
		if (ret < 0) {
			xhci_err(xhci, "Stopped the command ring failed, "
				 "maybe the host is dead\n");
			xhci->xhc_state |= XHCI_STATE_DYING;
			xhci_halt(xhci);
			return -ESHUTDOWN;
		}
	}
	/*
	 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
	 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
	 * but the completion event in never sent. Wait 2 secs (arbitrary
	 * number) to handle those cases after negation of CMD_RING_RUNNING.
	 */
	spin_unlock_irqrestore(&xhci->lock, flags);
	ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
					  msecs_to_jiffies(2000));
	spin_lock_irqsave(&xhci->lock, flags);
	if (!ret) {
		xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
		xhci_cleanup_command_queue(xhci);
	} else {
		xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
394 395 396 397
	}
	return 0;
}

398
void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
399
		unsigned int slot_id,
400 401
		unsigned int ep_index,
		unsigned int stream_id)
402
{
M
Matt Evans 已提交
403
	__le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
404 405
	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
	unsigned int ep_state = ep->ep_state;
406 407

	/* Don't ring the doorbell for this endpoint if there are pending
408
	 * cancellations because we don't want to interrupt processing.
409 410 411
	 * We don't want to restart any stream rings if there's a set dequeue
	 * pointer command pending because the device can choose to start any
	 * stream once the endpoint is on the HW schedule.
412
	 */
413 414 415
	if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
	    (ep_state & EP_HALTED))
		return;
416
	writel(DB_VALUE(ep_index, stream_id), db_addr);
417 418 419
	/* The CPU has better things to do at this point than wait for a
	 * write-posting flush.  It'll get there soon enough.
	 */
420 421
}

422 423 424 425 426 427 428 429 430 431 432 433
/* Ring the doorbell for any rings with pending URBs */
static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
		unsigned int slot_id,
		unsigned int ep_index)
{
	unsigned int stream_id;
	struct xhci_virt_ep *ep;

	ep = &xhci->devs[slot_id]->eps[ep_index];

	/* A ring has pending URBs if its TD list is not empty */
	if (!(ep->ep_state & EP_HAS_STREAMS)) {
434
		if (ep->ring && !(list_empty(&ep->ring->td_list)))
435
			xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
436 437 438 439 440 441 442
		return;
	}

	for (stream_id = 1; stream_id < ep->stream_info->num_streams;
			stream_id++) {
		struct xhci_stream_info *stream_info = ep->stream_info;
		if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
443 444
			xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
						stream_id);
445 446 447
	}
}

448 449 450 451 452
/* Get the right ring for the given slot_id, ep_index and stream_id.
 * If the endpoint supports streams, boundary check the URB's stream ID.
 * If the endpoint doesn't support streams, return the singular endpoint ring.
 */
struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483
		unsigned int slot_id, unsigned int ep_index,
		unsigned int stream_id)
{
	struct xhci_virt_ep *ep;

	ep = &xhci->devs[slot_id]->eps[ep_index];
	/* Common case: no streams */
	if (!(ep->ep_state & EP_HAS_STREAMS))
		return ep->ring;

	if (stream_id == 0) {
		xhci_warn(xhci,
				"WARN: Slot ID %u, ep index %u has streams, "
				"but URB has no stream ID.\n",
				slot_id, ep_index);
		return NULL;
	}

	if (stream_id < ep->stream_info->num_streams)
		return ep->stream_info->stream_rings[stream_id];

	xhci_warn(xhci,
			"WARN: Slot ID %u, ep index %u has "
			"stream IDs 1 to %u allocated, "
			"but stream ID %u is requested.\n",
			slot_id, ep_index,
			ep->stream_info->num_streams - 1,
			stream_id);
	return NULL;
}

484 485 486 487 488 489 490 491 492 493 494 495 496
/*
 * Move the xHC's endpoint ring dequeue pointer past cur_td.
 * Record the new state of the xHC's endpoint ring dequeue segment,
 * dequeue pointer, and new consumer cycle state in state.
 * Update our internal representation of the ring's dequeue pointer.
 *
 * We do this in three jumps:
 *  - First we update our new ring state to be the same as when the xHC stopped.
 *  - Then we traverse the ring to find the segment that contains
 *    the last TRB in the TD.  We toggle the xHC's new cycle state when we pass
 *    any link TRBs with the toggle cycle bit set.
 *  - Finally we move the dequeue state one TRB further, toggling the cycle bit
 *    if we've moved it past a link TRB with the toggle cycle bit set.
M
Matt Evans 已提交
497 498 499 500
 *
 * Some of the uses of xhci_generic_trb are grotty, but if they're done
 * with correct __le32 accesses they should work fine.  Only users of this are
 * in here.
501
 */
502
void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
503
		unsigned int slot_id, unsigned int ep_index,
504 505
		unsigned int stream_id, struct xhci_td *cur_td,
		struct xhci_dequeue_state *state)
506 507
{
	struct xhci_virt_device *dev = xhci->devs[slot_id];
508
	struct xhci_virt_ep *ep = &dev->eps[ep_index];
509
	struct xhci_ring *ep_ring;
510 511
	struct xhci_segment *new_seg;
	union xhci_trb *new_deq;
512
	dma_addr_t addr;
513
	u64 hw_dequeue;
514 515
	bool cycle_found = false;
	bool td_last_trb_found = false;
516

517 518 519 520 521 522 523 524
	ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
			ep_index, stream_id);
	if (!ep_ring) {
		xhci_warn(xhci, "WARN can't find new dequeue state "
				"for invalid stream ID %u.\n",
				stream_id);
		return;
	}
525

526
	/* Dig out the cycle state saved by the xHC during the stop ep cmd */
527 528
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Finding endpoint context");
529 530 531 532
	/* 4.6.9 the css flag is written to the stream context for streams */
	if (ep->ep_state & EP_HAS_STREAMS) {
		struct xhci_stream_ctx *ctx =
			&ep->stream_info->stream_ctx_array[stream_id];
533
		hw_dequeue = le64_to_cpu(ctx->stream_ring);
534 535 536
	} else {
		struct xhci_ep_ctx *ep_ctx
			= xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
537
		hw_dequeue = le64_to_cpu(ep_ctx->deq);
538
	}
539

540 541 542 543
	new_seg = ep_ring->deq_seg;
	new_deq = ep_ring->dequeue;
	state->new_cycle_state = hw_dequeue & 0x1;

544
	/*
545 546 547 548
	 * We want to find the pointer, segment and cycle state of the new trb
	 * (the one after current TD's last_trb). We know the cycle state at
	 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
	 * found.
549
	 */
550 551 552 553 554 555 556 557 558
	do {
		if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
		    == (dma_addr_t)(hw_dequeue & ~0xf)) {
			cycle_found = true;
			if (td_last_trb_found)
				break;
		}
		if (new_deq == cur_td->last_trb)
			td_last_trb_found = true;
559

560 561
		if (cycle_found && trb_is_link(new_deq) &&
		    link_trb_toggles_cycle(new_deq))
562 563 564 565 566 567 568 569 570 571 572 573 574
			state->new_cycle_state ^= 0x1;

		next_trb(xhci, ep_ring, &new_seg, &new_deq);

		/* Search wrapped around, bail out */
		if (new_deq == ep->ring->dequeue) {
			xhci_err(xhci, "Error: Failed finding new dequeue state\n");
			state->new_deq_seg = NULL;
			state->new_deq_ptr = NULL;
			return;
		}

	} while (!cycle_found || !td_last_trb_found);
575

576 577
	state->new_deq_seg = new_seg;
	state->new_deq_ptr = new_deq;
578

579
	/* Don't update the ring cycle state for the producer (us). */
580 581
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Cycle state = 0x%x", state->new_cycle_state);
582

583 584
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"New dequeue segment = %p (virtual)",
585 586
			state->new_deq_seg);
	addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
587 588
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"New dequeue pointer = 0x%llx (DMA)",
589
			(unsigned long long) addr);
590 591
}

592 593 594 595
/* flip_cycle means flip the cycle bit of all but the first and last TRB.
 * (The last TRB actually points to the ring enqueue pointer, which is not part
 * of this TD.)  This is used to remove partially enqueued isoc TDs from a ring.
 */
596
static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
597
		       struct xhci_td *td, bool flip_cycle)
598
{
599 600 601 602 603 604 605
	struct xhci_segment *seg	= td->start_seg;
	union xhci_trb *trb		= td->first_trb;

	while (1) {
		if (trb_is_link(trb)) {
			/* unchain chained link TRBs */
			trb->link.control &= cpu_to_le32(~TRB_CHAIN);
606
		} else {
607 608 609
			trb->generic.field[0] = 0;
			trb->generic.field[1] = 0;
			trb->generic.field[2] = 0;
610
			/* Preserve only the cycle bit of this TRB */
611 612
			trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
			trb->generic.field[3] |= cpu_to_le32(
M
Matt Evans 已提交
613
				TRB_TYPE(TRB_TR_NOOP));
614
		}
615 616 617 618 619
		/* flip cycle if asked to */
		if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
			trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);

		if (trb == td->last_trb)
620
			break;
621 622

		next_trb(xhci, ep_ring, &seg, &trb);
623 624 625
	}
}

626
static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
627 628 629 630 631 632 633 634 635 636 637
		struct xhci_virt_ep *ep)
{
	ep->ep_state &= ~EP_HALT_PENDING;
	/* Can't del_timer_sync in interrupt, so we attempt to cancel.  If the
	 * timer is running on another CPU, we don't decrement stop_cmds_pending
	 * (since we didn't successfully stop the watchdog timer).
	 */
	if (del_timer(&ep->stop_cmd_timer))
		ep->stop_cmds_pending--;
}

638 639 640 641
/*
 * Must be called with xhci->lock held in interrupt context,
 * releases and re-acquires xhci->lock
 */
642
static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
643
				     struct xhci_td *cur_td, int status)
644
{
645 646 647 648 649 650 651 652 653
	struct urb	*urb		= cur_td->urb;
	struct urb_priv	*urb_priv	= urb->hcpriv;
	struct usb_hcd	*hcd		= bus_to_hcd(urb->dev->bus);

	if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
		xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
		if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs	== 0) {
			if (xhci->quirks & XHCI_AMD_PLL_FIX)
				usb_amd_quirk_pll_enable();
A
Andiry Xu 已提交
654
		}
655
	}
656
	xhci_urb_free_priv(urb_priv);
657
	usb_hcd_unlink_urb_from_ep(hcd, urb);
658
	spin_unlock(&xhci->lock);
659
	usb_hcd_giveback_urb(hcd, urb, status);
660 661 662
	spin_lock(&xhci->lock);
}

W
Wei Yongjun 已提交
663 664
static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
		struct xhci_ring *ring, struct xhci_td *td)
665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687
{
	struct device *dev = xhci_to_hcd(xhci)->self.controller;
	struct xhci_segment *seg = td->bounce_seg;
	struct urb *urb = td->urb;

	if (!seg || !urb)
		return;

	if (usb_urb_dir_out(urb)) {
		dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
				 DMA_TO_DEVICE);
		return;
	}

	/* for in tranfers we need to copy the data from bounce to sg */
	sg_pcopy_from_buffer(urb->sg, urb->num_mapped_sgs, seg->bounce_buf,
			     seg->bounce_len, seg->bounce_offs);
	dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
			 DMA_FROM_DEVICE);
	seg->bounce_len = 0;
	seg->bounce_offs = 0;
}

688 689 690 691 692 693 694 695 696 697
/*
 * When we get a command completion for a Stop Endpoint Command, we need to
 * unlink any cancelled TDs from the ring.  There are two ways to do that:
 *
 *  1. If the HW was in the middle of processing the TD that needs to be
 *     cancelled, then we must move the ring's dequeue pointer past the last TRB
 *     in the TD with a Set Dequeue Pointer Command.
 *  2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
 *     bit cleared) so that the HW will skip over them.
 */
698
static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
699
		union xhci_trb *trb, struct xhci_event_cmd *event)
700 701 702
{
	unsigned int ep_index;
	struct xhci_ring *ep_ring;
703
	struct xhci_virt_ep *ep;
704
	struct list_head *entry;
705
	struct xhci_td *cur_td = NULL;
706 707
	struct xhci_td *last_unlinked_td;

708
	struct xhci_dequeue_state deq_state;
709

710
	if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
711
		if (!xhci->devs[slot_id])
712 713 714 715 716 717
			xhci_warn(xhci, "Stop endpoint command "
				"completion for disabled slot %u\n",
				slot_id);
		return;
	}

718
	memset(&deq_state, 0, sizeof(deq_state));
M
Matt Evans 已提交
719
	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
720
	ep = &xhci->devs[slot_id]->eps[ep_index];
721

722
	if (list_empty(&ep->cancelled_td_list)) {
723
		xhci_stop_watchdog_timer_in_irq(xhci, ep);
724
		ep->stopped_td = NULL;
725
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
726
		return;
727
	}
728 729 730 731 732 733

	/* Fix up the ep ring first, so HW stops executing cancelled TDs.
	 * We have the xHCI lock, so nothing can modify this list until we drop
	 * it.  We're also in the event handler, so we can't get re-interrupted
	 * if another Stop Endpoint command completes
	 */
734
	list_for_each(entry, &ep->cancelled_td_list) {
735
		cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
736 737
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Removing canceled TD starting at 0x%llx (dma).",
738 739
				(unsigned long long)xhci_trb_virt_to_dma(
					cur_td->start_seg, cur_td->first_trb));
740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758
		ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
		if (!ep_ring) {
			/* This shouldn't happen unless a driver is mucking
			 * with the stream ID after submission.  This will
			 * leave the TD on the hardware ring, and the hardware
			 * will try to execute it, and may access a buffer
			 * that has already been freed.  In the best case, the
			 * hardware will execute it, and the event handler will
			 * ignore the completion event for that TD, since it was
			 * removed from the td_list for that endpoint.  In
			 * short, don't muck with the stream ID after
			 * submission.
			 */
			xhci_warn(xhci, "WARN Cancelled URB %p "
					"has invalid stream ID %u.\n",
					cur_td->urb,
					cur_td->urb->stream_id);
			goto remove_finished_td;
		}
759 760 761 762
		/*
		 * If we stopped on the TD we need to cancel, then we have to
		 * move the xHC endpoint ring dequeue pointer past this TD.
		 */
763
		if (cur_td == ep->stopped_td)
764 765 766
			xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
					cur_td->urb->stream_id,
					cur_td, &deq_state);
767
		else
768
			td_to_noop(xhci, ep_ring, cur_td, false);
769
remove_finished_td:
770 771 772 773 774
		/*
		 * The event handler won't see a completion for this TD anymore,
		 * so remove it from the endpoint ring's TD list.  Keep it in
		 * the cancelled TD list for URB completion later.
		 */
775
		list_del_init(&cur_td->td_list);
776 777
	}
	last_unlinked_td = cur_td;
778
	xhci_stop_watchdog_timer_in_irq(xhci, ep);
779 780 781

	/* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
	if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
782 783
		xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
				ep->stopped_td->urb->stream_id, &deq_state);
784
		xhci_ring_cmd_db(xhci);
785
	} else {
786 787
		/* Otherwise ring the doorbell(s) to restart queued transfers */
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
788
	}
789

790
	ep->stopped_td = NULL;
791 792 793 794 795 796 797 798

	/*
	 * Drop the lock and complete the URBs in the cancelled TD list.
	 * New TDs to be cancelled might be added to the end of the list before
	 * we can complete all the URBs for the TDs we already unlinked.
	 * So stop when we've completed the URB for the last TD we unlinked.
	 */
	do {
799
		cur_td = list_entry(ep->cancelled_td_list.next,
800
				struct xhci_td, cancelled_td_list);
801
		list_del_init(&cur_td->cancelled_td_list);
802 803 804 805 806

		/* Clean up the cancelled URB */
		/* Doesn't matter what we pass for status, since the core will
		 * just overwrite it (because the URB has been unlinked).
		 */
A
Arnd Bergmann 已提交
807
		ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
808 809
		if (ep_ring && cur_td->bounce_seg)
			xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
810 811 812
		inc_td_cnt(cur_td->urb);
		if (last_td_in_urb(cur_td))
			xhci_giveback_urb_in_irq(xhci, cur_td, 0);
813

814 815 816 817 818
		/* Stop processing the cancelled list if the watchdog timer is
		 * running.
		 */
		if (xhci->xhc_state & XHCI_STATE_DYING)
			return;
819 820 821 822 823
	} while (cur_td != last_unlinked_td);

	/* Return to the event handler with xhci->lock re-acquired */
}

824 825 826 827 828 829 830 831 832 833
static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
{
	struct xhci_td *cur_td;

	while (!list_empty(&ring->td_list)) {
		cur_td = list_first_entry(&ring->td_list,
				struct xhci_td, td_list);
		list_del_init(&cur_td->td_list);
		if (!list_empty(&cur_td->cancelled_td_list))
			list_del_init(&cur_td->cancelled_td_list);
834 835 836

		if (cur_td->bounce_seg)
			xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
837 838 839 840

		inc_td_cnt(cur_td->urb);
		if (last_td_in_urb(cur_td))
			xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
841 842 843 844 845 846 847 848 849 850 851
	}
}

static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
		int slot_id, int ep_index)
{
	struct xhci_td *cur_td;
	struct xhci_virt_ep *ep;
	struct xhci_ring *ring;

	ep = &xhci->devs[slot_id]->eps[ep_index];
852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872
	if ((ep->ep_state & EP_HAS_STREAMS) ||
			(ep->ep_state & EP_GETTING_NO_STREAMS)) {
		int stream_id;

		for (stream_id = 0; stream_id < ep->stream_info->num_streams;
				stream_id++) {
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Killing URBs for slot ID %u, ep index %u, stream %u",
					slot_id, ep_index, stream_id + 1);
			xhci_kill_ring_urbs(xhci,
					ep->stream_info->stream_rings[stream_id]);
		}
	} else {
		ring = ep->ring;
		if (!ring)
			return;
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Killing URBs for slot ID %u, ep index %u",
				slot_id, ep_index);
		xhci_kill_ring_urbs(xhci, ring);
	}
873 874 875 876
	while (!list_empty(&ep->cancelled_td_list)) {
		cur_td = list_first_entry(&ep->cancelled_td_list,
				struct xhci_td, cancelled_td_list);
		list_del_init(&cur_td->cancelled_td_list);
877 878 879 880

		inc_td_cnt(cur_td->urb);
		if (last_td_in_urb(cur_td))
			xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
881 882 883
	}
}

884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907
/* Watchdog timer function for when a stop endpoint command fails to complete.
 * In this case, we assume the host controller is broken or dying or dead.  The
 * host may still be completing some other events, so we have to be careful to
 * let the event ring handler and the URB dequeueing/enqueueing functions know
 * through xhci->state.
 *
 * The timer may also fire if the host takes a very long time to respond to the
 * command, and the stop endpoint command completion handler cannot delete the
 * timer before the timer function is called.  Another endpoint cancellation may
 * sneak in before the timer function can grab the lock, and that may queue
 * another stop endpoint command and add the timer back.  So we cannot use a
 * simple flag to say whether there is a pending stop endpoint command for a
 * particular endpoint.
 *
 * Instead we use a combination of that flag and a counter for the number of
 * pending stop endpoint commands.  If the timer is the tail end of the last
 * stop endpoint command, and the endpoint's command is still pending, we assume
 * the host is dying.
 */
void xhci_stop_endpoint_command_watchdog(unsigned long arg)
{
	struct xhci_hcd *xhci;
	struct xhci_virt_ep *ep;
	int ret, i, j;
908
	unsigned long flags;
909 910 911 912

	ep = (struct xhci_virt_ep *) arg;
	xhci = ep->xhci;

913
	spin_lock_irqsave(&xhci->lock, flags);
914 915 916

	ep->stop_cmds_pending--;
	if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
917 918 919
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Stop EP timer ran, but no command pending, "
				"exiting.");
920
		spin_unlock_irqrestore(&xhci->lock, flags);
921 922 923 924 925 926 927 928 929 930 931
		return;
	}

	xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
	xhci_warn(xhci, "Assuming host is dying, halting host.\n");
	/* Oops, HC is dead or dying or at least not responding to the stop
	 * endpoint command.
	 */
	xhci->xhc_state |= XHCI_STATE_DYING;
	/* Disable interrupts from the host controller and start halting it */
	xhci_quiesce(xhci);
932
	spin_unlock_irqrestore(&xhci->lock, flags);
933 934 935

	ret = xhci_halt(xhci);

936
	spin_lock_irqsave(&xhci->lock, flags);
937 938 939
	if (ret < 0) {
		/* This is bad; the host is not responding to commands and it's
		 * not allowing itself to be halted.  At least interrupts are
940
		 * disabled. If we call usb_hc_died(), it will attempt to
941 942 943 944 945 946 947 948 949 950 951 952 953 954 955
		 * disconnect all device drivers under this host.  Those
		 * disconnect() methods will wait for all URBs to be unlinked,
		 * so we must complete them.
		 */
		xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
		xhci_warn(xhci, "Completing active URBs anyway.\n");
		/* We could turn all TDs on the rings to no-ops.  This won't
		 * help if the host has cached part of the ring, and is slow if
		 * we want to preserve the cycle bit.  Skip it and hope the host
		 * doesn't touch the memory.
		 */
	}
	for (i = 0; i < MAX_HC_SLOTS; i++) {
		if (!xhci->devs[i])
			continue;
956 957
		for (j = 0; j < 31; j++)
			xhci_kill_endpoint_urbs(xhci, i, j);
958
	}
959
	spin_unlock_irqrestore(&xhci->lock, flags);
960 961
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Calling usb_hc_died()");
962
	usb_hc_died(xhci_to_hcd(xhci));
963 964
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"xHCI host controller is dead.");
965 966
}

967 968 969 970 971 972 973 974 975 976 977 978 979

static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
		struct xhci_virt_device *dev,
		struct xhci_ring *ep_ring,
		unsigned int ep_index)
{
	union xhci_trb *dequeue_temp;
	int num_trbs_free_temp;
	bool revert = false;

	num_trbs_free_temp = ep_ring->num_trbs_free;
	dequeue_temp = ep_ring->dequeue;

980 981 982 983 984 985
	/* If we get two back-to-back stalls, and the first stalled transfer
	 * ends just before a link TRB, the dequeue pointer will be left on
	 * the link TRB by the code in the while loop.  So we have to update
	 * the dequeue pointer one segment further, or we'll jump off
	 * the segment into la-la-land.
	 */
986
	if (trb_is_link(ep_ring->dequeue)) {
987 988 989 990
		ep_ring->deq_seg = ep_ring->deq_seg->next;
		ep_ring->dequeue = ep_ring->deq_seg->trbs;
	}

991 992 993 994
	while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
		/* We have more usable TRBs */
		ep_ring->num_trbs_free++;
		ep_ring->dequeue++;
995
		if (trb_is_link(ep_ring->dequeue)) {
996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
			if (ep_ring->dequeue ==
					dev->eps[ep_index].queued_deq_ptr)
				break;
			ep_ring->deq_seg = ep_ring->deq_seg->next;
			ep_ring->dequeue = ep_ring->deq_seg->trbs;
		}
		if (ep_ring->dequeue == dequeue_temp) {
			revert = true;
			break;
		}
	}

	if (revert) {
		xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
		ep_ring->num_trbs_free = num_trbs_free_temp;
	}
}

1014 1015 1016 1017 1018 1019 1020
/*
 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
 * we need to clear the set deq pending flag in the endpoint ring state, so that
 * the TD queueing code can ring the doorbell again.  We also need to ring the
 * endpoint doorbell to restart the ring, but only if there aren't more
 * cancellations pending.
 */
1021
static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
1022
		union xhci_trb *trb, u32 cmd_comp_code)
1023 1024
{
	unsigned int ep_index;
1025
	unsigned int stream_id;
1026 1027
	struct xhci_ring *ep_ring;
	struct xhci_virt_device *dev;
1028
	struct xhci_virt_ep *ep;
1029 1030
	struct xhci_ep_ctx *ep_ctx;
	struct xhci_slot_ctx *slot_ctx;
1031

M
Matt Evans 已提交
1032 1033
	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
	stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
1034
	dev = xhci->devs[slot_id];
1035
	ep = &dev->eps[ep_index];
1036 1037 1038

	ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
	if (!ep_ring) {
O
Oliver Neukum 已提交
1039
		xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
1040 1041
				stream_id);
		/* XXX: Harmless??? */
1042
		goto cleanup;
1043 1044
	}

1045 1046
	ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
	slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
1047

1048
	if (cmd_comp_code != COMP_SUCCESS) {
1049 1050 1051
		unsigned int ep_state;
		unsigned int slot_state;

1052
		switch (cmd_comp_code) {
1053
		case COMP_TRB_ERR:
O
Oliver Neukum 已提交
1054
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
1055 1056
			break;
		case COMP_CTX_STATE:
O
Oliver Neukum 已提交
1057
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
1058
			ep_state = GET_EP_CTX_STATE(ep_ctx);
M
Matt Evans 已提交
1059
			slot_state = le32_to_cpu(slot_ctx->dev_state);
1060
			slot_state = GET_SLOT_STATE(slot_state);
1061 1062
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Slot state = %u, EP state = %u",
1063 1064 1065
					slot_state, ep_state);
			break;
		case COMP_EBADSLT:
O
Oliver Neukum 已提交
1066 1067
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
					slot_id);
1068 1069
			break;
		default:
O
Oliver Neukum 已提交
1070 1071
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
					cmd_comp_code);
1072 1073 1074 1075 1076 1077 1078 1079 1080
			break;
		}
		/* OK what do we do now?  The endpoint state is hosed, and we
		 * should never get to this point if the synchronization between
		 * queueing, and endpoint state are correct.  This might happen
		 * if the device gets disconnected after we've finished
		 * cancelling URBs, which might not be an error...
		 */
	} else {
1081 1082 1083 1084 1085 1086 1087 1088 1089
		u64 deq;
		/* 4.6.10 deq ptr is written to the stream ctx for streams */
		if (ep->ep_state & EP_HAS_STREAMS) {
			struct xhci_stream_ctx *ctx =
				&ep->stream_info->stream_ctx_array[stream_id];
			deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
		} else {
			deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
		}
1090
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1091 1092 1093
			"Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
		if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
					 ep->queued_deq_ptr) == deq) {
1094 1095 1096
			/* Update the ring's dequeue segment and dequeue pointer
			 * to reflect the new position.
			 */
1097 1098
			update_ring_for_set_deq_completion(xhci, dev,
				ep_ring, ep_index);
1099
		} else {
O
Oliver Neukum 已提交
1100
			xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
1101
			xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1102
				  ep->queued_deq_seg, ep->queued_deq_ptr);
1103
		}
1104 1105
	}

1106
cleanup:
1107
	dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1108 1109
	dev->eps[ep_index].queued_deq_seg = NULL;
	dev->eps[ep_index].queued_deq_ptr = NULL;
1110 1111
	/* Restart any rings with pending URBs */
	ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1112 1113
}

1114
static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
1115
		union xhci_trb *trb, u32 cmd_comp_code)
1116 1117 1118
{
	unsigned int ep_index;

M
Matt Evans 已提交
1119
	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1120 1121 1122
	/* This command will only fail if the endpoint wasn't halted,
	 * but we don't care.
	 */
1123
	xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1124
		"Ignoring reset ep completion code of %u", cmd_comp_code);
1125

1126 1127 1128 1129 1130
	/* HW with the reset endpoint quirk needs to have a configure endpoint
	 * command complete before the endpoint can be used.  Queue that here
	 * because the HW can't handle two commands being queued in a row.
	 */
	if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1131 1132
		struct xhci_command *command;
		command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1133 1134 1135 1136
		if (!command) {
			xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
			return;
		}
1137 1138
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Queueing configure endpoint command");
1139
		xhci_queue_configure_endpoint(xhci, command,
1140 1141
				xhci->devs[slot_id]->in_ctx->dma, slot_id,
				false);
1142 1143
		xhci_ring_cmd_db(xhci);
	} else {
1144
		/* Clear our internal halted state */
1145
		xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
1146
	}
1147
}
1148

1149
static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1150
		struct xhci_command *command, u32 cmd_comp_code)
1151 1152
{
	if (cmd_comp_code == COMP_SUCCESS)
1153
		command->slot_id = slot_id;
1154
	else
1155
		command->slot_id = 0;
1156 1157
}

1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
{
	struct xhci_virt_device *virt_dev;

	virt_dev = xhci->devs[slot_id];
	if (!virt_dev)
		return;
	if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
		/* Delete default control endpoint resources */
		xhci_free_device_endpoint_resources(xhci, virt_dev, true);
	xhci_free_virt_device(xhci, slot_id);
}

1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
		struct xhci_event_cmd *event, u32 cmd_comp_code)
{
	struct xhci_virt_device *virt_dev;
	struct xhci_input_control_ctx *ctrl_ctx;
	unsigned int ep_index;
	unsigned int ep_state;
	u32 add_flags, drop_flags;

	/*
	 * Configure endpoint commands can come from the USB core
	 * configuration or alt setting changes, or because the HW
	 * needed an extra configure endpoint command after a reset
	 * endpoint command or streams were being configured.
	 * If the command was for a halted endpoint, the xHCI driver
	 * is not waiting on the configure endpoint command.
	 */
1188
	virt_dev = xhci->devs[slot_id];
1189
	ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210
	if (!ctrl_ctx) {
		xhci_warn(xhci, "Could not get input context, bad type.\n");
		return;
	}

	add_flags = le32_to_cpu(ctrl_ctx->add_flags);
	drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
	/* Input ctx add_flags are the endpoint index plus one */
	ep_index = xhci_last_valid_endpoint(add_flags) - 1;

	/* A usb_set_interface() call directly after clearing a halted
	 * condition may race on this quirky hardware.  Not worth
	 * worrying about, since this is prototype hardware.  Not sure
	 * if this will work for streams, but streams support was
	 * untested on this prototype.
	 */
	if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
			ep_index != (unsigned int) -1 &&
			add_flags - SLOT_FLAG == drop_flags) {
		ep_state = virt_dev->eps[ep_index].ep_state;
		if (!(ep_state & EP_HALTED))
1211
			return;
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Completed config ep cmd - "
				"last ep index = %d, state = %d",
				ep_index, ep_state);
		/* Clear internal halted state and restart ring(s) */
		virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
		return;
	}
	return;
}

1224 1225 1226 1227
static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
		struct xhci_event_cmd *event)
{
	xhci_dbg(xhci, "Completed reset device command.\n");
1228
	if (!xhci->devs[slot_id])
1229 1230 1231 1232
		xhci_warn(xhci, "Reset device command completion "
				"for disabled slot %u\n", slot_id);
}

1233 1234 1235 1236
static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
		struct xhci_event_cmd *event)
{
	if (!(xhci->quirks & XHCI_NEC_HOST)) {
L
Lu Baolu 已提交
1237
		xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
1238 1239 1240 1241 1242 1243 1244 1245
		return;
	}
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"NEC firmware version %2x.%02x",
			NEC_FW_MAJOR(le32_to_cpu(event->status)),
			NEC_FW_MINOR(le32_to_cpu(event->status)));
}

1246
static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
M
Mathias Nyman 已提交
1247 1248
{
	list_del(&cmd->cmd_list);
1249 1250 1251 1252 1253

	if (cmd->completion) {
		cmd->status = status;
		complete(cmd->completion);
	} else {
M
Mathias Nyman 已提交
1254
		kfree(cmd);
1255
	}
M
Mathias Nyman 已提交
1256 1257 1258 1259 1260 1261
}

void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
{
	struct xhci_command *cur_cmd, *tmp_cmd;
	list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
1262
		xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
M
Mathias Nyman 已提交
1263 1264
}

1265
void xhci_handle_command_timeout(struct work_struct *work)
1266 1267 1268 1269 1270
{
	struct xhci_hcd *xhci;
	int ret;
	unsigned long flags;
	u64 hw_ring_state;
1271 1272

	xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
1273 1274

	spin_lock_irqsave(&xhci->lock, flags);
L
Lu Baolu 已提交
1275

1276 1277 1278 1279
	/*
	 * If timeout work is pending, or current_cmd is NULL, it means we
	 * raced with command completion. Command is handled so just return.
	 */
1280
	if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
L
Lu Baolu 已提交
1281 1282
		spin_unlock_irqrestore(&xhci->lock, flags);
		return;
1283
	}
L
Lu Baolu 已提交
1284 1285 1286
	/* mark this command to be cancelled */
	xhci->current_cmd->status = COMP_CMD_ABORT;

1287 1288 1289 1290
	/* Make sure command ring is running before aborting it */
	hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
	if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
	    (hw_ring_state & CMD_RING_RUNNING))  {
1291 1292
		/* Prevent new doorbell, and start command abort */
		xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
1293
		xhci_dbg(xhci, "Command timeout\n");
1294
		ret = xhci_abort_cmd_ring(xhci, flags);
1295 1296 1297
		if (unlikely(ret == -ESHUTDOWN)) {
			xhci_err(xhci, "Abort command ring failed\n");
			xhci_cleanup_command_queue(xhci);
1298
			spin_unlock_irqrestore(&xhci->lock, flags);
1299 1300
			usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
			xhci_dbg(xhci, "xHCI host controller is dead.\n");
1301 1302

			return;
1303
		}
1304 1305

		goto time_out_completed;
1306
	}
1307

1308 1309 1310
	/* host removed. Bail out */
	if (xhci->xhc_state & XHCI_STATE_REMOVING) {
		xhci_dbg(xhci, "host removed, ring start fail?\n");
1311
		xhci_cleanup_command_queue(xhci);
1312 1313

		goto time_out_completed;
1314 1315
	}

1316 1317 1318
	/* command timeout on stopped ring, ring can't be aborted */
	xhci_dbg(xhci, "Command timeout on stopped ring\n");
	xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1319 1320

time_out_completed:
1321 1322 1323 1324
	spin_unlock_irqrestore(&xhci->lock, flags);
	return;
}

1325 1326 1327
static void handle_cmd_completion(struct xhci_hcd *xhci,
		struct xhci_event_cmd *event)
{
M
Matt Evans 已提交
1328
	int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1329 1330
	u64 cmd_dma;
	dma_addr_t cmd_dequeue_dma;
1331
	u32 cmd_comp_code;
1332
	union xhci_trb *cmd_trb;
M
Mathias Nyman 已提交
1333
	struct xhci_command *cmd;
1334
	u32 cmd_type;
1335

M
Matt Evans 已提交
1336
	cmd_dma = le64_to_cpu(event->cmd_trb);
1337
	cmd_trb = xhci->cmd_ring->dequeue;
1338
	cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1339
			cmd_trb);
L
Lu Baolu 已提交
1340 1341 1342 1343 1344 1345 1346
	/*
	 * Check whether the completion event is for our internal kept
	 * command.
	 */
	if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
		xhci_warn(xhci,
			  "ERROR mismatched command completion event\n");
1347 1348
		return;
	}
1349

M
Mathias Nyman 已提交
1350 1351
	cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);

1352
	cancel_delayed_work(&xhci->cmd_timer);
1353

1354
	trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
1355

1356
	cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1357 1358 1359

	/* If CMD ring stopped we own the trbs between enqueue and dequeue */
	if (cmd_comp_code == COMP_CMD_STOP) {
1360
		complete_all(&xhci->cmd_ring_stop_completion);
1361 1362
		return;
	}
1363 1364 1365 1366 1367 1368 1369

	if (cmd->command_trb != xhci->cmd_ring->dequeue) {
		xhci_err(xhci,
			 "Command completion event does not match command\n");
		return;
	}

1370 1371 1372 1373 1374 1375 1376 1377
	/*
	 * Host aborted the command ring, check if the current command was
	 * supposed to be aborted, otherwise continue normally.
	 * The command ring is stopped now, but the xHC will issue a Command
	 * Ring Stopped event which will cause us to restart it.
	 */
	if (cmd_comp_code == COMP_CMD_ABORT) {
		xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1378 1379 1380
		if (cmd->status == COMP_CMD_ABORT) {
			if (xhci->current_cmd == cmd)
				xhci->current_cmd = NULL;
1381
			goto event_handled;
1382
		}
1383 1384
	}

1385 1386 1387
	cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
	switch (cmd_type) {
	case TRB_ENABLE_SLOT:
1388
		xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
1389
		break;
1390
	case TRB_DISABLE_SLOT:
1391
		xhci_handle_cmd_disable_slot(xhci, slot_id);
1392
		break;
1393
	case TRB_CONFIG_EP:
1394 1395 1396
		if (!cmd->completion)
			xhci_handle_cmd_config_ep(xhci, slot_id, event,
						  cmd_comp_code);
1397
		break;
1398
	case TRB_EVAL_CONTEXT:
1399
		break;
1400
	case TRB_ADDR_DEV:
1401
		break;
1402
	case TRB_STOP_RING:
1403 1404 1405
		WARN_ON(slot_id != TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3])));
		xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
1406
		break;
1407
	case TRB_SET_DEQ:
1408 1409
		WARN_ON(slot_id != TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3])));
1410
		xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
1411
		break;
1412
	case TRB_CMD_NOOP:
1413 1414 1415
		/* Is this an aborted command turned to NO-OP? */
		if (cmd->status == COMP_CMD_STOP)
			cmd_comp_code = COMP_CMD_STOP;
1416
		break;
1417
	case TRB_RESET_EP:
1418 1419
		WARN_ON(slot_id != TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3])));
1420
		xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
1421
		break;
1422
	case TRB_RESET_DEV:
1423 1424 1425 1426 1427
		/* SLOT_ID field in reset device cmd completion event TRB is 0.
		 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
		 */
		slot_id = TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3]));
1428
		xhci_handle_cmd_reset_dev(xhci, slot_id, event);
1429
		break;
1430
	case TRB_NEC_GET_FW:
1431
		xhci_handle_cmd_nec_get_fw(xhci, event);
1432
		break;
1433 1434
	default:
		/* Skip over unknown commands on the event ring */
L
Lu Baolu 已提交
1435
		xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
1436 1437
		break;
	}
M
Mathias Nyman 已提交
1438

1439 1440 1441 1442
	/* restart timer if this wasn't the last command */
	if (cmd->cmd_list.next != &xhci->cmd_list) {
		xhci->current_cmd = list_entry(cmd->cmd_list.next,
					       struct xhci_command, cmd_list);
1443
		xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
L
Lu Baolu 已提交
1444 1445
	} else if (xhci->current_cmd == cmd) {
		xhci->current_cmd = NULL;
1446 1447 1448
	}

event_handled:
1449
	xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
M
Mathias Nyman 已提交
1450

A
Andiry Xu 已提交
1451
	inc_deq(xhci, xhci->cmd_ring);
1452 1453
}

1454 1455 1456 1457 1458
static void handle_vendor_event(struct xhci_hcd *xhci,
		union xhci_trb *event)
{
	u32 trb_type;

M
Matt Evans 已提交
1459
	trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
1460 1461 1462 1463 1464
	xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
	if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
		handle_cmd_completion(xhci, &event->event_cmd);
}

1465 1466 1467 1468 1469
/* @port_id: the one-based port ID from the hardware (indexed from array of all
 * port registers -- USB 3.0 and USB 2.0).
 *
 * Returns a zero-based port number, which is suitable for indexing into each of
 * the split roothubs' port arrays and bus state arrays.
1470
 * Add one to it in order to call xhci_find_slot_id_by_port.
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488
 */
static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
		struct xhci_hcd *xhci, u32 port_id)
{
	unsigned int i;
	unsigned int num_similar_speed_ports = 0;

	/* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
	 * and usb2_ports are 0-based indexes.  Count the number of similar
	 * speed ports, up to 1 port before this port.
	 */
	for (i = 0; i < (port_id - 1); i++) {
		u8 port_speed = xhci->port_array[i];

		/*
		 * Skip ports that don't have known speeds, or have duplicate
		 * Extended Capabilities port speed entries.
		 */
1489
		if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
1490 1491 1492 1493 1494 1495 1496
			continue;

		/*
		 * USB 3.0 ports are always under a USB 3.0 hub.  USB 2.0 and
		 * 1.1 ports are under the USB 2.0 hub.  If the port speed
		 * matches the device speed, it's a similar speed port.
		 */
1497
		if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3))
1498 1499 1500 1501 1502
			num_similar_speed_ports++;
	}
	return num_similar_speed_ports;
}

1503 1504 1505 1506
static void handle_device_notification(struct xhci_hcd *xhci,
		union xhci_trb *event)
{
	u32 slot_id;
1507
	struct usb_device *udev;
1508

1509
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
1510
	if (!xhci->devs[slot_id]) {
1511 1512
		xhci_warn(xhci, "Device Notification event for "
				"unused slot %u\n", slot_id);
1513 1514 1515 1516 1517 1518 1519 1520
		return;
	}

	xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
			slot_id);
	udev = xhci->devs[slot_id]->udev;
	if (udev && udev->parent)
		usb_wakeup_notification(udev->parent, udev->portnum);
1521 1522
}

S
Sarah Sharp 已提交
1523 1524 1525
static void handle_port_status(struct xhci_hcd *xhci,
		union xhci_trb *event)
{
1526
	struct usb_hcd *hcd;
S
Sarah Sharp 已提交
1527
	u32 port_id;
1528
	u32 temp, temp1;
1529
	int max_ports;
1530
	int slot_id;
1531
	unsigned int faked_port_index;
1532
	u8 major_revision;
1533
	struct xhci_bus_state *bus_state;
M
Matt Evans 已提交
1534
	__le32 __iomem **port_array;
1535
	bool bogus_port_status = false;
S
Sarah Sharp 已提交
1536 1537

	/* Port status change events always have a successful completion code */
L
Lu Baolu 已提交
1538 1539 1540 1541
	if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
		xhci_warn(xhci,
			  "WARN: xHC returned failed port status event\n");

M
Matt Evans 已提交
1542
	port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
S
Sarah Sharp 已提交
1543 1544
	xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);

1545 1546
	max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
	if ((port_id <= 0) || (port_id > max_ports)) {
1547
		xhci_warn(xhci, "Invalid port id %d\n", port_id);
P
Peter Chen 已提交
1548 1549
		inc_deq(xhci, xhci->event_ring);
		return;
1550 1551
	}

1552 1553 1554 1555
	/* Figure out which usb_hcd this port is attached to:
	 * is it a USB 3.0 port or a USB 2.0/1.1 port?
	 */
	major_revision = xhci->port_array[port_id - 1];
P
Peter Chen 已提交
1556 1557 1558

	/* Find the right roothub. */
	hcd = xhci_to_hcd(xhci);
1559
	if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3))
P
Peter Chen 已提交
1560 1561
		hcd = xhci->shared_hcd;

1562 1563 1564 1565
	if (major_revision == 0) {
		xhci_warn(xhci, "Event for port %u not in "
				"Extended Capabilities, ignoring.\n",
				port_id);
1566
		bogus_port_status = true;
1567
		goto cleanup;
1568
	}
1569
	if (major_revision == DUPLICATE_ENTRY) {
1570 1571 1572
		xhci_warn(xhci, "Event for port %u duplicated in"
				"Extended Capabilities, ignoring.\n",
				port_id);
1573
		bogus_port_status = true;
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584
		goto cleanup;
	}

	/*
	 * Hardware port IDs reported by a Port Status Change Event include USB
	 * 3.0 and USB 2.0 ports.  We want to check if the port has reported a
	 * resume event, but we first need to translate the hardware port ID
	 * into the index into the ports on the correct split roothub, and the
	 * correct bus_state structure.
	 */
	bus_state = &xhci->bus_state[hcd_index(hcd)];
1585
	if (hcd->speed >= HCD_USB3)
1586 1587 1588 1589 1590 1591
		port_array = xhci->usb3_ports;
	else
		port_array = xhci->usb2_ports;
	/* Find the faked port hub number */
	faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
			port_id);
1592

1593
	temp = readl(port_array[faked_port_index]);
1594
	if (hcd->state == HC_STATE_SUSPENDED) {
1595 1596 1597 1598
		xhci_dbg(xhci, "resume root hub\n");
		usb_hcd_resume_root_hub(hcd);
	}

1599
	if (hcd->speed >= HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE)
1600 1601
		bus_state->port_remote_wakeup &= ~(1 << faked_port_index);

1602 1603 1604
	if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
		xhci_dbg(xhci, "port resume event for port %d\n", port_id);

1605
		temp1 = readl(&xhci->op_regs->command);
1606 1607 1608 1609 1610
		if (!(temp1 & CMD_RUN)) {
			xhci_warn(xhci, "xHC is not running.\n");
			goto cleanup;
		}

1611
		if (DEV_SUPERSPEED_ANY(temp)) {
1612
			xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1613 1614 1615 1616 1617
			/* Set a flag to say the port signaled remote wakeup,
			 * so we can tell the difference between the end of
			 * device and host initiated resume.
			 */
			bus_state->port_remote_wakeup |= 1 << faked_port_index;
1618 1619
			xhci_test_and_clear_bit(xhci, port_array,
					faked_port_index, PORT_PLC);
A
Andiry Xu 已提交
1620 1621
			xhci_set_link_state(xhci, port_array, faked_port_index,
						XDEV_U0);
1622 1623 1624 1625 1626
			/* Need to wait until the next link state change
			 * indicates the device is actually in U0.
			 */
			bogus_port_status = true;
			goto cleanup;
1627 1628
		} else if (!test_bit(faked_port_index,
				     &bus_state->resuming_ports)) {
1629
			xhci_dbg(xhci, "resume HS port %d\n", port_id);
1630
			bus_state->resume_done[faked_port_index] = jiffies +
1631
				msecs_to_jiffies(USB_RESUME_TIMEOUT);
1632
			set_bit(faked_port_index, &bus_state->resuming_ports);
1633
			mod_timer(&hcd->rh_timer,
1634
				  bus_state->resume_done[faked_port_index]);
1635 1636 1637
			/* Do the rest in GetPortStatus */
		}
	}
1638 1639

	if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
1640
			DEV_SUPERSPEED_ANY(temp)) {
1641
		xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1642 1643 1644 1645 1646 1647 1648
		/* We've just brought the device into U0 through either the
		 * Resume state after a device remote wakeup, or through the
		 * U3Exit state after a host-initiated resume.  If it's a device
		 * initiated remote wake, don't pass up the link state change,
		 * so the roothub behavior is consistent with external
		 * USB 3.0 hub behavior.
		 */
1649 1650 1651 1652
		slot_id = xhci_find_slot_id_by_port(hcd, xhci,
				faked_port_index + 1);
		if (slot_id && xhci->devs[slot_id])
			xhci_ring_device(xhci, slot_id);
1653
		if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
1654 1655 1656 1657 1658 1659 1660 1661 1662
			bus_state->port_remote_wakeup &=
				~(1 << faked_port_index);
			xhci_test_and_clear_bit(xhci, port_array,
					faked_port_index, PORT_PLC);
			usb_wakeup_notification(hcd->self.root_hub,
					faked_port_index + 1);
			bogus_port_status = true;
			goto cleanup;
		}
1663
	}
1664

1665 1666 1667 1668 1669
	/*
	 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
	 * RExit to a disconnect state).  If so, let the the driver know it's
	 * out of the RExit state.
	 */
1670
	if (!DEV_SUPERSPEED_ANY(temp) &&
1671 1672 1673 1674 1675 1676 1677
			test_and_clear_bit(faked_port_index,
				&bus_state->rexit_ports)) {
		complete(&bus_state->rexit_done[faked_port_index]);
		bogus_port_status = true;
		goto cleanup;
	}

1678
	if (hcd->speed < HCD_USB3)
1679 1680 1681
		xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
					PORT_PLC);

1682
cleanup:
S
Sarah Sharp 已提交
1683
	/* Update event ring dequeue pointer before dropping the lock */
A
Andiry Xu 已提交
1684
	inc_deq(xhci, xhci->event_ring);
S
Sarah Sharp 已提交
1685

1686 1687 1688 1689 1690 1691 1692
	/* Don't make the USB core poll the roothub if we got a bad port status
	 * change event.  Besides, at that point we can't tell which roothub
	 * (USB 2.0 or USB 3.0) to kick.
	 */
	if (bogus_port_status)
		return;

1693 1694 1695 1696 1697 1698 1699 1700 1701
	/*
	 * xHCI port-status-change events occur when the "or" of all the
	 * status-change bits in the portsc register changes from 0 to 1.
	 * New status changes won't cause an event if any other change
	 * bits are still set.  When an event occurs, switch over to
	 * polling to avoid losing status changes.
	 */
	xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
	set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
S
Sarah Sharp 已提交
1702 1703
	spin_unlock(&xhci->lock);
	/* Pass this up to the core */
1704
	usb_hcd_poll_rh_status(hcd);
S
Sarah Sharp 已提交
1705 1706 1707
	spin_lock(&xhci->lock);
}

1708 1709 1710 1711 1712 1713
/*
 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
 * at end_trb, which may be in another segment.  If the suspect DMA address is a
 * TRB in this TD, this function returns that TRB's segment.  Otherwise it
 * returns 0.
 */
1714 1715
struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
		struct xhci_segment *start_seg,
1716 1717
		union xhci_trb	*start_trb,
		union xhci_trb	*end_trb,
1718 1719
		dma_addr_t	suspect_dma,
		bool		debug)
1720 1721 1722 1723 1724 1725
{
	dma_addr_t start_dma;
	dma_addr_t end_seg_dma;
	dma_addr_t end_trb_dma;
	struct xhci_segment *cur_seg;

1726
	start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
1727 1728 1729
	cur_seg = start_seg;

	do {
1730
		if (start_dma == 0)
1731
			return NULL;
1732
		/* We may get an event for a Link TRB in the middle of a TD */
1733
		end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
1734
				&cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
1735
		/* If the end TRB isn't in this segment, this is set to 0 */
1736
		end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
1737

1738 1739 1740 1741 1742 1743 1744 1745 1746
		if (debug)
			xhci_warn(xhci,
				"Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
				(unsigned long long)suspect_dma,
				(unsigned long long)start_dma,
				(unsigned long long)end_trb_dma,
				(unsigned long long)cur_seg->dma,
				(unsigned long long)end_seg_dma);

1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761
		if (end_trb_dma > 0) {
			/* The end TRB is in this segment, so suspect should be here */
			if (start_dma <= end_trb_dma) {
				if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
					return cur_seg;
			} else {
				/* Case for one segment with
				 * a TD wrapped around to the top
				 */
				if ((suspect_dma >= start_dma &&
							suspect_dma <= end_seg_dma) ||
						(suspect_dma >= cur_seg->dma &&
						 suspect_dma <= end_trb_dma))
					return cur_seg;
			}
1762
			return NULL;
1763 1764 1765 1766 1767 1768
		} else {
			/* Might still be somewhere in this segment */
			if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
				return cur_seg;
		}
		cur_seg = cur_seg->next;
1769
		start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
1770
	} while (cur_seg != start_seg);
1771

1772
	return NULL;
1773 1774
}

1775 1776
static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
		unsigned int slot_id, unsigned int ep_index,
1777
		unsigned int stream_id,
1778
		struct xhci_td *td, union xhci_trb *ep_trb)
1779 1780
{
	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1781 1782 1783 1784 1785
	struct xhci_command *command;
	command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
	if (!command)
		return;

1786
	ep->ep_state |= EP_HALTED;
1787
	ep->stopped_stream = stream_id;
1788

1789
	xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
1790
	xhci_cleanup_stalled_ring(xhci, ep_index, td);
1791

1792
	ep->stopped_stream = 0;
1793

1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810
	xhci_ring_cmd_db(xhci);
}

/* Check if an error has halted the endpoint ring.  The class driver will
 * cleanup the halt for a non-default control endpoint if we indicate a stall.
 * However, a babble and other errors also halt the endpoint ring, and the class
 * driver won't clear the halt in that case, so we need to issue a Set Transfer
 * Ring Dequeue Pointer command manually.
 */
static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
		struct xhci_ep_ctx *ep_ctx,
		unsigned int trb_comp_code)
{
	/* TRB completion codes that may require a manual halt cleanup */
	if (trb_comp_code == COMP_TX_ERR ||
			trb_comp_code == COMP_BABBLE ||
			trb_comp_code == COMP_SPLIT_ERR)
1811
		/* The 0.95 spec says a babbling control endpoint
1812 1813 1814 1815 1816
		 * is not halted. The 0.96 spec says it is.  Some HW
		 * claims to be 0.95 compliant, but it halts the control
		 * endpoint anyway.  Check if a babble halted the
		 * endpoint.
		 */
1817
		if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
1818 1819 1820 1821 1822
			return 1;

	return 0;
}

1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836
int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
{
	if (trb_comp_code >= 224 && trb_comp_code <= 255) {
		/* Vendor defined "informational" completion code,
		 * treat as not-an-error.
		 */
		xhci_dbg(xhci, "Vendor defined info completion code %u\n",
				trb_comp_code);
		xhci_dbg(xhci, "Treating code as success.\n");
		return 1;
	}
	return 0;
}

1837 1838 1839 1840 1841
/*
 * Finish the td processing, remove the td from td list;
 * Return 1 if the urb can be given back.
 */
static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1842
	union xhci_trb *ep_trb, struct xhci_transfer_event *event,
1843 1844 1845 1846 1847 1848 1849 1850
	struct xhci_virt_ep *ep, int *status, bool skip)
{
	struct xhci_virt_device *xdev;
	struct xhci_ring *ep_ring;
	unsigned int slot_id;
	int ep_index;
	struct urb *urb = NULL;
	struct xhci_ep_ctx *ep_ctx;
1851
	struct urb_priv	*urb_priv;
1852 1853
	u32 trb_comp_code;

M
Matt Evans 已提交
1854
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1855
	xdev = xhci->devs[slot_id];
M
Matt Evans 已提交
1856 1857
	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1858
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
M
Matt Evans 已提交
1859
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1860 1861 1862 1863

	if (skip)
		goto td_cleanup;

1864 1865 1866
	if (trb_comp_code == COMP_STOP_INVAL ||
			trb_comp_code == COMP_STOP ||
			trb_comp_code == COMP_STOP_SHORT) {
1867 1868 1869 1870 1871 1872
		/* The Endpoint Stop Command completion will take care of any
		 * stopped TDs.  A stopped TD may be restarted, so don't update
		 * the ring dequeue pointer or take this TD off any lists yet.
		 */
		ep->stopped_td = td;
		return 0;
M
Mathias Nyman 已提交
1873 1874 1875 1876 1877 1878 1879 1880 1881 1882
	}
	if (trb_comp_code == COMP_STALL ||
		xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
						trb_comp_code)) {
		/* Issue a reset endpoint command to clear the host side
		 * halt, followed by a set dequeue command to move the
		 * dequeue pointer past the TD.
		 * The class driver clears the device side halt later.
		 */
		xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
1883
					ep_ring->stream_id, td, ep_trb);
1884
	} else {
M
Mathias Nyman 已提交
1885 1886
		/* Update ring dequeue pointer */
		while (ep_ring->dequeue != td->last_trb)
A
Andiry Xu 已提交
1887
			inc_deq(xhci, ep_ring);
M
Mathias Nyman 已提交
1888 1889
		inc_deq(xhci, ep_ring);
	}
1890 1891

td_cleanup:
M
Mathias Nyman 已提交
1892 1893 1894 1895
	/* Clean up the endpoint's TD list */
	urb = td->urb;
	urb_priv = urb->hcpriv;

1896 1897 1898 1899
	/* if a bounce buffer was used to align this td then unmap it */
	if (td->bounce_seg)
		xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);

M
Mathias Nyman 已提交
1900 1901 1902 1903 1904 1905
	/* Do one last check of the actual transfer length.
	 * If the host controller said we transferred more data than the buffer
	 * length, urb->actual_length will be a very big number (since it's
	 * unsigned).  Play it safe and say we didn't transfer anything.
	 */
	if (urb->actual_length > urb->transfer_buffer_length) {
1906 1907
		xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
			  urb->transfer_buffer_length, urb->actual_length);
M
Mathias Nyman 已提交
1908
		urb->actual_length = 0;
1909
		*status = 0;
M
Mathias Nyman 已提交
1910 1911 1912 1913 1914 1915
	}
	list_del_init(&td->td_list);
	/* Was this TD slated to be cancelled but completed anyway? */
	if (!list_empty(&td->cancelled_td_list))
		list_del_init(&td->cancelled_td_list);

1916
	inc_td_cnt(urb);
M
Mathias Nyman 已提交
1917
	/* Giveback the urb when all the tds are completed */
1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929
	if (last_td_in_urb(td)) {
		if ((urb->actual_length != urb->transfer_buffer_length &&
		     (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
		    (*status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
			xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
				 urb, urb->actual_length,
				 urb->transfer_buffer_length, *status);

		/* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
		if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
			*status = 0;
		xhci_giveback_urb_in_irq(xhci, td, *status);
1930
	}
1931
	return 0;
1932 1933
}

1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
/* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
			   union xhci_trb *stop_trb)
{
	u32 sum;
	union xhci_trb *trb = ring->dequeue;
	struct xhci_segment *seg = ring->deq_seg;

	for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
		if (!trb_is_noop(trb) && !trb_is_link(trb))
			sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
	}
	return sum;
}

1949 1950 1951 1952
/*
 * Process control tds, update urb status and actual_length.
 */
static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1953
	union xhci_trb *ep_trb, struct xhci_transfer_event *event,
1954 1955 1956 1957 1958 1959 1960 1961
	struct xhci_virt_ep *ep, int *status)
{
	struct xhci_virt_device *xdev;
	struct xhci_ring *ep_ring;
	unsigned int slot_id;
	int ep_index;
	struct xhci_ep_ctx *ep_ctx;
	u32 trb_comp_code;
1962
	u32 remaining, requested;
1963
	u32 trb_type;
1964

1965
	trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
M
Matt Evans 已提交
1966
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1967
	xdev = xhci->devs[slot_id];
M
Matt Evans 已提交
1968 1969
	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1970
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
M
Matt Evans 已提交
1971
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1972 1973 1974
	requested = td->urb->transfer_buffer_length;
	remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));

1975 1976
	switch (trb_comp_code) {
	case COMP_SUCCESS:
1977
		if (trb_type != TRB_STATUS) {
1978
			xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
1979
				  (trb_type == TRB_DATA) ? "data" : "setup");
1980
			*status = -ESHUTDOWN;
1981
			break;
1982
		}
1983
		*status = 0;
1984 1985
		break;
	case COMP_SHORT_TX:
1986
		*status = 0;
1987
		break;
1988
	case COMP_STOP_SHORT:
1989
		if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
1990
			td->urb->actual_length = remaining;
1991
		else
1992 1993
			xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
		goto finish_td;
1994
	case COMP_STOP:
1995 1996 1997 1998 1999 2000
		switch (trb_type) {
		case TRB_SETUP:
			td->urb->actual_length = 0;
			goto finish_td;
		case TRB_DATA:
		case TRB_NORMAL:
2001
			td->urb->actual_length = requested - remaining;
2002 2003 2004 2005 2006 2007
			goto finish_td;
		default:
			xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
				  trb_type);
			goto finish_td;
		}
2008
	case COMP_STOP_INVAL:
2009
		goto finish_td;
2010 2011
	default:
		if (!xhci_requires_manual_halt_cleanup(xhci,
2012
						       ep_ctx, trb_comp_code))
2013
			break;
2014 2015
		xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
			 trb_comp_code, ep_index);
2016 2017 2018
		/* else fall through */
	case COMP_STALL:
		/* Did we transfer part of the data (middle) phase? */
2019
		if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
2020
			td->urb->actual_length = requested - remaining;
2021
		else if (!td->urb_length_set)
2022
			td->urb->actual_length = 0;
2023
		goto finish_td;
2024
	}
2025 2026

	/* stopped at setup stage, no data transferred */
2027
	if (trb_type == TRB_SETUP)
2028 2029
		goto finish_td;

2030
	/*
2031 2032
	 * if on data stage then update the actual_length of the URB and flag it
	 * as set, so it won't be overwritten in the event for the last TRB.
2033
	 */
2034 2035
	if (trb_type == TRB_DATA ||
		trb_type == TRB_NORMAL) {
2036 2037 2038 2039
		td->urb_length_set = true;
		td->urb->actual_length = requested - remaining;
		xhci_dbg(xhci, "Waiting for status stage event\n");
		return 0;
2040 2041
	}

2042 2043 2044 2045 2046
	/* at status stage */
	if (!td->urb_length_set)
		td->urb->actual_length = requested;

finish_td:
2047
	return finish_td(xhci, td, ep_trb, event, ep, status, false);
2048 2049
}

2050 2051 2052 2053
/*
 * Process isochronous tds, update urb packet status and actual_length.
 */
static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2054
	union xhci_trb *ep_trb, struct xhci_transfer_event *event,
2055 2056 2057 2058 2059
	struct xhci_virt_ep *ep, int *status)
{
	struct xhci_ring *ep_ring;
	struct urb_priv *urb_priv;
	int idx;
2060
	struct usb_iso_packet_descriptor *frame;
2061
	u32 trb_comp_code;
2062 2063 2064
	bool sum_trbs_for_length = false;
	u32 remaining, requested, ep_trb_len;
	int short_framestatus;
2065

M
Matt Evans 已提交
2066 2067
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2068 2069
	urb_priv = td->urb->hcpriv;
	idx = urb_priv->td_cnt;
2070
	frame = &td->urb->iso_frame_desc[idx];
2071 2072 2073 2074 2075
	requested = frame->length;
	remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
	ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
	short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
		-EREMOTEIO : 0;
2076

2077 2078 2079
	/* handle completion code */
	switch (trb_comp_code) {
	case COMP_SUCCESS:
2080 2081 2082 2083
		if (remaining) {
			frame->status = short_framestatus;
			if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
				sum_trbs_for_length = true;
2084 2085
			break;
		}
2086 2087
		frame->status = 0;
		break;
2088
	case COMP_SHORT_TX:
2089 2090
		frame->status = short_framestatus;
		sum_trbs_for_length = true;
2091 2092 2093 2094 2095 2096 2097 2098
		break;
	case COMP_BW_OVER:
		frame->status = -ECOMM;
		break;
	case COMP_BUFF_OVER:
	case COMP_BABBLE:
		frame->status = -EOVERFLOW;
		break;
A
Alex He 已提交
2099
	case COMP_DEV_ERR:
2100
	case COMP_STALL:
2101 2102
		frame->status = -EPROTO;
		break;
2103
	case COMP_TX_ERR:
2104
		frame->status = -EPROTO;
2105
		if (ep_trb != td->last_trb)
2106
			return 0;
2107 2108
		break;
	case COMP_STOP:
2109 2110 2111 2112 2113 2114 2115
		sum_trbs_for_length = true;
		break;
	case COMP_STOP_SHORT:
		/* field normally containing residue now contains tranferred */
		frame->status = short_framestatus;
		requested = remaining;
		break;
2116
	case COMP_STOP_INVAL:
2117 2118
		requested = 0;
		remaining = 0;
2119 2120
		break;
	default:
2121
		sum_trbs_for_length = true;
2122 2123
		frame->status = -1;
		break;
2124 2125
	}

2126 2127 2128 2129 2130
	if (sum_trbs_for_length)
		frame->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb) +
			ep_trb_len - remaining;
	else
		frame->actual_length = requested;
2131

2132
	td->urb->actual_length += frame->actual_length;
2133

2134
	return finish_td(xhci, td, ep_trb, event, ep, status, false);
2135 2136
}

2137 2138 2139 2140 2141 2142 2143 2144 2145
static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
			struct xhci_transfer_event *event,
			struct xhci_virt_ep *ep, int *status)
{
	struct xhci_ring *ep_ring;
	struct urb_priv *urb_priv;
	struct usb_iso_packet_descriptor *frame;
	int idx;

2146
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2147 2148 2149 2150
	urb_priv = td->urb->hcpriv;
	idx = urb_priv->td_cnt;
	frame = &td->urb->iso_frame_desc[idx];

2151
	/* The transfer is partly done. */
2152 2153 2154 2155 2156 2157 2158
	frame->status = -EXDEV;

	/* calc actual length */
	frame->actual_length = 0;

	/* Update ring dequeue pointer */
	while (ep_ring->dequeue != td->last_trb)
A
Andiry Xu 已提交
2159 2160
		inc_deq(xhci, ep_ring);
	inc_deq(xhci, ep_ring);
2161 2162 2163 2164

	return finish_td(xhci, td, NULL, event, ep, status, true);
}

2165 2166 2167 2168
/*
 * Process bulk and interrupt tds, update urb status and actual_length.
 */
static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
2169
	union xhci_trb *ep_trb, struct xhci_transfer_event *event,
2170 2171 2172 2173
	struct xhci_virt_ep *ep, int *status)
{
	struct xhci_ring *ep_ring;
	u32 trb_comp_code;
2174
	u32 remaining, requested, ep_trb_len;
2175

M
Matt Evans 已提交
2176 2177
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2178
	remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2179
	ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2180
	requested = td->urb->transfer_buffer_length;
2181 2182 2183

	switch (trb_comp_code) {
	case COMP_SUCCESS:
2184
		/* handle success with untransferred data as short packet */
2185
		if (ep_trb != td->last_trb || remaining) {
2186
			xhci_warn(xhci, "WARN Successful completion on short TX\n");
2187 2188 2189
			xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
				 td->urb->ep->desc.bEndpointAddress,
				 requested, remaining);
2190
		}
2191
		*status = 0;
2192 2193
		break;
	case COMP_SHORT_TX:
2194 2195 2196
		xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
			 td->urb->ep->desc.bEndpointAddress,
			 requested, remaining);
2197
		*status = 0;
2198
		break;
2199 2200 2201 2202 2203
	case COMP_STOP_SHORT:
		td->urb->actual_length = remaining;
		goto finish_td;
	case COMP_STOP_INVAL:
		/* stopped on ep trb with invalid length, exclude it */
2204
		ep_trb_len	= 0;
2205 2206
		remaining	= 0;
		break;
2207
	default:
2208
		/* do nothing */
2209 2210
		break;
	}
2211

2212
	if (ep_trb == td->last_trb)
2213 2214 2215
		td->urb->actual_length = requested - remaining;
	else
		td->urb->actual_length =
2216 2217
			sum_trb_lengths(xhci, ep_ring, ep_trb) +
			ep_trb_len - remaining;
2218 2219 2220 2221
finish_td:
	if (remaining > requested) {
		xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
			  remaining);
2222 2223
		td->urb->actual_length = 0;
	}
2224
	return finish_td(xhci, td, ep_trb, event, ep, status, false);
2225 2226
}

2227 2228 2229 2230 2231 2232 2233
/*
 * If this function returns an error condition, it means it got a Transfer
 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
 * At this point, the host controller is probably hosed and should be reset.
 */
static int handle_tx_event(struct xhci_hcd *xhci,
		struct xhci_transfer_event *event)
F
Felipe Balbi 已提交
2234 2235
	__releases(&xhci->lock)
	__acquires(&xhci->lock)
2236 2237
{
	struct xhci_virt_device *xdev;
2238
	struct xhci_virt_ep *ep;
2239
	struct xhci_ring *ep_ring;
2240
	unsigned int slot_id;
2241
	int ep_index;
2242
	struct xhci_td *td = NULL;
2243 2244 2245
	dma_addr_t ep_trb_dma;
	struct xhci_segment *ep_seg;
	union xhci_trb *ep_trb;
2246
	int status = -EINPROGRESS;
2247
	struct xhci_ep_ctx *ep_ctx;
2248
	struct list_head *tmp;
2249
	u32 trb_comp_code;
2250
	int td_num = 0;
2251
	bool handling_skipped_tds = false;
2252

M
Matt Evans 已提交
2253
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2254
	xdev = xhci->devs[slot_id];
2255 2256
	if (!xdev) {
		xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
2257
		xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2258 2259
			 (unsigned long long) xhci_trb_virt_to_dma(
				 xhci->event_ring->deq_seg,
2260 2261 2262 2263 2264 2265 2266
				 xhci->event_ring->dequeue),
			 lower_32_bits(le64_to_cpu(event->buffer)),
			 upper_32_bits(le64_to_cpu(event->buffer)),
			 le32_to_cpu(event->transfer_len),
			 le32_to_cpu(event->flags));
		xhci_dbg(xhci, "Event ring:\n");
		xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2267 2268 2269 2270
		return -ENODEV;
	}

	/* Endpoint ID is 1 based, our index is zero based */
M
Matt Evans 已提交
2271
	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2272
	ep = &xdev->eps[ep_index];
M
Matt Evans 已提交
2273
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2274
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2275
	if (!ep_ring ||  GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
2276 2277
		xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
				"or incorrect stream ring\n");
2278
		xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2279 2280
			 (unsigned long long) xhci_trb_virt_to_dma(
				 xhci->event_ring->deq_seg,
2281 2282 2283 2284 2285 2286 2287
				 xhci->event_ring->dequeue),
			 lower_32_bits(le64_to_cpu(event->buffer)),
			 upper_32_bits(le64_to_cpu(event->buffer)),
			 le32_to_cpu(event->transfer_len),
			 le32_to_cpu(event->flags));
		xhci_dbg(xhci, "Event ring:\n");
		xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2288 2289 2290
		return -ENODEV;
	}

2291 2292 2293 2294 2295 2296
	/* Count current td numbers if ep->skip is set */
	if (ep->skip) {
		list_for_each(tmp, &ep_ring->td_list)
			td_num++;
	}

2297
	ep_trb_dma = le64_to_cpu(event->buffer);
M
Matt Evans 已提交
2298
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2299
	/* Look for common error cases */
2300
	switch (trb_comp_code) {
S
Sarah Sharp 已提交
2301 2302 2303 2304
	/* Skip codes that require special handling depending on
	 * transfer type
	 */
	case COMP_SUCCESS:
2305
		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2306 2307 2308 2309
			break;
		if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
			trb_comp_code = COMP_SHORT_TX;
		else
2310 2311
			xhci_warn_ratelimited(xhci,
					"WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
S
Sarah Sharp 已提交
2312 2313
	case COMP_SHORT_TX:
		break;
2314 2315 2316 2317 2318 2319
	case COMP_STOP:
		xhci_dbg(xhci, "Stopped on Transfer TRB\n");
		break;
	case COMP_STOP_INVAL:
		xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
		break;
2320 2321 2322
	case COMP_STOP_SHORT:
		xhci_dbg(xhci, "Stopped with short packet transfer detected\n");
		break;
S
Sarah Sharp 已提交
2323
	case COMP_STALL:
2324
		xhci_dbg(xhci, "Stalled endpoint\n");
2325
		ep->ep_state |= EP_HALTED;
S
Sarah Sharp 已提交
2326 2327 2328 2329 2330 2331
		status = -EPIPE;
		break;
	case COMP_TRB_ERR:
		xhci_warn(xhci, "WARN: TRB error on endpoint\n");
		status = -EILSEQ;
		break;
2332
	case COMP_SPLIT_ERR:
S
Sarah Sharp 已提交
2333
	case COMP_TX_ERR:
2334
		xhci_dbg(xhci, "Transfer error on endpoint\n");
S
Sarah Sharp 已提交
2335 2336
		status = -EPROTO;
		break;
2337
	case COMP_BABBLE:
2338
		xhci_dbg(xhci, "Babble error on endpoint\n");
2339 2340
		status = -EOVERFLOW;
		break;
S
Sarah Sharp 已提交
2341 2342 2343 2344
	case COMP_DB_ERR:
		xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
		status = -ENOSR;
		break;
2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360
	case COMP_BW_OVER:
		xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
		break;
	case COMP_BUFF_OVER:
		xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
		break;
	case COMP_UNDERRUN:
		/*
		 * When the Isoch ring is empty, the xHC will generate
		 * a Ring Overrun Event for IN Isoch endpoint or Ring
		 * Underrun Event for OUT Isoch endpoint.
		 */
		xhci_dbg(xhci, "underrun event on endpoint\n");
		if (!list_empty(&ep_ring->td_list))
			xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
					"still with TDs queued?\n",
M
Matt Evans 已提交
2361 2362
				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
				 ep_index);
2363 2364 2365 2366 2367 2368
		goto cleanup;
	case COMP_OVERRUN:
		xhci_dbg(xhci, "overrun event on endpoint\n");
		if (!list_empty(&ep_ring->td_list))
			xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
					"still with TDs queued?\n",
M
Matt Evans 已提交
2369 2370
				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
				 ep_index);
2371
		goto cleanup;
A
Alex He 已提交
2372 2373 2374 2375
	case COMP_DEV_ERR:
		xhci_warn(xhci, "WARN: detect an incompatible device");
		status = -EPROTO;
		break;
2376 2377 2378 2379 2380 2381 2382 2383 2384 2385
	case COMP_MISSED_INT:
		/*
		 * When encounter missed service error, one or more isoc tds
		 * may be missed by xHC.
		 * Set skip flag of the ep_ring; Complete the missed tds as
		 * short transfer when process the ep_ring next time.
		 */
		ep->skip = true;
		xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
		goto cleanup;
2386 2387 2388 2389
	case COMP_PING_ERR:
		ep->skip = true;
		xhci_dbg(xhci, "No Ping response error, Skip one Isoc TD\n");
		goto cleanup;
S
Sarah Sharp 已提交
2390
	default:
2391
		if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2392 2393 2394
			status = 0;
			break;
		}
2395 2396
		xhci_warn(xhci, "ERROR Unknown event condition %u, HC probably busted\n",
			  trb_comp_code);
2397 2398 2399
		goto cleanup;
	}

2400 2401 2402 2403 2404
	do {
		/* This TRB should be in the TD at the head of this ring's
		 * TD list.
		 */
		if (list_empty(&ep_ring->td_list)) {
2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419
			/*
			 * A stopped endpoint may generate an extra completion
			 * event if the device was suspended.  Don't print
			 * warnings.
			 */
			if (!(trb_comp_code == COMP_STOP ||
						trb_comp_code == COMP_STOP_INVAL)) {
				xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
						TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
						ep_index);
				xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
						(le32_to_cpu(event->flags) &
						 TRB_TYPE_BITMASK)>>10);
				xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
			}
2420 2421 2422 2423 2424 2425 2426
			if (ep->skip) {
				ep->skip = false;
				xhci_dbg(xhci, "td_list is empty while skip "
						"flag set. Clear skip flag.\n");
			}
			goto cleanup;
		}
2427

2428 2429 2430 2431 2432 2433 2434 2435
		/* We've skipped all the TDs on the ep ring when ep->skip set */
		if (ep->skip && td_num == 0) {
			ep->skip = false;
			xhci_dbg(xhci, "All tds on the ep_ring skipped. "
						"Clear skip flag.\n");
			goto cleanup;
		}

2436
		td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
2437 2438
		if (ep->skip)
			td_num--;
2439

2440
		/* Is this a TRB in the currently executing TD? */
2441 2442
		ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
				td->last_trb, ep_trb_dma, false);
A
Alex He 已提交
2443 2444 2445 2446 2447 2448 2449 2450 2451

		/*
		 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
		 * is not in the current TD pointed by ep_ring->dequeue because
		 * that the hardware dequeue pointer still at the previous TRB
		 * of the current TD. The previous TRB maybe a Link TD or the
		 * last TRB of the previous TD. The command completion handle
		 * will take care the rest.
		 */
2452
		if (!ep_seg && (trb_comp_code == COMP_STOP ||
2453
				   trb_comp_code == COMP_STOP_INVAL)) {
A
Alex He 已提交
2454 2455 2456
			goto cleanup;
		}

2457
		if (!ep_seg) {
2458 2459
			if (!ep->skip ||
			    !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2460 2461 2462 2463
				/* Some host controllers give a spurious
				 * successful event after a short transfer.
				 * Ignore it.
				 */
2464
				if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2465 2466 2467 2468
						ep_ring->last_td_was_short) {
					ep_ring->last_td_was_short = false;
					goto cleanup;
				}
2469 2470 2471
				/* HC is busted, give up! */
				xhci_err(xhci,
					"ERROR Transfer event TRB DMA ptr not "
2472 2473 2474 2475 2476
					"part of current TD ep_index %d "
					"comp_code %u\n", ep_index,
					trb_comp_code);
				trb_in_td(xhci, ep_ring->deq_seg,
					  ep_ring->dequeue, td->last_trb,
2477
					  ep_trb_dma, true);
2478 2479 2480
				return -ESHUTDOWN;
			}

2481
			skip_isoc_td(xhci, td, event, ep, &status);
2482 2483
			goto cleanup;
		}
2484 2485 2486 2487
		if (trb_comp_code == COMP_SHORT_TX)
			ep_ring->last_td_was_short = true;
		else
			ep_ring->last_td_was_short = false;
2488 2489

		if (ep->skip) {
2490 2491 2492
			xhci_dbg(xhci, "Found td. Clear skip flag.\n");
			ep->skip = false;
		}
2493

2494 2495
		ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
						sizeof(*ep_trb)];
2496 2497
		/*
		 * No-op TRB should not trigger interrupts.
2498
		 * If ep_trb is a no-op TRB, it means the
2499 2500 2501
		 * corresponding TD has been cancelled. Just ignore
		 * the TD.
		 */
2502 2503
		if (trb_is_noop(ep_trb)) {
			xhci_dbg(xhci, "ep_trb is a no-op TRB. Skip it\n");
2504
			goto cleanup;
2505
		}
2506

2507
		/* update the urb's actual_length and give back to the core */
2508
		if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2509
			process_ctrl_td(xhci, td, ep_trb, event, ep, &status);
2510
		else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2511
			process_isoc_td(xhci, td, ep_trb, event, ep, &status);
2512
		else
2513 2514
			process_bulk_intr_td(xhci, td, ep_trb, event, ep,
					     &status);
2515
cleanup:
2516 2517 2518 2519
		handling_skipped_tds = ep->skip &&
			trb_comp_code != COMP_MISSED_INT &&
			trb_comp_code != COMP_PING_ERR;

2520
		/*
2521 2522
		 * Do not update event ring dequeue pointer if we're in a loop
		 * processing missed tds.
2523
		 */
2524
		if (!handling_skipped_tds)
A
Andiry Xu 已提交
2525
			inc_deq(xhci, xhci->event_ring);
2526 2527 2528 2529 2530 2531 2532

	/*
	 * If ep->skip is set, it means there are missed tds on the
	 * endpoint ring need to take care of.
	 * Process them as short transfer until reach the td pointed by
	 * the event.
	 */
2533
	} while (handling_skipped_tds);
2534

2535 2536 2537
	return 0;
}

S
Sarah Sharp 已提交
2538 2539 2540
/*
 * This function handles all OS-owned events on the event ring.  It may drop
 * xhci->lock between event processing (e.g. to pass up port status changes).
2541 2542
 * Returns >0 for "possibly more events to process" (caller should call again),
 * otherwise 0 if done.  In future, <0 returns should indicate error code.
S
Sarah Sharp 已提交
2543
 */
2544
static int xhci_handle_event(struct xhci_hcd *xhci)
2545 2546
{
	union xhci_trb *event;
S
Sarah Sharp 已提交
2547
	int update_ptrs = 1;
2548
	int ret;
2549

L
Lu Baolu 已提交
2550
	/* Event ring hasn't been allocated yet. */
2551
	if (!xhci->event_ring || !xhci->event_ring->dequeue) {
L
Lu Baolu 已提交
2552 2553
		xhci_err(xhci, "ERROR event ring not ready\n");
		return -ENOMEM;
2554 2555 2556 2557
	}

	event = xhci->event_ring->dequeue;
	/* Does the HC or OS own the TRB? */
M
Matt Evans 已提交
2558
	if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
L
Lu Baolu 已提交
2559
	    xhci->event_ring->cycle_state)
2560
		return 0;
2561

2562 2563 2564 2565 2566
	/*
	 * Barrier between reading the TRB_CYCLE (valid) flag above and any
	 * speculative reads of the event's flags/data below.
	 */
	rmb();
S
Sarah Sharp 已提交
2567
	/* FIXME: Handle more event types. */
L
Lu Baolu 已提交
2568
	switch (le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) {
2569 2570 2571
	case TRB_TYPE(TRB_COMPLETION):
		handle_cmd_completion(xhci, &event->event_cmd);
		break;
S
Sarah Sharp 已提交
2572 2573 2574 2575
	case TRB_TYPE(TRB_PORT_STATUS):
		handle_port_status(xhci, event);
		update_ptrs = 0;
		break;
2576 2577
	case TRB_TYPE(TRB_TRANSFER):
		ret = handle_tx_event(xhci, &event->trans_event);
L
Lu Baolu 已提交
2578
		if (ret >= 0)
2579 2580
			update_ptrs = 0;
		break;
2581 2582 2583
	case TRB_TYPE(TRB_DEV_NOTE):
		handle_device_notification(xhci, event);
		break;
2584
	default:
M
Matt Evans 已提交
2585 2586
		if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
		    TRB_TYPE(48))
2587 2588
			handle_vendor_event(xhci, event);
		else
L
Lu Baolu 已提交
2589 2590 2591
			xhci_warn(xhci, "ERROR unknown event type %d\n",
				  TRB_FIELD_TO_TYPE(
				  le32_to_cpu(event->event_cmd.flags)));
2592
	}
2593 2594 2595 2596 2597 2598
	/* Any of the above functions may drop and re-acquire the lock, so check
	 * to make sure a watchdog timer didn't mark the host as non-responsive.
	 */
	if (xhci->xhc_state & XHCI_STATE_DYING) {
		xhci_dbg(xhci, "xHCI host dying, returning from "
				"event handler.\n");
2599
		return 0;
2600
	}
2601

2602 2603
	if (update_ptrs)
		/* Update SW event ring dequeue pointer */
A
Andiry Xu 已提交
2604
		inc_deq(xhci, xhci->event_ring);
2605

2606 2607 2608 2609
	/* Are there more items on the event ring?  Caller will call us again to
	 * check.
	 */
	return 1;
2610
}
2611 2612 2613 2614 2615 2616 2617 2618 2619

/*
 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
 * we might get bad data out of the event ring.  Section 4.10.2.7 has a list of
 * indicators of an event TRB error, but we check the status *first* to be safe.
 */
irqreturn_t xhci_irq(struct usb_hcd *hcd)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2620
	u32 status;
2621
	u64 temp_64;
2622 2623
	union xhci_trb *event_ring_deq;
	dma_addr_t deq;
2624 2625 2626

	spin_lock(&xhci->lock);
	/* Check if the xHC generated the interrupt, or the irq is shared */
2627
	status = readl(&xhci->op_regs->status);
2628
	if (status == 0xffffffff)
2629 2630
		goto hw_died;

2631
	if (!(status & STS_EINT)) {
2632 2633 2634
		spin_unlock(&xhci->lock);
		return IRQ_NONE;
	}
2635
	if (status & STS_FATAL) {
2636 2637 2638 2639
		xhci_warn(xhci, "WARNING: Host System Error\n");
		xhci_halt(xhci);
hw_died:
		spin_unlock(&xhci->lock);
2640
		return IRQ_HANDLED;
2641 2642
	}

2643 2644 2645 2646 2647
	/*
	 * Clear the op reg interrupt status first,
	 * so we can receive interrupts from other MSI-X interrupters.
	 * Write 1 to clear the interrupt status.
	 */
2648
	status |= STS_EINT;
2649
	writel(status, &xhci->op_regs->status);
2650 2651 2652
	/* FIXME when MSI-X is supported and there are multiple vectors */
	/* Clear the MSI-X event interrupt status */

2653
	if (hcd->irq) {
2654 2655
		u32 irq_pending;
		/* Acknowledge the PCI interrupt */
2656
		irq_pending = readl(&xhci->ir_set->irq_pending);
2657
		irq_pending |= IMAN_IP;
2658
		writel(irq_pending, &xhci->ir_set->irq_pending);
2659
	}
2660

2661 2662
	if (xhci->xhc_state & XHCI_STATE_DYING ||
	    xhci->xhc_state & XHCI_STATE_HALTED) {
2663 2664
		xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
				"Shouldn't IRQs be disabled?\n");
2665 2666
		/* Clear the event handler busy flag (RW1C);
		 * the event ring should be empty.
2667
		 */
2668
		temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2669 2670
		xhci_write_64(xhci, temp_64 | ERST_EHB,
				&xhci->ir_set->erst_dequeue);
2671 2672 2673 2674 2675 2676 2677 2678 2679
		spin_unlock(&xhci->lock);

		return IRQ_HANDLED;
	}

	event_ring_deq = xhci->event_ring->dequeue;
	/* FIXME this should be a delayed service routine
	 * that clears the EHB.
	 */
2680
	while (xhci_handle_event(xhci) > 0) {}
2681

2682
	temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696
	/* If necessary, update the HW's version of the event ring deq ptr. */
	if (event_ring_deq != xhci->event_ring->dequeue) {
		deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
				xhci->event_ring->dequeue);
		if (deq == 0)
			xhci_warn(xhci, "WARN something wrong with SW event "
					"ring dequeue ptr.\n");
		/* Update HC event ring dequeue pointer */
		temp_64 &= ERST_PTR_MASK;
		temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
	}

	/* Clear the event handler busy flag (RW1C); event ring is empty. */
	temp_64 |= ERST_EHB;
2697
	xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2698

2699 2700 2701 2702 2703
	spin_unlock(&xhci->lock);

	return IRQ_HANDLED;
}

2704
irqreturn_t xhci_msi_irq(int irq, void *hcd)
2705
{
A
Alan Stern 已提交
2706
	return xhci_irq(hcd);
2707
}
2708

2709 2710
/****		Endpoint Ring Operations	****/

2711 2712 2713
/*
 * Generic function for queueing a TRB on a ring.
 * The caller must have checked to make sure there's room on the ring.
2714 2715 2716
 *
 * @more_trbs_coming:	Will you enqueue more TRBs before calling
 *			prepare_transfer()?
2717 2718
 */
static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
A
Andiry Xu 已提交
2719
		bool more_trbs_coming,
2720 2721 2722 2723 2724
		u32 field1, u32 field2, u32 field3, u32 field4)
{
	struct xhci_generic_trb *trb;

	trb = &ring->enqueue->generic;
M
Matt Evans 已提交
2725 2726 2727 2728
	trb->field[0] = cpu_to_le32(field1);
	trb->field[1] = cpu_to_le32(field2);
	trb->field[2] = cpu_to_le32(field3);
	trb->field[3] = cpu_to_le32(field4);
A
Andiry Xu 已提交
2729
	inc_enq(xhci, ring, more_trbs_coming);
2730 2731
}

2732 2733 2734 2735 2736
/*
 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
 * FIXME allocate segments if the ring is full.
 */
static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
A
Andiry Xu 已提交
2737
		u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2738
{
A
Andiry Xu 已提交
2739 2740
	unsigned int num_trbs_needed;

2741 2742 2743 2744 2745 2746 2747 2748 2749 2750
	/* Make sure the endpoint has been added to xHC schedule */
	switch (ep_state) {
	case EP_STATE_DISABLED:
		/*
		 * USB core changed config/interfaces without notifying us,
		 * or hardware is reporting the wrong state.
		 */
		xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
		return -ENOENT;
	case EP_STATE_ERROR:
2751
		xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
2752 2753 2754
		/* FIXME event handling code for error needs to clear it */
		/* XXX not sure if this should be -ENOENT or not */
		return -EINVAL;
2755 2756
	case EP_STATE_HALTED:
		xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767
	case EP_STATE_STOPPED:
	case EP_STATE_RUNNING:
		break;
	default:
		xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
		/*
		 * FIXME issue Configure Endpoint command to try to get the HC
		 * back into a known state.
		 */
		return -EINVAL;
	}
A
Andiry Xu 已提交
2768 2769

	while (1) {
2770 2771
		if (room_on_ring(xhci, ep_ring, num_trbs))
			break;
A
Andiry Xu 已提交
2772 2773 2774 2775 2776 2777

		if (ep_ring == xhci->cmd_ring) {
			xhci_err(xhci, "Do not support expand command ring\n");
			return -ENOMEM;
		}

2778 2779
		xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
				"ERROR no room on ep ring, try ring expansion");
A
Andiry Xu 已提交
2780 2781 2782 2783 2784 2785
		num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
		if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
					mem_flags)) {
			xhci_err(xhci, "Ring expansion failed\n");
			return -ENOMEM;
		}
2786
	}
2787

2788 2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799
	while (trb_is_link(ep_ring->enqueue)) {
		/* If we're not dealing with 0.95 hardware or isoc rings
		 * on AMD 0.96 host, clear the chain bit.
		 */
		if (!xhci_link_trb_quirk(xhci) &&
		    !(ep_ring->type == TYPE_ISOC &&
		      (xhci->quirks & XHCI_AMD_0x96_HOST)))
			ep_ring->enqueue->link.control &=
				cpu_to_le32(~TRB_CHAIN);
		else
			ep_ring->enqueue->link.control |=
				cpu_to_le32(TRB_CHAIN);
2800

2801 2802
		wmb();
		ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
2803

2804 2805 2806
		/* Toggle the cycle bit after the last ring segment. */
		if (link_trb_toggles_cycle(ep_ring->enqueue))
			ep_ring->cycle_state ^= 1;
2807

2808 2809
		ep_ring->enq_seg = ep_ring->enq_seg->next;
		ep_ring->enqueue = ep_ring->enq_seg->trbs;
2810
	}
2811 2812 2813
	return 0;
}

2814
static int prepare_transfer(struct xhci_hcd *xhci,
2815 2816
		struct xhci_virt_device *xdev,
		unsigned int ep_index,
2817
		unsigned int stream_id,
2818 2819
		unsigned int num_trbs,
		struct urb *urb,
2820
		unsigned int td_index,
2821 2822 2823
		gfp_t mem_flags)
{
	int ret;
2824 2825
	struct urb_priv *urb_priv;
	struct xhci_td	*td;
2826
	struct xhci_ring *ep_ring;
2827
	struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2828 2829 2830 2831 2832 2833 2834 2835

	ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
	if (!ep_ring) {
		xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
				stream_id);
		return -EINVAL;
	}

2836
	ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
A
Andiry Xu 已提交
2837
			   num_trbs, mem_flags);
2838 2839 2840
	if (ret)
		return ret;

2841 2842 2843 2844 2845 2846 2847
	urb_priv = urb->hcpriv;
	td = urb_priv->td[td_index];

	INIT_LIST_HEAD(&td->td_list);
	INIT_LIST_HEAD(&td->cancelled_td_list);

	if (td_index == 0) {
2848
		ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
2849
		if (unlikely(ret))
2850
			return ret;
2851 2852
	}

2853
	td->urb = urb;
2854
	/* Add this TD to the tail of the endpoint ring's TD list */
2855 2856 2857 2858 2859
	list_add_tail(&td->td_list, &ep_ring->td_list);
	td->start_seg = ep_ring->enq_seg;
	td->first_trb = ep_ring->enqueue;

	urb_priv->td[td_index] = td;
2860 2861 2862 2863

	return 0;
}

2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881
static unsigned int count_trbs(u64 addr, u64 len)
{
	unsigned int num_trbs;

	num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
			TRB_MAX_BUFF_SIZE);
	if (num_trbs == 0)
		num_trbs++;

	return num_trbs;
}

static inline unsigned int count_trbs_needed(struct urb *urb)
{
	return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
}

static unsigned int count_sg_trbs_needed(struct urb *urb)
2882 2883
{
	struct scatterlist *sg;
2884
	unsigned int i, len, full_len, num_trbs = 0;
2885

2886
	full_len = urb->transfer_buffer_length;
2887

2888 2889 2890 2891 2892 2893
	for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
		len = sg_dma_len(sg);
		num_trbs += count_trbs(sg_dma_address(sg), len);
		len = min_t(unsigned int, len, full_len);
		full_len -= len;
		if (full_len == 0)
2894 2895
			break;
	}
2896

2897 2898 2899
	return num_trbs;
}

2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910
static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
{
	u64 addr, len;

	addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
	len = urb->iso_frame_desc[i].length;

	return count_trbs(addr, len);
}

static void check_trb_math(struct urb *urb, int running_total)
2911
{
2912
	if (unlikely(running_total != urb->transfer_buffer_length))
2913
		dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
2914 2915 2916 2917 2918 2919 2920 2921
				"queued %#x (%d), asked for %#x (%d)\n",
				__func__,
				urb->ep->desc.bEndpointAddress,
				running_total, running_total,
				urb->transfer_buffer_length,
				urb->transfer_buffer_length);
}

2922
static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
2923
		unsigned int ep_index, unsigned int stream_id, int start_cycle,
2924
		struct xhci_generic_trb *start_trb)
2925 2926 2927 2928 2929 2930
{
	/*
	 * Pass all the TRBs to the hardware at once and make sure this write
	 * isn't reordered.
	 */
	wmb();
2931
	if (start_cycle)
M
Matt Evans 已提交
2932
		start_trb->field[3] |= cpu_to_le32(start_cycle);
2933
	else
M
Matt Evans 已提交
2934
		start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
2935
	xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
2936 2937
}

2938 2939
static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
						struct xhci_ep_ctx *ep_ctx)
2940 2941 2942 2943
{
	int xhci_interval;
	int ep_interval;

M
Matt Evans 已提交
2944
	xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
2945
	ep_interval = urb->interval;
2946

2947 2948 2949 2950
	/* Convert to microframes */
	if (urb->dev->speed == USB_SPEED_LOW ||
			urb->dev->speed == USB_SPEED_FULL)
		ep_interval *= 8;
2951

2952 2953 2954 2955
	/* FIXME change this to a warning and a suggestion to use the new API
	 * to set the polling interval (once the API is added).
	 */
	if (xhci_interval != ep_interval) {
2956 2957 2958 2959
		dev_dbg_ratelimited(&urb->dev->dev,
				"Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
				ep_interval, ep_interval == 1 ? "" : "s",
				xhci_interval, xhci_interval == 1 ? "" : "s");
2960 2961 2962 2963 2964 2965
		urb->interval = xhci_interval;
		/* Convert back to frames for LS/FS devices */
		if (urb->dev->speed == USB_SPEED_LOW ||
				urb->dev->speed == USB_SPEED_FULL)
			urb->interval /= 8;
	}
2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981
}

/*
 * xHCI uses normal TRBs for both bulk and interrupt.  When the interrupt
 * endpoint is to be serviced, the xHC will consume (at most) one TD.  A TD
 * (comprised of sg list entries) can take several service intervals to
 * transmit.
 */
int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ep_ctx *ep_ctx;

	ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
	check_interval(xhci, urb, ep_ctx);

2982
	return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
2983 2984
}

2985
/*
2986 2987
 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
 * packets remaining in the TD (*not* including this TRB).
2988 2989
 *
 * Total TD packet count = total_packet_count =
2990
 *     DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
2991 2992 2993 2994 2995 2996
 *
 * Packets transferred up to and including this TRB = packets_transferred =
 *     rounddown(total bytes transferred including this TRB / wMaxPacketSize)
 *
 * TD size = total_packet_count - packets_transferred
 *
2997 2998 2999 3000 3001 3002
 * For xHCI 0.96 and older, TD size field should be the remaining bytes
 * including this TRB, right shifted by 10
 *
 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
 * This is taken care of in the TRB_TD_SIZE() macro
 *
3003
 * The last TRB in a TD must have the TD size set to zero.
3004
 */
3005 3006
static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
			      int trb_buff_len, unsigned int td_total_len,
3007
			      struct urb *urb, bool more_trbs_coming)
3008
{
3009 3010
	u32 maxp, total_packet_count;

3011 3012
	/* MTK xHCI is mostly 0.97 but contains some features from 1.0 */
	if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
3013 3014
		return ((td_total_len - transferred) >> 10);

3015
	/* One TRB with a zero-length data packet. */
3016
	if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
3017
	    trb_buff_len == td_total_len)
3018 3019
		return 0;

3020 3021 3022 3023
	/* for MTK xHCI, TD size doesn't include this TRB */
	if (xhci->quirks & XHCI_MTK_HOST)
		trb_buff_len = 0;

3024
	maxp = usb_endpoint_maxp(&urb->ep->desc);
3025 3026
	total_packet_count = DIV_ROUND_UP(td_total_len, maxp);

3027 3028
	/* Queueing functions don't count the current TRB into transferred */
	return (total_packet_count - ((transferred + trb_buff_len) / maxp));
3029 3030
}

3031

3032
static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
3033
			 u32 *trb_buff_len, struct xhci_segment *seg)
3034
{
3035
	struct device *dev = xhci_to_hcd(xhci)->self.controller;
3036 3037
	unsigned int unalign;
	unsigned int max_pkt;
3038
	u32 new_buff_len;
3039

3040
	max_pkt = usb_endpoint_maxp(&urb->ep->desc);
3041 3042 3043 3044 3045 3046
	unalign = (enqd_len + *trb_buff_len) % max_pkt;

	/* we got lucky, last normal TRB data on segment is packet aligned */
	if (unalign == 0)
		return 0;

3047 3048 3049
	xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
		 unalign, *trb_buff_len);

3050 3051 3052
	/* is the last nornal TRB alignable by splitting it */
	if (*trb_buff_len > unalign) {
		*trb_buff_len -= unalign;
3053
		xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
3054 3055
		return 0;
	}
3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088

	/*
	 * We want enqd_len + trb_buff_len to sum up to a number aligned to
	 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
	 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
	 */
	new_buff_len = max_pkt - (enqd_len % max_pkt);

	if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
		new_buff_len = (urb->transfer_buffer_length - enqd_len);

	/* create a max max_pkt sized bounce buffer pointed to by last trb */
	if (usb_urb_dir_out(urb)) {
		sg_pcopy_to_buffer(urb->sg, urb->num_mapped_sgs,
				   seg->bounce_buf, new_buff_len, enqd_len);
		seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
						 max_pkt, DMA_TO_DEVICE);
	} else {
		seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
						 max_pkt, DMA_FROM_DEVICE);
	}

	if (dma_mapping_error(dev, seg->bounce_dma)) {
		/* try without aligning. Some host controllers survive */
		xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
		return 0;
	}
	*trb_buff_len = new_buff_len;
	seg->bounce_len = new_buff_len;
	seg->bounce_offs = enqd_len;

	xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);

3089 3090 3091
	return 1;
}

3092 3093
/* This is very similar to what ehci-q.c qtd_fill() does */
int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3094 3095
		struct urb *urb, int slot_id, unsigned int ep_index)
{
3096
	struct xhci_ring *ring;
3097
	struct urb_priv *urb_priv;
3098
	struct xhci_td *td;
3099 3100
	struct xhci_generic_trb *start_trb;
	struct scatterlist *sg = NULL;
3101 3102
	bool more_trbs_coming = true;
	bool need_zero_pkt = false;
3103 3104
	bool first_trb = true;
	unsigned int num_trbs;
3105
	unsigned int start_cycle, num_sgs = 0;
3106
	unsigned int enqd_len, block_len, trb_buff_len, full_len;
3107
	int sent_len, ret;
3108
	u32 field, length_field, remainder;
3109
	u64 addr, send_addr;
3110

3111 3112
	ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ring)
3113 3114
		return -EINVAL;

3115
	full_len = urb->transfer_buffer_length;
3116 3117 3118 3119
	/* If we have scatter/gather list, we use it. */
	if (urb->num_sgs) {
		num_sgs = urb->num_mapped_sgs;
		sg = urb->sg;
3120 3121
		addr = (u64) sg_dma_address(sg);
		block_len = sg_dma_len(sg);
3122
		num_trbs = count_sg_trbs_needed(urb);
3123
	} else {
3124
		num_trbs = count_trbs_needed(urb);
3125 3126 3127
		addr = (u64) urb->transfer_dma;
		block_len = full_len;
	}
3128
	ret = prepare_transfer(xhci, xhci->devs[slot_id],
3129
			ep_index, urb->stream_id,
A
Andiry Xu 已提交
3130
			num_trbs, urb, 0, mem_flags);
3131
	if (unlikely(ret < 0))
3132
		return ret;
3133 3134

	urb_priv = urb->hcpriv;
3135 3136

	/* Deal with URB_ZERO_PACKET - need one more td/trb */
3137 3138
	if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->length > 1)
		need_zero_pkt = true;
3139

3140 3141
	td = urb_priv->td[0];

3142 3143 3144 3145 3146
	/*
	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
	 * until we've finished creating all the other TRBs.  The ring's cycle
	 * state may change as we enqueue the other TRBs, so save it too.
	 */
3147 3148
	start_trb = &ring->enqueue->generic;
	start_cycle = ring->cycle_state;
3149
	send_addr = addr;
3150

3151
	/* Queue the TRBs, even if they are zero-length */
3152 3153
	for (enqd_len = 0; first_trb || enqd_len < full_len;
			enqd_len += trb_buff_len) {
3154
		field = TRB_TYPE(TRB_NORMAL);
3155

3156 3157 3158
		/* TRB buffer should not cross 64KB boundaries */
		trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
		trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
3159

3160 3161
		if (enqd_len + trb_buff_len > full_len)
			trb_buff_len = full_len - enqd_len;
S
Sarah Sharp 已提交
3162 3163

		/* Don't change the cycle bit of the first TRB until later */
3164 3165
		if (first_trb) {
			first_trb = false;
3166
			if (start_cycle == 0)
3167
				field |= TRB_CYCLE;
3168
		} else
3169
			field |= ring->cycle_state;
S
Sarah Sharp 已提交
3170 3171 3172 3173

		/* Chain all the TRBs together; clear the chain bit in the last
		 * TRB to indicate it's the last TRB in the chain.
		 */
3174
		if (enqd_len + trb_buff_len < full_len) {
S
Sarah Sharp 已提交
3175
			field |= TRB_CHAIN;
3176
			if (trb_is_link(ring->enqueue + 1)) {
3177
				if (xhci_align_td(xhci, urb, enqd_len,
3178 3179 3180 3181 3182 3183
						  &trb_buff_len,
						  ring->enq_seg)) {
					send_addr = ring->enq_seg->bounce_dma;
					/* assuming TD won't span 2 segs */
					td->bounce_seg = ring->enq_seg;
				}
3184
			}
3185 3186 3187
		}
		if (enqd_len + trb_buff_len >= full_len) {
			field &= ~TRB_CHAIN;
3188
			field |= TRB_IOC;
3189
			more_trbs_coming = false;
3190
			td->last_trb = ring->enqueue;
S
Sarah Sharp 已提交
3191
		}
3192 3193 3194 3195 3196

		/* Only set interrupt on short packet for IN endpoints */
		if (usb_urb_dir_in(urb))
			field |= TRB_ISP;

3197
		/* Set the TRB length, TD size, and interrupter fields. */
3198 3199 3200
		remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
					      full_len, urb, more_trbs_coming);

3201
		length_field = TRB_LEN(trb_buff_len) |
3202
			TRB_TD_SIZE(remainder) |
3203
			TRB_INTR_TARGET(0);
3204

3205
		queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
3206 3207
				lower_32_bits(send_addr),
				upper_32_bits(send_addr),
3208
				length_field,
3209
				field);
S
Sarah Sharp 已提交
3210 3211

		addr += trb_buff_len;
3212
		sent_len = trb_buff_len;
3213

3214
		while (sg && sent_len >= block_len) {
3215 3216
			/* New sg entry */
			--num_sgs;
3217
			sent_len -= block_len;
3218
			if (num_sgs != 0) {
3219
				sg = sg_next(sg);
3220 3221
				block_len = sg_dma_len(sg);
				addr = (u64) sg_dma_address(sg);
3222
				addr += sent_len;
3223 3224
			}
		}
3225 3226
		block_len -= sent_len;
		send_addr = addr;
3227
	}
S
Sarah Sharp 已提交
3228

3229 3230 3231 3232 3233 3234 3235 3236 3237
	if (need_zero_pkt) {
		ret = prepare_transfer(xhci, xhci->devs[slot_id],
				       ep_index, urb->stream_id,
				       1, urb, 1, mem_flags);
		urb_priv->td[1]->last_trb = ring->enqueue;
		field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
		queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
	}

3238
	check_trb_math(urb, enqd_len);
3239
	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3240
			start_cycle, start_trb);
S
Sarah Sharp 已提交
3241 3242 3243
	return 0;
}

3244
/* Caller must have locked xhci->lock */
3245
int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3246 3247 3248 3249 3250 3251 3252 3253
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
	int num_trbs;
	int ret;
	struct usb_ctrlrequest *setup;
	struct xhci_generic_trb *start_trb;
	int start_cycle;
3254
	u32 field, length_field, remainder;
3255
	struct urb_priv *urb_priv;
3256 3257
	struct xhci_td *td;

3258 3259 3260
	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ep_ring)
		return -EINVAL;
3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276 3277

	/*
	 * Need to copy setup packet into setup TRB, so we can't use the setup
	 * DMA address.
	 */
	if (!urb->setup_packet)
		return -EINVAL;

	/* 1 TRB for setup, 1 for status */
	num_trbs = 2;
	/*
	 * Don't need to check if we need additional event data and normal TRBs,
	 * since data in control transfers will never get bigger than 16MB
	 * XXX: can we get a buffer that crosses 64KB boundaries?
	 */
	if (urb->transfer_buffer_length > 0)
		num_trbs++;
3278 3279
	ret = prepare_transfer(xhci, xhci->devs[slot_id],
			ep_index, urb->stream_id,
A
Andiry Xu 已提交
3280
			num_trbs, urb, 0, mem_flags);
3281 3282 3283
	if (ret < 0)
		return ret;

3284 3285 3286
	urb_priv = urb->hcpriv;
	td = urb_priv->td[0];

3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297
	/*
	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
	 * until we've finished creating all the other TRBs.  The ring's cycle
	 * state may change as we enqueue the other TRBs, so save it too.
	 */
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

	/* Queue setup TRB - see section 6.4.1.2.1 */
	/* FIXME better way to translate setup_packet into two u32 fields? */
	setup = (struct usb_ctrlrequest *) urb->setup_packet;
3298 3299 3300 3301
	field = 0;
	field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
	if (start_cycle == 0)
		field |= 0x1;
3302

3303
	/* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
3304
	if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
3305 3306 3307 3308 3309 3310 3311 3312
		if (urb->transfer_buffer_length > 0) {
			if (setup->bRequestType & USB_DIR_IN)
				field |= TRB_TX_TYPE(TRB_DATA_IN);
			else
				field |= TRB_TX_TYPE(TRB_DATA_OUT);
		}
	}

A
Andiry Xu 已提交
3313
	queue_trb(xhci, ep_ring, true,
M
Matt Evans 已提交
3314 3315 3316 3317 3318
		  setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
		  le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
		  TRB_LEN(8) | TRB_INTR_TARGET(0),
		  /* Immediate data in pointer */
		  field);
3319 3320

	/* If there's data, queue data TRBs */
3321 3322 3323 3324 3325 3326
	/* Only set interrupt on short packet for IN endpoints */
	if (usb_urb_dir_in(urb))
		field = TRB_ISP | TRB_TYPE(TRB_DATA);
	else
		field = TRB_TYPE(TRB_DATA);

3327 3328 3329 3330 3331
	remainder = xhci_td_remainder(xhci, 0,
				   urb->transfer_buffer_length,
				   urb->transfer_buffer_length,
				   urb, 1);

3332
	length_field = TRB_LEN(urb->transfer_buffer_length) |
3333
		TRB_TD_SIZE(remainder) |
3334
		TRB_INTR_TARGET(0);
3335

3336 3337 3338
	if (urb->transfer_buffer_length > 0) {
		if (setup->bRequestType & USB_DIR_IN)
			field |= TRB_DIR_IN;
A
Andiry Xu 已提交
3339
		queue_trb(xhci, ep_ring, true,
3340 3341
				lower_32_bits(urb->transfer_dma),
				upper_32_bits(urb->transfer_dma),
3342
				length_field,
3343
				field | ep_ring->cycle_state);
3344 3345 3346 3347 3348 3349 3350 3351 3352 3353 3354
	}

	/* Save the DMA address of the last TRB in the TD */
	td->last_trb = ep_ring->enqueue;

	/* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
	/* If the device sent data, the status stage is an OUT transfer */
	if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
		field = 0;
	else
		field = TRB_DIR_IN;
A
Andiry Xu 已提交
3355
	queue_trb(xhci, ep_ring, false,
3356 3357 3358 3359 3360 3361
			0,
			0,
			TRB_INTR_TARGET(0),
			/* Event on completion */
			field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);

3362
	giveback_first_trb(xhci, slot_id, ep_index, 0,
3363
			start_cycle, start_trb);
3364 3365 3366
	return 0;
}

3367 3368 3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379
/*
 * The transfer burst count field of the isochronous TRB defines the number of
 * bursts that are required to move all packets in this TD.  Only SuperSpeed
 * devices can burst up to bMaxBurst number of packets per service interval.
 * This field is zero based, meaning a value of zero in the field means one
 * burst.  Basically, for everything but SuperSpeed devices, this field will be
 * zero.  Only xHCI 1.0 host controllers support this field.
 */
static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
		struct urb *urb, unsigned int total_packet_count)
{
	unsigned int max_burst;

3380
	if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
3381 3382 3383
		return 0;

	max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3384
	return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
3385 3386
}

3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403
/*
 * Returns the number of packets in the last "burst" of packets.  This field is
 * valid for all speeds of devices.  USB 2.0 devices can only do one "burst", so
 * the last burst packet count is equal to the total number of packets in the
 * TD.  SuperSpeed endpoints can have up to 3 bursts.  All but the last burst
 * must contain (bMaxBurst + 1) number of packets, but the last burst can
 * contain 1 to (bMaxBurst + 1) packets.
 */
static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
		struct urb *urb, unsigned int total_packet_count)
{
	unsigned int max_burst;
	unsigned int residue;

	if (xhci->hci_version < 0x100)
		return 0;

3404
	if (urb->dev->speed >= USB_SPEED_SUPER) {
3405 3406 3407 3408 3409 3410 3411 3412 3413 3414
		/* bMaxBurst is zero based: 0 means 1 packet per burst */
		max_burst = urb->ep->ss_ep_comp.bMaxBurst;
		residue = total_packet_count % (max_burst + 1);
		/* If residue is zero, the last burst contains (max_burst + 1)
		 * number of packets, but the TLBPC field is zero-based.
		 */
		if (residue == 0)
			return max_burst;
		return residue - 1;
	}
3415 3416 3417
	if (total_packet_count == 0)
		return 0;
	return total_packet_count - 1;
3418 3419
}

3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460 3461 3462 3463 3464 3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510
/*
 * Calculates Frame ID field of the isochronous TRB identifies the
 * target frame that the Interval associated with this Isochronous
 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
 *
 * Returns actual frame id on success, negative value on error.
 */
static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
		struct urb *urb, int index)
{
	int start_frame, ist, ret = 0;
	int start_frame_id, end_frame_id, current_frame_id;

	if (urb->dev->speed == USB_SPEED_LOW ||
			urb->dev->speed == USB_SPEED_FULL)
		start_frame = urb->start_frame + index * urb->interval;
	else
		start_frame = (urb->start_frame + index * urb->interval) >> 3;

	/* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
	 *
	 * If bit [3] of IST is cleared to '0', software can add a TRB no
	 * later than IST[2:0] Microframes before that TRB is scheduled to
	 * be executed.
	 * If bit [3] of IST is set to '1', software can add a TRB no later
	 * than IST[2:0] Frames before that TRB is scheduled to be executed.
	 */
	ist = HCS_IST(xhci->hcs_params2) & 0x7;
	if (HCS_IST(xhci->hcs_params2) & (1 << 3))
		ist <<= 3;

	/* Software shall not schedule an Isoch TD with a Frame ID value that
	 * is less than the Start Frame ID or greater than the End Frame ID,
	 * where:
	 *
	 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
	 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
	 *
	 * Both the End Frame ID and Start Frame ID values are calculated
	 * in microframes. When software determines the valid Frame ID value;
	 * The End Frame ID value should be rounded down to the nearest Frame
	 * boundary, and the Start Frame ID value should be rounded up to the
	 * nearest Frame boundary.
	 */
	current_frame_id = readl(&xhci->run_regs->microframe_index);
	start_frame_id = roundup(current_frame_id + ist + 1, 8);
	end_frame_id = rounddown(current_frame_id + 895 * 8, 8);

	start_frame &= 0x7ff;
	start_frame_id = (start_frame_id >> 3) & 0x7ff;
	end_frame_id = (end_frame_id >> 3) & 0x7ff;

	xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
		 __func__, index, readl(&xhci->run_regs->microframe_index),
		 start_frame_id, end_frame_id, start_frame);

	if (start_frame_id < end_frame_id) {
		if (start_frame > end_frame_id ||
				start_frame < start_frame_id)
			ret = -EINVAL;
	} else if (start_frame_id > end_frame_id) {
		if ((start_frame > end_frame_id &&
				start_frame < start_frame_id))
			ret = -EINVAL;
	} else {
			ret = -EINVAL;
	}

	if (index == 0) {
		if (ret == -EINVAL || start_frame == start_frame_id) {
			start_frame = start_frame_id + 1;
			if (urb->dev->speed == USB_SPEED_LOW ||
					urb->dev->speed == USB_SPEED_FULL)
				urb->start_frame = start_frame;
			else
				urb->start_frame = start_frame << 3;
			ret = 0;
		}
	}

	if (ret) {
		xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
				start_frame, current_frame_id, index,
				start_frame_id, end_frame_id);
		xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
		return ret;
	}

	return start_frame;
}

3511 3512 3513 3514 3515 3516 3517 3518 3519 3520 3521 3522 3523 3524 3525
/* This is for isoc transfer */
static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
	struct urb_priv *urb_priv;
	struct xhci_td *td;
	int num_tds, trbs_per_td;
	struct xhci_generic_trb *start_trb;
	bool first_trb;
	int start_cycle;
	u32 field, length_field;
	int running_total, trb_buff_len, td_len, td_remain_len, ret;
	u64 start_addr, addr;
	int i, j;
A
Andiry Xu 已提交
3526
	bool more_trbs_coming;
3527
	struct xhci_virt_ep *xep;
3528
	int frame_id;
3529

3530
	xep = &xhci->devs[slot_id]->eps[ep_index];
3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541
	ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;

	num_tds = urb->number_of_packets;
	if (num_tds < 1) {
		xhci_dbg(xhci, "Isoc URB with zero packets?\n");
		return -EINVAL;
	}
	start_addr = (u64) urb->transfer_dma;
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

3542
	urb_priv = urb->hcpriv;
3543
	/* Queue the TRBs for each TD, even if they are zero-length */
3544
	for (i = 0; i < num_tds; i++) {
3545 3546 3547
		unsigned int total_pkt_count, max_pkt;
		unsigned int burst_count, last_burst_pkt_count;
		u32 sia_frame_id;
3548

3549
		first_trb = true;
3550 3551 3552 3553
		running_total = 0;
		addr = start_addr + urb->iso_frame_desc[i].offset;
		td_len = urb->iso_frame_desc[i].length;
		td_remain_len = td_len;
3554
		max_pkt = usb_endpoint_maxp(&urb->ep->desc);
3555 3556
		total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);

3557
		/* A zero-length transfer still involves at least one packet. */
3558 3559 3560 3561 3562
		if (total_pkt_count == 0)
			total_pkt_count++;
		burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
		last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
							urb, total_pkt_count);
3563

3564
		trbs_per_td = count_isoc_trbs_needed(urb, i);
3565 3566

		ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
A
Andiry Xu 已提交
3567
				urb->stream_id, trbs_per_td, urb, i, mem_flags);
3568 3569 3570 3571 3572
		if (ret < 0) {
			if (i == 0)
				return ret;
			goto cleanup;
		}
3573
		td = urb_priv->td[i];
3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587

		/* use SIA as default, if frame id is used overwrite it */
		sia_frame_id = TRB_SIA;
		if (!(urb->transfer_flags & URB_ISO_ASAP) &&
		    HCC_CFC(xhci->hcc_params)) {
			frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
			if (frame_id >= 0)
				sia_frame_id = TRB_FRAME_ID(frame_id);
		}
		/*
		 * Set isoc specific data for the first TRB in a TD.
		 * Prevent HW from getting the TRBs by keeping the cycle state
		 * inverted in the first TDs isoc TRB.
		 */
3588
		field = TRB_TYPE(TRB_ISOC) |
3589 3590 3591 3592
			TRB_TLBPC(last_burst_pkt_count) |
			sia_frame_id |
			(i ? ep_ring->cycle_state : !start_cycle);

3593 3594 3595 3596
		/* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
		if (!xep->use_extended_tbc)
			field |= TRB_TBC(burst_count);

3597
		/* fill the rest of the TRB fields, and remaining normal TRBs */
3598 3599
		for (j = 0; j < trbs_per_td; j++) {
			u32 remainder = 0;
3600 3601 3602 3603 3604

			/* only first TRB is isoc, overwrite otherwise */
			if (!first_trb)
				field = TRB_TYPE(TRB_NORMAL) |
					ep_ring->cycle_state;
3605

3606 3607 3608 3609
			/* Only set interrupt on short packet for IN EPs */
			if (usb_urb_dir_in(urb))
				field |= TRB_ISP;

3610
			/* Set the chain bit for all except the last TRB  */
3611
			if (j < trbs_per_td - 1) {
A
Andiry Xu 已提交
3612
				more_trbs_coming = true;
3613
				field |= TRB_CHAIN;
3614
			} else {
3615
				more_trbs_coming = false;
3616 3617
				td->last_trb = ep_ring->enqueue;
				field |= TRB_IOC;
3618 3619 3620 3621 3622
				/* set BEI, except for the last TD */
				if (xhci->hci_version >= 0x100 &&
				    !(xhci->quirks & XHCI_AVOID_BEI) &&
				    i < num_tds - 1)
					field |= TRB_BEI;
3623 3624
			}
			/* Calculate TRB length */
3625
			trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3626 3627 3628
			if (trb_buff_len > td_remain_len)
				trb_buff_len = td_remain_len;

3629
			/* Set the TRB length, TD size, & interrupter fields. */
3630 3631
			remainder = xhci_td_remainder(xhci, running_total,
						   trb_buff_len, td_len,
3632
						   urb, more_trbs_coming);
3633

3634 3635
			length_field = TRB_LEN(trb_buff_len) |
				TRB_INTR_TARGET(0);
3636

3637 3638 3639 3640 3641 3642 3643
			/* xhci 1.1 with ETE uses TD Size field for TBC */
			if (first_trb && xep->use_extended_tbc)
				length_field |= TRB_TD_SIZE_TBC(burst_count);
			else
				length_field |= TRB_TD_SIZE(remainder);
			first_trb = false;

A
Andiry Xu 已提交
3644
			queue_trb(xhci, ep_ring, more_trbs_coming,
3645 3646 3647
				lower_32_bits(addr),
				upper_32_bits(addr),
				length_field,
3648
				field);
3649 3650 3651 3652 3653 3654 3655 3656 3657
			running_total += trb_buff_len;

			addr += trb_buff_len;
			td_remain_len -= trb_buff_len;
		}

		/* Check TD length */
		if (running_total != td_len) {
			xhci_err(xhci, "ISOC TD length unmatch\n");
3658 3659
			ret = -EINVAL;
			goto cleanup;
3660 3661 3662
		}
	}

3663 3664 3665 3666
	/* store the next frame id */
	if (HCC_CFC(xhci->hcc_params))
		xep->next_frame_id = urb->start_frame + num_tds * urb->interval;

A
Andiry Xu 已提交
3667 3668 3669 3670 3671 3672
	if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
		if (xhci->quirks & XHCI_AMD_PLL_FIX)
			usb_amd_quirk_pll_disable();
	}
	xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;

3673 3674
	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
			start_cycle, start_trb);
3675
	return 0;
3676 3677 3678 3679
cleanup:
	/* Clean up a partially enqueued isoc transfer. */

	for (i--; i >= 0; i--)
3680
		list_del_init(&urb_priv->td[i]->td_list);
3681 3682 3683 3684 3685 3686 3687 3688 3689 3690 3691 3692 3693 3694

	/* Use the first TD as a temporary variable to turn the TDs we've queued
	 * into No-ops with a software-owned cycle bit. That way the hardware
	 * won't accidentally start executing bogus TDs when we partially
	 * overwrite them.  td->first_trb and td->start_seg are already set.
	 */
	urb_priv->td[0]->last_trb = ep_ring->enqueue;
	/* Every TRB except the first & last will have its cycle bit flipped. */
	td_to_noop(xhci, ep_ring, urb_priv->td[0], true);

	/* Reset the ring enqueue back to the first TRB and its cycle bit. */
	ep_ring->enqueue = urb_priv->td[0]->first_trb;
	ep_ring->enq_seg = urb_priv->td[0]->start_seg;
	ep_ring->cycle_state = start_cycle;
3695
	ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
3696 3697
	usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
	return ret;
3698 3699 3700 3701 3702
}

/*
 * Check transfer ring to guarantee there is enough room for the urb.
 * Update ISO URB start_frame and interval.
3703 3704 3705
 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
 * Contiguous Frame ID is not supported by HC.
3706 3707 3708 3709 3710 3711 3712 3713 3714 3715
 */
int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_virt_device *xdev;
	struct xhci_ring *ep_ring;
	struct xhci_ep_ctx *ep_ctx;
	int start_frame;
	int num_tds, num_trbs, i;
	int ret;
3716 3717
	struct xhci_virt_ep *xep;
	int ist;
3718 3719

	xdev = xhci->devs[slot_id];
3720
	xep = &xhci->devs[slot_id]->eps[ep_index];
3721 3722 3723 3724 3725 3726
	ep_ring = xdev->eps[ep_index].ring;
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);

	num_trbs = 0;
	num_tds = urb->number_of_packets;
	for (i = 0; i < num_tds; i++)
3727
		num_trbs += count_isoc_trbs_needed(urb, i);
3728 3729 3730 3731

	/* Check the ring to guarantee there is enough room for the whole urb.
	 * Do not insert any td of the urb to the ring if the check failed.
	 */
3732
	ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
A
Andiry Xu 已提交
3733
			   num_trbs, mem_flags);
3734 3735 3736
	if (ret)
		return ret;

3737 3738 3739 3740
	/*
	 * Check interval value. This should be done before we start to
	 * calculate the start frame value.
	 */
3741
	check_interval(xhci, urb, ep_ctx);
3742 3743

	/* Calculate the start frame and put it in urb->start_frame. */
L
Lu Baolu 已提交
3744
	if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
3745
		if (GET_EP_CTX_STATE(ep_ctx) ==	EP_STATE_RUNNING) {
L
Lu Baolu 已提交
3746 3747 3748
			urb->start_frame = xep->next_frame_id;
			goto skip_start_over;
		}
3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776
	}

	start_frame = readl(&xhci->run_regs->microframe_index);
	start_frame &= 0x3fff;
	/*
	 * Round up to the next frame and consider the time before trb really
	 * gets scheduled by hardare.
	 */
	ist = HCS_IST(xhci->hcs_params2) & 0x7;
	if (HCS_IST(xhci->hcs_params2) & (1 << 3))
		ist <<= 3;
	start_frame += ist + XHCI_CFC_DELAY;
	start_frame = roundup(start_frame, 8);

	/*
	 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
	 * is greate than 8 microframes.
	 */
	if (urb->dev->speed == USB_SPEED_LOW ||
			urb->dev->speed == USB_SPEED_FULL) {
		start_frame = roundup(start_frame, urb->interval << 3);
		urb->start_frame = start_frame >> 3;
	} else {
		start_frame = roundup(start_frame, urb->interval);
		urb->start_frame = start_frame;
	}

skip_start_over:
3777 3778
	ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;

3779
	return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
3780 3781
}

3782 3783
/****		Command Ring Operations		****/

3784 3785 3786 3787 3788 3789 3790 3791
/* Generic function for queueing a command TRB on the command ring.
 * Check to make sure there's room on the command ring for one command TRB.
 * Also check that there's room reserved for commands that must not fail.
 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
 * then only check for the number of reserved spots.
 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
 * because the command event handler may want to resubmit a failed command.
 */
3792 3793 3794
static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
			 u32 field1, u32 field2,
			 u32 field3, u32 field4, bool command_must_succeed)
3795
{
3796
	int reserved_trbs = xhci->cmd_ring_reserved_trbs;
3797
	int ret;
3798

3799 3800
	if ((xhci->xhc_state & XHCI_STATE_DYING) ||
		(xhci->xhc_state & XHCI_STATE_HALTED)) {
3801
		xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
M
Mathias Nyman 已提交
3802
		return -ESHUTDOWN;
3803
	}
3804

3805 3806 3807
	if (!command_must_succeed)
		reserved_trbs++;

3808
	ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
A
Andiry Xu 已提交
3809
			reserved_trbs, GFP_ATOMIC);
3810 3811
	if (ret < 0) {
		xhci_err(xhci, "ERR: No room for command on command ring\n");
3812 3813 3814
		if (command_must_succeed)
			xhci_err(xhci, "ERR: Reserved TRB counting for "
					"unfailable commands failed.\n");
3815
		return ret;
3816
	}
M
Mathias Nyman 已提交
3817 3818 3819

	cmd->command_trb = xhci->cmd_ring->enqueue;
	list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
3820

3821 3822
	/* if there are no other commands queued we start the timeout timer */
	if (xhci->cmd_list.next == &cmd->cmd_list &&
3823
	    !delayed_work_pending(&xhci->cmd_timer)) {
3824
		xhci->current_cmd = cmd;
3825
		xhci_mod_cmd_timer(xhci, XHCI_CMD_DEFAULT_TIMEOUT);
3826 3827
	}

A
Andiry Xu 已提交
3828 3829
	queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
			field4 | xhci->cmd_ring->cycle_state);
3830 3831 3832
	return 0;
}

3833
/* Queue a slot enable or disable request on the command ring */
3834 3835
int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
		u32 trb_type, u32 slot_id)
3836
{
3837
	return queue_command(xhci, cmd, 0, 0, 0,
3838
			TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3839 3840 3841
}

/* Queue an address device command TRB */
3842 3843
int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
		dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
3844
{
3845
	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3846
			upper_32_bits(in_ctx_ptr), 0,
3847 3848
			TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
			| (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
3849 3850
}

3851
int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3852 3853
		u32 field1, u32 field2, u32 field3, u32 field4)
{
3854
	return queue_command(xhci, cmd, field1, field2, field3, field4, false);
3855 3856
}

3857
/* Queue a reset device command TRB */
3858 3859
int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
		u32 slot_id)
3860
{
3861
	return queue_command(xhci, cmd, 0, 0, 0,
3862
			TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3863
			false);
3864
}
3865 3866

/* Queue a configure endpoint command TRB */
3867 3868
int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
		struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
3869
		u32 slot_id, bool command_must_succeed)
3870
{
3871
	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3872
			upper_32_bits(in_ctx_ptr), 0,
3873 3874
			TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
			command_must_succeed);
3875
}
3876

3877
/* Queue an evaluate context command TRB */
3878 3879
int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
		dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
3880
{
3881
	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3882
			upper_32_bits(in_ctx_ptr), 0,
3883
			TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3884
			command_must_succeed);
3885 3886
}

3887 3888 3889 3890
/*
 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
 * activity on an endpoint that is about to be suspended.
 */
3891 3892
int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
			     int slot_id, unsigned int ep_index, int suspend)
3893 3894 3895 3896
{
	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
	u32 type = TRB_TYPE(TRB_STOP_RING);
3897
	u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
3898

3899
	return queue_command(xhci, cmd, 0, 0, 0,
3900
			trb_slot_id | trb_ep_index | type | trb_suspend, false);
3901 3902
}

3903 3904 3905 3906 3907
/* Set Transfer Ring Dequeue Pointer command */
void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
		unsigned int slot_id, unsigned int ep_index,
		unsigned int stream_id,
		struct xhci_dequeue_state *deq_state)
3908 3909 3910 3911
{
	dma_addr_t addr;
	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3912
	u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
3913
	u32 trb_sct = 0;
3914
	u32 type = TRB_TYPE(TRB_SET_DEQ);
3915
	struct xhci_virt_ep *ep;
3916 3917
	struct xhci_command *cmd;
	int ret;
3918

3919 3920 3921 3922 3923 3924 3925 3926 3927 3928 3929
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
		"Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
		deq_state->new_deq_seg,
		(unsigned long long)deq_state->new_deq_seg->dma,
		deq_state->new_deq_ptr,
		(unsigned long long)xhci_trb_virt_to_dma(
			deq_state->new_deq_seg, deq_state->new_deq_ptr),
		deq_state->new_cycle_state);

	addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
				    deq_state->new_deq_ptr);
3930
	if (addr == 0) {
3931
		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3932
		xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3933 3934
			  deq_state->new_deq_seg, deq_state->new_deq_ptr);
		return;
3935
	}
3936 3937 3938 3939
	ep = &xhci->devs[slot_id]->eps[ep_index];
	if ((ep->ep_state & SET_DEQ_PENDING)) {
		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
		xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3940
		return;
3941
	}
3942 3943 3944 3945 3946

	/* This function gets called from contexts where it cannot sleep */
	cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
	if (!cmd) {
		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
3947
		return;
3948 3949
	}

3950 3951
	ep->queued_deq_seg = deq_state->new_deq_seg;
	ep->queued_deq_ptr = deq_state->new_deq_ptr;
3952 3953
	if (stream_id)
		trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
3954
	ret = queue_command(xhci, cmd,
3955 3956 3957
		lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
		upper_32_bits(addr), trb_stream_id,
		trb_slot_id | trb_ep_index | type, false);
3958 3959
	if (ret < 0) {
		xhci_free_command(xhci, cmd);
3960
		return;
3961 3962
	}

3963 3964 3965 3966 3967 3968
	/* Stop the TD queueing code from ringing the doorbell until
	 * this command completes.  The HC won't set the dequeue pointer
	 * if the ring is running, and ringing the doorbell starts the
	 * ring running.
	 */
	ep->ep_state |= SET_DEQ_PENDING;
3969
}
3970

3971 3972
int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
			int slot_id, unsigned int ep_index)
3973 3974 3975 3976 3977
{
	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
	u32 type = TRB_TYPE(TRB_RESET_EP);

3978 3979
	return queue_command(xhci, cmd, 0, 0, 0,
			trb_slot_id | trb_ep_index | type, false);
3980
}