xhci-ring.c 122.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
/*
 * xHCI host controller driver
 *
 * Copyright (C) 2008 Intel Corp.
 *
 * Author: Sarah Sharp
 * Some code borrowed from the Linux EHCI driver.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
 * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
 * for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software Foundation,
 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 */

/*
 * Ring initialization rules:
 * 1. Each segment is initialized to zero, except for link TRBs.
 * 2. Ring cycle state = 0.  This represents Producer Cycle State (PCS) or
 *    Consumer Cycle State (CCS), depending on ring function.
 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
 *
 * Ring behavior rules:
 * 1. A ring is empty if enqueue == dequeue.  This means there will always be at
 *    least one free TRB in the ring.  This is useful if you want to turn that
 *    into a link TRB and expand the ring.
 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
 *    link TRB, then load the pointer with the address in the link TRB.  If the
 *    link TRB had its toggle bit set, you may need to update the ring cycle
 *    state (see cycle bit rules).  You may have to do this multiple times
 *    until you reach a non-link TRB.
 * 3. A ring is full if enqueue++ (for the definition of increment above)
 *    equals the dequeue pointer.
 *
 * Cycle bit rules:
 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
 *    in a link TRB, it must toggle the ring cycle state.
 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
 *    in a link TRB, it must toggle the ring cycle state.
 *
 * Producer rules:
 * 1. Check if ring is full before you enqueue.
 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
 *    Update enqueue pointer between each write (which may update the ring
 *    cycle state).
 * 3. Notify consumer.  If SW is producer, it rings the doorbell for command
 *    and endpoint rings.  If HC is the producer for the event ring,
 *    and it generates an interrupt according to interrupt modulation rules.
 *
 * Consumer rules:
 * 1. Check if TRB belongs to you.  If the cycle bit == your ring cycle state,
 *    the TRB is owned by the consumer.
 * 2. Update dequeue pointer (which may update the ring cycle state) and
 *    continue processing TRBs until you reach a TRB which is not owned by you.
 * 3. Notify the producer.  SW is the consumer for the event ring, and it
 *   updates event ring dequeue pointer.  HC is the consumer for the command and
 *   endpoint rings; it generates events on the event ring for these.
 */

67
#include <linux/scatterlist.h>
68
#include <linux/slab.h>
69
#include "xhci.h"
70
#include "xhci-trace.h"
71 72 73 74 75

/*
 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
 * address of the TRB.
 */
76
dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
77 78
		union xhci_trb *trb)
{
79
	unsigned long segment_offset;
80

81
	if (!seg || !trb || trb < seg->trbs)
82
		return 0;
83 84 85
	/* offset in TRBs */
	segment_offset = trb - seg->trbs;
	if (segment_offset > TRBS_PER_SEGMENT)
86
		return 0;
87
	return seg->dma + (segment_offset * sizeof(*trb));
88 89 90 91 92
}

/* Does this link TRB point to the first segment in a ring,
 * or was the previous TRB the last TRB on the last segment in the ERST?
 */
93
static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
94 95 96 97 98 99
		struct xhci_segment *seg, union xhci_trb *trb)
{
	if (ring == xhci->event_ring)
		return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
			(seg->next == xhci->event_ring->first_seg);
	else
M
Matt Evans 已提交
100
		return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
101 102 103 104 105 106
}

/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
 * segment?  I.e. would the updated event TRB pointer step off the end of the
 * event seg?
 */
107
static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
108 109 110 111 112
		struct xhci_segment *seg, union xhci_trb *trb)
{
	if (ring == xhci->event_ring)
		return trb == &seg->trbs[TRBS_PER_SEGMENT];
	else
113
		return TRB_TYPE_LINK_LE32(trb->link.control);
114 115
}

116
static int enqueue_is_link_trb(struct xhci_ring *ring)
117 118
{
	struct xhci_link_trb *link = &ring->enqueue->link;
119
	return TRB_TYPE_LINK_LE32(link->control);
120 121
}

122 123 124 125 126 127 128 129 130 131 132 133 134
/* Updates trb to point to the next TRB in the ring, and updates seg if the next
 * TRB is in a new segment.  This does not skip over link TRBs, and it does not
 * effect the ring dequeue or enqueue pointers.
 */
static void next_trb(struct xhci_hcd *xhci,
		struct xhci_ring *ring,
		struct xhci_segment **seg,
		union xhci_trb **trb)
{
	if (last_trb(xhci, ring, *seg, *trb)) {
		*seg = (*seg)->next;
		*trb = ((*seg)->trbs);
	} else {
135
		(*trb)++;
136 137 138
	}
}

139 140 141 142
/*
 * See Cycle bit rules. SW is the consumer for the event ring only.
 * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
 */
A
Andiry Xu 已提交
143
static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
144 145
{
	ring->deq_updates++;
146

147 148 149 150
	/*
	 * If this is not event ring, and the dequeue pointer
	 * is not on a link TRB, there is one more usable TRB
	 */
151 152 153 154
	if (ring->type != TYPE_EVENT &&
			!last_trb(xhci, ring, ring->deq_seg, ring->dequeue))
		ring->num_trbs_free++;

155 156 157 158 159 160 161 162 163 164
	do {
		/*
		 * Update the dequeue pointer further if that was a link TRB or
		 * we're at the end of an event ring segment (which doesn't have
		 * link TRBS)
		 */
		if (last_trb(xhci, ring, ring->deq_seg, ring->dequeue)) {
			if (ring->type == TYPE_EVENT &&
					last_trb_on_last_seg(xhci, ring,
						ring->deq_seg, ring->dequeue)) {
165
				ring->cycle_state ^= 1;
166 167 168 169 170
			}
			ring->deq_seg = ring->deq_seg->next;
			ring->dequeue = ring->deq_seg->trbs;
		} else {
			ring->dequeue++;
171
		}
172
	} while (last_trb(xhci, ring, ring->deq_seg, ring->dequeue));
173 174 175 176 177 178 179 180 181 182 183 184
}

/*
 * See Cycle bit rules. SW is the consumer for the event ring only.
 * Don't make a ring full of link TRBs.  That would be dumb and this would loop.
 *
 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
 * chain bit is set), then set the chain bit in all the following link TRBs.
 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
 * have their chain bit cleared (so that each Link TRB is a separate TD).
 *
 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
185 186 187
 * set, but other sections talk about dealing with the chain bit set.  This was
 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
188 189 190
 *
 * @more_trbs_coming:	Will you enqueue more TRBs before calling
 *			prepare_transfer()?
191
 */
192
static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
A
Andiry Xu 已提交
193
			bool more_trbs_coming)
194 195 196 197
{
	u32 chain;
	union xhci_trb *next;

M
Matt Evans 已提交
198
	chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
199 200 201 202
	/* If this is not event ring, there is one less usable TRB */
	if (ring->type != TYPE_EVENT &&
			!last_trb(xhci, ring, ring->enq_seg, ring->enqueue))
		ring->num_trbs_free--;
203 204 205 206 207 208 209
	next = ++(ring->enqueue);

	ring->enq_updates++;
	/* Update the dequeue pointer further if that was a link TRB or we're at
	 * the end of an event ring segment (which doesn't have link TRBS)
	 */
	while (last_trb(xhci, ring, ring->enq_seg, next)) {
A
Andiry Xu 已提交
210 211 212 213 214 215 216 217 218 219 220
		if (ring->type != TYPE_EVENT) {
			/*
			 * If the caller doesn't plan on enqueueing more
			 * TDs before ringing the doorbell, then we
			 * don't want to give the link TRB to the
			 * hardware just yet.  We'll give the link TRB
			 * back in prepare_ring() just before we enqueue
			 * the TD at the top of the ring.
			 */
			if (!chain && !more_trbs_coming)
				break;
221

A
Andiry Xu 已提交
222 223 224 225 226 227 228
			/* If we're not dealing with 0.95 hardware or
			 * isoc rings on AMD 0.96 host,
			 * carry over the chain bit of the previous TRB
			 * (which may mean the chain bit is cleared).
			 */
			if (!(ring->type == TYPE_ISOC &&
					(xhci->quirks & XHCI_AMD_0x96_HOST))
229
						&& !xhci_link_trb_quirk(xhci)) {
A
Andiry Xu 已提交
230 231 232 233
				next->link.control &=
					cpu_to_le32(~TRB_CHAIN);
				next->link.control |=
					cpu_to_le32(chain);
234
			}
A
Andiry Xu 已提交
235 236 237 238
			/* Give this link TRB to the hardware */
			wmb();
			next->link.control ^= cpu_to_le32(TRB_CYCLE);

239 240 241 242 243 244 245 246 247 248 249 250
			/* Toggle the cycle bit after the last ring segment. */
			if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
				ring->cycle_state = (ring->cycle_state ? 0 : 1);
			}
		}
		ring->enq_seg = ring->enq_seg->next;
		ring->enqueue = ring->enq_seg->trbs;
		next = ring->enqueue;
	}
}

/*
251 252
 * Check to see if there's room to enqueue num_trbs on the ring and make sure
 * enqueue pointer will not advance into dequeue segment. See rules above.
253
 */
254
static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
255 256
		unsigned int num_trbs)
{
257
	int num_trbs_in_deq_seg;
258

259 260 261 262 263 264 265 266 267 268
	if (ring->num_trbs_free < num_trbs)
		return 0;

	if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
		num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
		if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
			return 0;
	}

	return 1;
269 270 271
}

/* Ring the host controller doorbell after placing a command on the ring */
272
void xhci_ring_cmd_db(struct xhci_hcd *xhci)
273
{
E
Elric Fu 已提交
274 275 276
	if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
		return;

277
	xhci_dbg(xhci, "// Ding dong!\n");
278
	writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
279
	/* Flush PCI posted writes */
280
	readl(&xhci->dba->doorbell[0]);
281 282
}

283 284 285 286 287 288 289
static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
{
	u64 temp_64;
	int ret;

	xhci_dbg(xhci, "Abort command ring\n");

290
	temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
291
	xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
292 293
	xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
			&xhci->op_regs->cmd_ring);
294 295 296 297 298 299 300 301

	/* Section 4.6.1.2 of xHCI 1.0 spec says software should
	 * time the completion od all xHCI commands, including
	 * the Command Abort operation. If software doesn't see
	 * CRR negated in a timely manner (e.g. longer than 5
	 * seconds), then it should assume that the there are
	 * larger problems with the xHC and assert HCRST.
	 */
302
	ret = xhci_handshake(xhci, &xhci->op_regs->cmd_ring,
303 304 305 306 307 308 309 310 311 312 313 314 315
			CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
	if (ret < 0) {
		xhci_err(xhci, "Stopped the command ring failed, "
				"maybe the host is dead\n");
		xhci->xhc_state |= XHCI_STATE_DYING;
		xhci_quiesce(xhci);
		xhci_halt(xhci);
		return -ESHUTDOWN;
	}

	return 0;
}

316
void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
317
		unsigned int slot_id,
318 319
		unsigned int ep_index,
		unsigned int stream_id)
320
{
M
Matt Evans 已提交
321
	__le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
322 323
	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
	unsigned int ep_state = ep->ep_state;
324 325

	/* Don't ring the doorbell for this endpoint if there are pending
326
	 * cancellations because we don't want to interrupt processing.
327 328 329 330
	 * We don't want to restart any stream rings if there's a set dequeue
	 * pointer command pending because the device can choose to start any
	 * stream once the endpoint is on the HW schedule.
	 * FIXME - check all the stream rings for pending cancellations.
331
	 */
332 333 334
	if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
	    (ep_state & EP_HALTED))
		return;
335
	writel(DB_VALUE(ep_index, stream_id), db_addr);
336 337 338
	/* The CPU has better things to do at this point than wait for a
	 * write-posting flush.  It'll get there soon enough.
	 */
339 340
}

341 342 343 344 345 346 347 348 349 350 351 352
/* Ring the doorbell for any rings with pending URBs */
static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
		unsigned int slot_id,
		unsigned int ep_index)
{
	unsigned int stream_id;
	struct xhci_virt_ep *ep;

	ep = &xhci->devs[slot_id]->eps[ep_index];

	/* A ring has pending URBs if its TD list is not empty */
	if (!(ep->ep_state & EP_HAS_STREAMS)) {
353
		if (ep->ring && !(list_empty(&ep->ring->td_list)))
354
			xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
355 356 357 358 359 360 361
		return;
	}

	for (stream_id = 1; stream_id < ep->stream_info->num_streams;
			stream_id++) {
		struct xhci_stream_info *stream_info = ep->stream_info;
		if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
362 363
			xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
						stream_id);
364 365 366
	}
}

367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
/*
 * Find the segment that trb is in.  Start searching in start_seg.
 * If we must move past a segment that has a link TRB with a toggle cycle state
 * bit set, then we will toggle the value pointed at by cycle_state.
 */
static struct xhci_segment *find_trb_seg(
		struct xhci_segment *start_seg,
		union xhci_trb	*trb, int *cycle_state)
{
	struct xhci_segment *cur_seg = start_seg;
	struct xhci_generic_trb *generic_trb;

	while (cur_seg->trbs > trb ||
			&cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
		generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
382
		if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
383
			*cycle_state ^= 0x1;
384 385 386
		cur_seg = cur_seg->next;
		if (cur_seg == start_seg)
			/* Looped over the entire list.  Oops! */
387
			return NULL;
388 389 390 391
	}
	return cur_seg;
}

392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435

static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
		unsigned int slot_id, unsigned int ep_index,
		unsigned int stream_id)
{
	struct xhci_virt_ep *ep;

	ep = &xhci->devs[slot_id]->eps[ep_index];
	/* Common case: no streams */
	if (!(ep->ep_state & EP_HAS_STREAMS))
		return ep->ring;

	if (stream_id == 0) {
		xhci_warn(xhci,
				"WARN: Slot ID %u, ep index %u has streams, "
				"but URB has no stream ID.\n",
				slot_id, ep_index);
		return NULL;
	}

	if (stream_id < ep->stream_info->num_streams)
		return ep->stream_info->stream_rings[stream_id];

	xhci_warn(xhci,
			"WARN: Slot ID %u, ep index %u has "
			"stream IDs 1 to %u allocated, "
			"but stream ID %u is requested.\n",
			slot_id, ep_index,
			ep->stream_info->num_streams - 1,
			stream_id);
	return NULL;
}

/* Get the right ring for the given URB.
 * If the endpoint supports streams, boundary check the URB's stream ID.
 * If the endpoint doesn't support streams, return the singular endpoint ring.
 */
static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
		struct urb *urb)
{
	return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
		xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
}

436 437 438 439 440 441 442 443 444 445 446 447 448
/*
 * Move the xHC's endpoint ring dequeue pointer past cur_td.
 * Record the new state of the xHC's endpoint ring dequeue segment,
 * dequeue pointer, and new consumer cycle state in state.
 * Update our internal representation of the ring's dequeue pointer.
 *
 * We do this in three jumps:
 *  - First we update our new ring state to be the same as when the xHC stopped.
 *  - Then we traverse the ring to find the segment that contains
 *    the last TRB in the TD.  We toggle the xHC's new cycle state when we pass
 *    any link TRBs with the toggle cycle bit set.
 *  - Finally we move the dequeue state one TRB further, toggling the cycle bit
 *    if we've moved it past a link TRB with the toggle cycle bit set.
M
Matt Evans 已提交
449 450 451 452
 *
 * Some of the uses of xhci_generic_trb are grotty, but if they're done
 * with correct __le32 accesses they should work fine.  Only users of this are
 * in here.
453
 */
454
void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
455
		unsigned int slot_id, unsigned int ep_index,
456 457
		unsigned int stream_id, struct xhci_td *cur_td,
		struct xhci_dequeue_state *state)
458 459
{
	struct xhci_virt_device *dev = xhci->devs[slot_id];
460
	struct xhci_virt_ep *ep = &dev->eps[ep_index];
461
	struct xhci_ring *ep_ring;
462
	struct xhci_generic_trb *trb;
463
	dma_addr_t addr;
464
	u64 hw_dequeue;
465

466 467 468 469 470 471 472 473
	ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
			ep_index, stream_id);
	if (!ep_ring) {
		xhci_warn(xhci, "WARN can't find new dequeue state "
				"for invalid stream ID %u.\n",
				stream_id);
		return;
	}
474

475
	/* Dig out the cycle state saved by the xHC during the stop ep cmd */
476 477
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Finding endpoint context");
478 479 480 481
	/* 4.6.9 the css flag is written to the stream context for streams */
	if (ep->ep_state & EP_HAS_STREAMS) {
		struct xhci_stream_ctx *ctx =
			&ep->stream_info->stream_ctx_array[stream_id];
482
		hw_dequeue = le64_to_cpu(ctx->stream_ring);
483 484 485
	} else {
		struct xhci_ep_ctx *ep_ctx
			= xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
486
		hw_dequeue = le64_to_cpu(ep_ctx->deq);
487
	}
488

489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511
	/* Find virtual address and segment of hardware dequeue pointer */
	state->new_deq_seg = ep_ring->deq_seg;
	state->new_deq_ptr = ep_ring->dequeue;
	while (xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr)
			!= (dma_addr_t)(hw_dequeue & ~0xf)) {
		next_trb(xhci, ep_ring, &state->new_deq_seg,
					&state->new_deq_ptr);
		if (state->new_deq_ptr == ep_ring->dequeue) {
			WARN_ON(1);
			return;
		}
	}
	/*
	 * Find cycle state for last_trb, starting at old cycle state of
	 * hw_dequeue. If there is only one segment ring, find_trb_seg() will
	 * return immediately and cannot toggle the cycle state if this search
	 * wraps around, so add one more toggle manually in that case.
	 */
	state->new_cycle_state = hw_dequeue & 0x1;
	if (ep_ring->first_seg == ep_ring->first_seg->next &&
			cur_td->last_trb < state->new_deq_ptr)
		state->new_cycle_state ^= 0x1;

512
	state->new_deq_ptr = cur_td->last_trb;
513 514
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Finding segment containing last TRB in TD.");
515
	state->new_deq_seg = find_trb_seg(state->new_deq_seg,
516
			state->new_deq_ptr, &state->new_cycle_state);
517 518 519 520
	if (!state->new_deq_seg) {
		WARN_ON(1);
		return;
	}
521

522
	/* Increment to find next TRB after last_trb. Cycle if appropriate. */
523
	trb = &state->new_deq_ptr->generic;
524 525
	if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
	    (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
526
		state->new_cycle_state ^= 0x1;
527 528
	next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);

529
	/* Don't update the ring cycle state for the producer (us). */
530 531
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Cycle state = 0x%x", state->new_cycle_state);
532

533 534
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"New dequeue segment = %p (virtual)",
535 536
			state->new_deq_seg);
	addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
537 538
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"New dequeue pointer = 0x%llx (DMA)",
539
			(unsigned long long) addr);
540 541
}

542 543 544 545
/* flip_cycle means flip the cycle bit of all but the first and last TRB.
 * (The last TRB actually points to the ring enqueue pointer, which is not part
 * of this TD.)  This is used to remove partially enqueued isoc TDs from a ring.
 */
546
static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
547
		struct xhci_td *cur_td, bool flip_cycle)
548 549 550 551 552 553 554
{
	struct xhci_segment *cur_seg;
	union xhci_trb *cur_trb;

	for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
			true;
			next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
555
		if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
556 557 558
			/* Unchain any chained Link TRBs, but
			 * leave the pointers intact.
			 */
M
Matt Evans 已提交
559
			cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
560 561 562 563 564 565
			/* Flip the cycle bit (link TRBs can't be the first
			 * or last TRB).
			 */
			if (flip_cycle)
				cur_trb->generic.field[3] ^=
					cpu_to_le32(TRB_CYCLE);
566 567 568 569 570
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Cancel (unchain) link TRB");
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Address = %p (0x%llx dma); "
					"in seg %p (0x%llx dma)",
571
					cur_trb,
572
					(unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
573 574
					cur_seg,
					(unsigned long long)cur_seg->dma);
575 576 577 578 579
		} else {
			cur_trb->generic.field[0] = 0;
			cur_trb->generic.field[1] = 0;
			cur_trb->generic.field[2] = 0;
			/* Preserve only the cycle bit of this TRB */
M
Matt Evans 已提交
580
			cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
581 582 583 584 585
			/* Flip the cycle bit except on the first or last TRB */
			if (flip_cycle && cur_trb != cur_td->first_trb &&
					cur_trb != cur_td->last_trb)
				cur_trb->generic.field[3] ^=
					cpu_to_le32(TRB_CYCLE);
M
Matt Evans 已提交
586 587
			cur_trb->generic.field[3] |= cpu_to_le32(
				TRB_TYPE(TRB_TR_NOOP));
588 589
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"TRB to noop at offset 0x%llx",
590 591
					(unsigned long long)
					xhci_trb_virt_to_dma(cur_seg, cur_trb));
592 593 594 595 596 597
		}
		if (cur_trb == cur_td->last_trb)
			break;
	}
}

598 599
static int queue_set_tr_deq(struct xhci_hcd *xhci,
		struct xhci_command *cmd, int slot_id,
600 601
		unsigned int ep_index, unsigned int stream_id,
		struct xhci_segment *deq_seg,
602 603
		union xhci_trb *deq_ptr, u32 cycle_state);

604
void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
605
		struct xhci_command *cmd,
606
		unsigned int slot_id, unsigned int ep_index,
607
		unsigned int stream_id,
608
		struct xhci_dequeue_state *deq_state)
609
{
610 611
	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];

612 613 614
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
			"new deq ptr = %p (0x%llx dma), new cycle = %u",
615 616 617 618 619
			deq_state->new_deq_seg,
			(unsigned long long)deq_state->new_deq_seg->dma,
			deq_state->new_deq_ptr,
			(unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
			deq_state->new_cycle_state);
620
	queue_set_tr_deq(xhci, cmd, slot_id, ep_index, stream_id,
621 622 623 624 625 626 627 628
			deq_state->new_deq_seg,
			deq_state->new_deq_ptr,
			(u32) deq_state->new_cycle_state);
	/* Stop the TD queueing code from ringing the doorbell until
	 * this command completes.  The HC won't set the dequeue pointer
	 * if the ring is running, and ringing the doorbell starts the
	 * ring running.
	 */
629
	ep->ep_state |= SET_DEQ_PENDING;
630 631
}

632
static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
633 634 635 636 637 638 639 640 641 642 643 644 645
		struct xhci_virt_ep *ep)
{
	ep->ep_state &= ~EP_HALT_PENDING;
	/* Can't del_timer_sync in interrupt, so we attempt to cancel.  If the
	 * timer is running on another CPU, we don't decrement stop_cmds_pending
	 * (since we didn't successfully stop the watchdog timer).
	 */
	if (del_timer(&ep->stop_cmd_timer))
		ep->stop_cmds_pending--;
}

/* Must be called with xhci->lock held in interrupt context */
static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
646
		struct xhci_td *cur_td, int status)
647
{
648
	struct usb_hcd *hcd;
649 650
	struct urb	*urb;
	struct urb_priv	*urb_priv;
651

652 653 654
	urb = cur_td->urb;
	urb_priv = urb->hcpriv;
	urb_priv->td_cnt++;
655
	hcd = bus_to_hcd(urb->dev->bus);
656

657 658
	/* Only giveback urb when this is the last td in urb */
	if (urb_priv->td_cnt == urb_priv->length) {
A
Andiry Xu 已提交
659 660 661 662 663 664 665
		if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
			xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
			if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs	== 0) {
				if (xhci->quirks & XHCI_AMD_PLL_FIX)
					usb_amd_quirk_pll_enable();
			}
		}
666 667 668 669 670 671 672
		usb_hcd_unlink_urb_from_ep(hcd, urb);

		spin_unlock(&xhci->lock);
		usb_hcd_giveback_urb(hcd, urb, status);
		xhci_urb_free_priv(xhci, urb_priv);
		spin_lock(&xhci->lock);
	}
673 674
}

675 676 677 678 679 680 681 682 683 684
/*
 * When we get a command completion for a Stop Endpoint Command, we need to
 * unlink any cancelled TDs from the ring.  There are two ways to do that:
 *
 *  1. If the HW was in the middle of processing the TD that needs to be
 *     cancelled, then we must move the ring's dequeue pointer past the last TRB
 *     in the TD with a Set Dequeue Pointer Command.
 *  2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
 *     bit cleared) so that the HW will skip over them.
 */
685
static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
686
		union xhci_trb *trb, struct xhci_event_cmd *event)
687 688 689
{
	unsigned int ep_index;
	struct xhci_ring *ep_ring;
690
	struct xhci_virt_ep *ep;
691
	struct list_head *entry;
692
	struct xhci_td *cur_td = NULL;
693 694
	struct xhci_td *last_unlinked_td;

695
	struct xhci_dequeue_state deq_state;
696

697
	if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
698
		if (!xhci->devs[slot_id])
699 700 701 702 703 704
			xhci_warn(xhci, "Stop endpoint command "
				"completion for disabled slot %u\n",
				slot_id);
		return;
	}

705
	memset(&deq_state, 0, sizeof(deq_state));
M
Matt Evans 已提交
706
	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
707
	ep = &xhci->devs[slot_id]->eps[ep_index];
708

709
	if (list_empty(&ep->cancelled_td_list)) {
710
		xhci_stop_watchdog_timer_in_irq(xhci, ep);
711
		ep->stopped_td = NULL;
712
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
713
		return;
714
	}
715 716 717 718 719 720

	/* Fix up the ep ring first, so HW stops executing cancelled TDs.
	 * We have the xHCI lock, so nothing can modify this list until we drop
	 * it.  We're also in the event handler, so we can't get re-interrupted
	 * if another Stop Endpoint command completes
	 */
721
	list_for_each(entry, &ep->cancelled_td_list) {
722
		cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
723 724
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Removing canceled TD starting at 0x%llx (dma).",
725 726
				(unsigned long long)xhci_trb_virt_to_dma(
					cur_td->start_seg, cur_td->first_trb));
727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745
		ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
		if (!ep_ring) {
			/* This shouldn't happen unless a driver is mucking
			 * with the stream ID after submission.  This will
			 * leave the TD on the hardware ring, and the hardware
			 * will try to execute it, and may access a buffer
			 * that has already been freed.  In the best case, the
			 * hardware will execute it, and the event handler will
			 * ignore the completion event for that TD, since it was
			 * removed from the td_list for that endpoint.  In
			 * short, don't muck with the stream ID after
			 * submission.
			 */
			xhci_warn(xhci, "WARN Cancelled URB %p "
					"has invalid stream ID %u.\n",
					cur_td->urb,
					cur_td->urb->stream_id);
			goto remove_finished_td;
		}
746 747 748 749
		/*
		 * If we stopped on the TD we need to cancel, then we have to
		 * move the xHC endpoint ring dequeue pointer past this TD.
		 */
750
		if (cur_td == ep->stopped_td)
751 752 753
			xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
					cur_td->urb->stream_id,
					cur_td, &deq_state);
754
		else
755
			td_to_noop(xhci, ep_ring, cur_td, false);
756
remove_finished_td:
757 758 759 760 761
		/*
		 * The event handler won't see a completion for this TD anymore,
		 * so remove it from the endpoint ring's TD list.  Keep it in
		 * the cancelled TD list for URB completion later.
		 */
762
		list_del_init(&cur_td->td_list);
763 764
	}
	last_unlinked_td = cur_td;
765
	xhci_stop_watchdog_timer_in_irq(xhci, ep);
766 767 768

	/* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
	if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
769 770 771
		struct xhci_command *command;
		command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
		xhci_queue_new_dequeue_state(xhci, command,
772 773 774
				slot_id, ep_index,
				ep->stopped_td->urb->stream_id,
				&deq_state);
775
		xhci_ring_cmd_db(xhci);
776
	} else {
777 778
		/* Otherwise ring the doorbell(s) to restart queued transfers */
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
779
	}
780

781 782
	/* Clear stopped_td if endpoint is not halted */
	if (!(ep->ep_state & EP_HALTED))
783
		ep->stopped_td = NULL;
784 785 786 787 788 789 790 791

	/*
	 * Drop the lock and complete the URBs in the cancelled TD list.
	 * New TDs to be cancelled might be added to the end of the list before
	 * we can complete all the URBs for the TDs we already unlinked.
	 * So stop when we've completed the URB for the last TD we unlinked.
	 */
	do {
792
		cur_td = list_entry(ep->cancelled_td_list.next,
793
				struct xhci_td, cancelled_td_list);
794
		list_del_init(&cur_td->cancelled_td_list);
795 796 797 798 799

		/* Clean up the cancelled URB */
		/* Doesn't matter what we pass for status, since the core will
		 * just overwrite it (because the URB has been unlinked).
		 */
800
		xhci_giveback_urb_in_irq(xhci, cur_td, 0);
801

802 803 804 805 806
		/* Stop processing the cancelled list if the watchdog timer is
		 * running.
		 */
		if (xhci->xhc_state & XHCI_STATE_DYING)
			return;
807 808 809 810 811
	} while (cur_td != last_unlinked_td);

	/* Return to the event handler with xhci->lock re-acquired */
}

812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833
static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
{
	struct xhci_td *cur_td;

	while (!list_empty(&ring->td_list)) {
		cur_td = list_first_entry(&ring->td_list,
				struct xhci_td, td_list);
		list_del_init(&cur_td->td_list);
		if (!list_empty(&cur_td->cancelled_td_list))
			list_del_init(&cur_td->cancelled_td_list);
		xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
	}
}

static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
		int slot_id, int ep_index)
{
	struct xhci_td *cur_td;
	struct xhci_virt_ep *ep;
	struct xhci_ring *ring;

	ep = &xhci->devs[slot_id]->eps[ep_index];
834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854
	if ((ep->ep_state & EP_HAS_STREAMS) ||
			(ep->ep_state & EP_GETTING_NO_STREAMS)) {
		int stream_id;

		for (stream_id = 0; stream_id < ep->stream_info->num_streams;
				stream_id++) {
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Killing URBs for slot ID %u, ep index %u, stream %u",
					slot_id, ep_index, stream_id + 1);
			xhci_kill_ring_urbs(xhci,
					ep->stream_info->stream_rings[stream_id]);
		}
	} else {
		ring = ep->ring;
		if (!ring)
			return;
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Killing URBs for slot ID %u, ep index %u",
				slot_id, ep_index);
		xhci_kill_ring_urbs(xhci, ring);
	}
855 856 857 858 859 860 861 862
	while (!list_empty(&ep->cancelled_td_list)) {
		cur_td = list_first_entry(&ep->cancelled_td_list,
				struct xhci_td, cancelled_td_list);
		list_del_init(&cur_td->cancelled_td_list);
		xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
	}
}

863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886
/* Watchdog timer function for when a stop endpoint command fails to complete.
 * In this case, we assume the host controller is broken or dying or dead.  The
 * host may still be completing some other events, so we have to be careful to
 * let the event ring handler and the URB dequeueing/enqueueing functions know
 * through xhci->state.
 *
 * The timer may also fire if the host takes a very long time to respond to the
 * command, and the stop endpoint command completion handler cannot delete the
 * timer before the timer function is called.  Another endpoint cancellation may
 * sneak in before the timer function can grab the lock, and that may queue
 * another stop endpoint command and add the timer back.  So we cannot use a
 * simple flag to say whether there is a pending stop endpoint command for a
 * particular endpoint.
 *
 * Instead we use a combination of that flag and a counter for the number of
 * pending stop endpoint commands.  If the timer is the tail end of the last
 * stop endpoint command, and the endpoint's command is still pending, we assume
 * the host is dying.
 */
void xhci_stop_endpoint_command_watchdog(unsigned long arg)
{
	struct xhci_hcd *xhci;
	struct xhci_virt_ep *ep;
	int ret, i, j;
887
	unsigned long flags;
888 889 890 891

	ep = (struct xhci_virt_ep *) arg;
	xhci = ep->xhci;

892
	spin_lock_irqsave(&xhci->lock, flags);
893 894 895

	ep->stop_cmds_pending--;
	if (xhci->xhc_state & XHCI_STATE_DYING) {
896 897 898
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Stop EP timer ran, but another timer marked "
				"xHCI as DYING, exiting.");
899
		spin_unlock_irqrestore(&xhci->lock, flags);
900 901 902
		return;
	}
	if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
903 904 905
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
				"Stop EP timer ran, but no command pending, "
				"exiting.");
906
		spin_unlock_irqrestore(&xhci->lock, flags);
907 908 909 910 911 912 913 914 915 916 917
		return;
	}

	xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
	xhci_warn(xhci, "Assuming host is dying, halting host.\n");
	/* Oops, HC is dead or dying or at least not responding to the stop
	 * endpoint command.
	 */
	xhci->xhc_state |= XHCI_STATE_DYING;
	/* Disable interrupts from the host controller and start halting it */
	xhci_quiesce(xhci);
918
	spin_unlock_irqrestore(&xhci->lock, flags);
919 920 921

	ret = xhci_halt(xhci);

922
	spin_lock_irqsave(&xhci->lock, flags);
923 924 925
	if (ret < 0) {
		/* This is bad; the host is not responding to commands and it's
		 * not allowing itself to be halted.  At least interrupts are
926
		 * disabled. If we call usb_hc_died(), it will attempt to
927 928 929 930 931 932 933 934 935 936 937 938 939 940 941
		 * disconnect all device drivers under this host.  Those
		 * disconnect() methods will wait for all URBs to be unlinked,
		 * so we must complete them.
		 */
		xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
		xhci_warn(xhci, "Completing active URBs anyway.\n");
		/* We could turn all TDs on the rings to no-ops.  This won't
		 * help if the host has cached part of the ring, and is slow if
		 * we want to preserve the cycle bit.  Skip it and hope the host
		 * doesn't touch the memory.
		 */
	}
	for (i = 0; i < MAX_HC_SLOTS; i++) {
		if (!xhci->devs[i])
			continue;
942 943
		for (j = 0; j < 31; j++)
			xhci_kill_endpoint_urbs(xhci, i, j);
944
	}
945
	spin_unlock_irqrestore(&xhci->lock, flags);
946 947
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"Calling usb_hc_died()");
948
	usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
949 950
	xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
			"xHCI host controller is dead.");
951 952
}

953 954 955 956 957 958 959 960 961 962 963 964 965

static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
		struct xhci_virt_device *dev,
		struct xhci_ring *ep_ring,
		unsigned int ep_index)
{
	union xhci_trb *dequeue_temp;
	int num_trbs_free_temp;
	bool revert = false;

	num_trbs_free_temp = ep_ring->num_trbs_free;
	dequeue_temp = ep_ring->dequeue;

966 967 968 969 970 971 972 973 974 975 976
	/* If we get two back-to-back stalls, and the first stalled transfer
	 * ends just before a link TRB, the dequeue pointer will be left on
	 * the link TRB by the code in the while loop.  So we have to update
	 * the dequeue pointer one segment further, or we'll jump off
	 * the segment into la-la-land.
	 */
	if (last_trb(xhci, ep_ring, ep_ring->deq_seg, ep_ring->dequeue)) {
		ep_ring->deq_seg = ep_ring->deq_seg->next;
		ep_ring->dequeue = ep_ring->deq_seg->trbs;
	}

977 978 979 980 981 982 983 984 985 986 987 988 989 990 991 992 993 994 995 996 997 998 999 1000
	while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
		/* We have more usable TRBs */
		ep_ring->num_trbs_free++;
		ep_ring->dequeue++;
		if (last_trb(xhci, ep_ring, ep_ring->deq_seg,
				ep_ring->dequeue)) {
			if (ep_ring->dequeue ==
					dev->eps[ep_index].queued_deq_ptr)
				break;
			ep_ring->deq_seg = ep_ring->deq_seg->next;
			ep_ring->dequeue = ep_ring->deq_seg->trbs;
		}
		if (ep_ring->dequeue == dequeue_temp) {
			revert = true;
			break;
		}
	}

	if (revert) {
		xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
		ep_ring->num_trbs_free = num_trbs_free_temp;
	}
}

1001 1002 1003 1004 1005 1006 1007
/*
 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
 * we need to clear the set deq pending flag in the endpoint ring state, so that
 * the TD queueing code can ring the doorbell again.  We also need to ring the
 * endpoint doorbell to restart the ring, but only if there aren't more
 * cancellations pending.
 */
1008
static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
1009
		union xhci_trb *trb, u32 cmd_comp_code)
1010 1011
{
	unsigned int ep_index;
1012
	unsigned int stream_id;
1013 1014
	struct xhci_ring *ep_ring;
	struct xhci_virt_device *dev;
1015
	struct xhci_virt_ep *ep;
1016 1017
	struct xhci_ep_ctx *ep_ctx;
	struct xhci_slot_ctx *slot_ctx;
1018

M
Matt Evans 已提交
1019 1020
	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
	stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
1021
	dev = xhci->devs[slot_id];
1022
	ep = &dev->eps[ep_index];
1023 1024 1025

	ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
	if (!ep_ring) {
O
Oliver Neukum 已提交
1026
		xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
1027 1028 1029 1030 1031 1032
				stream_id);
		/* XXX: Harmless??? */
		dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
		return;
	}

1033 1034
	ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
	slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
1035

1036
	if (cmd_comp_code != COMP_SUCCESS) {
1037 1038 1039
		unsigned int ep_state;
		unsigned int slot_state;

1040
		switch (cmd_comp_code) {
1041
		case COMP_TRB_ERR:
O
Oliver Neukum 已提交
1042
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
1043 1044
			break;
		case COMP_CTX_STATE:
O
Oliver Neukum 已提交
1045
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
M
Matt Evans 已提交
1046
			ep_state = le32_to_cpu(ep_ctx->ep_info);
1047
			ep_state &= EP_STATE_MASK;
M
Matt Evans 已提交
1048
			slot_state = le32_to_cpu(slot_ctx->dev_state);
1049
			slot_state = GET_SLOT_STATE(slot_state);
1050 1051
			xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
					"Slot state = %u, EP state = %u",
1052 1053 1054
					slot_state, ep_state);
			break;
		case COMP_EBADSLT:
O
Oliver Neukum 已提交
1055 1056
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
					slot_id);
1057 1058
			break;
		default:
O
Oliver Neukum 已提交
1059 1060
			xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
					cmd_comp_code);
1061 1062 1063 1064 1065 1066 1067 1068 1069
			break;
		}
		/* OK what do we do now?  The endpoint state is hosed, and we
		 * should never get to this point if the synchronization between
		 * queueing, and endpoint state are correct.  This might happen
		 * if the device gets disconnected after we've finished
		 * cancelling URBs, which might not be an error...
		 */
	} else {
1070 1071 1072 1073 1074 1075 1076 1077 1078
		u64 deq;
		/* 4.6.10 deq ptr is written to the stream ctx for streams */
		if (ep->ep_state & EP_HAS_STREAMS) {
			struct xhci_stream_ctx *ctx =
				&ep->stream_info->stream_ctx_array[stream_id];
			deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
		} else {
			deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
		}
1079
		xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1080 1081 1082
			"Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
		if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
					 ep->queued_deq_ptr) == deq) {
1083 1084 1085
			/* Update the ring's dequeue segment and dequeue pointer
			 * to reflect the new position.
			 */
1086 1087
			update_ring_for_set_deq_completion(xhci, dev,
				ep_ring, ep_index);
1088
		} else {
O
Oliver Neukum 已提交
1089
			xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
1090
			xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
1091
				  ep->queued_deq_seg, ep->queued_deq_ptr);
1092
		}
1093 1094
	}

1095
	dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
1096 1097
	dev->eps[ep_index].queued_deq_seg = NULL;
	dev->eps[ep_index].queued_deq_ptr = NULL;
1098 1099
	/* Restart any rings with pending URBs */
	ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1100 1101
}

1102
static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
1103
		union xhci_trb *trb, u32 cmd_comp_code)
1104 1105 1106
{
	unsigned int ep_index;

M
Matt Evans 已提交
1107
	ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1108 1109 1110
	/* This command will only fail if the endpoint wasn't halted,
	 * but we don't care.
	 */
1111
	xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
1112
		"Ignoring reset ep completion code of %u", cmd_comp_code);
1113

1114 1115 1116 1117 1118
	/* HW with the reset endpoint quirk needs to have a configure endpoint
	 * command complete before the endpoint can be used.  Queue that here
	 * because the HW can't handle two commands being queued in a row.
	 */
	if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1119 1120
		struct xhci_command *command;
		command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1121 1122
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Queueing configure endpoint command");
1123
		xhci_queue_configure_endpoint(xhci, command,
1124 1125
				xhci->devs[slot_id]->in_ctx->dma, slot_id,
				false);
1126 1127
		xhci_ring_cmd_db(xhci);
	} else {
1128
		/* Clear our internal halted state and restart the ring(s) */
1129
		xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
1130
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1131
	}
1132
}
1133

1134 1135 1136 1137 1138 1139 1140 1141 1142
static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
		u32 cmd_comp_code)
{
	if (cmd_comp_code == COMP_SUCCESS)
		xhci->slot_id = slot_id;
	else
		xhci->slot_id = 0;
}

1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
{
	struct xhci_virt_device *virt_dev;

	virt_dev = xhci->devs[slot_id];
	if (!virt_dev)
		return;
	if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
		/* Delete default control endpoint resources */
		xhci_free_device_endpoint_resources(xhci, virt_dev, true);
	xhci_free_virt_device(xhci, slot_id);
}

1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172
static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
		struct xhci_event_cmd *event, u32 cmd_comp_code)
{
	struct xhci_virt_device *virt_dev;
	struct xhci_input_control_ctx *ctrl_ctx;
	unsigned int ep_index;
	unsigned int ep_state;
	u32 add_flags, drop_flags;

	/*
	 * Configure endpoint commands can come from the USB core
	 * configuration or alt setting changes, or because the HW
	 * needed an extra configure endpoint command after a reset
	 * endpoint command or streams were being configured.
	 * If the command was for a halted endpoint, the xHCI driver
	 * is not waiting on the configure endpoint command.
	 */
1173
	virt_dev = xhci->devs[slot_id];
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195
	ctrl_ctx = xhci_get_input_control_ctx(xhci, virt_dev->in_ctx);
	if (!ctrl_ctx) {
		xhci_warn(xhci, "Could not get input context, bad type.\n");
		return;
	}

	add_flags = le32_to_cpu(ctrl_ctx->add_flags);
	drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
	/* Input ctx add_flags are the endpoint index plus one */
	ep_index = xhci_last_valid_endpoint(add_flags) - 1;

	/* A usb_set_interface() call directly after clearing a halted
	 * condition may race on this quirky hardware.  Not worth
	 * worrying about, since this is prototype hardware.  Not sure
	 * if this will work for streams, but streams support was
	 * untested on this prototype.
	 */
	if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
			ep_index != (unsigned int) -1 &&
			add_flags - SLOT_FLAG == drop_flags) {
		ep_state = virt_dev->eps[ep_index].ep_state;
		if (!(ep_state & EP_HALTED))
1196
			return;
1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
		xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
				"Completed config ep cmd - "
				"last ep index = %d, state = %d",
				ep_index, ep_state);
		/* Clear internal halted state and restart ring(s) */
		virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
		ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
		return;
	}
	return;
}

1209 1210 1211 1212
static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
		struct xhci_event_cmd *event)
{
	xhci_dbg(xhci, "Completed reset device command.\n");
1213
	if (!xhci->devs[slot_id])
1214 1215 1216 1217
		xhci_warn(xhci, "Reset device command completion "
				"for disabled slot %u\n", slot_id);
}

1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
		struct xhci_event_cmd *event)
{
	if (!(xhci->quirks & XHCI_NEC_HOST)) {
		xhci->error_bitmask |= 1 << 6;
		return;
	}
	xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
			"NEC firmware version %2x.%02x",
			NEC_FW_MAJOR(le32_to_cpu(event->status)),
			NEC_FW_MINOR(le32_to_cpu(event->status)));
}

1231
static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
M
Mathias Nyman 已提交
1232 1233
{
	list_del(&cmd->cmd_list);
1234 1235 1236 1237 1238

	if (cmd->completion) {
		cmd->status = status;
		complete(cmd->completion);
	} else {
M
Mathias Nyman 已提交
1239
		kfree(cmd);
1240
	}
M
Mathias Nyman 已提交
1241 1242 1243 1244 1245 1246
}

void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
{
	struct xhci_command *cur_cmd, *tmp_cmd;
	list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
1247
		xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
M
Mathias Nyman 已提交
1248 1249
}

1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340
/*
 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
 * If there are other commands waiting then restart the ring and kick the timer.
 * This must be called with command ring stopped and xhci->lock held.
 */
static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
					 struct xhci_command *cur_cmd)
{
	struct xhci_command *i_cmd, *tmp_cmd;
	u32 cycle_state;

	/* Turn all aborted commands in list to no-ops, then restart */
	list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list,
				 cmd_list) {

		if (i_cmd->status != COMP_CMD_ABORT)
			continue;

		i_cmd->status = COMP_CMD_STOP;

		xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
			 i_cmd->command_trb);
		/* get cycle state from the original cmd trb */
		cycle_state = le32_to_cpu(
			i_cmd->command_trb->generic.field[3]) &	TRB_CYCLE;
		/* modify the command trb to no-op command */
		i_cmd->command_trb->generic.field[0] = 0;
		i_cmd->command_trb->generic.field[1] = 0;
		i_cmd->command_trb->generic.field[2] = 0;
		i_cmd->command_trb->generic.field[3] = cpu_to_le32(
			TRB_TYPE(TRB_CMD_NOOP) | cycle_state);

		/*
		 * caller waiting for completion is called when command
		 *  completion event is received for these no-op commands
		 */
	}

	xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;

	/* ring command ring doorbell to restart the command ring */
	if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
	    !(xhci->xhc_state & XHCI_STATE_DYING)) {
		xhci->current_cmd = cur_cmd;
		mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
		xhci_ring_cmd_db(xhci);
	}
	return;
}


void xhci_handle_command_timeout(unsigned long data)
{
	struct xhci_hcd *xhci;
	int ret;
	unsigned long flags;
	u64 hw_ring_state;
	struct xhci_command *cur_cmd = NULL;
	xhci = (struct xhci_hcd *) data;

	/* mark this command to be cancelled */
	spin_lock_irqsave(&xhci->lock, flags);
	if (xhci->current_cmd) {
		cur_cmd = xhci->current_cmd;
		cur_cmd->status = COMP_CMD_ABORT;
	}


	/* Make sure command ring is running before aborting it */
	hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
	if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
	    (hw_ring_state & CMD_RING_RUNNING))  {

		spin_unlock_irqrestore(&xhci->lock, flags);
		xhci_dbg(xhci, "Command timeout\n");
		ret = xhci_abort_cmd_ring(xhci);
		if (unlikely(ret == -ESHUTDOWN)) {
			xhci_err(xhci, "Abort command ring failed\n");
			xhci_cleanup_command_queue(xhci);
			usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
			xhci_dbg(xhci, "xHCI host controller is dead.\n");
		}
		return;
	}
	/* command timeout on stopped ring, ring can't be aborted */
	xhci_dbg(xhci, "Command timeout on stopped ring\n");
	xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
	spin_unlock_irqrestore(&xhci->lock, flags);
	return;
}

1341 1342 1343
static void handle_cmd_completion(struct xhci_hcd *xhci,
		struct xhci_event_cmd *event)
{
M
Matt Evans 已提交
1344
	int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1345 1346
	u64 cmd_dma;
	dma_addr_t cmd_dequeue_dma;
1347
	u32 cmd_comp_code;
1348
	union xhci_trb *cmd_trb;
M
Mathias Nyman 已提交
1349
	struct xhci_command *cmd;
1350
	u32 cmd_type;
1351

M
Matt Evans 已提交
1352
	cmd_dma = le64_to_cpu(event->cmd_trb);
1353
	cmd_trb = xhci->cmd_ring->dequeue;
1354
	cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
1355
			cmd_trb);
1356 1357 1358 1359 1360 1361 1362 1363 1364 1365
	/* Is the command ring deq ptr out of sync with the deq seg ptr? */
	if (cmd_dequeue_dma == 0) {
		xhci->error_bitmask |= 1 << 4;
		return;
	}
	/* Does the DMA address match our internal dequeue pointer address? */
	if (cmd_dma != (u64) cmd_dequeue_dma) {
		xhci->error_bitmask |= 1 << 5;
		return;
	}
1366

M
Mathias Nyman 已提交
1367 1368 1369 1370 1371 1372 1373
	cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);

	if (cmd->command_trb != xhci->cmd_ring->dequeue) {
		xhci_err(xhci,
			 "Command completion event does not match command\n");
		return;
	}
1374 1375 1376

	del_timer(&xhci->cmd_timer);

1377
	trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
1378

1379
	cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
1380 1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395

	/* If CMD ring stopped we own the trbs between enqueue and dequeue */
	if (cmd_comp_code == COMP_CMD_STOP) {
		xhci_handle_stopped_cmd_ring(xhci, cmd);
		return;
	}
	/*
	 * Host aborted the command ring, check if the current command was
	 * supposed to be aborted, otherwise continue normally.
	 * The command ring is stopped now, but the xHC will issue a Command
	 * Ring Stopped event which will cause us to restart it.
	 */
	if (cmd_comp_code == COMP_CMD_ABORT) {
		xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
		if (cmd->status == COMP_CMD_ABORT)
			goto event_handled;
1396 1397
	}

1398 1399 1400
	cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
	switch (cmd_type) {
	case TRB_ENABLE_SLOT:
1401
		xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
1402
		break;
1403
	case TRB_DISABLE_SLOT:
1404
		xhci_handle_cmd_disable_slot(xhci, slot_id);
1405
		break;
1406
	case TRB_CONFIG_EP:
1407 1408 1409
		if (!cmd->completion)
			xhci_handle_cmd_config_ep(xhci, slot_id, event,
						  cmd_comp_code);
1410
		break;
1411
	case TRB_EVAL_CONTEXT:
1412
		break;
1413
	case TRB_ADDR_DEV:
1414
		break;
1415
	case TRB_STOP_RING:
1416 1417 1418
		WARN_ON(slot_id != TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3])));
		xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
1419
		break;
1420
	case TRB_SET_DEQ:
1421 1422
		WARN_ON(slot_id != TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3])));
1423
		xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
1424
		break;
1425
	case TRB_CMD_NOOP:
1426 1427 1428
		/* Is this an aborted command turned to NO-OP? */
		if (cmd->status == COMP_CMD_STOP)
			cmd_comp_code = COMP_CMD_STOP;
1429
		break;
1430
	case TRB_RESET_EP:
1431 1432
		WARN_ON(slot_id != TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3])));
1433
		xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
1434
		break;
1435
	case TRB_RESET_DEV:
1436 1437 1438 1439 1440
		/* SLOT_ID field in reset device cmd completion event TRB is 0.
		 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
		 */
		slot_id = TRB_TO_SLOT_ID(
				le32_to_cpu(cmd_trb->generic.field[3]));
1441
		xhci_handle_cmd_reset_dev(xhci, slot_id, event);
1442
		break;
1443
	case TRB_NEC_GET_FW:
1444
		xhci_handle_cmd_nec_get_fw(xhci, event);
1445
		break;
1446 1447 1448 1449 1450
	default:
		/* Skip over unknown commands on the event ring */
		xhci->error_bitmask |= 1 << 6;
		break;
	}
M
Mathias Nyman 已提交
1451

1452 1453 1454 1455 1456 1457 1458 1459
	/* restart timer if this wasn't the last command */
	if (cmd->cmd_list.next != &xhci->cmd_list) {
		xhci->current_cmd = list_entry(cmd->cmd_list.next,
					       struct xhci_command, cmd_list);
		mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
	}

event_handled:
1460
	xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
M
Mathias Nyman 已提交
1461

A
Andiry Xu 已提交
1462
	inc_deq(xhci, xhci->cmd_ring);
1463 1464
}

1465 1466 1467 1468 1469
static void handle_vendor_event(struct xhci_hcd *xhci,
		union xhci_trb *event)
{
	u32 trb_type;

M
Matt Evans 已提交
1470
	trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
1471 1472 1473 1474 1475
	xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
	if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
		handle_cmd_completion(xhci, &event->event_cmd);
}

1476 1477 1478 1479 1480
/* @port_id: the one-based port ID from the hardware (indexed from array of all
 * port registers -- USB 3.0 and USB 2.0).
 *
 * Returns a zero-based port number, which is suitable for indexing into each of
 * the split roothubs' port arrays and bus state arrays.
1481
 * Add one to it in order to call xhci_find_slot_id_by_port.
1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499
 */
static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
		struct xhci_hcd *xhci, u32 port_id)
{
	unsigned int i;
	unsigned int num_similar_speed_ports = 0;

	/* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
	 * and usb2_ports are 0-based indexes.  Count the number of similar
	 * speed ports, up to 1 port before this port.
	 */
	for (i = 0; i < (port_id - 1); i++) {
		u8 port_speed = xhci->port_array[i];

		/*
		 * Skip ports that don't have known speeds, or have duplicate
		 * Extended Capabilities port speed entries.
		 */
1500
		if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513
			continue;

		/*
		 * USB 3.0 ports are always under a USB 3.0 hub.  USB 2.0 and
		 * 1.1 ports are under the USB 2.0 hub.  If the port speed
		 * matches the device speed, it's a similar speed port.
		 */
		if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
			num_similar_speed_ports++;
	}
	return num_similar_speed_ports;
}

1514 1515 1516 1517
static void handle_device_notification(struct xhci_hcd *xhci,
		union xhci_trb *event)
{
	u32 slot_id;
1518
	struct usb_device *udev;
1519

1520
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
1521
	if (!xhci->devs[slot_id]) {
1522 1523
		xhci_warn(xhci, "Device Notification event for "
				"unused slot %u\n", slot_id);
1524 1525 1526 1527 1528 1529 1530 1531
		return;
	}

	xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
			slot_id);
	udev = xhci->devs[slot_id]->udev;
	if (udev && udev->parent)
		usb_wakeup_notification(udev->parent, udev->portnum);
1532 1533
}

S
Sarah Sharp 已提交
1534 1535 1536
static void handle_port_status(struct xhci_hcd *xhci,
		union xhci_trb *event)
{
1537
	struct usb_hcd *hcd;
S
Sarah Sharp 已提交
1538
	u32 port_id;
1539
	u32 temp, temp1;
1540
	int max_ports;
1541
	int slot_id;
1542
	unsigned int faked_port_index;
1543
	u8 major_revision;
1544
	struct xhci_bus_state *bus_state;
M
Matt Evans 已提交
1545
	__le32 __iomem **port_array;
1546
	bool bogus_port_status = false;
S
Sarah Sharp 已提交
1547 1548

	/* Port status change events always have a successful completion code */
M
Matt Evans 已提交
1549
	if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
S
Sarah Sharp 已提交
1550 1551 1552
		xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
		xhci->error_bitmask |= 1 << 8;
	}
M
Matt Evans 已提交
1553
	port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
S
Sarah Sharp 已提交
1554 1555
	xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);

1556 1557
	max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
	if ((port_id <= 0) || (port_id > max_ports)) {
1558
		xhci_warn(xhci, "Invalid port id %d\n", port_id);
P
Peter Chen 已提交
1559 1560
		inc_deq(xhci, xhci->event_ring);
		return;
1561 1562
	}

1563 1564 1565 1566
	/* Figure out which usb_hcd this port is attached to:
	 * is it a USB 3.0 port or a USB 2.0/1.1 port?
	 */
	major_revision = xhci->port_array[port_id - 1];
P
Peter Chen 已提交
1567 1568 1569 1570 1571 1572

	/* Find the right roothub. */
	hcd = xhci_to_hcd(xhci);
	if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
		hcd = xhci->shared_hcd;

1573 1574 1575 1576
	if (major_revision == 0) {
		xhci_warn(xhci, "Event for port %u not in "
				"Extended Capabilities, ignoring.\n",
				port_id);
1577
		bogus_port_status = true;
1578
		goto cleanup;
1579
	}
1580
	if (major_revision == DUPLICATE_ENTRY) {
1581 1582 1583
		xhci_warn(xhci, "Event for port %u duplicated in"
				"Extended Capabilities, ignoring.\n",
				port_id);
1584
		bogus_port_status = true;
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
		goto cleanup;
	}

	/*
	 * Hardware port IDs reported by a Port Status Change Event include USB
	 * 3.0 and USB 2.0 ports.  We want to check if the port has reported a
	 * resume event, but we first need to translate the hardware port ID
	 * into the index into the ports on the correct split roothub, and the
	 * correct bus_state structure.
	 */
	bus_state = &xhci->bus_state[hcd_index(hcd)];
	if (hcd->speed == HCD_USB3)
		port_array = xhci->usb3_ports;
	else
		port_array = xhci->usb2_ports;
	/* Find the faked port hub number */
	faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
			port_id);
1603

1604
	temp = readl(port_array[faked_port_index]);
1605
	if (hcd->state == HC_STATE_SUSPENDED) {
1606 1607 1608 1609 1610 1611 1612
		xhci_dbg(xhci, "resume root hub\n");
		usb_hcd_resume_root_hub(hcd);
	}

	if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
		xhci_dbg(xhci, "port resume event for port %d\n", port_id);

1613
		temp1 = readl(&xhci->op_regs->command);
1614 1615 1616 1617 1618 1619
		if (!(temp1 & CMD_RUN)) {
			xhci_warn(xhci, "xHC is not running.\n");
			goto cleanup;
		}

		if (DEV_SUPERSPEED(temp)) {
1620
			xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
1621 1622 1623 1624 1625
			/* Set a flag to say the port signaled remote wakeup,
			 * so we can tell the difference between the end of
			 * device and host initiated resume.
			 */
			bus_state->port_remote_wakeup |= 1 << faked_port_index;
1626 1627
			xhci_test_and_clear_bit(xhci, port_array,
					faked_port_index, PORT_PLC);
A
Andiry Xu 已提交
1628 1629
			xhci_set_link_state(xhci, port_array, faked_port_index,
						XDEV_U0);
1630 1631 1632 1633 1634
			/* Need to wait until the next link state change
			 * indicates the device is actually in U0.
			 */
			bogus_port_status = true;
			goto cleanup;
1635 1636
		} else {
			xhci_dbg(xhci, "resume HS port %d\n", port_id);
1637
			bus_state->resume_done[faked_port_index] = jiffies +
1638
				msecs_to_jiffies(20);
1639
			set_bit(faked_port_index, &bus_state->resuming_ports);
1640
			mod_timer(&hcd->rh_timer,
1641
				  bus_state->resume_done[faked_port_index]);
1642 1643 1644
			/* Do the rest in GetPortStatus */
		}
	}
1645 1646 1647 1648

	if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
			DEV_SUPERSPEED(temp)) {
		xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1649 1650 1651 1652 1653 1654 1655
		/* We've just brought the device into U0 through either the
		 * Resume state after a device remote wakeup, or through the
		 * U3Exit state after a host-initiated resume.  If it's a device
		 * initiated remote wake, don't pass up the link state change,
		 * so the roothub behavior is consistent with external
		 * USB 3.0 hub behavior.
		 */
1656 1657 1658 1659
		slot_id = xhci_find_slot_id_by_port(hcd, xhci,
				faked_port_index + 1);
		if (slot_id && xhci->devs[slot_id])
			xhci_ring_device(xhci, slot_id);
1660
		if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
1661 1662 1663 1664 1665 1666 1667 1668 1669
			bus_state->port_remote_wakeup &=
				~(1 << faked_port_index);
			xhci_test_and_clear_bit(xhci, port_array,
					faked_port_index, PORT_PLC);
			usb_wakeup_notification(hcd->self.root_hub,
					faked_port_index + 1);
			bogus_port_status = true;
			goto cleanup;
		}
1670
	}
1671

1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684
	/*
	 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
	 * RExit to a disconnect state).  If so, let the the driver know it's
	 * out of the RExit state.
	 */
	if (!DEV_SUPERSPEED(temp) &&
			test_and_clear_bit(faked_port_index,
				&bus_state->rexit_ports)) {
		complete(&bus_state->rexit_done[faked_port_index]);
		bogus_port_status = true;
		goto cleanup;
	}

1685 1686 1687 1688
	if (hcd->speed != HCD_USB3)
		xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
					PORT_PLC);

1689
cleanup:
S
Sarah Sharp 已提交
1690
	/* Update event ring dequeue pointer before dropping the lock */
A
Andiry Xu 已提交
1691
	inc_deq(xhci, xhci->event_ring);
S
Sarah Sharp 已提交
1692

1693 1694 1695 1696 1697 1698 1699
	/* Don't make the USB core poll the roothub if we got a bad port status
	 * change event.  Besides, at that point we can't tell which roothub
	 * (USB 2.0 or USB 3.0) to kick.
	 */
	if (bogus_port_status)
		return;

1700 1701 1702 1703 1704 1705 1706 1707 1708
	/*
	 * xHCI port-status-change events occur when the "or" of all the
	 * status-change bits in the portsc register changes from 0 to 1.
	 * New status changes won't cause an event if any other change
	 * bits are still set.  When an event occurs, switch over to
	 * polling to avoid losing status changes.
	 */
	xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
	set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
S
Sarah Sharp 已提交
1709 1710
	spin_unlock(&xhci->lock);
	/* Pass this up to the core */
1711
	usb_hcd_poll_rh_status(hcd);
S
Sarah Sharp 已提交
1712 1713 1714
	spin_lock(&xhci->lock);
}

1715 1716 1717 1718 1719 1720
/*
 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
 * at end_trb, which may be in another segment.  If the suspect DMA address is a
 * TRB in this TD, this function returns that TRB's segment.  Otherwise it
 * returns 0.
 */
1721
struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
1722 1723 1724 1725 1726 1727 1728 1729 1730
		union xhci_trb	*start_trb,
		union xhci_trb	*end_trb,
		dma_addr_t	suspect_dma)
{
	dma_addr_t start_dma;
	dma_addr_t end_seg_dma;
	dma_addr_t end_trb_dma;
	struct xhci_segment *cur_seg;

1731
	start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
1732 1733 1734
	cur_seg = start_seg;

	do {
1735
		if (start_dma == 0)
1736
			return NULL;
1737
		/* We may get an event for a Link TRB in the middle of a TD */
1738
		end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
1739
				&cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
1740
		/* If the end TRB isn't in this segment, this is set to 0 */
1741
		end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757

		if (end_trb_dma > 0) {
			/* The end TRB is in this segment, so suspect should be here */
			if (start_dma <= end_trb_dma) {
				if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
					return cur_seg;
			} else {
				/* Case for one segment with
				 * a TD wrapped around to the top
				 */
				if ((suspect_dma >= start_dma &&
							suspect_dma <= end_seg_dma) ||
						(suspect_dma >= cur_seg->dma &&
						 suspect_dma <= end_trb_dma))
					return cur_seg;
			}
1758
			return NULL;
1759 1760 1761 1762 1763 1764
		} else {
			/* Might still be somewhere in this segment */
			if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
				return cur_seg;
		}
		cur_seg = cur_seg->next;
1765
		start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
1766
	} while (cur_seg != start_seg);
1767

1768
	return NULL;
1769 1770
}

1771 1772
static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
		unsigned int slot_id, unsigned int ep_index,
1773
		unsigned int stream_id,
1774 1775 1776
		struct xhci_td *td, union xhci_trb *event_trb)
{
	struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1777 1778 1779 1780 1781
	struct xhci_command *command;
	command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
	if (!command)
		return;

1782 1783
	ep->ep_state |= EP_HALTED;
	ep->stopped_td = td;
1784
	ep->stopped_stream = stream_id;
1785

1786
	xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
1787
	xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
1788 1789

	ep->stopped_td = NULL;
1790
	ep->stopped_stream = 0;
1791

1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814
	xhci_ring_cmd_db(xhci);
}

/* Check if an error has halted the endpoint ring.  The class driver will
 * cleanup the halt for a non-default control endpoint if we indicate a stall.
 * However, a babble and other errors also halt the endpoint ring, and the class
 * driver won't clear the halt in that case, so we need to issue a Set Transfer
 * Ring Dequeue Pointer command manually.
 */
static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
		struct xhci_ep_ctx *ep_ctx,
		unsigned int trb_comp_code)
{
	/* TRB completion codes that may require a manual halt cleanup */
	if (trb_comp_code == COMP_TX_ERR ||
			trb_comp_code == COMP_BABBLE ||
			trb_comp_code == COMP_SPLIT_ERR)
		/* The 0.96 spec says a babbling control endpoint
		 * is not halted. The 0.96 spec says it is.  Some HW
		 * claims to be 0.95 compliant, but it halts the control
		 * endpoint anyway.  Check if a babble halted the
		 * endpoint.
		 */
1815 1816
		if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
		    cpu_to_le32(EP_STATE_HALTED))
1817 1818 1819 1820 1821
			return 1;

	return 0;
}

1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835
int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
{
	if (trb_comp_code >= 224 && trb_comp_code <= 255) {
		/* Vendor defined "informational" completion code,
		 * treat as not-an-error.
		 */
		xhci_dbg(xhci, "Vendor defined info completion code %u\n",
				trb_comp_code);
		xhci_dbg(xhci, "Treating code as success.\n");
		return 1;
	}
	return 0;
}

1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850
/*
 * Finish the td processing, remove the td from td list;
 * Return 1 if the urb can be given back.
 */
static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
	union xhci_trb *event_trb, struct xhci_transfer_event *event,
	struct xhci_virt_ep *ep, int *status, bool skip)
{
	struct xhci_virt_device *xdev;
	struct xhci_ring *ep_ring;
	unsigned int slot_id;
	int ep_index;
	struct urb *urb = NULL;
	struct xhci_ep_ctx *ep_ctx;
	int ret = 0;
1851
	struct urb_priv	*urb_priv;
1852 1853
	u32 trb_comp_code;

M
Matt Evans 已提交
1854
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1855
	xdev = xhci->devs[slot_id];
M
Matt Evans 已提交
1856 1857
	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1858
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
M
Matt Evans 已提交
1859
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895

	if (skip)
		goto td_cleanup;

	if (trb_comp_code == COMP_STOP_INVAL ||
			trb_comp_code == COMP_STOP) {
		/* The Endpoint Stop Command completion will take care of any
		 * stopped TDs.  A stopped TD may be restarted, so don't update
		 * the ring dequeue pointer or take this TD off any lists yet.
		 */
		ep->stopped_td = td;
		return 0;
	} else {
		if (trb_comp_code == COMP_STALL) {
			/* The transfer is completed from the driver's
			 * perspective, but we need to issue a set dequeue
			 * command for this stalled endpoint to move the dequeue
			 * pointer past the TD.  We can't do that here because
			 * the halt condition must be cleared first.  Let the
			 * USB class driver clear the stall later.
			 */
			ep->stopped_td = td;
			ep->stopped_stream = ep_ring->stream_id;
		} else if (xhci_requires_manual_halt_cleanup(xhci,
					ep_ctx, trb_comp_code)) {
			/* Other types of errors halt the endpoint, but the
			 * class driver doesn't call usb_reset_endpoint() unless
			 * the error is -EPIPE.  Clear the halted status in the
			 * xHCI hardware manually.
			 */
			xhci_cleanup_halted_endpoint(xhci,
					slot_id, ep_index, ep_ring->stream_id,
					td, event_trb);
		} else {
			/* Update ring dequeue pointer */
			while (ep_ring->dequeue != td->last_trb)
A
Andiry Xu 已提交
1896 1897
				inc_deq(xhci, ep_ring);
			inc_deq(xhci, ep_ring);
1898 1899 1900 1901 1902
		}

td_cleanup:
		/* Clean up the endpoint's TD list */
		urb = td->urb;
1903
		urb_priv = urb->hcpriv;
1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922

		/* Do one last check of the actual transfer length.
		 * If the host controller said we transferred more data than
		 * the buffer length, urb->actual_length will be a very big
		 * number (since it's unsigned).  Play it safe and say we didn't
		 * transfer anything.
		 */
		if (urb->actual_length > urb->transfer_buffer_length) {
			xhci_warn(xhci, "URB transfer length is wrong, "
					"xHC issue? req. len = %u, "
					"act. len = %u\n",
					urb->transfer_buffer_length,
					urb->actual_length);
			urb->actual_length = 0;
			if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
				*status = -EREMOTEIO;
			else
				*status = 0;
		}
1923
		list_del_init(&td->td_list);
1924 1925
		/* Was this TD slated to be cancelled but completed anyway? */
		if (!list_empty(&td->cancelled_td_list))
1926
			list_del_init(&td->cancelled_td_list);
1927

1928 1929
		urb_priv->td_cnt++;
		/* Giveback the urb when all the tds are completed */
A
Andiry Xu 已提交
1930
		if (urb_priv->td_cnt == urb_priv->length) {
1931
			ret = 1;
A
Andiry Xu 已提交
1932 1933 1934 1935 1936 1937 1938 1939 1940
			if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
				xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
				if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
					== 0) {
					if (xhci->quirks & XHCI_AMD_PLL_FIX)
						usb_amd_quirk_pll_enable();
				}
			}
		}
1941 1942 1943 1944 1945
	}

	return ret;
}

1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
/*
 * Process control tds, update urb status and actual_length.
 */
static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
	union xhci_trb *event_trb, struct xhci_transfer_event *event,
	struct xhci_virt_ep *ep, int *status)
{
	struct xhci_virt_device *xdev;
	struct xhci_ring *ep_ring;
	unsigned int slot_id;
	int ep_index;
	struct xhci_ep_ctx *ep_ctx;
	u32 trb_comp_code;

M
Matt Evans 已提交
1960
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
1961
	xdev = xhci->devs[slot_id];
M
Matt Evans 已提交
1962 1963
	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1964
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
M
Matt Evans 已提交
1965
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986

	switch (trb_comp_code) {
	case COMP_SUCCESS:
		if (event_trb == ep_ring->dequeue) {
			xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
					"without IOC set??\n");
			*status = -ESHUTDOWN;
		} else if (event_trb != td->last_trb) {
			xhci_warn(xhci, "WARN: Success on ctrl data TRB "
					"without IOC set??\n");
			*status = -ESHUTDOWN;
		} else {
			*status = 0;
		}
		break;
	case COMP_SHORT_TX:
		if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
			*status = -EREMOTEIO;
		else
			*status = 0;
		break;
1987 1988 1989
	case COMP_STOP_INVAL:
	case COMP_STOP:
		return finish_td(xhci, td, event_trb, event, ep, status, false);
1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
	default:
		if (!xhci_requires_manual_halt_cleanup(xhci,
					ep_ctx, trb_comp_code))
			break;
		xhci_dbg(xhci, "TRB error code %u, "
				"halted endpoint index = %u\n",
				trb_comp_code, ep_index);
		/* else fall through */
	case COMP_STALL:
		/* Did we transfer part of the data (middle) phase? */
		if (event_trb != ep_ring->dequeue &&
				event_trb != td->last_trb)
			td->urb->actual_length =
2003 2004
				td->urb->transfer_buffer_length -
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2005 2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033
		else
			td->urb->actual_length = 0;

		xhci_cleanup_halted_endpoint(xhci,
			slot_id, ep_index, 0, td, event_trb);
		return finish_td(xhci, td, event_trb, event, ep, status, true);
	}
	/*
	 * Did we transfer any data, despite the errors that might have
	 * happened?  I.e. did we get past the setup stage?
	 */
	if (event_trb != ep_ring->dequeue) {
		/* The event was for the status stage */
		if (event_trb == td->last_trb) {
			if (td->urb->actual_length != 0) {
				/* Don't overwrite a previously set error code
				 */
				if ((*status == -EINPROGRESS || *status == 0) &&
						(td->urb->transfer_flags
						 & URB_SHORT_NOT_OK))
					/* Did we already see a short data
					 * stage? */
					*status = -EREMOTEIO;
			} else {
				td->urb->actual_length =
					td->urb->transfer_buffer_length;
			}
		} else {
		/* Maybe the event was for the data stage? */
2034 2035
			td->urb->actual_length =
				td->urb->transfer_buffer_length -
2036
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2037 2038 2039
			xhci_dbg(xhci, "Waiting for status "
					"stage event\n");
			return 0;
2040 2041 2042 2043 2044 2045
		}
	}

	return finish_td(xhci, td, event_trb, event, ep, status, false);
}

2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
/*
 * Process isochronous tds, update urb packet status and actual_length.
 */
static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
	union xhci_trb *event_trb, struct xhci_transfer_event *event,
	struct xhci_virt_ep *ep, int *status)
{
	struct xhci_ring *ep_ring;
	struct urb_priv *urb_priv;
	int idx;
	int len = 0;
	union xhci_trb *cur_trb;
	struct xhci_segment *cur_seg;
2059
	struct usb_iso_packet_descriptor *frame;
2060
	u32 trb_comp_code;
2061
	bool skip_td = false;
2062

M
Matt Evans 已提交
2063 2064
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2065 2066
	urb_priv = td->urb->hcpriv;
	idx = urb_priv->td_cnt;
2067
	frame = &td->urb->iso_frame_desc[idx];
2068

2069 2070 2071
	/* handle completion code */
	switch (trb_comp_code) {
	case COMP_SUCCESS:
2072
		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0) {
2073 2074 2075 2076 2077
			frame->status = 0;
			break;
		}
		if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
			trb_comp_code = COMP_SHORT_TX;
2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090
	case COMP_SHORT_TX:
		frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
				-EREMOTEIO : 0;
		break;
	case COMP_BW_OVER:
		frame->status = -ECOMM;
		skip_td = true;
		break;
	case COMP_BUFF_OVER:
	case COMP_BABBLE:
		frame->status = -EOVERFLOW;
		skip_td = true;
		break;
A
Alex He 已提交
2091
	case COMP_DEV_ERR:
2092
	case COMP_STALL:
2093
	case COMP_TX_ERR:
2094 2095 2096 2097 2098 2099 2100 2101 2102
		frame->status = -EPROTO;
		skip_td = true;
		break;
	case COMP_STOP:
	case COMP_STOP_INVAL:
		break;
	default:
		frame->status = -1;
		break;
2103 2104
	}

2105 2106 2107
	if (trb_comp_code == COMP_SUCCESS || skip_td) {
		frame->actual_length = frame->length;
		td->urb->actual_length += frame->length;
2108 2109 2110 2111
	} else {
		for (cur_trb = ep_ring->dequeue,
		     cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
		     next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
2112 2113
			if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
			    !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
M
Matt Evans 已提交
2114
				len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
2115
		}
M
Matt Evans 已提交
2116
		len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2117
			EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2118 2119

		if (trb_comp_code != COMP_STOP_INVAL) {
2120
			frame->actual_length = len;
2121 2122 2123 2124 2125 2126 2127
			td->urb->actual_length += len;
		}
	}

	return finish_td(xhci, td, event_trb, event, ep, status, false);
}

2128 2129 2130 2131 2132 2133 2134 2135 2136
static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
			struct xhci_transfer_event *event,
			struct xhci_virt_ep *ep, int *status)
{
	struct xhci_ring *ep_ring;
	struct urb_priv *urb_priv;
	struct usb_iso_packet_descriptor *frame;
	int idx;

2137
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2138 2139 2140 2141
	urb_priv = td->urb->hcpriv;
	idx = urb_priv->td_cnt;
	frame = &td->urb->iso_frame_desc[idx];

2142
	/* The transfer is partly done. */
2143 2144 2145 2146 2147 2148 2149
	frame->status = -EXDEV;

	/* calc actual length */
	frame->actual_length = 0;

	/* Update ring dequeue pointer */
	while (ep_ring->dequeue != td->last_trb)
A
Andiry Xu 已提交
2150 2151
		inc_deq(xhci, ep_ring);
	inc_deq(xhci, ep_ring);
2152 2153 2154 2155

	return finish_td(xhci, td, NULL, event, ep, status, true);
}

2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
/*
 * Process bulk and interrupt tds, update urb status and actual_length.
 */
static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
	union xhci_trb *event_trb, struct xhci_transfer_event *event,
	struct xhci_virt_ep *ep, int *status)
{
	struct xhci_ring *ep_ring;
	union xhci_trb *cur_trb;
	struct xhci_segment *cur_seg;
	u32 trb_comp_code;

M
Matt Evans 已提交
2168 2169
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2170 2171 2172 2173

	switch (trb_comp_code) {
	case COMP_SUCCESS:
		/* Double check that the HW transferred everything. */
2174
		if (event_trb != td->last_trb ||
2175
		    EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
2176 2177 2178 2179 2180 2181
			xhci_warn(xhci, "WARN Successful completion "
					"on short TX\n");
			if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
				*status = -EREMOTEIO;
			else
				*status = 0;
2182 2183
			if ((xhci->quirks & XHCI_TRUST_TX_LENGTH))
				trb_comp_code = COMP_SHORT_TX;
2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
		} else {
			*status = 0;
		}
		break;
	case COMP_SHORT_TX:
		if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
			*status = -EREMOTEIO;
		else
			*status = 0;
		break;
	default:
		/* Others already handled above */
		break;
	}
2198 2199 2200 2201 2202
	if (trb_comp_code == COMP_SHORT_TX)
		xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
				"%d bytes untransferred\n",
				td->urb->ep->desc.bEndpointAddress,
				td->urb->transfer_buffer_length,
2203
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2204 2205
	/* Fast path - was this the last TRB in the TD for this URB? */
	if (event_trb == td->last_trb) {
2206
		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
2207 2208
			td->urb->actual_length =
				td->urb->transfer_buffer_length -
2209
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2210 2211 2212 2213
			if (td->urb->transfer_buffer_length <
					td->urb->actual_length) {
				xhci_warn(xhci, "HC gave bad length "
						"of %d bytes left\n",
2214
					  EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)));
2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
				td->urb->actual_length = 0;
				if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
					*status = -EREMOTEIO;
				else
					*status = 0;
			}
			/* Don't overwrite a previously set error code */
			if (*status == -EINPROGRESS) {
				if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
					*status = -EREMOTEIO;
				else
					*status = 0;
			}
		} else {
			td->urb->actual_length =
				td->urb->transfer_buffer_length;
			/* Ignore a short packet completion if the
			 * untransferred length was zero.
			 */
			if (*status == -EREMOTEIO)
				*status = 0;
		}
	} else {
		/* Slow path - walk the list, starting from the dequeue
		 * pointer, to get the actual length transferred.
		 */
		td->urb->actual_length = 0;
		for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
				cur_trb != event_trb;
				next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
2245 2246
			if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
			    !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
2247
				td->urb->actual_length +=
M
Matt Evans 已提交
2248
					TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
2249 2250 2251 2252 2253 2254
		}
		/* If the ring didn't stop on a Link or No-op TRB, add
		 * in the actual bytes transferred from the Normal TRB
		 */
		if (trb_comp_code != COMP_STOP_INVAL)
			td->urb->actual_length +=
M
Matt Evans 已提交
2255
				TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
2256
				EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2257 2258 2259 2260 2261
	}

	return finish_td(xhci, td, event_trb, event, ep, status, false);
}

2262 2263 2264 2265 2266 2267 2268
/*
 * If this function returns an error condition, it means it got a Transfer
 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
 * At this point, the host controller is probably hosed and should be reset.
 */
static int handle_tx_event(struct xhci_hcd *xhci,
		struct xhci_transfer_event *event)
F
Felipe Balbi 已提交
2269 2270
	__releases(&xhci->lock)
	__acquires(&xhci->lock)
2271 2272
{
	struct xhci_virt_device *xdev;
2273
	struct xhci_virt_ep *ep;
2274
	struct xhci_ring *ep_ring;
2275
	unsigned int slot_id;
2276
	int ep_index;
2277
	struct xhci_td *td = NULL;
2278 2279 2280
	dma_addr_t event_dma;
	struct xhci_segment *event_seg;
	union xhci_trb *event_trb;
2281
	struct urb *urb = NULL;
2282
	int status = -EINPROGRESS;
2283
	struct urb_priv *urb_priv;
2284
	struct xhci_ep_ctx *ep_ctx;
2285
	struct list_head *tmp;
2286
	u32 trb_comp_code;
2287
	int ret = 0;
2288
	int td_num = 0;
2289

M
Matt Evans 已提交
2290
	slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
2291
	xdev = xhci->devs[slot_id];
2292 2293
	if (!xdev) {
		xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
2294
		xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2295 2296
			 (unsigned long long) xhci_trb_virt_to_dma(
				 xhci->event_ring->deq_seg,
2297 2298 2299 2300 2301 2302 2303
				 xhci->event_ring->dequeue),
			 lower_32_bits(le64_to_cpu(event->buffer)),
			 upper_32_bits(le64_to_cpu(event->buffer)),
			 le32_to_cpu(event->transfer_len),
			 le32_to_cpu(event->flags));
		xhci_dbg(xhci, "Event ring:\n");
		xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2304 2305 2306 2307
		return -ENODEV;
	}

	/* Endpoint ID is 1 based, our index is zero based */
M
Matt Evans 已提交
2308
	ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2309
	ep = &xdev->eps[ep_index];
M
Matt Evans 已提交
2310
	ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2311
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2312
	if (!ep_ring ||
M
Matt Evans 已提交
2313 2314
	    (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
	    EP_STATE_DISABLED) {
2315 2316
		xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
				"or incorrect stream ring\n");
2317
		xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2318 2319
			 (unsigned long long) xhci_trb_virt_to_dma(
				 xhci->event_ring->deq_seg,
2320 2321 2322 2323 2324 2325 2326
				 xhci->event_ring->dequeue),
			 lower_32_bits(le64_to_cpu(event->buffer)),
			 upper_32_bits(le64_to_cpu(event->buffer)),
			 le32_to_cpu(event->transfer_len),
			 le32_to_cpu(event->flags));
		xhci_dbg(xhci, "Event ring:\n");
		xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
2327 2328 2329
		return -ENODEV;
	}

2330 2331 2332 2333 2334 2335
	/* Count current td numbers if ep->skip is set */
	if (ep->skip) {
		list_for_each(tmp, &ep_ring->td_list)
			td_num++;
	}

M
Matt Evans 已提交
2336 2337
	event_dma = le64_to_cpu(event->buffer);
	trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2338
	/* Look for common error cases */
2339
	switch (trb_comp_code) {
S
Sarah Sharp 已提交
2340 2341 2342 2343
	/* Skip codes that require special handling depending on
	 * transfer type
	 */
	case COMP_SUCCESS:
2344
		if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
2345 2346 2347 2348
			break;
		if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
			trb_comp_code = COMP_SHORT_TX;
		else
2349 2350
			xhci_warn_ratelimited(xhci,
					"WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
S
Sarah Sharp 已提交
2351 2352
	case COMP_SHORT_TX:
		break;
2353 2354 2355 2356 2357 2358
	case COMP_STOP:
		xhci_dbg(xhci, "Stopped on Transfer TRB\n");
		break;
	case COMP_STOP_INVAL:
		xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
		break;
S
Sarah Sharp 已提交
2359
	case COMP_STALL:
2360
		xhci_dbg(xhci, "Stalled endpoint\n");
2361
		ep->ep_state |= EP_HALTED;
S
Sarah Sharp 已提交
2362 2363 2364 2365 2366 2367
		status = -EPIPE;
		break;
	case COMP_TRB_ERR:
		xhci_warn(xhci, "WARN: TRB error on endpoint\n");
		status = -EILSEQ;
		break;
2368
	case COMP_SPLIT_ERR:
S
Sarah Sharp 已提交
2369
	case COMP_TX_ERR:
2370
		xhci_dbg(xhci, "Transfer error on endpoint\n");
S
Sarah Sharp 已提交
2371 2372
		status = -EPROTO;
		break;
2373
	case COMP_BABBLE:
2374
		xhci_dbg(xhci, "Babble error on endpoint\n");
2375 2376
		status = -EOVERFLOW;
		break;
S
Sarah Sharp 已提交
2377 2378 2379 2380
	case COMP_DB_ERR:
		xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
		status = -ENOSR;
		break;
2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396
	case COMP_BW_OVER:
		xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
		break;
	case COMP_BUFF_OVER:
		xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
		break;
	case COMP_UNDERRUN:
		/*
		 * When the Isoch ring is empty, the xHC will generate
		 * a Ring Overrun Event for IN Isoch endpoint or Ring
		 * Underrun Event for OUT Isoch endpoint.
		 */
		xhci_dbg(xhci, "underrun event on endpoint\n");
		if (!list_empty(&ep_ring->td_list))
			xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
					"still with TDs queued?\n",
M
Matt Evans 已提交
2397 2398
				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
				 ep_index);
2399 2400 2401 2402 2403 2404
		goto cleanup;
	case COMP_OVERRUN:
		xhci_dbg(xhci, "overrun event on endpoint\n");
		if (!list_empty(&ep_ring->td_list))
			xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
					"still with TDs queued?\n",
M
Matt Evans 已提交
2405 2406
				 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
				 ep_index);
2407
		goto cleanup;
A
Alex He 已提交
2408 2409 2410 2411
	case COMP_DEV_ERR:
		xhci_warn(xhci, "WARN: detect an incompatible device");
		status = -EPROTO;
		break;
2412 2413 2414 2415 2416 2417 2418 2419 2420 2421
	case COMP_MISSED_INT:
		/*
		 * When encounter missed service error, one or more isoc tds
		 * may be missed by xHC.
		 * Set skip flag of the ep_ring; Complete the missed tds as
		 * short transfer when process the ep_ring next time.
		 */
		ep->skip = true;
		xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
		goto cleanup;
S
Sarah Sharp 已提交
2422
	default:
2423
		if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
2424 2425 2426
			status = 0;
			break;
		}
2427 2428 2429 2430 2431
		xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
				"busted\n");
		goto cleanup;
	}

2432 2433 2434 2435 2436
	do {
		/* This TRB should be in the TD at the head of this ring's
		 * TD list.
		 */
		if (list_empty(&ep_ring->td_list)) {
2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451
			/*
			 * A stopped endpoint may generate an extra completion
			 * event if the device was suspended.  Don't print
			 * warnings.
			 */
			if (!(trb_comp_code == COMP_STOP ||
						trb_comp_code == COMP_STOP_INVAL)) {
				xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
						TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
						ep_index);
				xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
						(le32_to_cpu(event->flags) &
						 TRB_TYPE_BITMASK)>>10);
				xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
			}
2452 2453 2454 2455 2456 2457 2458 2459
			if (ep->skip) {
				ep->skip = false;
				xhci_dbg(xhci, "td_list is empty while skip "
						"flag set. Clear skip flag.\n");
			}
			ret = 0;
			goto cleanup;
		}
2460

2461 2462 2463 2464 2465 2466 2467 2468 2469
		/* We've skipped all the TDs on the ep ring when ep->skip set */
		if (ep->skip && td_num == 0) {
			ep->skip = false;
			xhci_dbg(xhci, "All tds on the ep_ring skipped. "
						"Clear skip flag.\n");
			ret = 0;
			goto cleanup;
		}

2470
		td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
2471 2472
		if (ep->skip)
			td_num--;
2473

2474 2475 2476
		/* Is this a TRB in the currently executing TD? */
		event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
				td->last_trb, event_dma);
A
Alex He 已提交
2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490

		/*
		 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
		 * is not in the current TD pointed by ep_ring->dequeue because
		 * that the hardware dequeue pointer still at the previous TRB
		 * of the current TD. The previous TRB maybe a Link TD or the
		 * last TRB of the previous TD. The command completion handle
		 * will take care the rest.
		 */
		if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
			ret = 0;
			goto cleanup;
		}

2491 2492 2493
		if (!event_seg) {
			if (!ep->skip ||
			    !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2494 2495 2496 2497
				/* Some host controllers give a spurious
				 * successful event after a short transfer.
				 * Ignore it.
				 */
2498
				if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2499 2500 2501 2502 2503
						ep_ring->last_td_was_short) {
					ep_ring->last_td_was_short = false;
					ret = 0;
					goto cleanup;
				}
2504 2505 2506 2507 2508 2509 2510 2511 2512 2513
				/* HC is busted, give up! */
				xhci_err(xhci,
					"ERROR Transfer event TRB DMA ptr not "
					"part of current TD\n");
				return -ESHUTDOWN;
			}

			ret = skip_isoc_td(xhci, td, event, ep, &status);
			goto cleanup;
		}
2514 2515 2516 2517
		if (trb_comp_code == COMP_SHORT_TX)
			ep_ring->last_td_was_short = true;
		else
			ep_ring->last_td_was_short = false;
2518 2519

		if (ep->skip) {
2520 2521 2522
			xhci_dbg(xhci, "Found td. Clear skip flag.\n");
			ep->skip = false;
		}
2523

2524 2525 2526 2527 2528 2529 2530 2531
		event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
						sizeof(*event_trb)];
		/*
		 * No-op TRB should not trigger interrupts.
		 * If event_trb is a no-op TRB, it means the
		 * corresponding TD has been cancelled. Just ignore
		 * the TD.
		 */
2532
		if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
2533 2534 2535
			xhci_dbg(xhci,
				 "event_trb is a no-op TRB. Skip it\n");
			goto cleanup;
2536
		}
2537

2538 2539
		/* Now update the urb's actual_length and give back to
		 * the core
2540
		 */
2541 2542 2543
		if (usb_endpoint_xfer_control(&td->urb->ep->desc))
			ret = process_ctrl_td(xhci, td, event_trb, event, ep,
						 &status);
2544 2545 2546
		else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
			ret = process_isoc_td(xhci, td, event_trb, event, ep,
						 &status);
2547 2548 2549 2550 2551 2552 2553 2554 2555 2556
		else
			ret = process_bulk_intr_td(xhci, td, event_trb, event,
						 ep, &status);

cleanup:
		/*
		 * Do not update event ring dequeue pointer if ep->skip is set.
		 * Will roll back to continue process missed tds.
		 */
		if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
A
Andiry Xu 已提交
2557
			inc_deq(xhci, xhci->event_ring);
2558 2559 2560 2561
		}

		if (ret) {
			urb = td->urb;
2562
			urb_priv = urb->hcpriv;
2563 2564 2565 2566 2567 2568 2569 2570
			/* Leave the TD around for the reset endpoint function
			 * to use(but only if it's not a control endpoint,
			 * since we already queued the Set TR dequeue pointer
			 * command for stalled control endpoints).
			 */
			if (usb_endpoint_xfer_control(&urb->ep->desc) ||
				(trb_comp_code != COMP_STALL &&
					trb_comp_code != COMP_BABBLE))
2571
				xhci_urb_free_priv(xhci, urb_priv);
2572 2573
			else
				kfree(urb_priv);
2574

2575
			usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
2576 2577 2578
			if ((urb->actual_length != urb->transfer_buffer_length &&
						(urb->transfer_flags &
						 URB_SHORT_NOT_OK)) ||
2579 2580
					(status != 0 &&
					 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
2581
				xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2582
						"expected = %d, status = %d\n",
2583 2584 2585
						urb, urb->actual_length,
						urb->transfer_buffer_length,
						status);
2586
			spin_unlock(&xhci->lock);
2587 2588 2589 2590 2591
			/* EHCI, UHCI, and OHCI always unconditionally set the
			 * urb->status of an isochronous endpoint to 0.
			 */
			if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
				status = 0;
2592
			usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603
			spin_lock(&xhci->lock);
		}

	/*
	 * If ep->skip is set, it means there are missed tds on the
	 * endpoint ring need to take care of.
	 * Process them as short transfer until reach the td pointed by
	 * the event.
	 */
	} while (ep->skip && trb_comp_code != COMP_MISSED_INT);

2604 2605 2606
	return 0;
}

S
Sarah Sharp 已提交
2607 2608 2609
/*
 * This function handles all OS-owned events on the event ring.  It may drop
 * xhci->lock between event processing (e.g. to pass up port status changes).
2610 2611
 * Returns >0 for "possibly more events to process" (caller should call again),
 * otherwise 0 if done.  In future, <0 returns should indicate error code.
S
Sarah Sharp 已提交
2612
 */
2613
static int xhci_handle_event(struct xhci_hcd *xhci)
2614 2615
{
	union xhci_trb *event;
S
Sarah Sharp 已提交
2616
	int update_ptrs = 1;
2617
	int ret;
2618 2619 2620

	if (!xhci->event_ring || !xhci->event_ring->dequeue) {
		xhci->error_bitmask |= 1 << 1;
2621
		return 0;
2622 2623 2624 2625
	}

	event = xhci->event_ring->dequeue;
	/* Does the HC or OS own the TRB? */
M
Matt Evans 已提交
2626 2627
	if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
	    xhci->event_ring->cycle_state) {
2628
		xhci->error_bitmask |= 1 << 2;
2629
		return 0;
2630 2631
	}

2632 2633 2634 2635 2636
	/*
	 * Barrier between reading the TRB_CYCLE (valid) flag above and any
	 * speculative reads of the event's flags/data below.
	 */
	rmb();
S
Sarah Sharp 已提交
2637
	/* FIXME: Handle more event types. */
M
Matt Evans 已提交
2638
	switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
2639 2640 2641
	case TRB_TYPE(TRB_COMPLETION):
		handle_cmd_completion(xhci, &event->event_cmd);
		break;
S
Sarah Sharp 已提交
2642 2643 2644 2645
	case TRB_TYPE(TRB_PORT_STATUS):
		handle_port_status(xhci, event);
		update_ptrs = 0;
		break;
2646 2647 2648 2649 2650 2651 2652
	case TRB_TYPE(TRB_TRANSFER):
		ret = handle_tx_event(xhci, &event->trans_event);
		if (ret < 0)
			xhci->error_bitmask |= 1 << 9;
		else
			update_ptrs = 0;
		break;
2653 2654 2655
	case TRB_TYPE(TRB_DEV_NOTE):
		handle_device_notification(xhci, event);
		break;
2656
	default:
M
Matt Evans 已提交
2657 2658
		if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
		    TRB_TYPE(48))
2659 2660 2661
			handle_vendor_event(xhci, event);
		else
			xhci->error_bitmask |= 1 << 3;
2662
	}
2663 2664 2665 2666 2667 2668
	/* Any of the above functions may drop and re-acquire the lock, so check
	 * to make sure a watchdog timer didn't mark the host as non-responsive.
	 */
	if (xhci->xhc_state & XHCI_STATE_DYING) {
		xhci_dbg(xhci, "xHCI host dying, returning from "
				"event handler.\n");
2669
		return 0;
2670
	}
2671

2672 2673
	if (update_ptrs)
		/* Update SW event ring dequeue pointer */
A
Andiry Xu 已提交
2674
		inc_deq(xhci, xhci->event_ring);
2675

2676 2677 2678 2679
	/* Are there more items on the event ring?  Caller will call us again to
	 * check.
	 */
	return 1;
2680
}
2681 2682 2683 2684 2685 2686 2687 2688 2689

/*
 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
 * we might get bad data out of the event ring.  Section 4.10.2.7 has a list of
 * indicators of an event TRB error, but we check the status *first* to be safe.
 */
irqreturn_t xhci_irq(struct usb_hcd *hcd)
{
	struct xhci_hcd *xhci = hcd_to_xhci(hcd);
2690
	u32 status;
2691
	u64 temp_64;
2692 2693
	union xhci_trb *event_ring_deq;
	dma_addr_t deq;
2694 2695 2696

	spin_lock(&xhci->lock);
	/* Check if the xHC generated the interrupt, or the irq is shared */
2697
	status = readl(&xhci->op_regs->status);
2698
	if (status == 0xffffffff)
2699 2700
		goto hw_died;

2701
	if (!(status & STS_EINT)) {
2702 2703 2704
		spin_unlock(&xhci->lock);
		return IRQ_NONE;
	}
2705
	if (status & STS_FATAL) {
2706 2707 2708 2709 2710 2711 2712
		xhci_warn(xhci, "WARNING: Host System Error\n");
		xhci_halt(xhci);
hw_died:
		spin_unlock(&xhci->lock);
		return -ESHUTDOWN;
	}

2713 2714 2715 2716 2717
	/*
	 * Clear the op reg interrupt status first,
	 * so we can receive interrupts from other MSI-X interrupters.
	 * Write 1 to clear the interrupt status.
	 */
2718
	status |= STS_EINT;
2719
	writel(status, &xhci->op_regs->status);
2720 2721 2722
	/* FIXME when MSI-X is supported and there are multiple vectors */
	/* Clear the MSI-X event interrupt status */

2723
	if (hcd->irq) {
2724 2725
		u32 irq_pending;
		/* Acknowledge the PCI interrupt */
2726
		irq_pending = readl(&xhci->ir_set->irq_pending);
2727
		irq_pending |= IMAN_IP;
2728
		writel(irq_pending, &xhci->ir_set->irq_pending);
2729
	}
2730

2731
	if (xhci->xhc_state & XHCI_STATE_DYING) {
2732 2733
		xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
				"Shouldn't IRQs be disabled?\n");
2734 2735
		/* Clear the event handler busy flag (RW1C);
		 * the event ring should be empty.
2736
		 */
2737
		temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2738 2739
		xhci_write_64(xhci, temp_64 | ERST_EHB,
				&xhci->ir_set->erst_dequeue);
2740 2741 2742 2743 2744 2745 2746 2747 2748
		spin_unlock(&xhci->lock);

		return IRQ_HANDLED;
	}

	event_ring_deq = xhci->event_ring->dequeue;
	/* FIXME this should be a delayed service routine
	 * that clears the EHB.
	 */
2749
	while (xhci_handle_event(xhci) > 0) {}
2750

2751
	temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
	/* If necessary, update the HW's version of the event ring deq ptr. */
	if (event_ring_deq != xhci->event_ring->dequeue) {
		deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
				xhci->event_ring->dequeue);
		if (deq == 0)
			xhci_warn(xhci, "WARN something wrong with SW event "
					"ring dequeue ptr.\n");
		/* Update HC event ring dequeue pointer */
		temp_64 &= ERST_PTR_MASK;
		temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
	}

	/* Clear the event handler busy flag (RW1C); event ring is empty. */
	temp_64 |= ERST_EHB;
2766
	xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2767

2768 2769 2770 2771 2772
	spin_unlock(&xhci->lock);

	return IRQ_HANDLED;
}

2773
irqreturn_t xhci_msi_irq(int irq, void *hcd)
2774
{
A
Alan Stern 已提交
2775
	return xhci_irq(hcd);
2776
}
2777

2778 2779
/****		Endpoint Ring Operations	****/

2780 2781 2782
/*
 * Generic function for queueing a TRB on a ring.
 * The caller must have checked to make sure there's room on the ring.
2783 2784 2785
 *
 * @more_trbs_coming:	Will you enqueue more TRBs before calling
 *			prepare_transfer()?
2786 2787
 */
static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
A
Andiry Xu 已提交
2788
		bool more_trbs_coming,
2789 2790 2791 2792 2793
		u32 field1, u32 field2, u32 field3, u32 field4)
{
	struct xhci_generic_trb *trb;

	trb = &ring->enqueue->generic;
M
Matt Evans 已提交
2794 2795 2796 2797
	trb->field[0] = cpu_to_le32(field1);
	trb->field[1] = cpu_to_le32(field2);
	trb->field[2] = cpu_to_le32(field3);
	trb->field[3] = cpu_to_le32(field4);
A
Andiry Xu 已提交
2798
	inc_enq(xhci, ring, more_trbs_coming);
2799 2800
}

2801 2802 2803 2804 2805
/*
 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
 * FIXME allocate segments if the ring is full.
 */
static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
A
Andiry Xu 已提交
2806
		u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
2807
{
A
Andiry Xu 已提交
2808 2809
	unsigned int num_trbs_needed;

2810 2811 2812 2813 2814 2815 2816 2817 2818 2819
	/* Make sure the endpoint has been added to xHC schedule */
	switch (ep_state) {
	case EP_STATE_DISABLED:
		/*
		 * USB core changed config/interfaces without notifying us,
		 * or hardware is reporting the wrong state.
		 */
		xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
		return -ENOENT;
	case EP_STATE_ERROR:
2820
		xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
2821 2822 2823
		/* FIXME event handling code for error needs to clear it */
		/* XXX not sure if this should be -ENOENT or not */
		return -EINVAL;
2824 2825
	case EP_STATE_HALTED:
		xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836
	case EP_STATE_STOPPED:
	case EP_STATE_RUNNING:
		break;
	default:
		xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
		/*
		 * FIXME issue Configure Endpoint command to try to get the HC
		 * back into a known state.
		 */
		return -EINVAL;
	}
A
Andiry Xu 已提交
2837 2838

	while (1) {
2839 2840
		if (room_on_ring(xhci, ep_ring, num_trbs))
			break;
A
Andiry Xu 已提交
2841 2842 2843 2844 2845 2846

		if (ep_ring == xhci->cmd_ring) {
			xhci_err(xhci, "Do not support expand command ring\n");
			return -ENOMEM;
		}

2847 2848
		xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
				"ERROR no room on ep ring, try ring expansion");
A
Andiry Xu 已提交
2849 2850 2851 2852 2853 2854
		num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
		if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
					mem_flags)) {
			xhci_err(xhci, "Ring expansion failed\n");
			return -ENOMEM;
		}
2855
	}
2856 2857 2858 2859 2860 2861 2862 2863

	if (enqueue_is_link_trb(ep_ring)) {
		struct xhci_ring *ring = ep_ring;
		union xhci_trb *next;

		next = ring->enqueue;

		while (last_trb(xhci, ring, ring->enq_seg, next)) {
2864 2865
			/* If we're not dealing with 0.95 hardware or isoc rings
			 * on AMD 0.96 host, clear the chain bit.
2866
			 */
A
Andiry Xu 已提交
2867 2868 2869
			if (!xhci_link_trb_quirk(xhci) &&
					!(ring->type == TYPE_ISOC &&
					 (xhci->quirks & XHCI_AMD_0x96_HOST)))
M
Matt Evans 已提交
2870
				next->link.control &= cpu_to_le32(~TRB_CHAIN);
2871
			else
M
Matt Evans 已提交
2872
				next->link.control |= cpu_to_le32(TRB_CHAIN);
2873 2874

			wmb();
2875
			next->link.control ^= cpu_to_le32(TRB_CYCLE);
2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886

			/* Toggle the cycle bit after the last ring segment. */
			if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
				ring->cycle_state = (ring->cycle_state ? 0 : 1);
			}
			ring->enq_seg = ring->enq_seg->next;
			ring->enqueue = ring->enq_seg->trbs;
			next = ring->enqueue;
		}
	}

2887 2888 2889
	return 0;
}

2890
static int prepare_transfer(struct xhci_hcd *xhci,
2891 2892
		struct xhci_virt_device *xdev,
		unsigned int ep_index,
2893
		unsigned int stream_id,
2894 2895
		unsigned int num_trbs,
		struct urb *urb,
2896
		unsigned int td_index,
2897 2898 2899
		gfp_t mem_flags)
{
	int ret;
2900 2901
	struct urb_priv *urb_priv;
	struct xhci_td	*td;
2902
	struct xhci_ring *ep_ring;
2903
	struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
2904 2905 2906 2907 2908 2909 2910 2911 2912

	ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
	if (!ep_ring) {
		xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
				stream_id);
		return -EINVAL;
	}

	ret = prepare_ring(xhci, ep_ring,
M
Matt Evans 已提交
2913
			   le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
A
Andiry Xu 已提交
2914
			   num_trbs, mem_flags);
2915 2916 2917
	if (ret)
		return ret;

2918 2919 2920 2921 2922 2923 2924
	urb_priv = urb->hcpriv;
	td = urb_priv->td[td_index];

	INIT_LIST_HEAD(&td->td_list);
	INIT_LIST_HEAD(&td->cancelled_td_list);

	if (td_index == 0) {
2925
		ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
2926
		if (unlikely(ret))
2927
			return ret;
2928 2929
	}

2930
	td->urb = urb;
2931
	/* Add this TD to the tail of the endpoint ring's TD list */
2932 2933 2934 2935 2936
	list_add_tail(&td->td_list, &ep_ring->td_list);
	td->start_seg = ep_ring->enq_seg;
	td->first_trb = ep_ring->enqueue;

	urb_priv->td[td_index] = td;
2937 2938 2939 2940

	return 0;
}

2941
static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
2942 2943 2944 2945 2946
{
	int num_sgs, num_trbs, running_total, temp, i;
	struct scatterlist *sg;

	sg = NULL;
2947
	num_sgs = urb->num_mapped_sgs;
2948 2949 2950
	temp = urb->transfer_buffer_length;

	num_trbs = 0;
2951
	for_each_sg(urb->sg, sg, num_sgs, i) {
2952 2953 2954 2955
		unsigned int len = sg_dma_len(sg);

		/* Scatter gather list entries may cross 64KB boundaries */
		running_total = TRB_MAX_BUFF_SIZE -
2956
			(sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
2957
		running_total &= TRB_MAX_BUFF_SIZE - 1;
2958 2959 2960 2961
		if (running_total != 0)
			num_trbs++;

		/* How many more 64KB chunks to transfer, how many more TRBs? */
2962
		while (running_total < sg_dma_len(sg) && running_total < temp) {
2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973
			num_trbs++;
			running_total += TRB_MAX_BUFF_SIZE;
		}
		len = min_t(int, len, temp);
		temp -= len;
		if (temp == 0)
			break;
	}
	return num_trbs;
}

2974
static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
2975 2976
{
	if (num_trbs != 0)
2977
		dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
2978 2979 2980
				"TRBs, %d left\n", __func__,
				urb->ep->desc.bEndpointAddress, num_trbs);
	if (running_total != urb->transfer_buffer_length)
2981
		dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
2982 2983 2984 2985 2986 2987 2988 2989
				"queued %#x (%d), asked for %#x (%d)\n",
				__func__,
				urb->ep->desc.bEndpointAddress,
				running_total, running_total,
				urb->transfer_buffer_length,
				urb->transfer_buffer_length);
}

2990
static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
2991
		unsigned int ep_index, unsigned int stream_id, int start_cycle,
2992
		struct xhci_generic_trb *start_trb)
2993 2994 2995 2996 2997 2998
{
	/*
	 * Pass all the TRBs to the hardware at once and make sure this write
	 * isn't reordered.
	 */
	wmb();
2999
	if (start_cycle)
M
Matt Evans 已提交
3000
		start_trb->field[3] |= cpu_to_le32(start_cycle);
3001
	else
M
Matt Evans 已提交
3002
		start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
3003
	xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
3004 3005
}

3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019
/*
 * xHCI uses normal TRBs for both bulk and interrupt.  When the interrupt
 * endpoint is to be serviced, the xHC will consume (at most) one TD.  A TD
 * (comprised of sg list entries) can take several service intervals to
 * transmit.
 */
int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
			xhci->devs[slot_id]->out_ctx, ep_index);
	int xhci_interval;
	int ep_interval;

M
Matt Evans 已提交
3020
	xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3021 3022 3023 3024 3025 3026 3027 3028 3029
	ep_interval = urb->interval;
	/* Convert to microframes */
	if (urb->dev->speed == USB_SPEED_LOW ||
			urb->dev->speed == USB_SPEED_FULL)
		ep_interval *= 8;
	/* FIXME change this to a warning and a suggestion to use the new API
	 * to set the polling interval (once the API is added).
	 */
	if (xhci_interval != ep_interval) {
3030 3031 3032 3033
		dev_dbg_ratelimited(&urb->dev->dev,
				"Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
				ep_interval, ep_interval == 1 ? "" : "s",
				xhci_interval, xhci_interval == 1 ? "" : "s");
3034 3035 3036 3037 3038 3039
		urb->interval = xhci_interval;
		/* Convert back to frames for LS/FS devices */
		if (urb->dev->speed == USB_SPEED_LOW ||
				urb->dev->speed == USB_SPEED_FULL)
			urb->interval /= 8;
	}
3040
	return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
3041 3042
}

3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057
/*
 * The TD size is the number of bytes remaining in the TD (including this TRB),
 * right shifted by 10.
 * It must fit in bits 21:17, so it can't be bigger than 31.
 */
static u32 xhci_td_remainder(unsigned int remainder)
{
	u32 max = (1 << (21 - 17 + 1)) - 1;

	if ((remainder >> 10) >= max)
		return max << 17;
	else
		return (remainder >> 10) << 17;
}

3058
/*
3059 3060
 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
 * packets remaining in the TD (*not* including this TRB).
3061 3062
 *
 * Total TD packet count = total_packet_count =
3063
 *     DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
3064 3065 3066 3067 3068 3069 3070
 *
 * Packets transferred up to and including this TRB = packets_transferred =
 *     rounddown(total bytes transferred including this TRB / wMaxPacketSize)
 *
 * TD size = total_packet_count - packets_transferred
 *
 * It must fit in bits 21:17, so it can't be bigger than 31.
3071
 * The last TRB in a TD must have the TD size set to zero.
3072 3073
 */
static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
3074 3075
		unsigned int total_packet_count, struct urb *urb,
		unsigned int num_trbs_left)
3076 3077 3078
{
	int packets_transferred;

3079
	/* One TRB with a zero-length data packet. */
3080
	if (num_trbs_left == 0 || (running_total == 0 && trb_buff_len == 0))
3081 3082
		return 0;

3083 3084 3085 3086
	/* All the TRB queueing functions don't count the current TRB in
	 * running_total.
	 */
	packets_transferred = (running_total + trb_buff_len) /
3087
		GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3088

3089 3090 3091
	if ((total_packet_count - packets_transferred) > 31)
		return 31 << 17;
	return (total_packet_count - packets_transferred) << 17;
3092 3093
}

3094
static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3095 3096 3097 3098
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
	unsigned int num_trbs;
3099
	struct urb_priv *urb_priv;
3100 3101 3102 3103
	struct xhci_td *td;
	struct scatterlist *sg;
	int num_sgs;
	int trb_buff_len, this_sg_len, running_total;
3104
	unsigned int total_packet_count;
3105 3106
	bool first_trb;
	u64 addr;
3107
	bool more_trbs_coming;
3108 3109 3110 3111

	struct xhci_generic_trb *start_trb;
	int start_cycle;

3112 3113 3114 3115
	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ep_ring)
		return -EINVAL;

3116
	num_trbs = count_sg_trbs_needed(xhci, urb);
3117
	num_sgs = urb->num_mapped_sgs;
3118
	total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
3119
			usb_endpoint_maxp(&urb->ep->desc));
3120

3121
	trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
3122
			ep_index, urb->stream_id,
A
Andiry Xu 已提交
3123
			num_trbs, urb, 0, mem_flags);
3124 3125
	if (trb_buff_len < 0)
		return trb_buff_len;
3126 3127 3128 3129

	urb_priv = urb->hcpriv;
	td = urb_priv->td[0];

3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147
	/*
	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
	 * until we've finished creating all the other TRBs.  The ring's cycle
	 * state may change as we enqueue the other TRBs, so save it too.
	 */
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

	running_total = 0;
	/*
	 * How much data is in the first TRB?
	 *
	 * There are three forces at work for TRB buffer pointers and lengths:
	 * 1. We don't want to walk off the end of this sg-list entry buffer.
	 * 2. The transfer length that the driver requested may be smaller than
	 *    the amount of memory allocated for this scatter-gather list.
	 * 3. TRBs buffers can't cross 64KB boundaries.
	 */
3148
	sg = urb->sg;
3149 3150
	addr = (u64) sg_dma_address(sg);
	this_sg_len = sg_dma_len(sg);
3151
	trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
3152 3153 3154 3155 3156 3157 3158 3159
	trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
	if (trb_buff_len > urb->transfer_buffer_length)
		trb_buff_len = urb->transfer_buffer_length;

	first_trb = true;
	/* Queue the first TRB, even if it's zero-length */
	do {
		u32 field = 0;
3160
		u32 length_field = 0;
3161
		u32 remainder = 0;
3162 3163

		/* Don't change the cycle bit of the first TRB until later */
3164
		if (first_trb) {
3165
			first_trb = false;
3166 3167 3168
			if (start_cycle == 0)
				field |= 0x1;
		} else
3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180
			field |= ep_ring->cycle_state;

		/* Chain all the TRBs together; clear the chain bit in the last
		 * TRB to indicate it's the last TRB in the chain.
		 */
		if (num_trbs > 1) {
			field |= TRB_CHAIN;
		} else {
			/* FIXME - add check for ZERO_PACKET flag before this */
			td->last_trb = ep_ring->enqueue;
			field |= TRB_IOC;
		}
3181 3182 3183 3184 3185

		/* Only set interrupt on short packet for IN endpoints */
		if (usb_urb_dir_in(urb))
			field |= TRB_ISP;

3186
		if (TRB_MAX_BUFF_SIZE -
3187
				(addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
3188 3189 3190 3191 3192
			xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
			xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
					(unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
					(unsigned int) addr + trb_buff_len);
		}
3193 3194 3195 3196 3197 3198 3199 3200

		/* Set the TRB length, TD size, and interrupter fields. */
		if (xhci->hci_version < 0x100) {
			remainder = xhci_td_remainder(
					urb->transfer_buffer_length -
					running_total);
		} else {
			remainder = xhci_v1_0_td_remainder(running_total,
3201 3202
					trb_buff_len, total_packet_count, urb,
					num_trbs - 1);
3203
		}
3204
		length_field = TRB_LEN(trb_buff_len) |
3205
			remainder |
3206
			TRB_INTR_TARGET(0);
3207

3208 3209 3210 3211
		if (num_trbs > 1)
			more_trbs_coming = true;
		else
			more_trbs_coming = false;
A
Andiry Xu 已提交
3212
		queue_trb(xhci, ep_ring, more_trbs_coming,
3213 3214
				lower_32_bits(addr),
				upper_32_bits(addr),
3215
				length_field,
3216
				field | TRB_TYPE(TRB_NORMAL));
3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235
		--num_trbs;
		running_total += trb_buff_len;

		/* Calculate length for next transfer --
		 * Are we done queueing all the TRBs for this sg entry?
		 */
		this_sg_len -= trb_buff_len;
		if (this_sg_len == 0) {
			--num_sgs;
			if (num_sgs == 0)
				break;
			sg = sg_next(sg);
			addr = (u64) sg_dma_address(sg);
			this_sg_len = sg_dma_len(sg);
		} else {
			addr += trb_buff_len;
		}

		trb_buff_len = TRB_MAX_BUFF_SIZE -
3236
			(addr & (TRB_MAX_BUFF_SIZE - 1));
3237 3238 3239 3240 3241 3242 3243
		trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
		if (running_total + trb_buff_len > urb->transfer_buffer_length)
			trb_buff_len =
				urb->transfer_buffer_length - running_total;
	} while (running_total < urb->transfer_buffer_length);

	check_trb_math(urb, num_trbs, running_total);
3244
	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3245
			start_cycle, start_trb);
3246 3247 3248
	return 0;
}

S
Sarah Sharp 已提交
3249
/* This is very similar to what ehci-q.c qtd_fill() does */
3250
int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
S
Sarah Sharp 已提交
3251 3252 3253
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
3254
	struct urb_priv *urb_priv;
S
Sarah Sharp 已提交
3255 3256 3257 3258
	struct xhci_td *td;
	int num_trbs;
	struct xhci_generic_trb *start_trb;
	bool first_trb;
3259
	bool more_trbs_coming;
S
Sarah Sharp 已提交
3260
	int start_cycle;
3261
	u32 field, length_field;
S
Sarah Sharp 已提交
3262 3263

	int running_total, trb_buff_len, ret;
3264
	unsigned int total_packet_count;
S
Sarah Sharp 已提交
3265 3266
	u64 addr;

3267
	if (urb->num_sgs)
3268 3269
		return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);

3270 3271 3272
	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ep_ring)
		return -EINVAL;
S
Sarah Sharp 已提交
3273 3274 3275 3276

	num_trbs = 0;
	/* How much data is (potentially) left before the 64KB boundary? */
	running_total = TRB_MAX_BUFF_SIZE -
3277
		(urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
3278
	running_total &= TRB_MAX_BUFF_SIZE - 1;
S
Sarah Sharp 已提交
3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291

	/* If there's some data on this 64KB chunk, or we have to send a
	 * zero-length transfer, we need at least one TRB
	 */
	if (running_total != 0 || urb->transfer_buffer_length == 0)
		num_trbs++;
	/* How many more 64KB chunks to transfer, how many more TRBs? */
	while (running_total < urb->transfer_buffer_length) {
		num_trbs++;
		running_total += TRB_MAX_BUFF_SIZE;
	}
	/* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */

3292 3293
	ret = prepare_transfer(xhci, xhci->devs[slot_id],
			ep_index, urb->stream_id,
A
Andiry Xu 已提交
3294
			num_trbs, urb, 0, mem_flags);
S
Sarah Sharp 已提交
3295 3296 3297
	if (ret < 0)
		return ret;

3298 3299 3300
	urb_priv = urb->hcpriv;
	td = urb_priv->td[0];

S
Sarah Sharp 已提交
3301 3302 3303 3304 3305 3306 3307 3308 3309
	/*
	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
	 * until we've finished creating all the other TRBs.  The ring's cycle
	 * state may change as we enqueue the other TRBs, so save it too.
	 */
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

	running_total = 0;
3310
	total_packet_count = DIV_ROUND_UP(urb->transfer_buffer_length,
3311
			usb_endpoint_maxp(&urb->ep->desc));
S
Sarah Sharp 已提交
3312 3313 3314
	/* How much data is in the first TRB? */
	addr = (u64) urb->transfer_dma;
	trb_buff_len = TRB_MAX_BUFF_SIZE -
3315 3316
		(urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
	if (trb_buff_len > urb->transfer_buffer_length)
S
Sarah Sharp 已提交
3317 3318 3319 3320 3321 3322
		trb_buff_len = urb->transfer_buffer_length;

	first_trb = true;

	/* Queue the first TRB, even if it's zero-length */
	do {
3323
		u32 remainder = 0;
S
Sarah Sharp 已提交
3324 3325 3326
		field = 0;

		/* Don't change the cycle bit of the first TRB until later */
3327
		if (first_trb) {
S
Sarah Sharp 已提交
3328
			first_trb = false;
3329 3330 3331
			if (start_cycle == 0)
				field |= 0x1;
		} else
S
Sarah Sharp 已提交
3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343
			field |= ep_ring->cycle_state;

		/* Chain all the TRBs together; clear the chain bit in the last
		 * TRB to indicate it's the last TRB in the chain.
		 */
		if (num_trbs > 1) {
			field |= TRB_CHAIN;
		} else {
			/* FIXME - add check for ZERO_PACKET flag before this */
			td->last_trb = ep_ring->enqueue;
			field |= TRB_IOC;
		}
3344 3345 3346 3347 3348

		/* Only set interrupt on short packet for IN endpoints */
		if (usb_urb_dir_in(urb))
			field |= TRB_ISP;

3349 3350 3351 3352 3353 3354 3355
		/* Set the TRB length, TD size, and interrupter fields. */
		if (xhci->hci_version < 0x100) {
			remainder = xhci_td_remainder(
					urb->transfer_buffer_length -
					running_total);
		} else {
			remainder = xhci_v1_0_td_remainder(running_total,
3356 3357
					trb_buff_len, total_packet_count, urb,
					num_trbs - 1);
3358
		}
3359
		length_field = TRB_LEN(trb_buff_len) |
3360
			remainder |
3361
			TRB_INTR_TARGET(0);
3362

3363 3364 3365 3366
		if (num_trbs > 1)
			more_trbs_coming = true;
		else
			more_trbs_coming = false;
A
Andiry Xu 已提交
3367
		queue_trb(xhci, ep_ring, more_trbs_coming,
3368 3369
				lower_32_bits(addr),
				upper_32_bits(addr),
3370
				length_field,
3371
				field | TRB_TYPE(TRB_NORMAL));
S
Sarah Sharp 已提交
3372 3373 3374 3375 3376 3377 3378 3379 3380 3381
		--num_trbs;
		running_total += trb_buff_len;

		/* Calculate length for next transfer */
		addr += trb_buff_len;
		trb_buff_len = urb->transfer_buffer_length - running_total;
		if (trb_buff_len > TRB_MAX_BUFF_SIZE)
			trb_buff_len = TRB_MAX_BUFF_SIZE;
	} while (running_total < urb->transfer_buffer_length);

3382
	check_trb_math(urb, num_trbs, running_total);
3383
	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3384
			start_cycle, start_trb);
S
Sarah Sharp 已提交
3385 3386 3387
	return 0;
}

3388
/* Caller must have locked xhci->lock */
3389
int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3390 3391 3392 3393 3394 3395 3396 3397
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
	int num_trbs;
	int ret;
	struct usb_ctrlrequest *setup;
	struct xhci_generic_trb *start_trb;
	int start_cycle;
3398
	u32 field, length_field;
3399
	struct urb_priv *urb_priv;
3400 3401
	struct xhci_td *td;

3402 3403 3404
	ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
	if (!ep_ring)
		return -EINVAL;
3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421

	/*
	 * Need to copy setup packet into setup TRB, so we can't use the setup
	 * DMA address.
	 */
	if (!urb->setup_packet)
		return -EINVAL;

	/* 1 TRB for setup, 1 for status */
	num_trbs = 2;
	/*
	 * Don't need to check if we need additional event data and normal TRBs,
	 * since data in control transfers will never get bigger than 16MB
	 * XXX: can we get a buffer that crosses 64KB boundaries?
	 */
	if (urb->transfer_buffer_length > 0)
		num_trbs++;
3422 3423
	ret = prepare_transfer(xhci, xhci->devs[slot_id],
			ep_index, urb->stream_id,
A
Andiry Xu 已提交
3424
			num_trbs, urb, 0, mem_flags);
3425 3426 3427
	if (ret < 0)
		return ret;

3428 3429 3430
	urb_priv = urb->hcpriv;
	td = urb_priv->td[0];

3431 3432 3433 3434 3435 3436 3437 3438 3439 3440 3441
	/*
	 * Don't give the first TRB to the hardware (by toggling the cycle bit)
	 * until we've finished creating all the other TRBs.  The ring's cycle
	 * state may change as we enqueue the other TRBs, so save it too.
	 */
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

	/* Queue setup TRB - see section 6.4.1.2.1 */
	/* FIXME better way to translate setup_packet into two u32 fields? */
	setup = (struct usb_ctrlrequest *) urb->setup_packet;
3442 3443 3444 3445
	field = 0;
	field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
	if (start_cycle == 0)
		field |= 0x1;
3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456

	/* xHCI 1.0 6.4.1.2.1: Transfer Type field */
	if (xhci->hci_version == 0x100) {
		if (urb->transfer_buffer_length > 0) {
			if (setup->bRequestType & USB_DIR_IN)
				field |= TRB_TX_TYPE(TRB_DATA_IN);
			else
				field |= TRB_TX_TYPE(TRB_DATA_OUT);
		}
	}

A
Andiry Xu 已提交
3457
	queue_trb(xhci, ep_ring, true,
M
Matt Evans 已提交
3458 3459 3460 3461 3462
		  setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
		  le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
		  TRB_LEN(8) | TRB_INTR_TARGET(0),
		  /* Immediate data in pointer */
		  field);
3463 3464

	/* If there's data, queue data TRBs */
3465 3466 3467 3468 3469 3470
	/* Only set interrupt on short packet for IN endpoints */
	if (usb_urb_dir_in(urb))
		field = TRB_ISP | TRB_TYPE(TRB_DATA);
	else
		field = TRB_TYPE(TRB_DATA);

3471
	length_field = TRB_LEN(urb->transfer_buffer_length) |
3472
		xhci_td_remainder(urb->transfer_buffer_length) |
3473
		TRB_INTR_TARGET(0);
3474 3475 3476
	if (urb->transfer_buffer_length > 0) {
		if (setup->bRequestType & USB_DIR_IN)
			field |= TRB_DIR_IN;
A
Andiry Xu 已提交
3477
		queue_trb(xhci, ep_ring, true,
3478 3479
				lower_32_bits(urb->transfer_dma),
				upper_32_bits(urb->transfer_dma),
3480
				length_field,
3481
				field | ep_ring->cycle_state);
3482 3483 3484 3485 3486 3487 3488 3489 3490 3491 3492
	}

	/* Save the DMA address of the last TRB in the TD */
	td->last_trb = ep_ring->enqueue;

	/* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
	/* If the device sent data, the status stage is an OUT transfer */
	if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
		field = 0;
	else
		field = TRB_DIR_IN;
A
Andiry Xu 已提交
3493
	queue_trb(xhci, ep_ring, false,
3494 3495 3496 3497 3498 3499
			0,
			0,
			TRB_INTR_TARGET(0),
			/* Event on completion */
			field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);

3500
	giveback_first_trb(xhci, slot_id, ep_index, 0,
3501
			start_cycle, start_trb);
3502 3503 3504
	return 0;
}

3505 3506 3507 3508
static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
		struct urb *urb, int i)
{
	int num_trbs = 0;
3509
	u64 addr, td_len;
3510 3511 3512 3513

	addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
	td_len = urb->iso_frame_desc[i].length;

3514 3515 3516
	num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
			TRB_MAX_BUFF_SIZE);
	if (num_trbs == 0)
3517 3518 3519 3520 3521
		num_trbs++;

	return num_trbs;
}

3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542
/*
 * The transfer burst count field of the isochronous TRB defines the number of
 * bursts that are required to move all packets in this TD.  Only SuperSpeed
 * devices can burst up to bMaxBurst number of packets per service interval.
 * This field is zero based, meaning a value of zero in the field means one
 * burst.  Basically, for everything but SuperSpeed devices, this field will be
 * zero.  Only xHCI 1.0 host controllers support this field.
 */
static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct urb *urb, unsigned int total_packet_count)
{
	unsigned int max_burst;

	if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
		return 0;

	max_burst = urb->ep->ss_ep_comp.bMaxBurst;
	return roundup(total_packet_count, max_burst + 1) - 1;
}

3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578
/*
 * Returns the number of packets in the last "burst" of packets.  This field is
 * valid for all speeds of devices.  USB 2.0 devices can only do one "burst", so
 * the last burst packet count is equal to the total number of packets in the
 * TD.  SuperSpeed endpoints can have up to 3 bursts.  All but the last burst
 * must contain (bMaxBurst + 1) number of packets, but the last burst can
 * contain 1 to (bMaxBurst + 1) packets.
 */
static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
		struct usb_device *udev,
		struct urb *urb, unsigned int total_packet_count)
{
	unsigned int max_burst;
	unsigned int residue;

	if (xhci->hci_version < 0x100)
		return 0;

	switch (udev->speed) {
	case USB_SPEED_SUPER:
		/* bMaxBurst is zero based: 0 means 1 packet per burst */
		max_burst = urb->ep->ss_ep_comp.bMaxBurst;
		residue = total_packet_count % (max_burst + 1);
		/* If residue is zero, the last burst contains (max_burst + 1)
		 * number of packets, but the TLBPC field is zero-based.
		 */
		if (residue == 0)
			return max_burst;
		return residue - 1;
	default:
		if (total_packet_count == 0)
			return 0;
		return total_packet_count - 1;
	}
}

3579 3580 3581 3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593
/* This is for isoc transfer */
static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_ring *ep_ring;
	struct urb_priv *urb_priv;
	struct xhci_td *td;
	int num_tds, trbs_per_td;
	struct xhci_generic_trb *start_trb;
	bool first_trb;
	int start_cycle;
	u32 field, length_field;
	int running_total, trb_buff_len, td_len, td_remain_len, ret;
	u64 start_addr, addr;
	int i, j;
A
Andiry Xu 已提交
3594
	bool more_trbs_coming;
3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607

	ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;

	num_tds = urb->number_of_packets;
	if (num_tds < 1) {
		xhci_dbg(xhci, "Isoc URB with zero packets?\n");
		return -EINVAL;
	}

	start_addr = (u64) urb->transfer_dma;
	start_trb = &ep_ring->enqueue->generic;
	start_cycle = ep_ring->cycle_state;

3608
	urb_priv = urb->hcpriv;
3609 3610
	/* Queue the first TRB, even if it's zero-length */
	for (i = 0; i < num_tds; i++) {
3611
		unsigned int total_packet_count;
3612
		unsigned int burst_count;
3613
		unsigned int residue;
3614

3615
		first_trb = true;
3616 3617 3618 3619
		running_total = 0;
		addr = start_addr + urb->iso_frame_desc[i].offset;
		td_len = urb->iso_frame_desc[i].length;
		td_remain_len = td_len;
3620
		total_packet_count = DIV_ROUND_UP(td_len,
3621 3622
				GET_MAX_PACKET(
					usb_endpoint_maxp(&urb->ep->desc)));
3623 3624 3625
		/* A zero-length transfer still involves at least one packet. */
		if (total_packet_count == 0)
			total_packet_count++;
3626 3627
		burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
				total_packet_count);
3628 3629
		residue = xhci_get_last_burst_packet_count(xhci,
				urb->dev, urb, total_packet_count);
3630 3631 3632 3633

		trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);

		ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
A
Andiry Xu 已提交
3634
				urb->stream_id, trbs_per_td, urb, i, mem_flags);
3635 3636 3637 3638 3639
		if (ret < 0) {
			if (i == 0)
				return ret;
			goto cleanup;
		}
3640 3641 3642 3643

		td = urb_priv->td[i];
		for (j = 0; j < trbs_per_td; j++) {
			u32 remainder = 0;
S
Sarah Sharp 已提交
3644
			field = 0;
3645 3646

			if (first_trb) {
S
Sarah Sharp 已提交
3647 3648
				field = TRB_TBC(burst_count) |
					TRB_TLBPC(residue);
3649 3650 3651 3652
				/* Queue the isoc TRB */
				field |= TRB_TYPE(TRB_ISOC);
				/* Assume URB_ISO_ASAP is set */
				field |= TRB_SIA;
3653 3654 3655 3656
				if (i == 0) {
					if (start_cycle == 0)
						field |= 0x1;
				} else
3657 3658 3659 3660 3661 3662 3663 3664
					field |= ep_ring->cycle_state;
				first_trb = false;
			} else {
				/* Queue other normal TRBs */
				field |= TRB_TYPE(TRB_NORMAL);
				field |= ep_ring->cycle_state;
			}

3665 3666 3667 3668
			/* Only set interrupt on short packet for IN EPs */
			if (usb_urb_dir_in(urb))
				field |= TRB_ISP;

3669 3670 3671 3672 3673 3674
			/* Chain all the TRBs together; clear the chain bit in
			 * the last TRB to indicate it's the last TRB in the
			 * chain.
			 */
			if (j < trbs_per_td - 1) {
				field |= TRB_CHAIN;
A
Andiry Xu 已提交
3675
				more_trbs_coming = true;
3676 3677 3678
			} else {
				td->last_trb = ep_ring->enqueue;
				field |= TRB_IOC;
3679 3680 3681
				if (xhci->hci_version == 0x100 &&
						!(xhci->quirks &
							XHCI_AVOID_BEI)) {
3682 3683 3684 3685
					/* Set BEI bit except for the last td */
					if (i < num_tds - 1)
						field |= TRB_BEI;
				}
A
Andiry Xu 已提交
3686
				more_trbs_coming = false;
3687 3688 3689 3690 3691 3692 3693 3694
			}

			/* Calculate TRB length */
			trb_buff_len = TRB_MAX_BUFF_SIZE -
				(addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
			if (trb_buff_len > td_remain_len)
				trb_buff_len = td_remain_len;

3695 3696 3697 3698 3699 3700 3701
			/* Set the TRB length, TD size, & interrupter fields. */
			if (xhci->hci_version < 0x100) {
				remainder = xhci_td_remainder(
						td_len - running_total);
			} else {
				remainder = xhci_v1_0_td_remainder(
						running_total, trb_buff_len,
3702 3703
						total_packet_count, urb,
						(trbs_per_td - j - 1));
3704
			}
3705 3706 3707
			length_field = TRB_LEN(trb_buff_len) |
				remainder |
				TRB_INTR_TARGET(0);
3708

A
Andiry Xu 已提交
3709
			queue_trb(xhci, ep_ring, more_trbs_coming,
3710 3711 3712
				lower_32_bits(addr),
				upper_32_bits(addr),
				length_field,
3713
				field);
3714 3715 3716 3717 3718 3719 3720 3721 3722
			running_total += trb_buff_len;

			addr += trb_buff_len;
			td_remain_len -= trb_buff_len;
		}

		/* Check TD length */
		if (running_total != td_len) {
			xhci_err(xhci, "ISOC TD length unmatch\n");
3723 3724
			ret = -EINVAL;
			goto cleanup;
3725 3726 3727
		}
	}

A
Andiry Xu 已提交
3728 3729 3730 3731 3732 3733
	if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
		if (xhci->quirks & XHCI_AMD_PLL_FIX)
			usb_amd_quirk_pll_disable();
	}
	xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;

3734 3735
	giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
			start_cycle, start_trb);
3736
	return 0;
3737 3738 3739 3740
cleanup:
	/* Clean up a partially enqueued isoc transfer. */

	for (i--; i >= 0; i--)
3741
		list_del_init(&urb_priv->td[i]->td_list);
3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755

	/* Use the first TD as a temporary variable to turn the TDs we've queued
	 * into No-ops with a software-owned cycle bit. That way the hardware
	 * won't accidentally start executing bogus TDs when we partially
	 * overwrite them.  td->first_trb and td->start_seg are already set.
	 */
	urb_priv->td[0]->last_trb = ep_ring->enqueue;
	/* Every TRB except the first & last will have its cycle bit flipped. */
	td_to_noop(xhci, ep_ring, urb_priv->td[0], true);

	/* Reset the ring enqueue back to the first TRB and its cycle bit. */
	ep_ring->enqueue = urb_priv->td[0]->first_trb;
	ep_ring->enq_seg = urb_priv->td[0]->start_seg;
	ep_ring->cycle_state = start_cycle;
3756
	ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
3757 3758
	usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
	return ret;
3759 3760 3761 3762 3763 3764 3765 3766 3767 3768 3769 3770 3771 3772 3773 3774 3775 3776 3777 3778 3779 3780 3781 3782 3783 3784 3785 3786 3787 3788 3789 3790 3791
}

/*
 * Check transfer ring to guarantee there is enough room for the urb.
 * Update ISO URB start_frame and interval.
 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
 * update the urb->start_frame by now.
 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
 */
int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
		struct urb *urb, int slot_id, unsigned int ep_index)
{
	struct xhci_virt_device *xdev;
	struct xhci_ring *ep_ring;
	struct xhci_ep_ctx *ep_ctx;
	int start_frame;
	int xhci_interval;
	int ep_interval;
	int num_tds, num_trbs, i;
	int ret;

	xdev = xhci->devs[slot_id];
	ep_ring = xdev->eps[ep_index].ring;
	ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);

	num_trbs = 0;
	num_tds = urb->number_of_packets;
	for (i = 0; i < num_tds; i++)
		num_trbs += count_isoc_trbs_needed(xhci, urb, i);

	/* Check the ring to guarantee there is enough room for the whole urb.
	 * Do not insert any td of the urb to the ring if the check failed.
	 */
M
Matt Evans 已提交
3792
	ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
A
Andiry Xu 已提交
3793
			   num_trbs, mem_flags);
3794 3795 3796
	if (ret)
		return ret;

3797
	start_frame = readl(&xhci->run_regs->microframe_index);
3798 3799 3800 3801 3802 3803 3804
	start_frame &= 0x3fff;

	urb->start_frame = start_frame;
	if (urb->dev->speed == USB_SPEED_LOW ||
			urb->dev->speed == USB_SPEED_FULL)
		urb->start_frame >>= 3;

M
Matt Evans 已提交
3805
	xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
3806 3807 3808 3809 3810 3811 3812 3813 3814
	ep_interval = urb->interval;
	/* Convert to microframes */
	if (urb->dev->speed == USB_SPEED_LOW ||
			urb->dev->speed == USB_SPEED_FULL)
		ep_interval *= 8;
	/* FIXME change this to a warning and a suggestion to use the new API
	 * to set the polling interval (once the API is added).
	 */
	if (xhci_interval != ep_interval) {
3815 3816 3817 3818
		dev_dbg_ratelimited(&urb->dev->dev,
				"Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
				ep_interval, ep_interval == 1 ? "" : "s",
				xhci_interval, xhci_interval == 1 ? "" : "s");
3819 3820 3821 3822 3823 3824
		urb->interval = xhci_interval;
		/* Convert back to frames for LS/FS devices */
		if (urb->dev->speed == USB_SPEED_LOW ||
				urb->dev->speed == USB_SPEED_FULL)
			urb->interval /= 8;
	}
3825 3826
	ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;

3827
	return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
3828 3829
}

3830 3831
/****		Command Ring Operations		****/

3832 3833 3834 3835 3836 3837 3838 3839
/* Generic function for queueing a command TRB on the command ring.
 * Check to make sure there's room on the command ring for one command TRB.
 * Also check that there's room reserved for commands that must not fail.
 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
 * then only check for the number of reserved spots.
 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
 * because the command event handler may want to resubmit a failed command.
 */
3840 3841 3842
static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
			 u32 field1, u32 field2,
			 u32 field3, u32 field4, bool command_must_succeed)
3843
{
3844
	int reserved_trbs = xhci->cmd_ring_reserved_trbs;
3845
	int ret;
M
Mathias Nyman 已提交
3846 3847
	if (xhci->xhc_state & XHCI_STATE_DYING)
		return -ESHUTDOWN;
3848

3849 3850 3851
	if (!command_must_succeed)
		reserved_trbs++;

3852
	ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
A
Andiry Xu 已提交
3853
			reserved_trbs, GFP_ATOMIC);
3854 3855
	if (ret < 0) {
		xhci_err(xhci, "ERR: No room for command on command ring\n");
3856 3857 3858
		if (command_must_succeed)
			xhci_err(xhci, "ERR: Reserved TRB counting for "
					"unfailable commands failed.\n");
3859
		return ret;
3860
	}
M
Mathias Nyman 已提交
3861 3862 3863

	cmd->command_trb = xhci->cmd_ring->enqueue;
	list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
3864

3865 3866 3867 3868 3869 3870 3871
	/* if there are no other commands queued we start the timeout timer */
	if (xhci->cmd_list.next == &cmd->cmd_list &&
	    !timer_pending(&xhci->cmd_timer)) {
		xhci->current_cmd = cmd;
		mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
	}

A
Andiry Xu 已提交
3872 3873
	queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
			field4 | xhci->cmd_ring->cycle_state);
3874 3875 3876
	return 0;
}

3877
/* Queue a slot enable or disable request on the command ring */
3878 3879
int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
		u32 trb_type, u32 slot_id)
3880
{
3881
	return queue_command(xhci, cmd, 0, 0, 0,
3882
			TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3883 3884 3885
}

/* Queue an address device command TRB */
3886 3887
int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
		dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
3888
{
3889
	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3890
			upper_32_bits(in_ctx_ptr), 0,
3891 3892
			TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
			| (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
3893 3894
}

3895
int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3896 3897
		u32 field1, u32 field2, u32 field3, u32 field4)
{
3898
	return queue_command(xhci, cmd, field1, field2, field3, field4, false);
3899 3900
}

3901
/* Queue a reset device command TRB */
3902 3903
int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
		u32 slot_id)
3904
{
3905
	return queue_command(xhci, cmd, 0, 0, 0,
3906
			TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3907
			false);
3908
}
3909 3910

/* Queue a configure endpoint command TRB */
3911 3912
int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
		struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
3913
		u32 slot_id, bool command_must_succeed)
3914
{
3915
	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3916
			upper_32_bits(in_ctx_ptr), 0,
3917 3918
			TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
			command_must_succeed);
3919
}
3920

3921
/* Queue an evaluate context command TRB */
3922 3923
int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
		dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
3924
{
3925
	return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
3926
			upper_32_bits(in_ctx_ptr), 0,
3927
			TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3928
			command_must_succeed);
3929 3930
}

3931 3932 3933 3934
/*
 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
 * activity on an endpoint that is about to be suspended.
 */
3935 3936
int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
			     int slot_id, unsigned int ep_index, int suspend)
3937 3938 3939 3940
{
	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
	u32 type = TRB_TYPE(TRB_STOP_RING);
3941
	u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
3942

3943
	return queue_command(xhci, cmd, 0, 0, 0,
3944
			trb_slot_id | trb_ep_index | type | trb_suspend, false);
3945 3946 3947 3948 3949
}

/* Set Transfer Ring Dequeue Pointer command.
 * This should not be used for endpoints that have streams enabled.
 */
3950 3951 3952 3953 3954
static int queue_set_tr_deq(struct xhci_hcd *xhci, struct xhci_command *cmd,
			int slot_id,
			unsigned int ep_index, unsigned int stream_id,
			struct xhci_segment *deq_seg,
			union xhci_trb *deq_ptr, u32 cycle_state)
3955 3956 3957 3958
{
	dma_addr_t addr;
	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3959
	u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
3960
	u32 trb_sct = 0;
3961
	u32 type = TRB_TYPE(TRB_SET_DEQ);
3962
	struct xhci_virt_ep *ep;
3963

3964
	addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
3965
	if (addr == 0) {
3966
		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3967 3968
		xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
				deq_seg, deq_ptr);
3969 3970
		return 0;
	}
3971 3972 3973 3974 3975 3976 3977 3978
	ep = &xhci->devs[slot_id]->eps[ep_index];
	if ((ep->ep_state & SET_DEQ_PENDING)) {
		xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
		xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
		return 0;
	}
	ep->queued_deq_seg = deq_seg;
	ep->queued_deq_ptr = deq_ptr;
3979 3980
	if (stream_id)
		trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
3981 3982
	return queue_command(xhci, cmd,
			lower_32_bits(addr) | trb_sct | cycle_state,
3983
			upper_32_bits(addr), trb_stream_id,
3984
			trb_slot_id | trb_ep_index | type, false);
3985
}
3986

3987 3988
int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
			int slot_id, unsigned int ep_index)
3989 3990 3991 3992 3993
{
	u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
	u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
	u32 type = TRB_TYPE(TRB_RESET_EP);

3994 3995
	return queue_command(xhci, cmd, 0, 0, 0,
			trb_slot_id | trb_ep_index | type, false);
3996
}