hw.c 79.3 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19
#include <linux/module.h>
20 21
#include <asm/unaligned.h>

22
#include "hw.h"
23
#include "hw-ops.h"
24
#include "rc.h"
25
#include "ar9003_mac.h"
26

27
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
28

29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

46 47 48 49 50 51 52 53 54 55 56 57
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

58 59 60 61 62 63
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

64 65 66 67 68 69 70 71
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

72 73 74 75 76 77 78 79 80
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
81 82 83
/********************/
/* Helper Functions */
/********************/
84

85
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
86
{
87
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
88 89
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
90

91 92 93 94
	/* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
		clockrate = 117;
	else if (!ah->curchan) /* should really check for CCK instead */
95 96 97 98 99
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
100
	else
101 102 103 104 105
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

106 107 108 109 110 111 112
	if (ah->curchan) {
		if (IS_CHAN_HALF_RATE(ah->curchan))
			clockrate /= 2;
		if (IS_CHAN_QUARTER_RATE(ah->curchan))
			clockrate /= 4;
	}

113
	common->clockrate = clockrate;
S
Sujith 已提交
114 115
}

116
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
117
{
118
	struct ath_common *common = ath9k_hw_common(ah);
119

120
	return usecs * common->clockrate;
S
Sujith 已提交
121
}
122

S
Sujith 已提交
123
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
124 125 126
{
	int i;

S
Sujith 已提交
127 128 129
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
130 131 132 133 134
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
135

J
Joe Perches 已提交
136 137 138
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
139

S
Sujith 已提交
140
	return false;
141
}
142
EXPORT_SYMBOL(ath9k_hw_wait);
143

144 145 146 147 148 149 150 151 152 153 154 155 156 157
void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

158 159 160 161 162 163 164 165 166 167 168 169
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

170
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
171
			   u8 phy, int kbps,
S
Sujith 已提交
172 173
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
174
{
S
Sujith 已提交
175
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
176

S
Sujith 已提交
177 178
	if (kbps == 0)
		return 0;
179

180
	switch (phy) {
S
Sujith 已提交
181
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
182
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
183
		if (shortPreamble)
S
Sujith 已提交
184 185 186 187
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
188
	case WLAN_RC_PHY_OFDM:
189
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
190 191 192 193 194 195
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
196 197
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
198 199 200 201 202 203 204 205 206 207 208 209 210 211 212
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
213 214
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
215 216 217
		txTime = 0;
		break;
	}
218

S
Sujith 已提交
219 220
	return txTime;
}
221
EXPORT_SYMBOL(ath9k_hw_computetxtime);
222

223
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
224 225
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
226
{
S
Sujith 已提交
227
	int8_t extoff;
228

S
Sujith 已提交
229 230 231 232
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
233 234
	}

S
Sujith 已提交
235 236 237 238 239 240 241 242 243 244
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
245

S
Sujith 已提交
246 247
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
248
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
249
	centers->ext_center =
250
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
251 252
}

S
Sujith 已提交
253 254 255 256
/******************/
/* Chip Revisions */
/******************/

257
static void ath9k_hw_read_revisions(struct ath_hw *ah)
258
{
S
Sujith 已提交
259
	u32 val;
260

261 262 263 264
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
265 266 267 268 269 270 271 272 273
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
		if (ah->get_mac_revision) {
			ah->hw_version.macRev = ah->get_mac_revision();
		} else {
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
274 275 276 277 278 279 280
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
	}

S
Sujith 已提交
281
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
282

S
Sujith 已提交
283 284
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
285 286 287
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
288

289
		if (AR_SREV_9462(ah))
290 291 292 293
			ah->is_pciexpress = true;
		else
			ah->is_pciexpress = (val &
					     AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
294 295
	} else {
		if (!AR_SREV_9100(ah))
296
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
297

298
		ah->hw_version.macRev = val & AR_SREV_REVISION;
299

300
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
301
			ah->is_pciexpress = true;
S
Sujith 已提交
302
	}
303 304
}

S
Sujith 已提交
305 306 307 308
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

309
static void ath9k_hw_disablepcie(struct ath_hw *ah)
310
{
311
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
312
		return;
313

S
Sujith 已提交
314 315 316 317 318 319 320 321 322
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
323

S
Sujith 已提交
324
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
325 326
}

327 328 329 330 331 332 333 334
static void ath9k_hw_aspm_init(struct ath_hw *ah)
{
	struct ath_common *common = ath9k_hw_common(ah);

	if (common->bus_ops->aspm_init)
		common->bus_ops->aspm_init(common);
}

335
/* This should work for all families including legacy */
336
static bool ath9k_hw_chip_test(struct ath_hw *ah)
337
{
338
	struct ath_common *common = ath9k_hw_common(ah);
339
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
340
	u32 regHold[2];
J
Joe Perches 已提交
341 342 343
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
344
	int i, j, loop_max;
345

346 347 348 349 350 351 352
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
353 354
		u32 addr = regAddr[i];
		u32 wrData, rdData;
355

S
Sujith 已提交
356 357 358 359 360 361
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
362 363 364
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
365 366 367 368 369 370 371 372
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
373 374 375
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
376 377
				return false;
			}
378
		}
S
Sujith 已提交
379
		REG_WRITE(ah, regAddr[i], regHold[i]);
380
	}
S
Sujith 已提交
381
	udelay(100);
382

383 384 385
	return true;
}

386
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
387 388
{
	int i;
389

390 391 392 393 394 395 396 397
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
398
	ah->config.enable_ani = true;
399

S
Sujith 已提交
400
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
401 402
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
403 404
	}

405 406 407
	/* PAPRD needs some more work to be enabled */
	ah->config.paprd_disable = 1;

S
Sujith 已提交
408
	ah->config.rx_intr_mitigation = true;
409
	ah->config.pcieSerDesWrite = true;
410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
428
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
429 430
}

431
static void ath9k_hw_init_defaults(struct ath_hw *ah)
432
{
433 434 435 436 437
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;

438 439
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
440

441
	ah->atim_window = 0;
442 443 444
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
445 446
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
447
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
448
	ah->slottime = ATH9K_SLOT_TIME_9;
449
	ah->globaltxtimeout = (u32) -1;
450
	ah->power_mode = ATH9K_PM_UNDEFINED;
451 452
}

453
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
454
{
455
	struct ath_common *common = ath9k_hw_common(ah);
456 457 458
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
459
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
460 461 462

	sum = 0;
	for (i = 0; i < 3; i++) {
463
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
464
		sum += eeval;
465 466
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
467
	}
S
Sujith 已提交
468
	if (sum == 0 || sum == 0xffff * 3)
469 470 471 472 473
		return -EADDRNOTAVAIL;

	return 0;
}

474
static int ath9k_hw_post_init(struct ath_hw *ah)
475
{
S
Sujith Manoharan 已提交
476
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
477
	int ecode;
478

S
Sujith Manoharan 已提交
479
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
480 481 482
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
483

484 485 486 487 488
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
489

490
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
491 492
	if (ecode != 0)
		return ecode;
493

J
Joe Perches 已提交
494 495 496 497
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		"Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
498

499 500
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
501 502
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
503
		ath9k_hw_rf_free_ext_banks(ah);
504
		return ecode;
505
	}
506

507
	if (!AR_SREV_9100(ah) && !AR_SREV_9340(ah)) {
S
Sujith 已提交
508
		ath9k_hw_ani_setup(ah);
509
		ath9k_hw_ani_init(ah);
510 511 512 513 514
	}

	return 0;
}

515
static void ath9k_hw_attach_ops(struct ath_hw *ah)
516
{
517 518 519 520
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
521 522
}

523 524
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
525
{
526
	struct ath_common *common = ath9k_hw_common(ah);
527
	int r = 0;
528

529 530
	ath9k_hw_read_revisions(ah);

531 532 533 534 535 536 537 538 539
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

540
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
541
		ath_err(common, "Couldn't reset chip\n");
542
		return -EIO;
543 544
	}

545
	if (AR_SREV_9462(ah))
546 547
		ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;

548 549 550
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

551
	ath9k_hw_attach_ops(ah);
552

553
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
554
		ath_err(common, "Couldn't wakeup chip\n");
555
		return -EIO;
556 557 558 559
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
560 561
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
562 563 564 565 566 567 568 569
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

J
Joe Perches 已提交
570
	ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
571 572
		ah->config.serialize_regmode);

573 574 575 576 577
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

578 579 580 581 582 583 584 585 586 587
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
588
	case AR_SREV_VERSION_9330:
589
	case AR_SREV_VERSION_9485:
590
	case AR_SREV_VERSION_9340:
591
	case AR_SREV_VERSION_9462:
592 593
		break;
	default:
594 595 596
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
597
		return -EOPNOTSUPP;
598 599
	}

600 601
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
	    AR_SREV_9330(ah))
602 603
		ah->is_pciexpress = false;

604 605 606 607
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
608
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
609
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
610 611
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
612 613 614

	ath9k_hw_init_mode_regs(ah);

615
	if (!ah->is_pciexpress)
616 617
		ath9k_hw_disablepcie(ah);

618 619
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
620

621
	r = ath9k_hw_post_init(ah);
622
	if (r)
623
		return r;
624 625

	ath9k_hw_init_mode_gain_regs(ah);
626 627 628 629
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

630 631 632
	if (ah->is_pciexpress)
		ath9k_hw_aspm_init(ah);

633 634
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
635
		ath_err(common, "Failed to initialize MAC address\n");
636
		return r;
637 638
	}

639
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
640
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
641
	else
642
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
643

644 645 646 647
	if (AR_SREV_9330(ah))
		ah->bb_watchdog_timeout_ms = 85;
	else
		ah->bb_watchdog_timeout_ms = 25;
648

649 650
	common->state = ATH_HW_INITIALIZED;

651
	return 0;
652 653
}

654
int ath9k_hw_init(struct ath_hw *ah)
655
{
656 657
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
658

659 660 661 662 663 664 665 666 667
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
668 669
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
670
	case AR2427_DEVID_PCIE:
671
	case AR9300_DEVID_PCIE:
672
	case AR9300_DEVID_AR9485_PCIE:
G
Gabor Juhos 已提交
673
	case AR9300_DEVID_AR9330:
674
	case AR9300_DEVID_AR9340:
L
Luis R. Rodriguez 已提交
675
	case AR9300_DEVID_AR9580:
676
	case AR9300_DEVID_AR9462:
677 678 679 680
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
681 682
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
683 684
		return -EOPNOTSUPP;
	}
685

686 687
	ret = __ath9k_hw_init(ah);
	if (ret) {
688 689 690
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
691 692
		return ret;
	}
693

694
	return 0;
695
}
696
EXPORT_SYMBOL(ath9k_hw_init);
697

698
static void ath9k_hw_init_qos(struct ath_hw *ah)
699
{
S
Sujith 已提交
700 701
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
702 703
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
704

S
Sujith 已提交
705 706 707 708 709 710 711 712 713 714
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
715 716

	REGWRITE_BUFFER_FLUSH(ah);
717 718
}

719
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
720
{
721 722 723
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
724

725 726
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
		udelay(100);
727

728
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
729 730 731
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

732
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
733
			      struct ath9k_channel *chan)
734
{
735 736
	u32 pll;

737 738
	if (AR_SREV_9485(ah)) {

739 740 741 742 743 744 745
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
746

747 748 749 750 751 752
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
753 754

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
755 756 757
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
758
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
759
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
760

761
		/* program BB PLL phase_shift to 0x6 */
762
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
763 764 765 766
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
767
		udelay(1000);
768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835
	} else if (AR_SREV_9340(ah)) {
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
			pll2_divint = 0x54;
			pll2_divfrac = 0x1eb85;
			refdiv = 3;
		} else {
			pll2_divint = 88;
			pll2_divfrac = 0;
			refdiv = 5;
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval |= (0x1 << 16);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
			 (0x4 << 26) | (0x18 << 19);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		REG_WRITE(ah, AR_PHY_PLL_MODE,
			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
		udelay(1000);
836
	}
837 838

	pll = ath9k_hw_compute_pll_control(ah, chan);
839

840
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
841

842
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
843 844
		udelay(1000);

845 846
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
847 848
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
849 850
	}

S
Sujith 已提交
851 852 853
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
854 855 856 857 858 859 860 861 862 863 864 865 866

	if (AR_SREV_9340(ah)) {
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
867 868
}

869
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
870
					  enum nl80211_iftype opmode)
871
{
872
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
873
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
874 875 876 877
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
878

879 880 881
	if (AR_SREV_9340(ah))
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

882 883 884 885 886 887
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
888

889 890 891 892 893 894
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
895

896 897 898 899
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
900

901
	if (opmode == NL80211_IFTYPE_AP)
902
		imr_reg |= AR_IMR_MIB;
903

S
Sujith 已提交
904 905
	ENABLE_REGWRITE_BUFFER(ah);

906
	REG_WRITE(ah, AR_IMR, imr_reg);
907 908
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
909

S
Sujith 已提交
910 911
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
912
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
913 914
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
915

S
Sujith 已提交
916 917
	REGWRITE_BUFFER_FLUSH(ah);

918 919 920 921 922 923
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
924 925
}

926 927 928 929 930 931 932
static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
}

933
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
934
{
935 936 937
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
938 939
}

940
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
941
{
942 943 944 945 946 947 948 949 950 951
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
952
}
S
Sujith 已提交
953

954
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
955 956
{
	if (tu > 0xFFFF) {
J
Joe Perches 已提交
957 958
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
			"bad global tx timeout %u\n", tu);
959
		ah->globaltxtimeout = (u32) -1;
960 961 962
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
963
		ah->globaltxtimeout = tu;
964 965 966 967
		return true;
	}
}

968
void ath9k_hw_init_global_settings(struct ath_hw *ah)
969
{
970 971 972
	struct ath_common *common = ath9k_hw_common(ah);
	struct ieee80211_conf *conf = &common->hw->conf;
	const struct ath9k_channel *chan = ah->curchan;
973
	int acktimeout, ctstimeout;
974
	int slottime;
975
	int sifstime;
976 977
	int rx_lat = 0, tx_lat = 0, eifs = 0;
	u32 reg;
978

J
Joe Perches 已提交
979 980
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
981

982 983 984
	if (!chan)
		return;

985
	if (ah->misc_mode != 0)
986
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
987

988 989 990 991
	if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		rx_lat = 41;
	else
		rx_lat = 37;
992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004
	tx_lat = 54;

	if (IS_CHAN_HALF_RATE(chan)) {
		eifs = 175;
		rx_lat *= 2;
		tx_lat *= 2;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 11;

		slottime = 13;
		sifstime = 32;
	} else if (IS_CHAN_QUARTER_RATE(chan)) {
		eifs = 340;
1005
		rx_lat = (rx_lat * 4) - 1;
1006 1007 1008 1009 1010 1011 1012
		tx_lat *= 4;
		if (IS_CHAN_A_FAST_CLOCK(ah, chan))
		    tx_lat += 22;

		slottime = 21;
		sifstime = 64;
	} else {
1013 1014 1015 1016 1017 1018 1019 1020
		if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
			eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
			reg = AR_USEC_ASYNC_FIFO;
		} else {
			eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
				common->clockrate;
			reg = REG_READ(ah, AR_USEC);
		}
1021 1022 1023 1024 1025 1026 1027 1028 1029
		rx_lat = MS(reg, AR_USEC_RX_LAT);
		tx_lat = MS(reg, AR_USEC_TX_LAT);

		slottime = ah->slottime;
		if (IS_CHAN_5GHZ(chan))
			sifstime = 16;
		else
			sifstime = 10;
	}
1030

1031
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
1032
	acktimeout = slottime + sifstime + 3 * ah->coverage_class;
1033
	ctstimeout = acktimeout;
1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

1045 1046
	ath9k_hw_set_sifs_time(ah, sifstime);
	ath9k_hw_setslottime(ah, slottime);
1047
	ath9k_hw_set_ack_timeout(ah, acktimeout);
1048
	ath9k_hw_set_cts_timeout(ah, ctstimeout);
1049 1050
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
1051 1052 1053 1054 1055 1056 1057 1058

	REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
	REG_RMW(ah, AR_USEC,
		(common->clockrate - 1) |
		SM(rx_lat, AR_USEC_RX_LAT) |
		SM(tx_lat, AR_USEC_TX_LAT),
		AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);

S
Sujith 已提交
1059
}
1060
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
1061

S
Sujith 已提交
1062
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
1063
{
1064 1065
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
1066
	if (common->state < ATH_HW_INITIALIZED)
1067 1068
		goto free_hw;

1069
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
1070 1071

free_hw:
1072
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
1073
}
S
Sujith 已提交
1074
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
1075 1076 1077 1078 1079

/*******/
/* INI */
/*******/

1080
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1094 1095 1096 1097
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1098
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1099
{
1100
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1101

S
Sujith 已提交
1102 1103
	ENABLE_REGWRITE_BUFFER(ah);

1104 1105 1106
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1107 1108
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1109

1110 1111 1112
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1113
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1114

S
Sujith 已提交
1115 1116
	REGWRITE_BUFFER_FLUSH(ah);

1117 1118 1119 1120 1121
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1122 1123
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1124

S
Sujith 已提交
1125
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1126

1127 1128 1129
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1130
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1131

1132 1133 1134
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1135 1136
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1137 1138 1139 1140 1141 1142 1143 1144
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1145 1146 1147 1148
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1149
	if (AR_SREV_9285(ah)) {
1150 1151 1152 1153
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1154 1155
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1156
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1157 1158 1159
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
1160

S
Sujith 已提交
1161 1162
	REGWRITE_BUFFER_FLUSH(ah);

1163 1164
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1165 1166
}

1167
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1168
{
1169 1170
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1171 1172

	switch (opmode) {
1173
	case NL80211_IFTYPE_ADHOC:
1174
	case NL80211_IFTYPE_MESH_POINT:
1175
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1176
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1177
		break;
1178 1179 1180
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1181
	case NL80211_IFTYPE_STATION:
1182
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1183
		break;
1184
	default:
1185 1186
		if (!ah->is_monitoring)
			set = 0;
1187
		break;
S
Sujith 已提交
1188
	}
1189
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1190 1191
}

1192 1193
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1209
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1210 1211 1212 1213
{
	u32 rst_flags;
	u32 tmpReg;

1214
	if (AR_SREV_9100(ah)) {
1215 1216
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1217 1218 1219
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1220 1221
	ENABLE_REGWRITE_BUFFER(ah);

1222 1223 1224 1225 1226
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1238
			u32 val;
S
Sujith 已提交
1239
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1240 1241 1242 1243 1244 1245 1246

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1247 1248 1249 1250 1251 1252 1253
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288
	if (AR_SREV_9330(ah)) {
		int npend = 0;
		int i;

		/* AR9330 WAR:
		 * call external reset function to reset WMAC if:
		 * - doing a cold reset
		 * - we have pending frames in the TX queues
		 */

		for (i = 0; i < AR_NUM_QCU; i++) {
			npend = ath9k_hw_numtxpending(ah, i);
			if (npend)
				break;
		}

		if (ah->external_reset &&
		    (npend || type == ATH9K_RESET_COLD)) {
			int reset_err = 0;

			ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
				"reset MAC via external reset\n");

			reset_err = ah->external_reset();
			if (reset_err) {
				ath_err(ath9k_hw_common(ah),
					"External reset failed, err=%d\n",
					reset_err);
				return false;
			}

			REG_WRITE(ah, AR_RTC_RESET, 1);
		}
	}

1289
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1290 1291 1292

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1293 1294
	udelay(50);

1295
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1296
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1297 1298
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1311
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1312
{
S
Sujith 已提交
1313 1314
	ENABLE_REGWRITE_BUFFER(ah);

1315 1316 1317 1318 1319
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1320 1321 1322
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1323
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1324 1325
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1326
	REG_WRITE(ah, AR_RTC_RESET, 0);
1327

S
Sujith 已提交
1328 1329
	REGWRITE_BUFFER_FLUSH(ah);

1330 1331 1332 1333
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1334 1335
		REG_WRITE(ah, AR_RC, 0);

1336
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1337 1338 1339 1340

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1341 1342
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1343 1344
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC not waking up\n");
S
Sujith 已提交
1345
		return false;
1346 1347
	}

S
Sujith 已提交
1348 1349 1350
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1351
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1352
{
1353
	bool ret = false;
1354

1355 1356 1357 1358 1359
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1360 1361 1362 1363 1364
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
1365 1366
		ret = ath9k_hw_set_reset_power_on(ah);
		break;
S
Sujith 已提交
1367 1368
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
1369 1370
		ret = ath9k_hw_set_reset(ah, type);
		break;
S
Sujith 已提交
1371
	default:
1372
		break;
S
Sujith 已提交
1373
	}
1374 1375 1376 1377 1378

	if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
		REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2);

	return ret;
1379 1380
}

1381
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1382
				struct ath9k_channel *chan)
1383
{
1384
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1385 1386 1387
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1388
		return false;
1389

1390
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1391
		return false;
1392

1393
	ah->chip_fullsleep = false;
S
Sujith 已提交
1394 1395
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1396

S
Sujith 已提交
1397
	return true;
1398 1399
}

1400
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1401
				    struct ath9k_channel *chan)
1402
{
1403
	struct ath_common *common = ath9k_hw_common(ah);
1404
	u32 qnum;
1405
	int r;
1406 1407 1408 1409 1410 1411 1412 1413
	bool edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
	bool band_switch, mode_diff;
	u8 ini_reloaded;

	band_switch = (chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ)) !=
		      (ah->curchan->channelFlags & (CHANNEL_2GHZ |
						    CHANNEL_5GHZ));
	mode_diff = (chan->chanmode != ah->curchan->chanmode);
1414 1415 1416

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
J
Joe Perches 已提交
1417 1418
			ath_dbg(common, ATH_DBG_QUEUE,
				"Transmit frames pending on queue %d\n", qnum);
1419 1420 1421 1422
			return false;
		}
	}

1423
	if (!ath9k_hw_rfbus_req(ah)) {
1424
		ath_err(common, "Could not kill baseband RX\n");
1425 1426 1427
		return false;
	}

1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439
	if (edma && (band_switch || mode_diff)) {
		ath9k_hw_mark_phy_inactive(ah);
		udelay(5);

		ath9k_hw_init_pll(ah, NULL);

		if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
			ath_err(common, "Failed to do fast channel change\n");
			return false;
		}
	}

1440
	ath9k_hw_set_channel_regs(ah, chan);
1441

1442
	r = ath9k_hw_rf_set_freq(ah, chan);
1443
	if (r) {
1444
		ath_err(common, "Failed to set channel\n");
1445
		return false;
1446
	}
1447
	ath9k_hw_set_clockrate(ah);
1448
	ath9k_hw_apply_txpower(ah, chan);
1449
	ath9k_hw_rfbus_done(ah);
1450

S
Sujith 已提交
1451 1452 1453
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1454
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1455

1456
	if (edma && (band_switch || mode_diff)) {
1457
		ah->ah_flags |= AH_FASTCC;
1458 1459 1460 1461 1462 1463 1464
		if (band_switch || ini_reloaded)
			ah->eep_ops->set_board_values(ah, chan);

		ath9k_hw_init_bb(ah, chan);

		if (band_switch || ini_reloaded)
			ath9k_hw_init_cal(ah, chan);
1465
		ah->ah_flags &= ~AH_FASTCC;
1466 1467
	}

S
Sujith 已提交
1468 1469 1470
	return true;
}

1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1485
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1486
{
1487 1488 1489
	int count = 50;
	u32 reg;

1490
	if (AR_SREV_9285_12_OR_LATER(ah))
1491 1492 1493 1494
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1495

1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1508

1509
	return false;
J
Johannes Berg 已提交
1510
}
1511
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1512

1513
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1514
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1515
{
1516
	struct ath_common *common = ath9k_hw_common(ah);
1517
	struct ath9k_hw_mci *mci_hw = &ah->btcoex_hw.mci;
1518
	u32 saveLedState;
1519
	struct ath9k_channel *curchan = ah->curchan;
1520 1521
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1522
	u64 tsf = 0;
1523
	int i, r;
1524
	bool allow_fbs = false;
1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571
	bool mci = !!(ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
	bool save_fullsleep = ah->chip_fullsleep;

	if (mci) {

		ar9003_mci_2g5g_changed(ah, IS_CHAN_2GHZ(chan));

		if (mci_hw->bt_state == MCI_BT_CAL_START) {
			u32 payload[4] = {0, 0, 0, 0};

			ath_dbg(common, ATH_DBG_MCI, "MCI stop rx for BT CAL");

			mci_hw->bt_state = MCI_BT_CAL;

			/*
			 * MCI FIX: disable mci interrupt here. This is to avoid
			 * SW_MSG_DONE or RX_MSG bits to trigger MCI_INT and
			 * lead to mci_intr reentry.
			 */

			ar9003_mci_disable_interrupt(ah);

			ath_dbg(common, ATH_DBG_MCI, "send WLAN_CAL_GRANT");
			MCI_GPM_SET_CAL_TYPE(payload, MCI_GPM_WLAN_CAL_GRANT);
			ar9003_mci_send_message(ah, MCI_GPM, 0, payload,
						16, true, false);

			ath_dbg(common, ATH_DBG_MCI, "\nMCI BT is calibrating");

			/* Wait BT calibration to be completed for 25ms */

			if (ar9003_mci_wait_for_gpm(ah, MCI_GPM_BT_CAL_DONE,
								  0, 25000))
				ath_dbg(common, ATH_DBG_MCI,
					"MCI got BT_CAL_DONE\n");
			else
				ath_dbg(common, ATH_DBG_MCI,
					"MCI ### BT cal takes to long, force"
					"bt_state to be bt_awake\n");
			mci_hw->bt_state = MCI_BT_AWAKE;
			/* MCI FIX: enable mci interrupt here */
			ar9003_mci_enable_interrupt(ah);

			return true;
		}
	}

1572

1573
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1574
		return -EIO;
1575

1576
	if (curchan && !ah->chip_fullsleep)
1577 1578
		ath9k_hw_getnf(ah, curchan);

1579 1580 1581 1582 1583 1584 1585 1586 1587
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}
1588
	ah->noise = ath9k_hw_getchan_noise(ah, chan);
1589

1590
	if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1591 1592
		bChannelChange = false;

1593 1594 1595 1596 1597 1598
	if (caldata &&
	    caldata->done_txiqcal_once &&
	    caldata->done_txclcal_once &&
	    caldata->rtt_hist.num_readings)
		allow_fbs = true;

1599
	if (bChannelChange &&
1600 1601 1602
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1603 1604 1605
	    (allow_fbs ||
	     ((chan->channelFlags & CHANNEL_ALL) ==
	      (ah->curchan->channelFlags & CHANNEL_ALL)))) {
L
Luis R. Rodriguez 已提交
1606
		if (ath9k_hw_channel_change(ah, chan)) {
1607
			ath9k_hw_loadnf(ah, ah->curchan);
1608
			ath9k_hw_start_nfcal(ah, true);
1609 1610 1611
			if (mci && mci_hw->ready)
				ar9003_mci_2g5g_switch(ah, true);

1612 1613
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1614
			return 0;
1615 1616 1617
		}
	}

1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631
	if (mci) {
		ar9003_mci_disable_interrupt(ah);

		if (mci_hw->ready && !save_fullsleep) {
			ar9003_mci_mute_bt(ah);
			udelay(20);
			REG_WRITE(ah, AR_BTCOEX_CTRL, 0);
		}

		mci_hw->bt_state = MCI_BT_SLEEP;
		mci_hw->ready = false;
	}


1632 1633 1634 1635 1636 1637
	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1638
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1639 1640
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1641 1642
		tsf = ath9k_hw_gettsf64(ah);

1643 1644 1645 1646 1647 1648
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1649 1650
	ah->paprd_table_write_done = false;

1651
	/* Only required on the first reset */
1652 1653 1654 1655 1656 1657 1658
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1659
	if (!ath9k_hw_chip_reset(ah, chan)) {
1660
		ath_err(common, "Chip reset failed\n");
1661
		return -EINVAL;
1662 1663
	}

1664
	/* Only required on the first reset */
1665 1666 1667 1668 1669 1670 1671 1672
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1673
	/* Restore TSF */
1674
	if (tsf)
S
Sujith 已提交
1675 1676
		ath9k_hw_settsf64(ah, tsf);

1677
	if (AR_SREV_9280_20_OR_LATER(ah))
1678
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1679

S
Sujith 已提交
1680 1681 1682
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1683
	r = ath9k_hw_process_ini(ah, chan);
1684 1685
	if (r)
		return r;
1686

1687 1688 1689
	if (mci)
		ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);

1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1718 1719 1720
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1721
	ath9k_hw_spur_mitigate_freq(ah, chan);
1722
	ah->eep_ops->set_board_values(ah, chan);
1723

S
Sujith 已提交
1724 1725
	ENABLE_REGWRITE_BUFFER(ah);

1726 1727
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1728 1729
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1730
		  | (ah->config.
1731
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1732
		  | ah->sta_id1_defaults);
1733
	ath_hw_setbssidmask(common);
1734
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1735
	ath9k_hw_write_associd(ah);
1736 1737 1738
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1739 1740
	REGWRITE_BUFFER_FLUSH(ah);

1741 1742
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1743
	r = ath9k_hw_rf_set_freq(ah, chan);
1744 1745
	if (r)
		return r;
1746

1747 1748
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1749 1750
	ENABLE_REGWRITE_BUFFER(ah);

1751 1752 1753
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1754 1755
	REGWRITE_BUFFER_FLUSH(ah);

1756
	ah->intr_txqs = 0;
1757
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1758 1759
		ath9k_hw_resettxqueue(ah, i);

1760
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1761
	ath9k_hw_ani_cache_ini_regs(ah);
1762 1763
	ath9k_hw_init_qos(ah);

1764
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1765
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1766

1767
	ath9k_hw_init_global_settings(ah);
1768

1769 1770 1771 1772 1773 1774 1775
	if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
		REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
			    AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
		REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
			      AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
1776 1777
	}

1778
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1779 1780 1781 1782 1783

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1784
	if (ah->config.rx_intr_mitigation) {
1785 1786 1787 1788
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1789 1790 1791 1792 1793
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1794 1795
	ath9k_hw_init_bb(ah, chan);

1796
	if (caldata) {
1797
		caldata->done_txiqcal_once = false;
1798
		caldata->done_txclcal_once = false;
1799
		caldata->rtt_hist.num_readings = 0;
1800
	}
1801
	if (!ath9k_hw_init_cal(ah, chan))
1802
		return -EIO;
1803

1804 1805 1806
	ath9k_hw_loadnf(ah, chan);
	ath9k_hw_start_nfcal(ah, true);

1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855
	if (mci && mci_hw->ready) {

		if (IS_CHAN_2GHZ(chan) &&
		    (mci_hw->bt_state == MCI_BT_SLEEP)) {

			if (ar9003_mci_check_int(ah,
			    AR_MCI_INTERRUPT_RX_MSG_REMOTE_RESET) ||
			    ar9003_mci_check_int(ah,
			    AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE)) {

				/*
				 * BT is sleeping. Check if BT wakes up during
				 * WLAN calibration. If BT wakes up during
				 * WLAN calibration, need to go through all
				 * message exchanges again and recal.
				 */

				ath_dbg(common, ATH_DBG_MCI, "MCI BT wakes up"
					"during WLAN calibration\n");

				REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_RAW,
					  AR_MCI_INTERRUPT_RX_MSG_REMOTE_RESET |
					  AR_MCI_INTERRUPT_RX_MSG_REQ_WAKE);
				ath_dbg(common, ATH_DBG_MCI, "MCI send"
					"REMOTE_RESET\n");
				ar9003_mci_remote_reset(ah, true);
				ar9003_mci_send_sys_waking(ah, true);
				udelay(1);
				if (IS_CHAN_2GHZ(chan))
					ar9003_mci_send_lna_transfer(ah, true);

				mci_hw->bt_state = MCI_BT_AWAKE;

				ath_dbg(common, ATH_DBG_MCI, "MCI re-cal\n");

				if (caldata) {
					caldata->done_txiqcal_once = false;
					caldata->done_txclcal_once = false;
					caldata->rtt_hist.num_readings = 0;
				}

				if (!ath9k_hw_init_cal(ah, chan))
					return -EIO;

			}
		}
		ar9003_mci_enable_interrupt(ah);
	}

S
Sujith 已提交
1856
	ENABLE_REGWRITE_BUFFER(ah);
1857

1858
	ath9k_hw_restore_chainmask(ah);
1859 1860
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1861 1862
	REGWRITE_BUFFER_FLUSH(ah);

1863 1864 1865
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1866 1867 1868 1869
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
J
Joe Perches 已提交
1870
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1871
				"CFG Byte Swap Set 0x%x\n", mask);
1872 1873 1874 1875
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
J
Joe Perches 已提交
1876
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1877
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1878 1879
		}
	} else {
1880 1881 1882 1883 1884 1885 1886
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1887
#ifdef __BIG_ENDIAN
1888
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah))
1889 1890
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
1891
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1892 1893 1894
#endif
	}

1895
	if (ah->btcoex_hw.enabled)
1896 1897
		ath9k_hw_btcoex_enable(ah);

1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912
	if (mci && mci_hw->ready) {
		/*
		 * check BT state again to make
		 * sure it's not changed.
		 */

		ar9003_mci_sync_bt_state(ah);
		ar9003_mci_2g5g_switch(ah, true);

		if ((mci_hw->bt_state == MCI_BT_AWAKE) &&
				(mci_hw->query_bt == true)) {
			mci_hw->need_flush_btinfo = true;
		}
	}

1913
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1914
		ar9003_hw_bb_watchdog_config(ah);
1915

1916 1917 1918
		ar9003_hw_disable_phy_restart(ah);
	}

1919 1920
	ath9k_hw_apply_gpio_override(ah);

1921
	return 0;
1922
}
1923
EXPORT_SYMBOL(ath9k_hw_reset);
1924

S
Sujith 已提交
1925 1926 1927 1928
/******************************/
/* Power Management (Chipset) */
/******************************/

1929 1930 1931 1932
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1933
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1934
{
S
Sujith 已提交
1935 1936
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1937
		if (AR_SREV_9462(ah)) {
1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948
			REG_WRITE(ah, AR_TIMER_MODE,
				  REG_READ(ah, AR_TIMER_MODE) & 0xFFFFFF00);
			REG_WRITE(ah, AR_NDP2_TIMER_MODE, REG_READ(ah,
				  AR_NDP2_TIMER_MODE) & 0xFFFFFF00);
			REG_WRITE(ah, AR_SLP32_INC,
				  REG_READ(ah, AR_SLP32_INC) & 0xFFF00000);
			/* xxx Required for WLAN only case ? */
			REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
			udelay(100);
		}

1949 1950 1951 1952
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
1953 1954
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);

1955
		if (AR_SREV_9462(ah))
1956 1957
			udelay(100);

1958
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1959
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1960

1961
		/* Shutdown chip. Active low */
1962
		if (!AR_SREV_5416(ah) &&
1963
				!AR_SREV_9271(ah) && !AR_SREV_9462_10(ah)) {
1964 1965 1966
			REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
			udelay(2);
		}
S
Sujith 已提交
1967
	}
1968 1969

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1970
	REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1971 1972
}

1973 1974 1975 1976 1977
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1978
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1979
{
1980 1981
	u32 val;

S
Sujith 已提交
1982 1983
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1984
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1985

S
Sujith 已提交
1986
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1987
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1988 1989 1990
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1991 1992 1993 1994 1995 1996 1997 1998 1999 2000

			/* When chip goes into network sleep, it could be waken
			 * up by MCI_INT interrupt caused by BT's HW messages
			 * (LNA_xxx, CONT_xxx) which chould be in a very fast
			 * rate (~100us). This will cause chip to leave and
			 * re-enter network sleep mode frequently, which in
			 * consequence will have WLAN MCI HW to generate lots of
			 * SYS_WAKING and SYS_SLEEPING messages which will make
			 * BT CPU to busy to process.
			 */
2001
			if (AR_SREV_9462(ah)) {
2002 2003 2004 2005
				val = REG_READ(ah, AR_MCI_INTERRUPT_RX_MSG_EN) &
					~AR_MCI_INTERRUPT_RX_HW_MSG_MASK;
				REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, val);
			}
2006 2007 2008 2009
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
2010 2011
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2012

2013
			if (AR_SREV_9462(ah))
2014
				udelay(30);
2015 2016
		}
	}
2017 2018 2019 2020

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
2021 2022
}

2023
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
2024
{
S
Sujith 已提交
2025 2026
	u32 val;
	int i;
2027

2028 2029 2030 2031 2032 2033
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
2034 2035 2036 2037 2038 2039 2040
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
2041 2042
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
2043 2044 2045 2046
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
2047

S
Sujith 已提交
2048 2049 2050
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
2051

S
Sujith 已提交
2052 2053 2054 2055 2056 2057 2058
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
2059
		}
S
Sujith 已提交
2060
		if (i == 0) {
2061 2062 2063
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
2064
			return false;
2065 2066 2067
		}
	}

S
Sujith 已提交
2068
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2069

S
Sujith 已提交
2070
	return true;
2071 2072
}

2073
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
2074
{
2075
	struct ath_common *common = ath9k_hw_common(ah);
2076
	struct ath9k_hw_mci *mci = &ah->btcoex_hw.mci;
2077
	int status = true, setChip = true;
S
Sujith 已提交
2078 2079 2080 2081 2082 2083 2084
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

2085 2086 2087
	if (ah->power_mode == mode)
		return status;

J
Joe Perches 已提交
2088 2089
	ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
2090 2091 2092 2093

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
2094 2095 2096 2097

		if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
			REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2);

S
Sujith 已提交
2098 2099
		break;
	case ATH9K_PM_FULL_SLEEP:
2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114

		if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI) {
			if (ar9003_mci_state(ah, MCI_STATE_ENABLE, NULL) &&
				(mci->bt_state != MCI_BT_SLEEP) &&
				!mci->halted_bt_gpm) {
				ath_dbg(common, ATH_DBG_MCI, "MCI halt BT GPM"
						"(full_sleep)");
				ar9003_mci_send_coex_halt_bt_gpm(ah,
								 true, true);
			}

			mci->ready = false;
			REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2);
		}

S
Sujith 已提交
2115
		ath9k_set_power_sleep(ah, setChip);
2116
		ah->chip_fullsleep = true;
S
Sujith 已提交
2117 2118
		break;
	case ATH9K_PM_NETWORK_SLEEP:
2119 2120 2121 2122

		if (ah->caps.hw_caps & ATH9K_HW_CAP_MCI)
			REG_WRITE(ah, AR_RTC_KEEP_AWAKE, 0x2);

S
Sujith 已提交
2123 2124
		ath9k_set_power_network_sleep(ah, setChip);
		break;
2125
	default:
2126
		ath_err(common, "Unknown power mode %u\n", mode);
2127 2128
		return false;
	}
2129
	ah->power_mode = mode;
S
Sujith 已提交
2130

2131 2132 2133 2134 2135
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
2136 2137 2138

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
2139

S
Sujith 已提交
2140
	return status;
2141
}
2142
EXPORT_SYMBOL(ath9k_hw_setpower);
2143

S
Sujith 已提交
2144 2145 2146 2147
/*******************/
/* Beacon Handling */
/*******************/

2148
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
2149 2150 2151
{
	int flags = 0;

S
Sujith 已提交
2152 2153
	ENABLE_REGWRITE_BUFFER(ah);

2154
	switch (ah->opmode) {
2155
	case NL80211_IFTYPE_ADHOC:
2156
	case NL80211_IFTYPE_MESH_POINT:
2157 2158
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
2159 2160
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
2161
		flags |= AR_NDP_TIMER_EN;
2162
	case NL80211_IFTYPE_AP:
2163 2164 2165 2166 2167
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
2168 2169 2170
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
2171
	default:
J
Joe Perches 已提交
2172 2173 2174
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
			__func__, ah->opmode);
2175 2176
		return;
		break;
2177 2178
	}

2179 2180 2181 2182
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
2183

S
Sujith 已提交
2184 2185
	REGWRITE_BUFFER_FLUSH(ah);

2186 2187
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
2188
EXPORT_SYMBOL(ath9k_hw_beaconinit);
2189

2190
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
2191
				    const struct ath9k_beacon_state *bs)
2192 2193
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
2194
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2195
	struct ath_common *common = ath9k_hw_common(ah);
2196

S
Sujith 已提交
2197 2198
	ENABLE_REGWRITE_BUFFER(ah);

2199 2200 2201
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
2202
		  TU_TO_USEC(bs->bs_intval));
2203
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
2204
		  TU_TO_USEC(bs->bs_intval));
2205

S
Sujith 已提交
2206 2207
	REGWRITE_BUFFER_FLUSH(ah);

2208 2209 2210
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

2211
	beaconintval = bs->bs_intval;
2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

J
Joe Perches 已提交
2225 2226 2227 2228
	ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
2229

S
Sujith 已提交
2230 2231
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2232 2233 2234
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2235

S
Sujith 已提交
2236 2237 2238
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
2239

S
Sujith 已提交
2240 2241 2242 2243
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2244

S
Sujith 已提交
2245 2246
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2247

S
Sujith 已提交
2248 2249
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2250

S
Sujith 已提交
2251 2252
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
2253 2254 2255
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
2256

2257 2258
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
2259
}
2260
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
2261

S
Sujith 已提交
2262 2263 2264 2265
/*******************/
/* HW Capabilities */
/*******************/

2266 2267 2268 2269 2270 2271 2272 2273 2274
static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
{
	eeprom_chainmask &= chip_chainmask;
	if (eeprom_chainmask)
		return eeprom_chainmask;
	else
		return chip_chainmask;
}

2275
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
2276
{
2277
	struct ath9k_hw_capabilities *pCap = &ah->caps;
2278
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2279
	struct ath_common *common = ath9k_hw_common(ah);
2280
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
2281
	unsigned int chip_chainmask;
2282

2283
	u16 eeval;
2284
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
2285

S
Sujith 已提交
2286
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
2287
	regulatory->current_rd = eeval;
2288

2289
	if (ah->opmode != NL80211_IFTYPE_AP &&
2290
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
2291 2292 2293 2294 2295
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
J
Joe Perches 已提交
2296 2297
		ath_dbg(common, ATH_DBG_REGULATORY,
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
2298
	}
2299

S
Sujith 已提交
2300
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
2301
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
2302 2303
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
2304 2305 2306
		return -EINVAL;
	}

2307 2308
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
2309

2310 2311
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
2312

2313 2314 2315 2316 2317 2318 2319 2320 2321
	if (AR_SREV_9485(ah) || AR_SREV_9285(ah) || AR_SREV_9330(ah))
		chip_chainmask = 1;
	else if (!AR_SREV_9280_20_OR_LATER(ah))
		chip_chainmask = 7;
	else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
		chip_chainmask = 3;
	else
		chip_chainmask = 7;

S
Sujith 已提交
2322
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
2323 2324 2325 2326
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
2327
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
2328 2329 2330
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
2331
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
2332 2333
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
2334
	else
2335
		/* Use rx_chainmask from EEPROM. */
2336
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
2337

2338 2339
	pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
	pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
2340 2341
	ah->txchainmask = pCap->tx_chainmask;
	ah->rxchainmask = pCap->rx_chainmask;
2342

2343
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
2344

2345 2346 2347 2348
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

2349 2350
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2351
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2352 2353 2354
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2355

2356 2357
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2358 2359
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2360 2361 2362 2363
	else if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->num_gpio_pins = AR9300_NUM_GPIO;
	else if (AR_SREV_9287_11_OR_LATER(ah))
		pCap->num_gpio_pins = AR9287_NUM_GPIO;
2364
	else if (AR_SREV_9285_12_OR_LATER(ah))
2365
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2366
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2367 2368 2369
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2370

S
Sujith 已提交
2371 2372 2373 2374 2375
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2376 2377
	}

2378
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2379 2380 2381 2382 2383 2384
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2385 2386

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2387
	}
S
Sujith 已提交
2388
#endif
2389
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2390 2391 2392
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2393

2394
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2395 2396 2397
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2398

2399
	if (common->btcoex_enabled) {
2400 2401 2402
		if (AR_SREV_9462(ah))
			btcoex_hw->scheme = ATH_BTCOEX_CFG_MCI;
		else if (AR_SREV_9300_20_OR_LATER(ah)) {
2403
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417
			btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9300;
			btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9300;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO_9300;
		} else if (AR_SREV_9280_20_OR_LATER(ah)) {
			btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9280;
			btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9280;

			if (AR_SREV_9285(ah)) {
				btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
				btcoex_hw->btpriority_gpio =
						ATH_BTPRIORITY_GPIO_9285;
			} else {
				btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
			}
2418
		}
2419
	} else {
2420
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2421
	}
2422

2423
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2424
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2425
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
2426 2427
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2428 2429 2430
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2431
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2432
		pCap->txs_len = sizeof(struct ar9003_txs);
2433 2434
		if (!ah->config.paprd_disable &&
		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2435
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2436 2437
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2438
		if (AR_SREV_9280_20(ah))
2439
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2440
	}
2441

2442 2443 2444
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2445 2446 2447
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2448
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2449 2450
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2451 2452 2453 2454 2455 2456 2457
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
2458 2459 2460 2461 2462 2463
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


2464
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
		/*
		 * enable the diversity-combining algorithm only when
		 * both enable_lna_div and enable_fast_div are set
		 *		Table for Diversity
		 * ant_div_alt_lnaconf		bit 0-1
		 * ant_div_main_lnaconf		bit 2-3
		 * ant_div_alt_gaintb		bit 4
		 * ant_div_main_gaintb		bit 5
		 * enable_ant_div_lnadiv	bit 6
		 * enable_ant_fast_div		bit 7
		 */
		if ((ant_div_ctl1 >> 0x6) == 0x3)
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
	}
2480

2481 2482 2483 2484 2485
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2498 2499
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		ah->enabled_cals |= TX_IQ_CAL;
2500
		if (AR_SREV_9485_OR_LATER(ah))
2501 2502
			ah->enabled_cals |= TX_IQ_ON_AGC_CAL;
	}
2503
	if (AR_SREV_9462(ah))
2504
		pCap->hw_caps |= ATH9K_HW_CAP_RTT | ATH9K_HW_CAP_MCI;
2505

2506
	return 0;
2507 2508
}

S
Sujith 已提交
2509 2510 2511
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2512

2513
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2514 2515 2516 2517
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2518

S
Sujith 已提交
2519 2520 2521 2522 2523 2524
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2525

S
Sujith 已提交
2526
	gpio_shift = (gpio % 6) * 5;
2527

S
Sujith 已提交
2528 2529 2530 2531
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2532
	} else {
S
Sujith 已提交
2533 2534 2535 2536 2537
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2538 2539 2540
	}
}

2541
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2542
{
S
Sujith 已提交
2543
	u32 gpio_shift;
2544

2545
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2546

S
Sujith 已提交
2547 2548 2549 2550 2551 2552 2553
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2554

S
Sujith 已提交
2555
	gpio_shift = gpio << 1;
S
Sujith 已提交
2556 2557 2558 2559
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2560
}
2561
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2562

2563
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2564
{
2565 2566 2567
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2568
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2569
		return 0xffffffff;
2570

S
Sujith 已提交
2571 2572 2573 2574 2575
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2576 2577
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2578
	else if (AR_SREV_9271(ah))
2579
		return MS_REG_READ(AR9271, gpio) != 0;
2580
	else if (AR_SREV_9287_11_OR_LATER(ah))
2581
		return MS_REG_READ(AR9287, gpio) != 0;
2582
	else if (AR_SREV_9285_12_OR_LATER(ah))
2583
		return MS_REG_READ(AR9285, gpio) != 0;
2584
	else if (AR_SREV_9280_20_OR_LATER(ah))
2585 2586 2587
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2588
}
2589
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2590

2591
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2592
			 u32 ah_signal_type)
2593
{
S
Sujith 已提交
2594
	u32 gpio_shift;
2595

S
Sujith 已提交
2596 2597 2598 2599 2600 2601 2602
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2603

S
Sujith 已提交
2604
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2605 2606 2607 2608 2609
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2610
}
2611
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2612

2613
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2614
{
S
Sujith 已提交
2615 2616 2617 2618 2619 2620 2621
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2622 2623 2624
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2625 2626
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2627
}
2628
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2629

2630
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2631
{
S
Sujith 已提交
2632
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2633
}
2634
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2635

2636
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2637
{
S
Sujith 已提交
2638
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2639
}
2640
EXPORT_SYMBOL(ath9k_hw_setantenna);
2641

S
Sujith 已提交
2642 2643 2644 2645
/*********************/
/* General Operation */
/*********************/

2646
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2647
{
S
Sujith 已提交
2648 2649
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2650

S
Sujith 已提交
2651 2652 2653 2654
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2655

S
Sujith 已提交
2656
	return bits;
2657
}
2658
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2659

2660
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2661
{
S
Sujith 已提交
2662
	u32 phybits;
2663

S
Sujith 已提交
2664 2665
	ENABLE_REGWRITE_BUFFER(ah);

2666
	if (AR_SREV_9462(ah))
2667 2668
		bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;

S
Sujith 已提交
2669 2670
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2671 2672 2673 2674 2675 2676
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2677

S
Sujith 已提交
2678
	if (phybits)
2679
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2680
	else
2681
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2682 2683

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2684
}
2685
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2686

2687
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2688
{
2689 2690 2691 2692 2693
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2694
}
2695
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2696

2697
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2698
{
2699
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2700
		return false;
2701

2702 2703 2704 2705 2706
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2707
}
2708
EXPORT_SYMBOL(ath9k_hw_disable);
2709

2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745
static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
{
	enum eeprom_param gain_param;

	if (IS_CHAN_2GHZ(chan))
		gain_param = EEP_ANTENNA_GAIN_2G;
	else
		gain_param = EEP_ANTENNA_GAIN_5G;

	return ah->eep_ops->get_eeprom(ah, gain_param);
}

void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan)
{
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
	struct ieee80211_channel *channel;
	int chan_pwr, new_pwr, max_gain;
	int ant_gain, ant_reduction = 0;

	if (!chan)
		return;

	channel = chan->chan;
	chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
	new_pwr = min_t(int, chan_pwr, reg->power_limit);
	max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;

	ant_gain = get_antenna_gain(ah, chan);
	if (ant_gain > max_gain)
		ant_reduction = ant_gain - max_gain;

	ah->eep_ops->set_txpower(ah, chan,
				 ath9k_regd_get_ctl(reg, chan),
				 ant_reduction, new_pwr, false);
}

2746
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2747
{
2748
	struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2749
	struct ath9k_channel *chan = ah->curchan;
2750
	struct ieee80211_channel *channel = chan->chan;
2751

D
Dan Carpenter 已提交
2752
	reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
2753
	if (test)
2754
		channel->max_power = MAX_RATE_POWER / 2;
2755

2756
	ath9k_hw_apply_txpower(ah, chan);
2757

2758 2759
	if (test)
		channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
2760
}
2761
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2762

2763
void ath9k_hw_setopmode(struct ath_hw *ah)
2764
{
2765
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2766
}
2767
EXPORT_SYMBOL(ath9k_hw_setopmode);
2768

2769
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2770
{
S
Sujith 已提交
2771 2772
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2773
}
2774
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2775

2776
void ath9k_hw_write_associd(struct ath_hw *ah)
2777
{
2778 2779 2780 2781 2782
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2783
}
2784
EXPORT_SYMBOL(ath9k_hw_write_associd);
2785

2786 2787
#define ATH9K_MAX_TSF_READ 10

2788
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2789
{
2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2801

2802
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2803

2804
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2805
}
2806
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2807

2808
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2809 2810
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2811
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2812
}
2813
EXPORT_SYMBOL(ath9k_hw_settsf64);
2814

2815
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2816
{
2817 2818
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
J
Joe Perches 已提交
2819 2820
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2821

S
Sujith 已提交
2822 2823
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2824
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2825

S
Sujith 已提交
2826
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2827 2828
{
	if (setting)
2829
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2830
	else
2831
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2832
}
2833
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2834

L
Luis R. Rodriguez 已提交
2835
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2836
{
L
Luis R. Rodriguez 已提交
2837
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2838 2839
	u32 macmode;

L
Luis R. Rodriguez 已提交
2840
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2841 2842 2843
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2844

S
Sujith 已提交
2845
	REG_WRITE(ah, AR_2040_MODE, macmode);
2846
}
2847 2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2893
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2894 2895 2896
{
	return REG_READ(ah, AR_TSF_L32);
}
2897
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908 2909 2910

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2911 2912 2913
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2926
EXPORT_SYMBOL(ath_gen_timer_alloc);
2927

2928 2929
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
2930
			      u32 trig_timeout,
2931
			      u32 timer_period)
2932 2933
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2934
	u32 tsf, timer_next;
2935 2936 2937 2938 2939 2940 2941

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2942 2943
	timer_next = tsf + trig_timeout;

J
Joe Perches 已提交
2944 2945 2946
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

2958
	if (AR_SREV_9462(ah)) {
2959
		/*
2960
		 * Starting from AR9462, each generic timer can select which tsf
2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971
		 * to use. But we still follow the old rule, 0 - 7 use tsf and
		 * 8 - 15  use tsf2.
		 */
		if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
			REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
		else
			REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
				       (1 << timer->index));
	}

2972 2973 2974 2975 2976
	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2977
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2978

2979
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2999
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
3000 3001 3002 3003 3004 3005 3006 3007 3008

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
3009
EXPORT_SYMBOL(ath_gen_timer_free);
3010 3011 3012 3013 3014 3015 3016 3017

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
3018
	struct ath_common *common = ath9k_hw_common(ah);
3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
3033 3034
		ath_dbg(common, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
3035 3036 3037 3038 3039 3040 3041
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
3042 3043
		ath_dbg(common, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
3044 3045 3046
		timer->trigger(timer->arg);
	}
}
3047
EXPORT_SYMBOL(ath_gen_timer_isr);
3048

3049 3050 3051 3052 3053 3054 3055 3056 3057 3058
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
3071 3072
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
3073
	{ AR_SREV_VERSION_9300,         "9300" },
3074
	{ AR_SREV_VERSION_9330,         "9330" },
3075
	{ AR_SREV_VERSION_9340,		"9340" },
3076
	{ AR_SREV_VERSION_9485,         "9485" },
3077
	{ AR_SREV_VERSION_9462,         "9462" },
3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
3095
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
3112
static const char *ath9k_hw_rf_name(u16 rf_version)
3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
3124 3125 3126 3127 3128 3129

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
3130
	if (AR_SREV_9280_20_OR_LATER(ah)) {
3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);