hw.c 65.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2010 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

57 58 59 60 61 62
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

63 64 65 66 67 68 69 70
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

71 72 73 74 75 76 77 78 79
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87 88
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
89

90
	if (!ah->curchan) /* should really check for CCK instead */
91 92 93 94 95
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
96
	else
97 98 99 100 101 102
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

	common->clockrate = clockrate;
S
Sujith 已提交
103 104
}

105
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
106
{
107
	struct ath_common *common = ath9k_hw_common(ah);
108

109
	return usecs * common->clockrate;
S
Sujith 已提交
110
}
111

S
Sujith 已提交
112
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
113 114 115
{
	int i;

S
Sujith 已提交
116 117 118
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
119 120 121 122 123
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
124

J
Joe Perches 已提交
125 126 127
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
128

S
Sujith 已提交
129
	return false;
130
}
131
EXPORT_SYMBOL(ath9k_hw_wait);
132

133 134 135 136 137 138 139 140 141 142 143 144 145 146
void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

147 148 149 150 151 152 153 154 155 156 157 158
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

159
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
160
			   u8 phy, int kbps,
S
Sujith 已提交
161 162
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
163
{
S
Sujith 已提交
164
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
165

S
Sujith 已提交
166 167
	if (kbps == 0)
		return 0;
168

169
	switch (phy) {
S
Sujith 已提交
170
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
171
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
172
		if (shortPreamble)
S
Sujith 已提交
173 174 175 176
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
177
	case WLAN_RC_PHY_OFDM:
178
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
179 180 181 182 183 184
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
185 186
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
202 203
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
204 205 206
		txTime = 0;
		break;
	}
207

S
Sujith 已提交
208 209
	return txTime;
}
210
EXPORT_SYMBOL(ath9k_hw_computetxtime);
211

212
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
213 214
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
215
{
S
Sujith 已提交
216
	int8_t extoff;
217

S
Sujith 已提交
218 219 220 221
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
222 223
	}

S
Sujith 已提交
224 225 226 227 228 229 230 231 232 233
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
234

S
Sujith 已提交
235 236
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
237
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
238
	centers->ext_center =
239
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
240 241
}

S
Sujith 已提交
242 243 244 245
/******************/
/* Chip Revisions */
/******************/

246
static void ath9k_hw_read_revisions(struct ath_hw *ah)
247
{
S
Sujith 已提交
248
	u32 val;
249

S
Sujith 已提交
250
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
251

S
Sujith 已提交
252 253
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
254 255 256
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
257
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
258 259
	} else {
		if (!AR_SREV_9100(ah))
260
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
261

262
		ah->hw_version.macRev = val & AR_SREV_REVISION;
263

264
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
265
			ah->is_pciexpress = true;
S
Sujith 已提交
266
	}
267 268
}

S
Sujith 已提交
269 270 271 272
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

273
static void ath9k_hw_disablepcie(struct ath_hw *ah)
274
{
275
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
276
		return;
277

S
Sujith 已提交
278 279 280 281 282 283 284 285 286
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
287

S
Sujith 已提交
288
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
289 290
}

291
/* This should work for all families including legacy */
292
static bool ath9k_hw_chip_test(struct ath_hw *ah)
293
{
294
	struct ath_common *common = ath9k_hw_common(ah);
295
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
296
	u32 regHold[2];
J
Joe Perches 已提交
297 298 299
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
300
	int i, j, loop_max;
301

302 303 304 305 306 307 308
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
309 310
		u32 addr = regAddr[i];
		u32 wrData, rdData;
311

S
Sujith 已提交
312 313 314 315 316 317
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
318 319 320
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
321 322 323 324 325 326 327 328
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
329 330 331
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
332 333
				return false;
			}
334
		}
S
Sujith 已提交
335
		REG_WRITE(ah, regAddr[i], regHold[i]);
336
	}
S
Sujith 已提交
337
	udelay(100);
338

339 340 341
	return true;
}

342
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
343 344
{
	int i;
345

346 347 348 349 350 351 352 353 354
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
355
	ah->config.enable_ani = true;
356

S
Sujith 已提交
357
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
358 359
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
360 361
	}

362 363 364
	/* PAPRD needs some more work to be enabled */
	ah->config.paprd_disable = 1;

S
Sujith 已提交
365
	ah->config.rx_intr_mitigation = true;
366
	ah->config.pcieSerDesWrite = true;
367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
385
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
386 387
}

388
static void ath9k_hw_init_defaults(struct ath_hw *ah)
389
{
390 391 392 393 394 395
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

396 397
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
398

399
	ah->atim_window = 0;
400 401 402
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
403 404
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
405
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
F
Felix Fietkau 已提交
406
	ah->slottime = 20;
407
	ah->globaltxtimeout = (u32) -1;
408
	ah->power_mode = ATH9K_PM_UNDEFINED;
409 410
}

411
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
412
{
413
	struct ath_common *common = ath9k_hw_common(ah);
414 415 416
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
417
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
418 419 420

	sum = 0;
	for (i = 0; i < 3; i++) {
421
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
422
		sum += eeval;
423 424
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
425
	}
S
Sujith 已提交
426
	if (sum == 0 || sum == 0xffff * 3)
427 428 429 430 431
		return -EADDRNOTAVAIL;

	return 0;
}

432
static int ath9k_hw_post_init(struct ath_hw *ah)
433
{
S
Sujith Manoharan 已提交
434
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
435
	int ecode;
436

S
Sujith Manoharan 已提交
437
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
438 439 440
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
441

442 443 444 445 446
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
447

448
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
449 450
	if (ecode != 0)
		return ecode;
451

J
Joe Perches 已提交
452 453 454 455
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		"Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
456

457 458
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
459 460
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
461
		ath9k_hw_rf_free_ext_banks(ah);
462
		return ecode;
463
	}
464

S
Sujith 已提交
465 466
	if (!AR_SREV_9100(ah)) {
		ath9k_hw_ani_setup(ah);
467
		ath9k_hw_ani_init(ah);
468 469 470 471 472
	}

	return 0;
}

473
static void ath9k_hw_attach_ops(struct ath_hw *ah)
474
{
475 476 477 478
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
479 480
}

481 482
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
483
{
484
	struct ath_common *common = ath9k_hw_common(ah);
485
	int r = 0;
486

487 488
	if (ah->hw_version.devid == AR5416_AR9100_DEVID)
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
489

490 491
	ath9k_hw_read_revisions(ah);

492 493 494 495 496 497 498 499 500
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

501
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
502
		ath_err(common, "Couldn't reset chip\n");
503
		return -EIO;
504 505
	}

506 507 508
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

509
	ath9k_hw_attach_ops(ah);
510

511
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
512
		ath_err(common, "Couldn't wakeup chip\n");
513
		return -EIO;
514 515 516 517
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
518 519
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
520 521 522 523 524 525 526 527
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

J
Joe Perches 已提交
528
	ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
529 530
		ah->config.serialize_regmode);

531 532 533 534 535
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

536 537 538 539 540 541 542 543 544 545 546 547 548
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
	case AR_SREV_VERSION_9485:
		break;
	default:
549 550 551
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
552
		return -EOPNOTSUPP;
553 554
	}

555
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah))
556 557
		ah->is_pciexpress = false;

558 559 560 561
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
562
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
563
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
564 565
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
566 567 568

	ath9k_hw_init_mode_regs(ah);

569

570
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
571
		ath9k_hw_configpcipowersave(ah, 0, 0);
572 573 574
	else
		ath9k_hw_disablepcie(ah);

575 576
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
577

578
	r = ath9k_hw_post_init(ah);
579
	if (r)
580
		return r;
581 582

	ath9k_hw_init_mode_gain_regs(ah);
583 584 585 586
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

587 588
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
589
		ath_err(common, "Failed to initialize MAC address\n");
590
		return r;
591 592
	}

593
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
594
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
595
	else
596
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
597

598
	ah->bb_watchdog_timeout_ms = 25;
599

600 601
	common->state = ATH_HW_INITIALIZED;

602
	return 0;
603 604
}

605
int ath9k_hw_init(struct ath_hw *ah)
606
{
607 608
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
609

610 611 612 613 614 615 616 617 618
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
619 620
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
621
	case AR2427_DEVID_PCIE:
622
	case AR9300_DEVID_PCIE:
623
	case AR9300_DEVID_AR9485_PCIE:
624 625 626 627
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
628 629
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
630 631
		return -EOPNOTSUPP;
	}
632

633 634
	ret = __ath9k_hw_init(ah);
	if (ret) {
635 636 637
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
638 639
		return ret;
	}
640

641
	return 0;
642
}
643
EXPORT_SYMBOL(ath9k_hw_init);
644

645
static void ath9k_hw_init_qos(struct ath_hw *ah)
646
{
S
Sujith 已提交
647 648
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
649 650
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
651

S
Sujith 已提交
652 653 654 655 656 657 658 659 660 661
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
662 663

	REGWRITE_BUFFER_FLUSH(ah);
664 665
}

666 667
unsigned long ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
{
668 669 670
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
671

672 673
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
		udelay(100);
674

675
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
676 677 678
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

679
#define DPLL3_PHASE_SHIFT_VAL 0x1
680
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
681
			      struct ath9k_channel *chan)
682
{
683 684
	u32 pll;

685 686
	if (AR_SREV_9485(ah)) {

687 688 689 690 691 692 693
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
694

695 696 697 698 699 700
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
701 702

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
703 704 705
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
706
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
707
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
708

709
		/* program BB PLL phase_shift to 0x6 */
710
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
711 712 713 714
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
715
		udelay(1000);
716 717 718

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, DPLL3_PHASE_SHIFT_VAL);
719
	}
720 721

	pll = ath9k_hw_compute_pll_control(ah, chan);
722

723
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
724

725 726 727
	if (AR_SREV_9485(ah))
		udelay(1000);

728 729
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
730 731
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
732 733
	}

S
Sujith 已提交
734 735 736
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
737 738
}

739
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
740
					  enum nl80211_iftype opmode)
741
{
742
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
743 744 745 746
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
747

748 749 750 751 752 753
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
754

755 756 757 758 759 760
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
761

762 763 764 765
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
766

767
	if (opmode == NL80211_IFTYPE_AP)
768
		imr_reg |= AR_IMR_MIB;
769

S
Sujith 已提交
770 771
	ENABLE_REGWRITE_BUFFER(ah);

772
	REG_WRITE(ah, AR_IMR, imr_reg);
773 774
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
775

S
Sujith 已提交
776 777 778 779 780
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
781

S
Sujith 已提交
782 783
	REGWRITE_BUFFER_FLUSH(ah);

784 785 786 787 788 789
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
790 791
}

792
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
793
{
794 795 796
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
797 798
}

799
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
800
{
801 802 803 804 805 806 807 808 809 810
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
811
}
S
Sujith 已提交
812

813
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
814 815
{
	if (tu > 0xFFFF) {
J
Joe Perches 已提交
816 817
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
			"bad global tx timeout %u\n", tu);
818
		ah->globaltxtimeout = (u32) -1;
819 820 821
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
822
		ah->globaltxtimeout = tu;
823 824 825 826
		return true;
	}
}

827
void ath9k_hw_init_global_settings(struct ath_hw *ah)
828
{
829 830
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
831
	int slottime;
832 833
	int sifstime;

J
Joe Perches 已提交
834 835
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
836

837
	if (ah->misc_mode != 0)
838
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
839 840 841 842 843 844

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

845 846 847
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
848 849 850 851 852 853 854 855 856 857 858

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

859
	ath9k_hw_setslottime(ah, ah->slottime);
860 861
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
862 863
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
864
}
865
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
866

S
Sujith 已提交
867
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
868
{
869 870
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
871
	if (common->state < ATH_HW_INITIALIZED)
872 873
		goto free_hw;

874
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
875 876

free_hw:
877
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
878
}
S
Sujith 已提交
879
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
880 881 882 883 884

/*******/
/* INI */
/*******/

885
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
886 887 888 889 890 891 892 893 894 895 896 897 898
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
899 900 901 902
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

903
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
904
{
905
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
906

S
Sujith 已提交
907 908
	ENABLE_REGWRITE_BUFFER(ah);

909 910 911
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
912 913
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
914

915 916 917
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
918
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
919

S
Sujith 已提交
920 921
	REGWRITE_BUFFER_FLUSH(ah);

922 923 924 925 926
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
927 928
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
929

S
Sujith 已提交
930
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
931

932 933 934
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
935
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
936

937 938 939
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
940 941
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

942 943 944 945 946 947 948 949
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

950 951 952 953
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
954
	if (AR_SREV_9285(ah)) {
955 956 957 958
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
959 960
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
961
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
962 963 964
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
965

S
Sujith 已提交
966 967
	REGWRITE_BUFFER_FLUSH(ah);

968 969
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
970 971
}

972
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
973
{
974 975
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
976 977

	switch (opmode) {
978
	case NL80211_IFTYPE_ADHOC:
979
	case NL80211_IFTYPE_MESH_POINT:
980
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
981
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
982
		break;
983 984 985
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
986
	case NL80211_IFTYPE_STATION:
987
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
988
		break;
989
	default:
990 991
		if (!ah->is_monitoring)
			set = 0;
992
		break;
S
Sujith 已提交
993
	}
994
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
995 996
}

997 998
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1014
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1015 1016 1017 1018
{
	u32 rst_flags;
	u32 tmpReg;

1019
	if (AR_SREV_9100(ah)) {
1020 1021
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1022 1023 1024
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1025 1026
	ENABLE_REGWRITE_BUFFER(ah);

1027 1028 1029 1030 1031
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1043
			u32 val;
S
Sujith 已提交
1044
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1045 1046 1047 1048 1049 1050 1051

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1052 1053 1054 1055 1056 1057 1058
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1059
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1060 1061 1062

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1063 1064
	udelay(50);

1065
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1066
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1067 1068
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1081
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1082
{
S
Sujith 已提交
1083 1084
	ENABLE_REGWRITE_BUFFER(ah);

1085 1086 1087 1088 1089
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1090 1091 1092
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1093
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1094 1095
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1096
	REG_WRITE(ah, AR_RTC_RESET, 0);
1097

S
Sujith 已提交
1098 1099
	REGWRITE_BUFFER_FLUSH(ah);

1100 1101 1102 1103
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1104 1105
		REG_WRITE(ah, AR_RC, 0);

1106
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1107 1108 1109 1110

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1111 1112
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1113 1114
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC not waking up\n");
S
Sujith 已提交
1115
		return false;
1116 1117
	}

S
Sujith 已提交
1118 1119 1120
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1121
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1122
{
1123 1124 1125 1126 1127
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1140 1141
}

1142
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1143
				struct ath9k_channel *chan)
1144
{
1145
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1146 1147 1148
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1149
		return false;
1150

1151
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1152
		return false;
1153

1154
	ah->chip_fullsleep = false;
S
Sujith 已提交
1155 1156
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1157

S
Sujith 已提交
1158
	return true;
1159 1160
}

1161
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1162
				    struct ath9k_channel *chan)
1163
{
1164
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1165
	struct ath_common *common = ath9k_hw_common(ah);
1166
	struct ieee80211_channel *channel = chan->chan;
1167
	u32 qnum;
1168
	int r;
1169 1170 1171

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
J
Joe Perches 已提交
1172 1173
			ath_dbg(common, ATH_DBG_QUEUE,
				"Transmit frames pending on queue %d\n", qnum);
1174 1175 1176 1177
			return false;
		}
	}

1178
	if (!ath9k_hw_rfbus_req(ah)) {
1179
		ath_err(common, "Could not kill baseband RX\n");
1180 1181 1182
		return false;
	}

1183
	ath9k_hw_set_channel_regs(ah, chan);
1184

1185
	r = ath9k_hw_rf_set_freq(ah, chan);
1186
	if (r) {
1187
		ath_err(common, "Failed to set channel\n");
1188
		return false;
1189
	}
1190
	ath9k_hw_set_clockrate(ah);
1191

1192
	ah->eep_ops->set_txpower(ah, chan,
1193
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1194 1195 1196
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1197
			     (u32) regulatory->power_limit), false);
1198

1199
	ath9k_hw_rfbus_done(ah);
1200

S
Sujith 已提交
1201 1202 1203
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1204
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1205 1206 1207 1208

	return true;
}

1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1223
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1224
{
1225 1226 1227
	int count = 50;
	u32 reg;

1228
	if (AR_SREV_9285_12_OR_LATER(ah))
1229 1230 1231 1232
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1233

1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1246

1247
	return false;
J
Johannes Berg 已提交
1248
}
1249
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1250

1251
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1252
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1253
{
1254
	struct ath_common *common = ath9k_hw_common(ah);
1255
	u32 saveLedState;
1256
	struct ath9k_channel *curchan = ah->curchan;
1257 1258
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1259
	u64 tsf = 0;
1260
	int i, r;
1261

1262 1263
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1264

1265
	if ((common->bus_ops->ath_bus_type != ATH_USB) && !ah->chip_fullsleep) {
1266
		ath9k_hw_abortpcurecv(ah);
1267
		if (!ath9k_hw_stopdmarecv(ah)) {
J
Joe Perches 已提交
1268
			ath_dbg(common, ATH_DBG_XMIT,
1269
				"Failed to stop receive dma\n");
1270 1271
			bChannelChange = false;
		}
1272 1273
	}

1274
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1275
		return -EIO;
1276

1277
	if (curchan && !ah->chip_fullsleep)
1278 1279
		ath9k_hw_getnf(ah, curchan);

1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}

1290
	if (bChannelChange &&
1291 1292 1293
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1294
	    ((chan->channelFlags & CHANNEL_ALL) ==
1295
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1296
	    (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
1297

L
Luis R. Rodriguez 已提交
1298
		if (ath9k_hw_channel_change(ah, chan)) {
1299
			ath9k_hw_loadnf(ah, ah->curchan);
1300
			ath9k_hw_start_nfcal(ah, true);
1301 1302
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1303
			return 0;
1304 1305 1306 1307 1308 1309 1310 1311 1312
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1313
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1314 1315
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1316 1317
		tsf = ath9k_hw_gettsf64(ah);

1318 1319 1320 1321 1322 1323
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1324 1325
	ah->paprd_table_write_done = false;

1326
	/* Only required on the first reset */
1327 1328 1329 1330 1331 1332 1333
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1334
	if (!ath9k_hw_chip_reset(ah, chan)) {
1335
		ath_err(common, "Chip reset failed\n");
1336
		return -EINVAL;
1337 1338
	}

1339
	/* Only required on the first reset */
1340 1341 1342 1343 1344 1345 1346 1347
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1348
	/* Restore TSF */
1349
	if (tsf)
S
Sujith 已提交
1350 1351
		ath9k_hw_settsf64(ah, tsf);

1352
	if (AR_SREV_9280_20_OR_LATER(ah))
1353
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1354

S
Sujith 已提交
1355 1356 1357
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1358
	r = ath9k_hw_process_ini(ah, chan);
1359 1360
	if (r)
		return r;
1361

1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1390 1391 1392
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1393
	ath9k_hw_spur_mitigate_freq(ah, chan);
1394
	ah->eep_ops->set_board_values(ah, chan);
1395

S
Sujith 已提交
1396 1397
	ENABLE_REGWRITE_BUFFER(ah);

1398 1399
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1400 1401
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1402
		  | (ah->config.
1403
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1404
		  | ah->sta_id1_defaults);
1405
	ath_hw_setbssidmask(common);
1406
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1407
	ath9k_hw_write_associd(ah);
1408 1409 1410
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1411 1412
	REGWRITE_BUFFER_FLUSH(ah);

1413 1414
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1415
	r = ath9k_hw_rf_set_freq(ah, chan);
1416 1417
	if (r)
		return r;
1418

1419 1420
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1421 1422
	ENABLE_REGWRITE_BUFFER(ah);

1423 1424 1425
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1426 1427
	REGWRITE_BUFFER_FLUSH(ah);

1428
	ah->intr_txqs = 0;
1429
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1430 1431
		ath9k_hw_resettxqueue(ah, i);

1432
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1433
	ath9k_hw_ani_cache_ini_regs(ah);
1434 1435
	ath9k_hw_init_qos(ah);

1436
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1437
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1438

1439
	ath9k_hw_init_global_settings(ah);
1440

1441
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1442
		ar9002_hw_update_async_fifo(ah);
1443
		ar9002_hw_enable_wep_aggregation(ah);
1444 1445
	}

1446
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1447 1448 1449 1450 1451

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1452
	if (ah->config.rx_intr_mitigation) {
1453 1454 1455 1456
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1457 1458 1459 1460 1461
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1462 1463
	ath9k_hw_init_bb(ah, chan);

1464
	if (!ath9k_hw_init_cal(ah, chan))
1465
		return -EIO;
1466

S
Sujith 已提交
1467
	ENABLE_REGWRITE_BUFFER(ah);
1468

1469
	ath9k_hw_restore_chainmask(ah);
1470 1471
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1472 1473
	REGWRITE_BUFFER_FLUSH(ah);

1474 1475 1476
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1477 1478 1479 1480
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
J
Joe Perches 已提交
1481
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1482
				"CFG Byte Swap Set 0x%x\n", mask);
1483 1484 1485 1486
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
J
Joe Perches 已提交
1487
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1488
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1489 1490
		}
	} else {
1491 1492 1493 1494 1495 1496 1497
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1498
#ifdef __BIG_ENDIAN
1499 1500
                else
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1501 1502 1503
#endif
	}

1504
	if (ah->btcoex_hw.enabled)
1505 1506
		ath9k_hw_btcoex_enable(ah);

1507
	if (AR_SREV_9300_20_OR_LATER(ah))
1508
		ar9003_hw_bb_watchdog_config(ah);
1509

1510 1511
	ath9k_hw_apply_gpio_override(ah);

1512
	return 0;
1513
}
1514
EXPORT_SYMBOL(ath9k_hw_reset);
1515

S
Sujith 已提交
1516 1517 1518 1519
/******************************/
/* Power Management (Chipset) */
/******************************/

1520 1521 1522 1523
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1524
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1525
{
S
Sujith 已提交
1526 1527
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1528 1529 1530 1531
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1532 1533
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1534
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1535
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1536

1537
		/* Shutdown chip. Active low */
1538
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1539 1540
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1541
	}
1542 1543 1544 1545 1546

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1547 1548
}

1549 1550 1551 1552 1553
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1554
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1555
{
S
Sujith 已提交
1556 1557
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1558
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1559

S
Sujith 已提交
1560
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1561
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1562 1563 1564
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1565 1566 1567 1568
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1569 1570
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1571 1572
		}
	}
1573 1574 1575 1576

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1577 1578
}

1579
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1580
{
S
Sujith 已提交
1581 1582
	u32 val;
	int i;
1583

1584 1585 1586 1587 1588 1589
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1590 1591 1592 1593 1594 1595 1596
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1597 1598
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1599 1600 1601 1602
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1603

S
Sujith 已提交
1604 1605 1606
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1607

S
Sujith 已提交
1608 1609 1610 1611 1612 1613 1614
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1615
		}
S
Sujith 已提交
1616
		if (i == 0) {
1617 1618 1619
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
1620
			return false;
1621 1622 1623
		}
	}

S
Sujith 已提交
1624
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1625

S
Sujith 已提交
1626
	return true;
1627 1628
}

1629
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1630
{
1631
	struct ath_common *common = ath9k_hw_common(ah);
1632
	int status = true, setChip = true;
S
Sujith 已提交
1633 1634 1635 1636 1637 1638 1639
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1640 1641 1642
	if (ah->power_mode == mode)
		return status;

J
Joe Perches 已提交
1643 1644
	ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1645 1646 1647 1648 1649 1650 1651

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1652
		ah->chip_fullsleep = true;
S
Sujith 已提交
1653 1654 1655 1656
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1657
	default:
1658
		ath_err(common, "Unknown power mode %u\n", mode);
1659 1660
		return false;
	}
1661
	ah->power_mode = mode;
S
Sujith 已提交
1662

1663 1664 1665 1666 1667
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
1668 1669 1670

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
1671

S
Sujith 已提交
1672
	return status;
1673
}
1674
EXPORT_SYMBOL(ath9k_hw_setpower);
1675

S
Sujith 已提交
1676 1677 1678 1679
/*******************/
/* Beacon Handling */
/*******************/

1680
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1681 1682 1683
{
	int flags = 0;

S
Sujith 已提交
1684 1685
	ENABLE_REGWRITE_BUFFER(ah);

1686
	switch (ah->opmode) {
1687
	case NL80211_IFTYPE_ADHOC:
1688
	case NL80211_IFTYPE_MESH_POINT:
1689 1690
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1691 1692
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
1693
		flags |= AR_NDP_TIMER_EN;
1694
	case NL80211_IFTYPE_AP:
1695 1696 1697 1698 1699
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
1700 1701 1702
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1703
	default:
J
Joe Perches 已提交
1704 1705 1706
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
			__func__, ah->opmode);
1707 1708
		return;
		break;
1709 1710
	}

1711 1712 1713 1714
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
1715

S
Sujith 已提交
1716 1717
	REGWRITE_BUFFER_FLUSH(ah);

1718 1719
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1720
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1721

1722
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1723
				    const struct ath9k_beacon_state *bs)
1724 1725
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1726
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1727
	struct ath_common *common = ath9k_hw_common(ah);
1728

S
Sujith 已提交
1729 1730
	ENABLE_REGWRITE_BUFFER(ah);

1731 1732 1733 1734 1735 1736 1737
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
		  TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));

S
Sujith 已提交
1738 1739
	REGWRITE_BUFFER_FLUSH(ah);

1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

	beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

J
Joe Perches 已提交
1757 1758 1759 1760
	ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1761

S
Sujith 已提交
1762 1763
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1764 1765 1766
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1767

S
Sujith 已提交
1768 1769 1770
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1771

S
Sujith 已提交
1772 1773 1774 1775
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1776

S
Sujith 已提交
1777 1778
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1779

S
Sujith 已提交
1780 1781
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1782

S
Sujith 已提交
1783 1784
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1785 1786 1787
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1788

1789 1790
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1791
}
1792
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1793

S
Sujith 已提交
1794 1795 1796 1797
/*******************/
/* HW Capabilities */
/*******************/

1798
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1799
{
1800
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1801
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1802
	struct ath_common *common = ath9k_hw_common(ah);
1803
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1804

S
Sujith 已提交
1805
	u16 capField = 0, eeval;
1806
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
1807

S
Sujith 已提交
1808
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1809
	regulatory->current_rd = eeval;
1810

S
Sujith 已提交
1811
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1812
	if (AR_SREV_9285_12_OR_LATER(ah))
1813
		eeval |= AR9285_RDEXT_DEFAULT;
1814
	regulatory->current_rd_ext = eeval;
1815

S
Sujith 已提交
1816
	capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
S
Sujith 已提交
1817

1818
	if (ah->opmode != NL80211_IFTYPE_AP &&
1819
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1820 1821 1822 1823 1824
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
J
Joe Perches 已提交
1825 1826
		ath_dbg(common, ATH_DBG_REGULATORY,
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1827
	}
1828

S
Sujith 已提交
1829
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1830
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
1831 1832
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
1833 1834 1835
		return -EINVAL;
	}

1836 1837
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
1838

1839 1840
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
1841

S
Sujith 已提交
1842
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1843 1844 1845 1846
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1847
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1848 1849 1850
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1851
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
1852 1853
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
1854
	else
1855
		/* Use rx_chainmask from EEPROM. */
1856
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1857

1858
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1859

1860 1861 1862 1863
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

1864 1865
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

1866
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
1867 1868 1869
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1870

1871 1872
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
1873 1874
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
1875
	else if (AR_SREV_9285_12_OR_LATER(ah))
1876
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
1877
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
1878 1879 1880
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
1881

S
Sujith 已提交
1882 1883 1884 1885 1886
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
1887 1888
	}

1889
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
1890 1891 1892 1893 1894 1895
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
1896 1897

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1898
	}
S
Sujith 已提交
1899
#endif
1900
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
1901 1902 1903
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
1904

1905
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
1906 1907 1908
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1909

1910
	if (AR_SREV_9280_20_OR_LATER(ah) && common->btcoex_enabled) {
1911 1912
		btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
		btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
1913

1914
		if (AR_SREV_9285(ah)) {
1915 1916
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
1917
		} else {
1918
			btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
1919
		}
1920
	} else {
1921
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
1922
	}
1923

1924
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1925 1926 1927 1928
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
		if (!AR_SREV_9485(ah))
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

1929 1930 1931
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
1932
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
1933
		pCap->txs_len = sizeof(struct ar9003_txs);
1934 1935
		if (!ah->config.paprd_disable &&
		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
1936
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
1937 1938
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
1939 1940 1941 1942 1943
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
1944
	}
1945

1946 1947 1948
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

1949 1950 1951
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

1952
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
1953 1954
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

1955 1956 1957 1958 1959 1960 1961
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
1962 1963 1964 1965 1966 1967
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


1968

1969 1970 1971 1972 1973
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

1986
	return 0;
1987 1988
}

S
Sujith 已提交
1989 1990 1991
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
1992

1993
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
1994 1995 1996 1997
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
1998

S
Sujith 已提交
1999 2000 2001 2002 2003 2004
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2005

S
Sujith 已提交
2006
	gpio_shift = (gpio % 6) * 5;
2007

S
Sujith 已提交
2008 2009 2010 2011
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2012
	} else {
S
Sujith 已提交
2013 2014 2015 2016 2017
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2018 2019 2020
	}
}

2021
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2022
{
S
Sujith 已提交
2023
	u32 gpio_shift;
2024

2025
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2026

S
Sujith 已提交
2027 2028 2029 2030 2031 2032 2033
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2034

S
Sujith 已提交
2035
	gpio_shift = gpio << 1;
S
Sujith 已提交
2036 2037 2038 2039
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2040
}
2041
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2042

2043
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2044
{
2045 2046 2047
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2048
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2049
		return 0xffffffff;
2050

S
Sujith 已提交
2051 2052 2053 2054 2055
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2056 2057
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2058
	else if (AR_SREV_9271(ah))
2059
		return MS_REG_READ(AR9271, gpio) != 0;
2060
	else if (AR_SREV_9287_11_OR_LATER(ah))
2061
		return MS_REG_READ(AR9287, gpio) != 0;
2062
	else if (AR_SREV_9285_12_OR_LATER(ah))
2063
		return MS_REG_READ(AR9285, gpio) != 0;
2064
	else if (AR_SREV_9280_20_OR_LATER(ah))
2065 2066 2067
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2068
}
2069
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2070

2071
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2072
			 u32 ah_signal_type)
2073
{
S
Sujith 已提交
2074
	u32 gpio_shift;
2075

S
Sujith 已提交
2076 2077 2078 2079 2080 2081 2082
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2083

S
Sujith 已提交
2084
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2085 2086 2087 2088 2089
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2090
}
2091
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2092

2093
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2094
{
S
Sujith 已提交
2095 2096 2097 2098 2099 2100 2101
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2102 2103 2104
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2105 2106
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2107
}
2108
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2109

2110
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2111
{
S
Sujith 已提交
2112
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2113
}
2114
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2115

2116
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2117
{
S
Sujith 已提交
2118
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2119
}
2120
EXPORT_SYMBOL(ath9k_hw_setantenna);
2121

S
Sujith 已提交
2122 2123 2124 2125
/*********************/
/* General Operation */
/*********************/

2126
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2127
{
S
Sujith 已提交
2128 2129
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2130

S
Sujith 已提交
2131 2132 2133 2134
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2135

S
Sujith 已提交
2136
	return bits;
2137
}
2138
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2139

2140
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2141
{
S
Sujith 已提交
2142
	u32 phybits;
2143

S
Sujith 已提交
2144 2145
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2146 2147
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2148 2149 2150 2151 2152 2153
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2154

S
Sujith 已提交
2155
	if (phybits)
2156
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2157
	else
2158
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2159 2160

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2161
}
2162
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2163

2164
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2165
{
2166 2167 2168 2169 2170
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2171
}
2172
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2173

2174
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2175
{
2176
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2177
		return false;
2178

2179 2180 2181 2182 2183
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2184
}
2185
EXPORT_SYMBOL(ath9k_hw_disable);
2186

2187
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2188
{
2189
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2190
	struct ath9k_channel *chan = ah->curchan;
2191
	struct ieee80211_channel *channel = chan->chan;
2192

2193
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2194

2195
	ah->eep_ops->set_txpower(ah, chan,
2196
				 ath9k_regd_get_ctl(regulatory, chan),
2197 2198 2199
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2200
				 (u32) regulatory->power_limit), test);
2201
}
2202
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2203

2204
void ath9k_hw_setopmode(struct ath_hw *ah)
2205
{
2206
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2207
}
2208
EXPORT_SYMBOL(ath9k_hw_setopmode);
2209

2210
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2211
{
S
Sujith 已提交
2212 2213
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2214
}
2215
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2216

2217
void ath9k_hw_write_associd(struct ath_hw *ah)
2218
{
2219 2220 2221 2222 2223
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2224
}
2225
EXPORT_SYMBOL(ath9k_hw_write_associd);
2226

2227 2228
#define ATH9K_MAX_TSF_READ 10

2229
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2230
{
2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2242

2243
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2244

2245
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2246
}
2247
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2248

2249
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2250 2251
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2252
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2253
}
2254
EXPORT_SYMBOL(ath9k_hw_settsf64);
2255

2256
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2257
{
2258 2259
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
J
Joe Perches 已提交
2260 2261
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2262

S
Sujith 已提交
2263 2264
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2265
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2266

S
Sujith 已提交
2267
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2268 2269
{
	if (setting)
2270
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2271
	else
2272
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2273
}
2274
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2275

L
Luis R. Rodriguez 已提交
2276
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2277
{
L
Luis R. Rodriguez 已提交
2278
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2279 2280
	u32 macmode;

L
Luis R. Rodriguez 已提交
2281
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2282 2283 2284
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2285

S
Sujith 已提交
2286
	REG_WRITE(ah, AR_2040_MODE, macmode);
2287
}
2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2334
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2335 2336 2337
{
	return REG_READ(ah, AR_TSF_L32);
}
2338
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2352 2353 2354
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2367
EXPORT_SYMBOL(ath_gen_timer_alloc);
2368

2369 2370 2371 2372
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period)
2373 2374 2375 2376 2377 2378 2379 2380 2381 2382
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	u32 tsf;

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

J
Joe Perches 已提交
2383 2384 2385
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408

	/*
	 * Pull timer_next forward if the current TSF already passed it
	 * because of software latency
	 */
	if (timer_next < tsf)
		timer_next = tsf + timer_period;

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2409
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2410

2411
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2431
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2432 2433 2434 2435 2436 2437 2438 2439 2440

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2441
EXPORT_SYMBOL(ath_gen_timer_free);
2442 2443 2444 2445 2446 2447 2448 2449

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2450
	struct ath_common *common = ath9k_hw_common(ah);
2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2465 2466
		ath_dbg(common, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
2467 2468 2469 2470 2471 2472 2473
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2474 2475
		ath_dbg(common, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
2476 2477 2478
		timer->trigger(timer->arg);
	}
}
2479
EXPORT_SYMBOL(ath_gen_timer_isr);
2480

2481 2482 2483 2484 2485 2486 2487 2488 2489 2490
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2503 2504
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2505
	{ AR_SREV_VERSION_9300,         "9300" },
2506
	{ AR_SREV_VERSION_9485,         "9485" },
2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2524
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2541
static const char *ath9k_hw_rf_name(u16 rf_version)
2542 2543 2544 2545 2546 2547 2548 2549 2550 2551 2552
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2553 2554 2555 2556 2557 2558

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2559
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2560 2561 2562 2563 2564 2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);