hw.c 69.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#include <linux/io.h>
18
#include <linux/slab.h>
19 20
#include <asm/unaligned.h>

21
#include "hw.h"
22
#include "hw-ops.h"
23
#include "rc.h"
24
#include "ar9003_mac.h"
25

26
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
27

28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
MODULE_AUTHOR("Atheros Communications");
MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
MODULE_LICENSE("Dual BSD/GPL");

static int __init ath9k_init(void)
{
	return 0;
}
module_init(ath9k_init);

static void __exit ath9k_exit(void)
{
	return;
}
module_exit(ath9k_exit);

45 46 47 48 49 50 51 52 53 54 55 56
/* Private hardware callbacks */

static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_cal_settings(ah);
}

static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
{
	ath9k_hw_private_ops(ah)->init_mode_regs(ah);
}

57 58 59 60 61 62
static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
					struct ath9k_channel *chan)
{
	return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
}

63 64 65 66 67 68 69 70
static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
{
	if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
		return;

	ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
}

71 72 73 74 75 76 77 78 79
static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
{
	/* You will not have this callback if using the old ANI */
	if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
		return;

	ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
}

S
Sujith 已提交
80 81 82
/********************/
/* Helper Functions */
/********************/
83

84
static void ath9k_hw_set_clockrate(struct ath_hw *ah)
S
Sujith 已提交
85
{
86
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
87 88
	struct ath_common *common = ath9k_hw_common(ah);
	unsigned int clockrate;
89

90
	if (!ah->curchan) /* should really check for CCK instead */
91 92 93 94 95
		clockrate = ATH9K_CLOCK_RATE_CCK;
	else if (conf->channel->band == IEEE80211_BAND_2GHZ)
		clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
	else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
		clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
96
	else
97 98 99 100 101 102
		clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;

	if (conf_is_ht40(conf))
		clockrate *= 2;

	common->clockrate = clockrate;
S
Sujith 已提交
103 104
}

105
static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
S
Sujith 已提交
106
{
107
	struct ath_common *common = ath9k_hw_common(ah);
108

109
	return usecs * common->clockrate;
S
Sujith 已提交
110
}
111

S
Sujith 已提交
112
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
113 114 115
{
	int i;

S
Sujith 已提交
116 117 118
	BUG_ON(timeout < AH_TIME_QUANTUM);

	for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
119 120 121 122 123
		if ((REG_READ(ah, reg) & mask) == val)
			return true;

		udelay(AH_TIME_QUANTUM);
	}
S
Sujith 已提交
124

J
Joe Perches 已提交
125 126 127
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_ANY,
		"timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
		timeout, reg, REG_READ(ah, reg), mask, val);
128

S
Sujith 已提交
129
	return false;
130
}
131
EXPORT_SYMBOL(ath9k_hw_wait);
132

133 134 135 136 137 138 139 140 141 142 143 144 145 146
void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
			  int column, unsigned int *writecnt)
{
	int r;

	ENABLE_REGWRITE_BUFFER(ah);
	for (r = 0; r < array->ia_rows; r++) {
		REG_WRITE(ah, INI_RA(array, r, 0),
			  INI_RA(array, r, column));
		DO_DELAY(*writecnt);
	}
	REGWRITE_BUFFER_FLUSH(ah);
}

147 148 149 150 151 152 153 154 155 156 157 158
u32 ath9k_hw_reverse_bits(u32 val, u32 n)
{
	u32 retval;
	int i;

	for (i = 0, retval = 0; i < n; i++) {
		retval = (retval << 1) | (val & 1);
		val >>= 1;
	}
	return retval;
}

159
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
160
			   u8 phy, int kbps,
S
Sujith 已提交
161 162
			   u32 frameLen, u16 rateix,
			   bool shortPreamble)
163
{
S
Sujith 已提交
164
	u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
165

S
Sujith 已提交
166 167
	if (kbps == 0)
		return 0;
168

169
	switch (phy) {
S
Sujith 已提交
170
	case WLAN_RC_PHY_CCK:
S
Sujith 已提交
171
		phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
172
		if (shortPreamble)
S
Sujith 已提交
173 174 175 176
			phyTime >>= 1;
		numBits = frameLen << 3;
		txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
		break;
S
Sujith 已提交
177
	case WLAN_RC_PHY_OFDM:
178
		if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
S
Sujith 已提交
179 180 181 182 183 184
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_QUARTER
				+ OFDM_PREAMBLE_TIME_QUARTER
				+ (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
185 186
		} else if (ah->curchan &&
			   IS_CHAN_HALF_RATE(ah->curchan)) {
S
Sujith 已提交
187 188 189 190 191 192 193 194 195 196 197 198 199 200 201
			bitsPerSymbol =	(kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME_HALF +
				OFDM_PREAMBLE_TIME_HALF
				+ (numSymbols * OFDM_SYMBOL_TIME_HALF);
		} else {
			bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
			numBits = OFDM_PLCP_BITS + (frameLen << 3);
			numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
			txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
				+ (numSymbols * OFDM_SYMBOL_TIME);
		}
		break;
	default:
202 203
		ath_err(ath9k_hw_common(ah),
			"Unknown phy %u (rate ix %u)\n", phy, rateix);
S
Sujith 已提交
204 205 206
		txTime = 0;
		break;
	}
207

S
Sujith 已提交
208 209
	return txTime;
}
210
EXPORT_SYMBOL(ath9k_hw_computetxtime);
211

212
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
213 214
				  struct ath9k_channel *chan,
				  struct chan_centers *centers)
215
{
S
Sujith 已提交
216
	int8_t extoff;
217

S
Sujith 已提交
218 219 220 221
	if (!IS_CHAN_HT40(chan)) {
		centers->ctl_center = centers->ext_center =
			centers->synth_center = chan->channel;
		return;
222 223
	}

S
Sujith 已提交
224 225 226 227 228 229 230 231 232 233
	if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
	    (chan->chanmode == CHANNEL_G_HT40PLUS)) {
		centers->synth_center =
			chan->channel + HT40_CHANNEL_CENTER_SHIFT;
		extoff = 1;
	} else {
		centers->synth_center =
			chan->channel - HT40_CHANNEL_CENTER_SHIFT;
		extoff = -1;
	}
234

S
Sujith 已提交
235 236
	centers->ctl_center =
		centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
237
	/* 25 MHz spacing is supported by hw but not on upper layers */
S
Sujith 已提交
238
	centers->ext_center =
239
		centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
240 241
}

S
Sujith 已提交
242 243 244 245
/******************/
/* Chip Revisions */
/******************/

246
static void ath9k_hw_read_revisions(struct ath_hw *ah)
247
{
S
Sujith 已提交
248
	u32 val;
249

250 251 252 253
	switch (ah->hw_version.devid) {
	case AR5416_AR9100_DEVID:
		ah->hw_version.macVersion = AR_SREV_VERSION_9100;
		break;
254 255 256 257 258 259 260 261 262
	case AR9300_DEVID_AR9330:
		ah->hw_version.macVersion = AR_SREV_VERSION_9330;
		if (ah->get_mac_revision) {
			ah->hw_version.macRev = ah->get_mac_revision();
		} else {
			val = REG_READ(ah, AR_SREV);
			ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		}
		return;
263 264 265 266 267 268 269
	case AR9300_DEVID_AR9340:
		ah->hw_version.macVersion = AR_SREV_VERSION_9340;
		val = REG_READ(ah, AR_SREV);
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
		return;
	}

S
Sujith 已提交
270
	val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
271

S
Sujith 已提交
272 273
	if (val == 0xFF) {
		val = REG_READ(ah, AR_SREV);
274 275 276
		ah->hw_version.macVersion =
			(val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
		ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
277
		ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
S
Sujith 已提交
278 279
	} else {
		if (!AR_SREV_9100(ah))
280
			ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
281

282
		ah->hw_version.macRev = val & AR_SREV_REVISION;
283

284
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
285
			ah->is_pciexpress = true;
S
Sujith 已提交
286
	}
287 288
}

S
Sujith 已提交
289 290 291 292
/************************************/
/* HW Attach, Detach, Init Routines */
/************************************/

293
static void ath9k_hw_disablepcie(struct ath_hw *ah)
294
{
295
	if (!AR_SREV_5416(ah))
S
Sujith 已提交
296
		return;
297

S
Sujith 已提交
298 299 300 301 302 303 304 305 306
	REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
	REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
	REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
307

S
Sujith 已提交
308
	REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
309 310
}

311
/* This should work for all families including legacy */
312
static bool ath9k_hw_chip_test(struct ath_hw *ah)
313
{
314
	struct ath_common *common = ath9k_hw_common(ah);
315
	u32 regAddr[2] = { AR_STA_ID0 };
S
Sujith 已提交
316
	u32 regHold[2];
J
Joe Perches 已提交
317 318 319
	static const u32 patternData[4] = {
		0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
	};
320
	int i, j, loop_max;
321

322 323 324 325 326 327 328
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		loop_max = 2;
		regAddr[1] = AR_PHY_BASE + (8 << 2);
	} else
		loop_max = 1;

	for (i = 0; i < loop_max; i++) {
S
Sujith 已提交
329 330
		u32 addr = regAddr[i];
		u32 wrData, rdData;
331

S
Sujith 已提交
332 333 334 335 336 337
		regHold[i] = REG_READ(ah, addr);
		for (j = 0; j < 0x100; j++) {
			wrData = (j << 16) | j;
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (rdData != wrData) {
338 339 340
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
341 342 343 344 345 346 347 348
				return false;
			}
		}
		for (j = 0; j < 4; j++) {
			wrData = patternData[j];
			REG_WRITE(ah, addr, wrData);
			rdData = REG_READ(ah, addr);
			if (wrData != rdData) {
349 350 351
				ath_err(common,
					"address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
					addr, wrData, rdData);
S
Sujith 已提交
352 353
				return false;
			}
354
		}
S
Sujith 已提交
355
		REG_WRITE(ah, regAddr[i], regHold[i]);
356
	}
S
Sujith 已提交
357
	udelay(100);
358

359 360 361
	return true;
}

362
static void ath9k_hw_init_config(struct ath_hw *ah)
S
Sujith 已提交
363 364
{
	int i;
365

366 367 368 369 370 371 372 373 374
	ah->config.dma_beacon_response_time = 2;
	ah->config.sw_beacon_response_time = 10;
	ah->config.additional_swba_backoff = 0;
	ah->config.ack_6mb = 0x0;
	ah->config.cwm_ignore_extcca = 0;
	ah->config.pcie_powersave_enable = 0;
	ah->config.pcie_clock_req = 0;
	ah->config.pcie_waen = 0;
	ah->config.analog_shiftreg = 1;
375
	ah->config.enable_ani = true;
376

S
Sujith 已提交
377
	for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
378 379
		ah->config.spurchans[i][0] = AR_NO_SPUR;
		ah->config.spurchans[i][1] = AR_NO_SPUR;
380 381
	}

382 383 384
	/* PAPRD needs some more work to be enabled */
	ah->config.paprd_disable = 1;

S
Sujith 已提交
385
	ah->config.rx_intr_mitigation = true;
386
	ah->config.pcieSerDesWrite = true;
387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404

	/*
	 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
	 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
	 * This means we use it for all AR5416 devices, and the few
	 * minor PCI AR9280 devices out there.
	 *
	 * Serialization is required because these devices do not handle
	 * well the case of two concurrent reads/writes due to the latency
	 * involved. During one read/write another read/write can be issued
	 * on another CPU while the previous read/write may still be working
	 * on our hardware, if we hit this case the hardware poops in a loop.
	 * We prevent this by serializing reads and writes.
	 *
	 * This issue is not present on PCI-Express devices or pre-AR5416
	 * devices (legacy, 802.11abg).
	 */
	if (num_possible_cpus() > 1)
405
		ah->config.serialize_regmode = SER_REG_MODE_AUTO;
406 407
}

408
static void ath9k_hw_init_defaults(struct ath_hw *ah)
409
{
410 411 412 413 414 415
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);

	regulatory->country_code = CTRY_DEFAULT;
	regulatory->power_limit = MAX_RATE_POWER;
	regulatory->tp_scale = ATH9K_TP_SCALE_MAX;

416 417
	ah->hw_version.magic = AR5416_MAGIC;
	ah->hw_version.subvendorid = 0;
418

419
	ah->atim_window = 0;
420 421 422
	ah->sta_id1_defaults =
		AR_STA_ID1_CRPT_MIC_ENABLE |
		AR_STA_ID1_MCAST_KSRCH;
423 424
	if (AR_SREV_9100(ah))
		ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
425
	ah->enable_32kHz_clock = DONT_USE_32KHZ;
F
Felix Fietkau 已提交
426
	ah->slottime = 20;
427
	ah->globaltxtimeout = (u32) -1;
428
	ah->power_mode = ATH9K_PM_UNDEFINED;
429 430
}

431
static int ath9k_hw_init_macaddr(struct ath_hw *ah)
432
{
433
	struct ath_common *common = ath9k_hw_common(ah);
434 435 436
	u32 sum;
	int i;
	u16 eeval;
J
Joe Perches 已提交
437
	static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
438 439 440

	sum = 0;
	for (i = 0; i < 3; i++) {
441
		eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
442
		sum += eeval;
443 444
		common->macaddr[2 * i] = eeval >> 8;
		common->macaddr[2 * i + 1] = eeval & 0xff;
445
	}
S
Sujith 已提交
446
	if (sum == 0 || sum == 0xffff * 3)
447 448 449 450 451
		return -EADDRNOTAVAIL;

	return 0;
}

452
static int ath9k_hw_post_init(struct ath_hw *ah)
453
{
S
Sujith Manoharan 已提交
454
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
455
	int ecode;
456

S
Sujith Manoharan 已提交
457
	if (common->bus_ops->ath_bus_type != ATH_USB) {
S
Sujith 已提交
458 459 460
		if (!ath9k_hw_chip_test(ah))
			return -ENODEV;
	}
461

462 463 464 465 466
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
		ecode = ar9002_hw_rf_claim(ah);
		if (ecode != 0)
			return ecode;
	}
467

468
	ecode = ath9k_hw_eeprom_init(ah);
S
Sujith 已提交
469 470
	if (ecode != 0)
		return ecode;
471

J
Joe Perches 已提交
472 473 474 475
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_CONFIG,
		"Eeprom VER: %d, REV: %d\n",
		ah->eep_ops->get_eeprom_ver(ah),
		ah->eep_ops->get_eeprom_rev(ah));
476

477 478
	ecode = ath9k_hw_rf_alloc_ext_banks(ah);
	if (ecode) {
479 480
		ath_err(ath9k_hw_common(ah),
			"Failed allocating banks for external radio\n");
481
		ath9k_hw_rf_free_ext_banks(ah);
482
		return ecode;
483
	}
484

485
	if (!AR_SREV_9100(ah) && !AR_SREV_9340(ah)) {
S
Sujith 已提交
486
		ath9k_hw_ani_setup(ah);
487
		ath9k_hw_ani_init(ah);
488 489 490 491 492
	}

	return 0;
}

493
static void ath9k_hw_attach_ops(struct ath_hw *ah)
494
{
495 496 497 498
	if (AR_SREV_9300_20_OR_LATER(ah))
		ar9003_hw_attach_ops(ah);
	else
		ar9002_hw_attach_ops(ah);
499 500
}

501 502
/* Called for all hardware families */
static int __ath9k_hw_init(struct ath_hw *ah)
503
{
504
	struct ath_common *common = ath9k_hw_common(ah);
505
	int r = 0;
506

507 508
	ath9k_hw_read_revisions(ah);

509 510 511 512 513 514 515 516 517
	/*
	 * Read back AR_WA into a permanent copy and set bits 14 and 17.
	 * We need to do this to avoid RMW of this register. We cannot
	 * read the reg when chip is asleep.
	 */
	ah->WARegVal = REG_READ(ah, AR_WA);
	ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
			 AR_WA_ASPM_TIMER_BASED_DISABLE);

518
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
519
		ath_err(common, "Couldn't reset chip\n");
520
		return -EIO;
521 522
	}

523 524 525
	ath9k_hw_init_defaults(ah);
	ath9k_hw_init_config(ah);

526
	ath9k_hw_attach_ops(ah);
527

528
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
529
		ath_err(common, "Couldn't wakeup chip\n");
530
		return -EIO;
531 532 533 534
	}

	if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
		if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
535 536
		    ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
		     !ah->is_pciexpress)) {
537 538 539 540 541 542 543 544
			ah->config.serialize_regmode =
				SER_REG_MODE_ON;
		} else {
			ah->config.serialize_regmode =
				SER_REG_MODE_OFF;
		}
	}

J
Joe Perches 已提交
545
	ath_dbg(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
546 547
		ah->config.serialize_regmode);

548 549 550 551 552
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
	else
		ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;

553 554 555 556 557 558 559 560 561 562
	switch (ah->hw_version.macVersion) {
	case AR_SREV_VERSION_5416_PCI:
	case AR_SREV_VERSION_5416_PCIE:
	case AR_SREV_VERSION_9160:
	case AR_SREV_VERSION_9100:
	case AR_SREV_VERSION_9280:
	case AR_SREV_VERSION_9285:
	case AR_SREV_VERSION_9287:
	case AR_SREV_VERSION_9271:
	case AR_SREV_VERSION_9300:
563
	case AR_SREV_VERSION_9330:
564
	case AR_SREV_VERSION_9485:
565
	case AR_SREV_VERSION_9340:
566 567
		break;
	default:
568 569 570
		ath_err(common,
			"Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
			ah->hw_version.macVersion, ah->hw_version.macRev);
571
		return -EOPNOTSUPP;
572 573
	}

574 575
	if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
	    AR_SREV_9330(ah))
576 577
		ah->is_pciexpress = false;

578 579 580 581
	ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
	ath9k_hw_init_cal_settings(ah);

	ah->ani_function = ATH9K_ANI_ALL;
582
	if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
583
		ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
584 585
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
586 587 588

	ath9k_hw_init_mode_regs(ah);

589

590
	if (ah->is_pciexpress)
V
Vivek Natarajan 已提交
591
		ath9k_hw_configpcipowersave(ah, 0, 0);
592 593 594
	else
		ath9k_hw_disablepcie(ah);

595 596
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_cck_chan14_spread(ah);
S
Sujith 已提交
597

598
	r = ath9k_hw_post_init(ah);
599
	if (r)
600
		return r;
601 602

	ath9k_hw_init_mode_gain_regs(ah);
603 604 605 606
	r = ath9k_hw_fill_cap_info(ah);
	if (r)
		return r;

607 608
	r = ath9k_hw_init_macaddr(ah);
	if (r) {
609
		ath_err(common, "Failed to initialize MAC address\n");
610
		return r;
611 612
	}

613
	if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
614
		ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
S
Sujith 已提交
615
	else
616
		ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
617

618 619 620 621
	if (AR_SREV_9330(ah))
		ah->bb_watchdog_timeout_ms = 85;
	else
		ah->bb_watchdog_timeout_ms = 25;
622

623 624
	common->state = ATH_HW_INITIALIZED;

625
	return 0;
626 627
}

628
int ath9k_hw_init(struct ath_hw *ah)
629
{
630 631
	int ret;
	struct ath_common *common = ath9k_hw_common(ah);
632

633 634 635 636 637 638 639 640 641
	/* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
	switch (ah->hw_version.devid) {
	case AR5416_DEVID_PCI:
	case AR5416_DEVID_PCIE:
	case AR5416_AR9100_DEVID:
	case AR9160_DEVID_PCI:
	case AR9280_DEVID_PCI:
	case AR9280_DEVID_PCIE:
	case AR9285_DEVID_PCIE:
642 643
	case AR9287_DEVID_PCI:
	case AR9287_DEVID_PCIE:
644
	case AR2427_DEVID_PCIE:
645
	case AR9300_DEVID_PCIE:
646
	case AR9300_DEVID_AR9485_PCIE:
647
	case AR9300_DEVID_AR9340:
648 649 650 651
		break;
	default:
		if (common->bus_ops->ath_bus_type == ATH_USB)
			break;
652 653
		ath_err(common, "Hardware device ID 0x%04x not supported\n",
			ah->hw_version.devid);
654 655
		return -EOPNOTSUPP;
	}
656

657 658
	ret = __ath9k_hw_init(ah);
	if (ret) {
659 660 661
		ath_err(common,
			"Unable to initialize hardware; initialization status: %d\n",
			ret);
662 663
		return ret;
	}
664

665
	return 0;
666
}
667
EXPORT_SYMBOL(ath9k_hw_init);
668

669
static void ath9k_hw_init_qos(struct ath_hw *ah)
670
{
S
Sujith 已提交
671 672
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
673 674
	REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
	REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
675

S
Sujith 已提交
676 677 678 679 680 681 682 683 684 685
	REG_WRITE(ah, AR_QOS_NO_ACK,
		  SM(2, AR_QOS_NO_ACK_TWO_BIT) |
		  SM(5, AR_QOS_NO_ACK_BIT_OFF) |
		  SM(0, AR_QOS_NO_ACK_BYTE_OFF));

	REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
	REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
	REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
S
Sujith 已提交
686 687

	REGWRITE_BUFFER_FLUSH(ah);
688 689
}

690
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
691
{
692 693 694
	REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
	udelay(100);
	REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
695

696 697
	while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0)
		udelay(100);
698

699
	return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
700 701 702
}
EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);

703
static void ath9k_hw_init_pll(struct ath_hw *ah,
S
Sujith 已提交
704
			      struct ath9k_channel *chan)
705
{
706 707
	u32 pll;

708 709
	if (AR_SREV_9485(ah)) {

710 711 712 713 714 715 716
		/* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KD, 0x40);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_DPLL2_KI, 0x4);
717

718 719 720 721 722 723
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_REFDIV, 0x5);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NINI, 0x58);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
			      AR_CH0_BB_DPLL1_NFRAC, 0x0);
724 725

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
726 727 728
			      AR_CH0_BB_DPLL2_OUTDIV, 0x1);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
729
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
730
			      AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
731

732
		/* program BB PLL phase_shift to 0x6 */
733
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
734 735 736 737
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);

		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
			      AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
738
		udelay(1000);
739 740 741 742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771
	} else if (AR_SREV_9330(ah)) {
		u32 ddr_dpll2, pll_control2, kd;

		if (ah->is_clk_25mhz) {
			ddr_dpll2 = 0x18e82f01;
			pll_control2 = 0xe04a3d;
			kd = 0x1d;
		} else {
			ddr_dpll2 = 0x19e82f01;
			pll_control2 = 0x886666;
			kd = 0x3d;
		}

		/* program DDR PLL ki and kd value */
		REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);

		/* program DDR PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
			      AR_CH0_DPLL3_PHASE_SHIFT, 0x1);

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		/* program refdiv, nint, frac to RTC register */
		REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);

		/* program BB PLL kd and ki value */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);

		/* program BB PLL phase_shift */
		REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
			      AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806
	} else if (AR_SREV_9340(ah)) {
		u32 regval, pll2_divint, pll2_divfrac, refdiv;

		REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
		udelay(1000);

		REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
		udelay(100);

		if (ah->is_clk_25mhz) {
			pll2_divint = 0x54;
			pll2_divfrac = 0x1eb85;
			refdiv = 3;
		} else {
			pll2_divint = 88;
			pll2_divfrac = 0;
			refdiv = 5;
		}

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval |= (0x1 << 16);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		udelay(100);

		REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
			  (pll2_divint << 18) | pll2_divfrac);
		udelay(100);

		regval = REG_READ(ah, AR_PHY_PLL_MODE);
		regval = (regval & 0x80071fff) | (0x1 << 30) | (0x1 << 13) |
			 (0x4 << 26) | (0x18 << 19);
		REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
		REG_WRITE(ah, AR_PHY_PLL_MODE,
			  REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
		udelay(1000);
807
	}
808 809

	pll = ath9k_hw_compute_pll_control(ah, chan);
810

811
	REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
812

813
	if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah))
814 815
		udelay(1000);

816 817
	/* Switch the core clock for ar9271 to 117Mhz */
	if (AR_SREV_9271(ah)) {
818 819
		udelay(500);
		REG_WRITE(ah, 0x50040, 0x304);
820 821
	}

S
Sujith 已提交
822 823 824
	udelay(RTC_PLL_SETTLE_DELAY);

	REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
825 826 827 828 829 830 831 832 833 834 835 836 837

	if (AR_SREV_9340(ah)) {
		if (ah->is_clk_25mhz) {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e7ae);
		} else {
			REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
			REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
			REG_WRITE(ah,  AR_SLP32_INC, 0x0001e800);
		}
		udelay(100);
	}
838 839
}

840
static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
841
					  enum nl80211_iftype opmode)
842
{
843
	u32 sync_default = AR_INTR_SYNC_DEFAULT;
844
	u32 imr_reg = AR_IMR_TXERR |
S
Sujith 已提交
845 846 847 848
		AR_IMR_TXURN |
		AR_IMR_RXERR |
		AR_IMR_RXORN |
		AR_IMR_BCNMISC;
849

850 851 852
	if (AR_SREV_9340(ah))
		sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;

853 854 855 856 857 858
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		imr_reg |= AR_IMR_RXOK_HP;
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK_LP;
859

860 861 862 863 864 865
	} else {
		if (ah->config.rx_intr_mitigation)
			imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
		else
			imr_reg |= AR_IMR_RXOK;
	}
866

867 868 869 870
	if (ah->config.tx_intr_mitigation)
		imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
	else
		imr_reg |= AR_IMR_TXOK;
871

872
	if (opmode == NL80211_IFTYPE_AP)
873
		imr_reg |= AR_IMR_MIB;
874

S
Sujith 已提交
875 876
	ENABLE_REGWRITE_BUFFER(ah);

877
	REG_WRITE(ah, AR_IMR, imr_reg);
878 879
	ah->imrs2_reg |= AR_IMR_S2_GTT;
	REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
880

S
Sujith 已提交
881 882
	if (!AR_SREV_9100(ah)) {
		REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
883
		REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
S
Sujith 已提交
884 885
		REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
	}
886

S
Sujith 已提交
887 888
	REGWRITE_BUFFER_FLUSH(ah);

889 890 891 892 893 894
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
		REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
	}
895 896
}

897
static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
898
{
899 900 901
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) 0xFFFF);
	REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
902 903
}

904
static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
905
{
906 907 908 909 910 911 912 913 914 915
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
}

static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
{
	u32 val = ath9k_hw_mac_to_clks(ah, us);
	val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
	REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
916
}
S
Sujith 已提交
917

918
static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
919 920
{
	if (tu > 0xFFFF) {
J
Joe Perches 已提交
921 922
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_XMIT,
			"bad global tx timeout %u\n", tu);
923
		ah->globaltxtimeout = (u32) -1;
924 925 926
		return false;
	} else {
		REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
927
		ah->globaltxtimeout = tu;
928 929 930 931
		return true;
	}
}

932
void ath9k_hw_init_global_settings(struct ath_hw *ah)
933
{
934 935
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
	int acktimeout;
936
	int slottime;
937 938
	int sifstime;

J
Joe Perches 已提交
939 940
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
		ah->misc_mode);
941

942
	if (ah->misc_mode != 0)
943
		REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
944 945 946 947 948 949

	if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
		sifstime = 16;
	else
		sifstime = 10;

950 951 952
	/* As defined by IEEE 802.11-2007 17.3.8.6 */
	slottime = ah->slottime + 3 * ah->coverage_class;
	acktimeout = slottime + sifstime;
953 954 955 956 957 958 959 960 961 962 963

	/*
	 * Workaround for early ACK timeouts, add an offset to match the
	 * initval's 64us ack timeout value.
	 * This was initially only meant to work around an issue with delayed
	 * BA frames in some implementations, but it has been found to fix ACK
	 * timeout issues in other cases as well.
	 */
	if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
		acktimeout += 64 - sifstime - ah->slottime;

964
	ath9k_hw_setslottime(ah, ah->slottime);
965 966
	ath9k_hw_set_ack_timeout(ah, acktimeout);
	ath9k_hw_set_cts_timeout(ah, acktimeout);
967 968
	if (ah->globaltxtimeout != (u32) -1)
		ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
S
Sujith 已提交
969
}
970
EXPORT_SYMBOL(ath9k_hw_init_global_settings);
S
Sujith 已提交
971

S
Sujith 已提交
972
void ath9k_hw_deinit(struct ath_hw *ah)
S
Sujith 已提交
973
{
974 975
	struct ath_common *common = ath9k_hw_common(ah);

S
Sujith 已提交
976
	if (common->state < ATH_HW_INITIALIZED)
977 978
		goto free_hw;

979
	ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
980 981

free_hw:
982
	ath9k_hw_rf_free_ext_banks(ah);
S
Sujith 已提交
983
}
S
Sujith 已提交
984
EXPORT_SYMBOL(ath9k_hw_deinit);
S
Sujith 已提交
985 986 987 988 989

/*******/
/* INI */
/*******/

990
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
991 992 993 994 995 996 997 998 999 1000 1001 1002 1003
{
	u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);

	if (IS_CHAN_B(chan))
		ctl |= CTL_11B;
	else if (IS_CHAN_G(chan))
		ctl |= CTL_11G;
	else
		ctl |= CTL_11A;

	return ctl;
}

S
Sujith 已提交
1004 1005 1006 1007
/****************************************/
/* Reset and Channel Switching Routines */
/****************************************/

1008
static inline void ath9k_hw_set_dma(struct ath_hw *ah)
S
Sujith 已提交
1009
{
1010
	struct ath_common *common = ath9k_hw_common(ah);
S
Sujith 已提交
1011

S
Sujith 已提交
1012 1013
	ENABLE_REGWRITE_BUFFER(ah);

1014 1015 1016
	/*
	 * set AHB_MODE not to do cacheline prefetches
	*/
1017 1018
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
S
Sujith 已提交
1019

1020 1021 1022
	/*
	 * let mac dma reads be in 128 byte chunks
	 */
1023
	REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
S
Sujith 已提交
1024

S
Sujith 已提交
1025 1026
	REGWRITE_BUFFER_FLUSH(ah);

1027 1028 1029 1030 1031
	/*
	 * Restore TX Trigger Level to its pre-reset value.
	 * The initial value depends on whether aggregation is enabled, and is
	 * adjusted whenever underruns are detected.
	 */
1032 1033
	if (!AR_SREV_9300_20_OR_LATER(ah))
		REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
S
Sujith 已提交
1034

S
Sujith 已提交
1035
	ENABLE_REGWRITE_BUFFER(ah);
S
Sujith 已提交
1036

1037 1038 1039
	/*
	 * let mac dma writes be in 128 byte chunks
	 */
1040
	REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
S
Sujith 已提交
1041

1042 1043 1044
	/*
	 * Setup receive FIFO threshold to hold off TX activities
	 */
S
Sujith 已提交
1045 1046
	REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);

1047 1048 1049 1050 1051 1052 1053 1054
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
		REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);

		ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
			ah->caps.rx_status_len);
	}

1055 1056 1057 1058
	/*
	 * reduce the number of usable entries in PCU TXBUF to avoid
	 * wrap around issues.
	 */
S
Sujith 已提交
1059
	if (AR_SREV_9285(ah)) {
1060 1061 1062 1063
		/* For AR9285 the number of Fifos are reduced to half.
		 * So set the usable tx buf size also to half to
		 * avoid data/delimiter underruns
		 */
S
Sujith 已提交
1064 1065
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
1066
	} else if (!AR_SREV_9271(ah)) {
S
Sujith 已提交
1067 1068 1069
		REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
			  AR_PCU_TXBUF_CTRL_USABLE_SIZE);
	}
1070

S
Sujith 已提交
1071 1072
	REGWRITE_BUFFER_FLUSH(ah);

1073 1074
	if (AR_SREV_9300_20_OR_LATER(ah))
		ath9k_hw_reset_txstatus_ring(ah);
S
Sujith 已提交
1075 1076
}

1077
static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
S
Sujith 已提交
1078
{
1079 1080
	u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
	u32 set = AR_STA_ID1_KSRCH_MODE;
S
Sujith 已提交
1081 1082

	switch (opmode) {
1083
	case NL80211_IFTYPE_ADHOC:
1084
	case NL80211_IFTYPE_MESH_POINT:
1085
		set |= AR_STA_ID1_ADHOC;
S
Sujith 已提交
1086
		REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1087
		break;
1088 1089 1090
	case NL80211_IFTYPE_AP:
		set |= AR_STA_ID1_STA_AP;
		/* fall through */
1091
	case NL80211_IFTYPE_STATION:
1092
		REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1093
		break;
1094
	default:
1095 1096
		if (!ah->is_monitoring)
			set = 0;
1097
		break;
S
Sujith 已提交
1098
	}
1099
	REG_RMW(ah, AR_STA_ID1, set, mask);
S
Sujith 已提交
1100 1101
}

1102 1103
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent)
S
Sujith 已提交
1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118
{
	u32 coef_exp, coef_man;

	for (coef_exp = 31; coef_exp > 0; coef_exp--)
		if ((coef_scaled >> coef_exp) & 0x1)
			break;

	coef_exp = 14 - (coef_exp - COEF_SCALE_S);

	coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));

	*coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
	*coef_exponent = coef_exp - 16;
}

1119
static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
S
Sujith 已提交
1120 1121 1122 1123
{
	u32 rst_flags;
	u32 tmpReg;

1124
	if (AR_SREV_9100(ah)) {
1125 1126
		REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
			      AR_RTC_DERIVED_CLK_PERIOD, 1);
1127 1128 1129
		(void)REG_READ(ah, AR_RTC_DERIVED_CLK);
	}

S
Sujith 已提交
1130 1131
	ENABLE_REGWRITE_BUFFER(ah);

1132 1133 1134 1135 1136
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

	if (AR_SREV_9100(ah)) {
		rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
			AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
	} else {
		tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
		if (tmpReg &
		    (AR_INTR_SYNC_LOCAL_TIMEOUT |
		     AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
1148
			u32 val;
S
Sujith 已提交
1149
			REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
1150 1151 1152 1153 1154 1155 1156

			val = AR_RC_HOSTIF;
			if (!AR_SREV_9300_20_OR_LATER(ah))
				val |= AR_RC_AHB;
			REG_WRITE(ah, AR_RC, val);

		} else if (!AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1157 1158 1159 1160 1161 1162 1163
			REG_WRITE(ah, AR_RC, AR_RC_AHB);

		rst_flags = AR_RTC_RC_MAC_WARM;
		if (type == ATH9K_RESET_COLD)
			rst_flags |= AR_RTC_RC_MAC_COLD;
	}

1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198
	if (AR_SREV_9330(ah)) {
		int npend = 0;
		int i;

		/* AR9330 WAR:
		 * call external reset function to reset WMAC if:
		 * - doing a cold reset
		 * - we have pending frames in the TX queues
		 */

		for (i = 0; i < AR_NUM_QCU; i++) {
			npend = ath9k_hw_numtxpending(ah, i);
			if (npend)
				break;
		}

		if (ah->external_reset &&
		    (npend || type == ATH9K_RESET_COLD)) {
			int reset_err = 0;

			ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
				"reset MAC via external reset\n");

			reset_err = ah->external_reset();
			if (reset_err) {
				ath_err(ath9k_hw_common(ah),
					"External reset failed, err=%d\n",
					reset_err);
				return false;
			}

			REG_WRITE(ah, AR_RTC_RESET, 1);
		}
	}

1199
	REG_WRITE(ah, AR_RTC_RC, rst_flags);
S
Sujith 已提交
1200 1201 1202

	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1203 1204
	udelay(50);

1205
	REG_WRITE(ah, AR_RTC_RC, 0);
S
Sujith 已提交
1206
	if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1207 1208
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC stuck in MAC reset\n");
S
Sujith 已提交
1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220
		return false;
	}

	if (!AR_SREV_9100(ah))
		REG_WRITE(ah, AR_RC, 0);

	if (AR_SREV_9100(ah))
		udelay(50);

	return true;
}

1221
static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
S
Sujith 已提交
1222
{
S
Sujith 已提交
1223 1224
	ENABLE_REGWRITE_BUFFER(ah);

1225 1226 1227 1228 1229
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1230 1231 1232
	REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
		  AR_RTC_FORCE_WAKE_ON_INT);

1233
	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1234 1235
		REG_WRITE(ah, AR_RC, AR_RC_AHB);

1236
	REG_WRITE(ah, AR_RTC_RESET, 0);
1237

S
Sujith 已提交
1238 1239
	REGWRITE_BUFFER_FLUSH(ah);

1240 1241 1242 1243
	if (!AR_SREV_9300_20_OR_LATER(ah))
		udelay(2);

	if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
1244 1245
		REG_WRITE(ah, AR_RC, 0);

1246
	REG_WRITE(ah, AR_RTC_RESET, 1);
S
Sujith 已提交
1247 1248 1249 1250

	if (!ath9k_hw_wait(ah,
			   AR_RTC_STATUS,
			   AR_RTC_STATUS_M,
S
Sujith 已提交
1251 1252
			   AR_RTC_STATUS_ON,
			   AH_WAIT_TIMEOUT)) {
J
Joe Perches 已提交
1253 1254
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"RTC not waking up\n");
S
Sujith 已提交
1255
		return false;
1256 1257
	}

S
Sujith 已提交
1258 1259 1260
	return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
}

1261
static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
S
Sujith 已提交
1262
{
1263 1264 1265 1266 1267
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279
	REG_WRITE(ah, AR_RTC_FORCE_WAKE,
		  AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);

	switch (type) {
	case ATH9K_RESET_POWER_ON:
		return ath9k_hw_set_reset_power_on(ah);
	case ATH9K_RESET_WARM:
	case ATH9K_RESET_COLD:
		return ath9k_hw_set_reset(ah, type);
	default:
		return false;
	}
1280 1281
}

1282
static bool ath9k_hw_chip_reset(struct ath_hw *ah,
S
Sujith 已提交
1283
				struct ath9k_channel *chan)
1284
{
1285
	if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
1286 1287 1288
		if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
			return false;
	} else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
S
Sujith 已提交
1289
		return false;
1290

1291
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
1292
		return false;
1293

1294
	ah->chip_fullsleep = false;
S
Sujith 已提交
1295 1296
	ath9k_hw_init_pll(ah, chan);
	ath9k_hw_set_rfmode(ah, chan);
1297

S
Sujith 已提交
1298
	return true;
1299 1300
}

1301
static bool ath9k_hw_channel_change(struct ath_hw *ah,
L
Luis R. Rodriguez 已提交
1302
				    struct ath9k_channel *chan)
1303
{
1304
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1305
	struct ath_common *common = ath9k_hw_common(ah);
1306
	struct ieee80211_channel *channel = chan->chan;
1307
	u32 qnum;
1308
	int r;
1309 1310 1311

	for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
		if (ath9k_hw_numtxpending(ah, qnum)) {
J
Joe Perches 已提交
1312 1313
			ath_dbg(common, ATH_DBG_QUEUE,
				"Transmit frames pending on queue %d\n", qnum);
1314 1315 1316 1317
			return false;
		}
	}

1318
	if (!ath9k_hw_rfbus_req(ah)) {
1319
		ath_err(common, "Could not kill baseband RX\n");
1320 1321 1322
		return false;
	}

1323
	ath9k_hw_set_channel_regs(ah, chan);
1324

1325
	r = ath9k_hw_rf_set_freq(ah, chan);
1326
	if (r) {
1327
		ath_err(common, "Failed to set channel\n");
1328
		return false;
1329
	}
1330
	ath9k_hw_set_clockrate(ah);
1331

1332
	ah->eep_ops->set_txpower(ah, chan,
1333
			     ath9k_regd_get_ctl(regulatory, chan),
S
Sujith 已提交
1334 1335 1336
			     channel->max_antenna_gain * 2,
			     channel->max_power * 2,
			     min((u32) MAX_RATE_POWER,
1337
			     (u32) regulatory->power_limit), false);
1338

1339
	ath9k_hw_rfbus_done(ah);
1340

S
Sujith 已提交
1341 1342 1343
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1344
	ath9k_hw_spur_mitigate_freq(ah, chan);
S
Sujith 已提交
1345 1346 1347 1348

	return true;
}

1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
{
	u32 gpio_mask = ah->gpio_mask;
	int i;

	for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
		if (!(gpio_mask & 1))
			continue;

		ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
		ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
	}
}

1363
bool ath9k_hw_check_alive(struct ath_hw *ah)
J
Johannes Berg 已提交
1364
{
1365 1366 1367
	int count = 50;
	u32 reg;

1368
	if (AR_SREV_9285_12_OR_LATER(ah))
1369 1370 1371 1372
		return true;

	do {
		reg = REG_READ(ah, AR_OBS_BUS_1);
J
Johannes Berg 已提交
1373

1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385
		if ((reg & 0x7E7FFFEF) == 0x00702400)
			continue;

		switch (reg & 0x7E000B00) {
		case 0x1E000000:
		case 0x52000B00:
		case 0x18000B00:
			continue;
		default:
			return true;
		}
	} while (count-- > 0);
J
Johannes Berg 已提交
1386

1387
	return false;
J
Johannes Berg 已提交
1388
}
1389
EXPORT_SYMBOL(ath9k_hw_check_alive);
J
Johannes Berg 已提交
1390

1391
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1392
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange)
1393
{
1394
	struct ath_common *common = ath9k_hw_common(ah);
1395
	u32 saveLedState;
1396
	struct ath9k_channel *curchan = ah->curchan;
1397 1398
	u32 saveDefAntenna;
	u32 macStaId1;
S
Sujith 已提交
1399
	u64 tsf = 0;
1400
	int i, r;
1401

1402 1403
	ah->txchainmask = common->tx_chainmask;
	ah->rxchainmask = common->rx_chainmask;
1404

1405
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
1406
		return -EIO;
1407

1408
	if (curchan && !ah->chip_fullsleep)
1409 1410
		ath9k_hw_getnf(ah, curchan);

1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
	ah->caldata = caldata;
	if (caldata &&
	    (chan->channel != caldata->channel ||
	     (chan->channelFlags & ~CHANNEL_CW_INT) !=
	     (caldata->channelFlags & ~CHANNEL_CW_INT))) {
		/* Operating channel changed, reset channel calibration data */
		memset(caldata, 0, sizeof(*caldata));
		ath9k_init_nfcal_hist_buffer(ah, chan);
	}

1421
	if (bChannelChange &&
1422 1423 1424
	    (ah->chip_fullsleep != true) &&
	    (ah->curchan != NULL) &&
	    (chan->channel != ah->curchan->channel) &&
1425
	    ((chan->channelFlags & CHANNEL_ALL) ==
1426
	     (ah->curchan->channelFlags & CHANNEL_ALL)) &&
1427
	    (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
1428

L
Luis R. Rodriguez 已提交
1429
		if (ath9k_hw_channel_change(ah, chan)) {
1430
			ath9k_hw_loadnf(ah, ah->curchan);
1431
			ath9k_hw_start_nfcal(ah, true);
1432 1433
			if (AR_SREV_9271(ah))
				ar9002_hw_load_ani_reg(ah, chan);
1434
			return 0;
1435 1436 1437 1438 1439 1440 1441 1442 1443
		}
	}

	saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
	if (saveDefAntenna == 0)
		saveDefAntenna = 1;

	macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;

S
Sujith 已提交
1444
	/* For chips on which RTC reset is done, save TSF before it gets cleared */
1445 1446
	if (AR_SREV_9100(ah) ||
	    (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
S
Sujith 已提交
1447 1448
		tsf = ath9k_hw_gettsf64(ah);

1449 1450 1451 1452 1453 1454
	saveLedState = REG_READ(ah, AR_CFG_LED) &
		(AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
		 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);

	ath9k_hw_mark_phy_inactive(ah);

1455 1456
	ah->paprd_table_write_done = false;

1457
	/* Only required on the first reset */
1458 1459 1460 1461 1462 1463 1464
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_RADIO_RF_RST);
		udelay(50);
	}

1465
	if (!ath9k_hw_chip_reset(ah, chan)) {
1466
		ath_err(common, "Chip reset failed\n");
1467
		return -EINVAL;
1468 1469
	}

1470
	/* Only required on the first reset */
1471 1472 1473 1474 1475 1476 1477 1478
	if (AR_SREV_9271(ah) && ah->htc_reset_init) {
		ah->htc_reset_init = false;
		REG_WRITE(ah,
			  AR9271_RESET_POWER_DOWN_CONTROL,
			  AR9271_GATE_MAC_CTL);
		udelay(50);
	}

S
Sujith 已提交
1479
	/* Restore TSF */
1480
	if (tsf)
S
Sujith 已提交
1481 1482
		ath9k_hw_settsf64(ah, tsf);

1483
	if (AR_SREV_9280_20_OR_LATER(ah))
1484
		REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
1485

S
Sujith 已提交
1486 1487 1488
	if (!AR_SREV_9300_20_OR_LATER(ah))
		ar9002_hw_enable_async_fifo(ah);

L
Luis R. Rodriguez 已提交
1489
	r = ath9k_hw_process_ini(ah, chan);
1490 1491
	if (r)
		return r;
1492

1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
	/*
	 * Some AR91xx SoC devices frequently fail to accept TSF writes
	 * right after the chip reset. When that happens, write a new
	 * value after the initvals have been applied, with an offset
	 * based on measured time difference
	 */
	if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
		tsf += 1500;
		ath9k_hw_settsf64(ah, tsf);
	}

1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520
	/* Setup MFP options for CCMP */
	if (AR_SREV_9280_20_OR_LATER(ah)) {
		/* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
		 * frames when constructing CCMP AAD. */
		REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
			      0xc7ff);
		ah->sw_mgmt_crypto = false;
	} else if (AR_SREV_9160_10_OR_LATER(ah)) {
		/* Disable hardware crypto for management frames */
		REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
		REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
			    AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
		ah->sw_mgmt_crypto = true;
	} else
		ah->sw_mgmt_crypto = true;

1521 1522 1523
	if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
		ath9k_hw_set_delta_slope(ah, chan);

1524
	ath9k_hw_spur_mitigate_freq(ah, chan);
1525
	ah->eep_ops->set_board_values(ah, chan);
1526

S
Sujith 已提交
1527 1528
	ENABLE_REGWRITE_BUFFER(ah);

1529 1530
	REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
	REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
1531 1532
		  | macStaId1
		  | AR_STA_ID1_RTS_USE_DEF
1533
		  | (ah->config.
1534
		     ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
1535
		  | ah->sta_id1_defaults);
1536
	ath_hw_setbssidmask(common);
1537
	REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1538
	ath9k_hw_write_associd(ah);
1539 1540 1541
	REG_WRITE(ah, AR_ISR, ~0);
	REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);

S
Sujith 已提交
1542 1543
	REGWRITE_BUFFER_FLUSH(ah);

1544 1545
	ath9k_hw_set_operating_mode(ah, ah->opmode);

1546
	r = ath9k_hw_rf_set_freq(ah, chan);
1547 1548
	if (r)
		return r;
1549

1550 1551
	ath9k_hw_set_clockrate(ah);

S
Sujith 已提交
1552 1553
	ENABLE_REGWRITE_BUFFER(ah);

1554 1555 1556
	for (i = 0; i < AR_NUM_DCU; i++)
		REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);

S
Sujith 已提交
1557 1558
	REGWRITE_BUFFER_FLUSH(ah);

1559
	ah->intr_txqs = 0;
1560
	for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1561 1562
		ath9k_hw_resettxqueue(ah, i);

1563
	ath9k_hw_init_interrupt_masks(ah, ah->opmode);
1564
	ath9k_hw_ani_cache_ini_regs(ah);
1565 1566
	ath9k_hw_init_qos(ah);

1567
	if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
1568
		ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
J
Johannes Berg 已提交
1569

1570
	ath9k_hw_init_global_settings(ah);
1571

1572
	if (!AR_SREV_9300_20_OR_LATER(ah)) {
S
Sujith 已提交
1573
		ar9002_hw_update_async_fifo(ah);
1574
		ar9002_hw_enable_wep_aggregation(ah);
1575 1576
	}

1577
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
1578 1579 1580 1581 1582

	ath9k_hw_set_dma(ah);

	REG_WRITE(ah, AR_OBS, 8);

S
Sujith 已提交
1583
	if (ah->config.rx_intr_mitigation) {
1584 1585 1586 1587
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
		REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
	}

1588 1589 1590 1591 1592
	if (ah->config.tx_intr_mitigation) {
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
		REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
	}

1593 1594
	ath9k_hw_init_bb(ah, chan);

1595
	if (!ath9k_hw_init_cal(ah, chan))
1596
		return -EIO;
1597

S
Sujith 已提交
1598
	ENABLE_REGWRITE_BUFFER(ah);
1599

1600
	ath9k_hw_restore_chainmask(ah);
1601 1602
	REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);

S
Sujith 已提交
1603 1604
	REGWRITE_BUFFER_FLUSH(ah);

1605 1606 1607
	/*
	 * For big endian systems turn on swapping for descriptors
	 */
1608 1609 1610 1611
	if (AR_SREV_9100(ah)) {
		u32 mask;
		mask = REG_READ(ah, AR_CFG);
		if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
J
Joe Perches 已提交
1612
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1613
				"CFG Byte Swap Set 0x%x\n", mask);
1614 1615 1616 1617
		} else {
			mask =
				INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
			REG_WRITE(ah, AR_CFG, mask);
J
Joe Perches 已提交
1618
			ath_dbg(common, ATH_DBG_RESET,
S
Sujith 已提交
1619
				"Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
1620 1621
		}
	} else {
1622 1623 1624 1625 1626 1627 1628
		if (common->bus_ops->ath_bus_type == ATH_USB) {
			/* Configure AR9271 target WLAN */
			if (AR_SREV_9271(ah))
				REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
			else
				REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
		}
1629
#ifdef __BIG_ENDIAN
1630
		else if (AR_SREV_9330(ah) || AR_SREV_9340(ah))
1631 1632
			REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
		else
1633
			REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1634 1635 1636
#endif
	}

1637
	if (ah->btcoex_hw.enabled)
1638 1639
		ath9k_hw_btcoex_enable(ah);

1640
	if (AR_SREV_9300_20_OR_LATER(ah)) {
1641
		ar9003_hw_bb_watchdog_config(ah);
1642

1643 1644 1645
		ar9003_hw_disable_phy_restart(ah);
	}

1646 1647
	ath9k_hw_apply_gpio_override(ah);

1648
	return 0;
1649
}
1650
EXPORT_SYMBOL(ath9k_hw_reset);
1651

S
Sujith 已提交
1652 1653 1654 1655
/******************************/
/* Power Management (Chipset) */
/******************************/

1656 1657 1658 1659
/*
 * Notify Power Mgt is disabled in self-generated frames.
 * If requested, force chip to sleep.
 */
1660
static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
1661
{
S
Sujith 已提交
1662 1663
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1664 1665 1666 1667
		/*
		 * Clear the RTC force wake bit to allow the
		 * mac to go to sleep.
		 */
S
Sujith 已提交
1668 1669
		REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
1670
		if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
S
Sujith 已提交
1671
			REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1672

1673
		/* Shutdown chip. Active low */
1674
		if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
S
Sujith 已提交
1675 1676
			REG_CLR_BIT(ah, (AR_RTC_RESET),
				    AR_RTC_RESET_EN);
S
Sujith 已提交
1677
	}
1678 1679 1680 1681 1682

	/* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA,
			  ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1683 1684
}

1685 1686 1687 1688 1689
/*
 * Notify Power Management is enabled in self-generating
 * frames. If request, set power mode of chip to
 * auto/normal.  Duration in units of 128us (1/8 TU).
 */
1690
static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
1691
{
S
Sujith 已提交
1692 1693
	REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
	if (setChip) {
1694
		struct ath9k_hw_capabilities *pCap = &ah->caps;
1695

S
Sujith 已提交
1696
		if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
1697
			/* Set WakeOnInterrupt bit; clear ForceWake bit */
S
Sujith 已提交
1698 1699 1700
			REG_WRITE(ah, AR_RTC_FORCE_WAKE,
				  AR_RTC_FORCE_WAKE_ON_INT);
		} else {
1701 1702 1703 1704
			/*
			 * Clear the RTC force wake bit to allow the
			 * mac to go to sleep.
			 */
S
Sujith 已提交
1705 1706
			REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1707 1708
		}
	}
1709 1710 1711 1712

	/* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
	if (AR_SREV_9300_20_OR_LATER(ah))
		REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
1713 1714
}

1715
static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
1716
{
S
Sujith 已提交
1717 1718
	u32 val;
	int i;
1719

1720 1721 1722 1723 1724 1725
	/* Set Bits 14 and 17 of AR_WA before powering on the chip. */
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		REG_WRITE(ah, AR_WA, ah->WARegVal);
		udelay(10);
	}

S
Sujith 已提交
1726 1727 1728 1729 1730 1731 1732
	if (setChip) {
		if ((REG_READ(ah, AR_RTC_STATUS) &
		     AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
			if (ath9k_hw_set_reset_reg(ah,
					   ATH9K_RESET_POWER_ON) != true) {
				return false;
			}
1733 1734
			if (!AR_SREV_9300_20_OR_LATER(ah))
				ath9k_hw_init_pll(ah, NULL);
S
Sujith 已提交
1735 1736 1737 1738
		}
		if (AR_SREV_9100(ah))
			REG_SET_BIT(ah, AR_RTC_RESET,
				    AR_RTC_RESET_EN);
1739

S
Sujith 已提交
1740 1741 1742
		REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
			    AR_RTC_FORCE_WAKE_EN);
		udelay(50);
1743

S
Sujith 已提交
1744 1745 1746 1747 1748 1749 1750
		for (i = POWER_UP_TIME / 50; i > 0; i--) {
			val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
			if (val == AR_RTC_STATUS_ON)
				break;
			udelay(50);
			REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
				    AR_RTC_FORCE_WAKE_EN);
1751
		}
S
Sujith 已提交
1752
		if (i == 0) {
1753 1754 1755
			ath_err(ath9k_hw_common(ah),
				"Failed to wakeup in %uus\n",
				POWER_UP_TIME / 20);
S
Sujith 已提交
1756
			return false;
1757 1758 1759
		}
	}

S
Sujith 已提交
1760
	REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1761

S
Sujith 已提交
1762
	return true;
1763 1764
}

1765
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
1766
{
1767
	struct ath_common *common = ath9k_hw_common(ah);
1768
	int status = true, setChip = true;
S
Sujith 已提交
1769 1770 1771 1772 1773 1774 1775
	static const char *modes[] = {
		"AWAKE",
		"FULL-SLEEP",
		"NETWORK SLEEP",
		"UNDEFINED"
	};

1776 1777 1778
	if (ah->power_mode == mode)
		return status;

J
Joe Perches 已提交
1779 1780
	ath_dbg(common, ATH_DBG_RESET, "%s -> %s\n",
		modes[ah->power_mode], modes[mode]);
S
Sujith 已提交
1781 1782 1783 1784 1785 1786 1787

	switch (mode) {
	case ATH9K_PM_AWAKE:
		status = ath9k_hw_set_power_awake(ah, setChip);
		break;
	case ATH9K_PM_FULL_SLEEP:
		ath9k_set_power_sleep(ah, setChip);
1788
		ah->chip_fullsleep = true;
S
Sujith 已提交
1789 1790 1791 1792
		break;
	case ATH9K_PM_NETWORK_SLEEP:
		ath9k_set_power_network_sleep(ah, setChip);
		break;
1793
	default:
1794
		ath_err(common, "Unknown power mode %u\n", mode);
1795 1796
		return false;
	}
1797
	ah->power_mode = mode;
S
Sujith 已提交
1798

1799 1800 1801 1802 1803
	/*
	 * XXX: If this warning never comes up after a while then
	 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
	 * ath9k_hw_setpower() return type void.
	 */
1804 1805 1806

	if (!(ah->ah_flags & AH_UNPLUGGED))
		ATH_DBG_WARN_ON_ONCE(!status);
1807

S
Sujith 已提交
1808
	return status;
1809
}
1810
EXPORT_SYMBOL(ath9k_hw_setpower);
1811

S
Sujith 已提交
1812 1813 1814 1815
/*******************/
/* Beacon Handling */
/*******************/

1816
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
1817 1818 1819
{
	int flags = 0;

S
Sujith 已提交
1820 1821
	ENABLE_REGWRITE_BUFFER(ah);

1822
	switch (ah->opmode) {
1823
	case NL80211_IFTYPE_ADHOC:
1824
	case NL80211_IFTYPE_MESH_POINT:
1825 1826
		REG_SET_BIT(ah, AR_TXCFG,
			    AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1827 1828
		REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
			  TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
1829
		flags |= AR_NDP_TIMER_EN;
1830
	case NL80211_IFTYPE_AP:
1831 1832 1833 1834 1835
		REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
		REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
			  TU_TO_USEC(ah->config.dma_beacon_response_time));
		REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
			  TU_TO_USEC(ah->config.sw_beacon_response_time));
1836 1837 1838
		flags |=
			AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
		break;
1839
	default:
J
Joe Perches 已提交
1840 1841 1842
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_BEACON,
			"%s: unsupported opmode: %d\n",
			__func__, ah->opmode);
1843 1844
		return;
		break;
1845 1846
	}

1847 1848 1849 1850
	REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
	REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
	REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
1851

S
Sujith 已提交
1852 1853
	REGWRITE_BUFFER_FLUSH(ah);

1854 1855
	REG_SET_BIT(ah, AR_TIMER_MODE, flags);
}
1856
EXPORT_SYMBOL(ath9k_hw_beaconinit);
1857

1858
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1859
				    const struct ath9k_beacon_state *bs)
1860 1861
{
	u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
1862
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1863
	struct ath_common *common = ath9k_hw_common(ah);
1864

S
Sujith 已提交
1865 1866
	ENABLE_REGWRITE_BUFFER(ah);

1867 1868 1869
	REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));

	REG_WRITE(ah, AR_BEACON_PERIOD,
1870
		  TU_TO_USEC(bs->bs_intval));
1871
	REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1872
		  TU_TO_USEC(bs->bs_intval));
1873

S
Sujith 已提交
1874 1875
	REGWRITE_BUFFER_FLUSH(ah);

1876 1877 1878
	REG_RMW_FIELD(ah, AR_RSSI_THR,
		      AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);

1879
	beaconintval = bs->bs_intval;
1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892

	if (bs->bs_sleepduration > beaconintval)
		beaconintval = bs->bs_sleepduration;

	dtimperiod = bs->bs_dtimperiod;
	if (bs->bs_sleepduration > dtimperiod)
		dtimperiod = bs->bs_sleepduration;

	if (beaconintval == dtimperiod)
		nextTbtt = bs->bs_nextdtim;
	else
		nextTbtt = bs->bs_nexttbtt;

J
Joe Perches 已提交
1893 1894 1895 1896
	ath_dbg(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
	ath_dbg(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
	ath_dbg(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
	ath_dbg(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
1897

S
Sujith 已提交
1898 1899
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
1900 1901 1902
	REG_WRITE(ah, AR_NEXT_DTIM,
		  TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
	REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1903

S
Sujith 已提交
1904 1905 1906
	REG_WRITE(ah, AR_SLEEP1,
		  SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
		  | AR_SLEEP1_ASSUME_DTIM);
1907

S
Sujith 已提交
1908 1909 1910 1911
	if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
		beacontimeout = (BEACON_TIMEOUT_VAL << 3);
	else
		beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1912

S
Sujith 已提交
1913 1914
	REG_WRITE(ah, AR_SLEEP2,
		  SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1915

S
Sujith 已提交
1916 1917
	REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
	REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1918

S
Sujith 已提交
1919 1920
	REGWRITE_BUFFER_FLUSH(ah);

S
Sujith 已提交
1921 1922 1923
	REG_SET_BIT(ah, AR_TIMER_MODE,
		    AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
		    AR_DTIM_TIMER_EN);
1924

1925 1926
	/* TSF Out of Range Threshold */
	REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
1927
}
1928
EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
1929

S
Sujith 已提交
1930 1931 1932 1933
/*******************/
/* HW Capabilities */
/*******************/

1934
int ath9k_hw_fill_cap_info(struct ath_hw *ah)
1935
{
1936
	struct ath9k_hw_capabilities *pCap = &ah->caps;
1937
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
1938
	struct ath_common *common = ath9k_hw_common(ah);
1939
	struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
1940

1941
	u16 eeval;
1942
	u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
1943

S
Sujith 已提交
1944
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
1945
	regulatory->current_rd = eeval;
1946

S
Sujith 已提交
1947
	eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
1948
	if (AR_SREV_9285_12_OR_LATER(ah))
1949
		eeval |= AR9285_RDEXT_DEFAULT;
1950
	regulatory->current_rd_ext = eeval;
1951

1952
	if (ah->opmode != NL80211_IFTYPE_AP &&
1953
	    ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
1954 1955 1956 1957 1958
		if (regulatory->current_rd == 0x64 ||
		    regulatory->current_rd == 0x65)
			regulatory->current_rd += 5;
		else if (regulatory->current_rd == 0x41)
			regulatory->current_rd = 0x43;
J
Joe Perches 已提交
1959 1960
		ath_dbg(common, ATH_DBG_REGULATORY,
			"regdomain mapped to 0x%x\n", regulatory->current_rd);
S
Sujith 已提交
1961
	}
1962

S
Sujith 已提交
1963
	eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
1964
	if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
1965 1966
		ath_err(common,
			"no band has been marked as supported in EEPROM\n");
1967 1968 1969
		return -EINVAL;
	}

1970 1971
	if (eeval & AR5416_OPFLAGS_11A)
		pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
1972

1973 1974
	if (eeval & AR5416_OPFLAGS_11G)
		pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
S
Sujith 已提交
1975

S
Sujith 已提交
1976
	pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
1977 1978 1979 1980
	/*
	 * For AR9271 we will temporarilly uses the rx chainmax as read from
	 * the EEPROM.
	 */
1981
	if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
1982 1983 1984
	    !(eeval & AR5416_OPFLAGS_11A) &&
	    !(AR_SREV_9271(ah)))
		/* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
1985
		pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
1986 1987
	else if (AR_SREV_9100(ah))
		pCap->rx_chainmask = 0x7;
1988
	else
1989
		/* Use rx_chainmask from EEPROM. */
1990
		pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
1991

1992
	ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
1993

1994 1995 1996 1997
	/* enable key search for every frame in an aggregate */
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;

1998 1999
	common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;

2000
	if (ah->hw_version.devid != AR2427_DEVID_PCIE)
S
Sujith 已提交
2001 2002 2003
		pCap->hw_caps |= ATH9K_HW_CAP_HT;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2004

2005 2006
	if (AR_SREV_9271(ah))
		pCap->num_gpio_pins = AR9271_NUM_GPIO;
S
Sujith 已提交
2007 2008
	else if (AR_DEVID_7010(ah))
		pCap->num_gpio_pins = AR7010_NUM_GPIO;
2009
	else if (AR_SREV_9285_12_OR_LATER(ah))
2010
		pCap->num_gpio_pins = AR9285_NUM_GPIO;
2011
	else if (AR_SREV_9280_20_OR_LATER(ah))
S
Sujith 已提交
2012 2013 2014
		pCap->num_gpio_pins = AR928X_NUM_GPIO;
	else
		pCap->num_gpio_pins = AR_NUM_GPIO;
2015

S
Sujith 已提交
2016 2017 2018 2019 2020
	if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
		pCap->hw_caps |= ATH9K_HW_CAP_CST;
		pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
	} else {
		pCap->rts_aggr_limit = (8 * 1024);
2021 2022
	}

2023
#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
2024 2025 2026 2027 2028 2029
	ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
	if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
		ah->rfkill_gpio =
			MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
		ah->rfkill_polarity =
			MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
S
Sujith 已提交
2030 2031

		pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2032
	}
S
Sujith 已提交
2033
#endif
2034
	if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
2035 2036 2037
		pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
	else
		pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
2038

2039
	if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
S
Sujith 已提交
2040 2041 2042
		pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
	else
		pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2043

2044 2045
	if (common->btcoex_enabled) {
		if (AR_SREV_9300_20_OR_LATER(ah)) {
2046
			btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060
			btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9300;
			btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9300;
			btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO_9300;
		} else if (AR_SREV_9280_20_OR_LATER(ah)) {
			btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO_9280;
			btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO_9280;

			if (AR_SREV_9285(ah)) {
				btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
				btcoex_hw->btpriority_gpio =
						ATH_BTPRIORITY_GPIO_9285;
			} else {
				btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
			}
2061
		}
2062
	} else {
2063
		btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
2064
	}
2065

2066
	if (AR_SREV_9300_20_OR_LATER(ah)) {
2067
		pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
2068
		if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah))
2069 2070
			pCap->hw_caps |= ATH9K_HW_CAP_LDPC;

2071 2072 2073
		pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
		pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
		pCap->rx_status_len = sizeof(struct ar9003_rxs);
2074
		pCap->tx_desc_len = sizeof(struct ar9003_txc);
2075
		pCap->txs_len = sizeof(struct ar9003_txs);
2076 2077
		if (!ah->config.paprd_disable &&
		    ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2078
			pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2079 2080
	} else {
		pCap->tx_desc_len = sizeof(struct ath_desc);
2081 2082 2083 2084 2085
		if (AR_SREV_9280_20(ah) &&
		    ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
		      AR5416_EEP_MINOR_VER_16) ||
		     ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
			pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
2086
	}
2087

2088 2089 2090
	if (AR_SREV_9300_20_OR_LATER(ah))
		pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;

2091 2092 2093
	if (AR_SREV_9300_20_OR_LATER(ah))
		ah->ent_mode = REG_READ(ah, AR_ENT_OTP);

2094
	if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
2095 2096
		pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;

2097 2098 2099 2100 2101 2102 2103
	if (AR_SREV_9285(ah))
		if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
			ant_div_ctl1 =
				ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
			if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
				pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
		}
2104 2105 2106 2107 2108 2109
	if (AR_SREV_9300_20_OR_LATER(ah)) {
		if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
			pCap->hw_caps |= ATH9K_HW_CAP_APM;
	}


2110
	if (AR_SREV_9330(ah) || AR_SREV_9485(ah)) {
2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125
		ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
		/*
		 * enable the diversity-combining algorithm only when
		 * both enable_lna_div and enable_fast_div are set
		 *		Table for Diversity
		 * ant_div_alt_lnaconf		bit 0-1
		 * ant_div_main_lnaconf		bit 2-3
		 * ant_div_alt_gaintb		bit 4
		 * ant_div_main_gaintb		bit 5
		 * enable_ant_div_lnadiv	bit 6
		 * enable_ant_fast_div		bit 7
		 */
		if ((ant_div_ctl1 >> 0x6) == 0x3)
			pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
	}
2126

2127 2128 2129 2130 2131
	if (AR_SREV_9485_10(ah)) {
		pCap->pcie_lcr_extsync_en = true;
		pCap->pcie_lcr_offset = 0x80;
	}

2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143
	tx_chainmask = pCap->tx_chainmask;
	rx_chainmask = pCap->rx_chainmask;
	while (tx_chainmask || rx_chainmask) {
		if (tx_chainmask & BIT(0))
			pCap->max_txchains++;
		if (rx_chainmask & BIT(0))
			pCap->max_rxchains++;

		tx_chainmask >>= 1;
		rx_chainmask >>= 1;
	}

2144
	return 0;
2145 2146
}

S
Sujith 已提交
2147 2148 2149
/****************************/
/* GPIO / RFKILL / Antennae */
/****************************/
2150

2151
static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
S
Sujith 已提交
2152 2153 2154 2155
					 u32 gpio, u32 type)
{
	int addr;
	u32 gpio_shift, tmp;
2156

S
Sujith 已提交
2157 2158 2159 2160 2161 2162
	if (gpio > 11)
		addr = AR_GPIO_OUTPUT_MUX3;
	else if (gpio > 5)
		addr = AR_GPIO_OUTPUT_MUX2;
	else
		addr = AR_GPIO_OUTPUT_MUX1;
2163

S
Sujith 已提交
2164
	gpio_shift = (gpio % 6) * 5;
2165

S
Sujith 已提交
2166 2167 2168 2169
	if (AR_SREV_9280_20_OR_LATER(ah)
	    || (addr != AR_GPIO_OUTPUT_MUX1)) {
		REG_RMW(ah, addr, (type << gpio_shift),
			(0x1f << gpio_shift));
2170
	} else {
S
Sujith 已提交
2171 2172 2173 2174 2175
		tmp = REG_READ(ah, addr);
		tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
		tmp &= ~(0x1f << gpio_shift);
		tmp |= (type << gpio_shift);
		REG_WRITE(ah, addr, tmp);
2176 2177 2178
	}
}

2179
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
2180
{
S
Sujith 已提交
2181
	u32 gpio_shift;
2182

2183
	BUG_ON(gpio >= ah->caps.num_gpio_pins);
2184

S
Sujith 已提交
2185 2186 2187 2188 2189 2190 2191
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_INPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2192

S
Sujith 已提交
2193
	gpio_shift = gpio << 1;
S
Sujith 已提交
2194 2195 2196 2197
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2198
}
2199
EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
2200

2201
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
2202
{
2203 2204 2205
#define MS_REG_READ(x, y) \
	(MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))

2206
	if (gpio >= ah->caps.num_gpio_pins)
S
Sujith 已提交
2207
		return 0xffffffff;
2208

S
Sujith 已提交
2209 2210 2211 2212 2213
	if (AR_DEVID_7010(ah)) {
		u32 val;
		val = REG_READ(ah, AR7010_GPIO_IN);
		return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
	} else if (AR_SREV_9300_20_OR_LATER(ah))
2214 2215
		return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
			AR_GPIO_BIT(gpio)) != 0;
2216
	else if (AR_SREV_9271(ah))
2217
		return MS_REG_READ(AR9271, gpio) != 0;
2218
	else if (AR_SREV_9287_11_OR_LATER(ah))
2219
		return MS_REG_READ(AR9287, gpio) != 0;
2220
	else if (AR_SREV_9285_12_OR_LATER(ah))
2221
		return MS_REG_READ(AR9285, gpio) != 0;
2222
	else if (AR_SREV_9280_20_OR_LATER(ah))
2223 2224 2225
		return MS_REG_READ(AR928X, gpio) != 0;
	else
		return MS_REG_READ(AR, gpio) != 0;
2226
}
2227
EXPORT_SYMBOL(ath9k_hw_gpio_get);
2228

2229
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
2230
			 u32 ah_signal_type)
2231
{
S
Sujith 已提交
2232
	u32 gpio_shift;
2233

S
Sujith 已提交
2234 2235 2236 2237 2238 2239 2240
	if (AR_DEVID_7010(ah)) {
		gpio_shift = gpio;
		REG_RMW(ah, AR7010_GPIO_OE,
			(AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
			(AR7010_GPIO_OE_MASK << gpio_shift));
		return;
	}
2241

S
Sujith 已提交
2242
	ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
S
Sujith 已提交
2243 2244 2245 2246 2247
	gpio_shift = 2 * gpio;
	REG_RMW(ah,
		AR_GPIO_OE_OUT,
		(AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
		(AR_GPIO_OE_OUT_DRV << gpio_shift));
2248
}
2249
EXPORT_SYMBOL(ath9k_hw_cfg_output);
2250

2251
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
2252
{
S
Sujith 已提交
2253 2254 2255 2256 2257 2258 2259
	if (AR_DEVID_7010(ah)) {
		val = val ? 0 : 1;
		REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
			AR_GPIO_BIT(gpio));
		return;
	}

2260 2261 2262
	if (AR_SREV_9271(ah))
		val = ~val;

S
Sujith 已提交
2263 2264
	REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
		AR_GPIO_BIT(gpio));
2265
}
2266
EXPORT_SYMBOL(ath9k_hw_set_gpio);
2267

2268
u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
2269
{
S
Sujith 已提交
2270
	return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2271
}
2272
EXPORT_SYMBOL(ath9k_hw_getdefantenna);
2273

2274
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
2275
{
S
Sujith 已提交
2276
	REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2277
}
2278
EXPORT_SYMBOL(ath9k_hw_setantenna);
2279

S
Sujith 已提交
2280 2281 2282 2283
/*********************/
/* General Operation */
/*********************/

2284
u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
2285
{
S
Sujith 已提交
2286 2287
	u32 bits = REG_READ(ah, AR_RX_FILTER);
	u32 phybits = REG_READ(ah, AR_PHY_ERR);
2288

S
Sujith 已提交
2289 2290 2291 2292
	if (phybits & AR_PHY_ERR_RADAR)
		bits |= ATH9K_RX_FILTER_PHYRADAR;
	if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
		bits |= ATH9K_RX_FILTER_PHYERR;
S
Sujith 已提交
2293

S
Sujith 已提交
2294
	return bits;
2295
}
2296
EXPORT_SYMBOL(ath9k_hw_getrxfilter);
2297

2298
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
2299
{
S
Sujith 已提交
2300
	u32 phybits;
2301

S
Sujith 已提交
2302 2303
	ENABLE_REGWRITE_BUFFER(ah);

S
Sujith 已提交
2304 2305
	REG_WRITE(ah, AR_RX_FILTER, bits);

S
Sujith 已提交
2306 2307 2308 2309 2310 2311
	phybits = 0;
	if (bits & ATH9K_RX_FILTER_PHYRADAR)
		phybits |= AR_PHY_ERR_RADAR;
	if (bits & ATH9K_RX_FILTER_PHYERR)
		phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
	REG_WRITE(ah, AR_PHY_ERR, phybits);
2312

S
Sujith 已提交
2313
	if (phybits)
2314
		REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2315
	else
2316
		REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
S
Sujith 已提交
2317 2318

	REGWRITE_BUFFER_FLUSH(ah);
S
Sujith 已提交
2319
}
2320
EXPORT_SYMBOL(ath9k_hw_setrxfilter);
2321

2322
bool ath9k_hw_phy_disable(struct ath_hw *ah)
S
Sujith 已提交
2323
{
2324 2325 2326 2327 2328
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
S
Sujith 已提交
2329
}
2330
EXPORT_SYMBOL(ath9k_hw_phy_disable);
2331

2332
bool ath9k_hw_disable(struct ath_hw *ah)
S
Sujith 已提交
2333
{
2334
	if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
S
Sujith 已提交
2335
		return false;
2336

2337 2338 2339 2340 2341
	if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
		return false;

	ath9k_hw_init_pll(ah, NULL);
	return true;
2342
}
2343
EXPORT_SYMBOL(ath9k_hw_disable);
2344

2345
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2346
{
2347
	struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
2348
	struct ath9k_channel *chan = ah->curchan;
2349
	struct ieee80211_channel *channel = chan->chan;
2350

2351
	regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
2352

2353
	ah->eep_ops->set_txpower(ah, chan,
2354
				 ath9k_regd_get_ctl(regulatory, chan),
2355 2356 2357
				 channel->max_antenna_gain * 2,
				 channel->max_power * 2,
				 min((u32) MAX_RATE_POWER,
2358
				 (u32) regulatory->power_limit), test);
2359
}
2360
EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
2361

2362
void ath9k_hw_setopmode(struct ath_hw *ah)
2363
{
2364
	ath9k_hw_set_operating_mode(ah, ah->opmode);
2365
}
2366
EXPORT_SYMBOL(ath9k_hw_setopmode);
2367

2368
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
2369
{
S
Sujith 已提交
2370 2371
	REG_WRITE(ah, AR_MCAST_FIL0, filter0);
	REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2372
}
2373
EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
2374

2375
void ath9k_hw_write_associd(struct ath_hw *ah)
2376
{
2377 2378 2379 2380 2381
	struct ath_common *common = ath9k_hw_common(ah);

	REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
	REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
		  ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
2382
}
2383
EXPORT_SYMBOL(ath9k_hw_write_associd);
2384

2385 2386
#define ATH9K_MAX_TSF_READ 10

2387
u64 ath9k_hw_gettsf64(struct ath_hw *ah)
2388
{
2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399
	u32 tsf_lower, tsf_upper1, tsf_upper2;
	int i;

	tsf_upper1 = REG_READ(ah, AR_TSF_U32);
	for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
		tsf_lower = REG_READ(ah, AR_TSF_L32);
		tsf_upper2 = REG_READ(ah, AR_TSF_U32);
		if (tsf_upper2 == tsf_upper1)
			break;
		tsf_upper1 = tsf_upper2;
	}
2400

2401
	WARN_ON( i == ATH9K_MAX_TSF_READ );
2402

2403
	return (((u64)tsf_upper1 << 32) | tsf_lower);
S
Sujith 已提交
2404
}
2405
EXPORT_SYMBOL(ath9k_hw_gettsf64);
2406

2407
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
2408 2409
{
	REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
A
Alina Friedrichsen 已提交
2410
	REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
2411
}
2412
EXPORT_SYMBOL(ath9k_hw_settsf64);
2413

2414
void ath9k_hw_reset_tsf(struct ath_hw *ah)
S
Sujith 已提交
2415
{
2416 2417
	if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
			   AH_TSF_WRITE_TIMEOUT))
J
Joe Perches 已提交
2418 2419
		ath_dbg(ath9k_hw_common(ah), ATH_DBG_RESET,
			"AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
2420

S
Sujith 已提交
2421 2422
	REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
}
2423
EXPORT_SYMBOL(ath9k_hw_reset_tsf);
2424

S
Sujith 已提交
2425
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
S
Sujith 已提交
2426 2427
{
	if (setting)
2428
		ah->misc_mode |= AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2429
	else
2430
		ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
S
Sujith 已提交
2431
}
2432
EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
2433

L
Luis R. Rodriguez 已提交
2434
void ath9k_hw_set11nmac2040(struct ath_hw *ah)
S
Sujith 已提交
2435
{
L
Luis R. Rodriguez 已提交
2436
	struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
S
Sujith 已提交
2437 2438
	u32 macmode;

L
Luis R. Rodriguez 已提交
2439
	if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
S
Sujith 已提交
2440 2441 2442
		macmode = AR_2040_JOINED_RX_CLEAR;
	else
		macmode = 0;
2443

S
Sujith 已提交
2444
	REG_WRITE(ah, AR_2040_MODE, macmode);
2445
}
2446 2447 2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491

/* HW Generic timers configuration */

static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
{
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
	{AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
	{AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
				AR_NDP2_TIMER_MODE, 0x0002},
	{AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
				AR_NDP2_TIMER_MODE, 0x0004},
	{AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
				AR_NDP2_TIMER_MODE, 0x0008},
	{AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
				AR_NDP2_TIMER_MODE, 0x0010},
	{AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
				AR_NDP2_TIMER_MODE, 0x0020},
	{AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
				AR_NDP2_TIMER_MODE, 0x0040},
	{AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
				AR_NDP2_TIMER_MODE, 0x0080}
};

/* HW generic timer primitives */

/* compute and clear index of rightmost 1 */
static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
{
	u32 b;

	b = *mask;
	b &= (0-b);
	*mask &= ~b;
	b *= debruijn32;
	b >>= 27;

	return timer_table->gen_timer_index[b];
}

2492
u32 ath9k_hw_gettsf32(struct ath_hw *ah)
2493 2494 2495
{
	return REG_READ(ah, AR_TSF_L32);
}
2496
EXPORT_SYMBOL(ath9k_hw_gettsf32);
2497 2498 2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509

struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;

	timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);

	if (timer == NULL) {
2510 2511 2512
		ath_err(ath9k_hw_common(ah),
			"Failed to allocate memory for hw timer[%d]\n",
			timer_index);
2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524
		return NULL;
	}

	/* allocate a hardware generic timer slot */
	timer_table->timers[timer_index] = timer;
	timer->index = timer_index;
	timer->trigger = trigger;
	timer->overflow = overflow;
	timer->arg = arg;

	return timer;
}
2525
EXPORT_SYMBOL(ath_gen_timer_alloc);
2526

2527 2528
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
2529
			      u32 trig_timeout,
2530
			      u32 timer_period)
2531 2532
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2533
	u32 tsf, timer_next;
2534 2535 2536 2537 2538 2539 2540

	BUG_ON(!timer_period);

	set_bit(timer->index, &timer_table->timer_mask.timer_bits);

	tsf = ath9k_hw_gettsf32(ah);

2541 2542
	timer_next = tsf + trig_timeout;

J
Joe Perches 已提交
2543 2544 2545
	ath_dbg(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
		"current tsf %x period %x timer_next %x\n",
		tsf, timer_period, timer_next);
2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561

	/*
	 * Program generic timer registers
	 */
	REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
		 timer_next);
	REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
		  timer_period);
	REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
		    gen_tmr_configuration[timer->index].mode_mask);

	/* Enable both trigger and thresh interrupt masks */
	REG_SET_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
}
2562
EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
2563

2564
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
2565 2566 2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	if ((timer->index < AR_FIRST_NDP_TIMER) ||
		(timer->index >= ATH_MAX_GEN_TIMER)) {
		return;
	}

	/* Clear generic timer enable bits. */
	REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
			gen_tmr_configuration[timer->index].mode_mask);

	/* Disable both trigger and thresh interrupt masks */
	REG_CLR_BIT(ah, AR_IMR_S5,
		(SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
		SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));

	clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
}
2584
EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
2585 2586 2587 2588 2589 2590 2591 2592 2593

void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;

	/* free the hardware generic timer slot */
	timer_table->timers[timer->index] = NULL;
	kfree(timer);
}
2594
EXPORT_SYMBOL(ath_gen_timer_free);
2595 2596 2597 2598 2599 2600 2601 2602

/*
 * Generic Timer Interrupts handling
 */
void ath_gen_timer_isr(struct ath_hw *ah)
{
	struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
	struct ath_gen_timer *timer;
2603
	struct ath_common *common = ath9k_hw_common(ah);
2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617
	u32 trigger_mask, thresh_mask, index;

	/* get hardware generic timer interrupt status */
	trigger_mask = ah->intr_gen_timer_trigger;
	thresh_mask = ah->intr_gen_timer_thresh;
	trigger_mask &= timer_table->timer_mask.val;
	thresh_mask &= timer_table->timer_mask.val;

	trigger_mask &= ~thresh_mask;

	while (thresh_mask) {
		index = rightmost_index(timer_table, &thresh_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2618 2619
		ath_dbg(common, ATH_DBG_HWTIMER,
			"TSF overflow for Gen timer %d\n", index);
2620 2621 2622 2623 2624 2625 2626
		timer->overflow(timer->arg);
	}

	while (trigger_mask) {
		index = rightmost_index(timer_table, &trigger_mask);
		timer = timer_table->timers[index];
		BUG_ON(!timer);
J
Joe Perches 已提交
2627 2628
		ath_dbg(common, ATH_DBG_HWTIMER,
			"Gen timer[%d] trigger\n", index);
2629 2630 2631
		timer->trigger(timer->arg);
	}
}
2632
EXPORT_SYMBOL(ath_gen_timer_isr);
2633

2634 2635 2636 2637 2638 2639 2640 2641 2642 2643
/********/
/* HTC  */
/********/

void ath9k_hw_htc_resetinit(struct ath_hw *ah)
{
	ah->htc_reset_init = true;
}
EXPORT_SYMBOL(ath9k_hw_htc_resetinit);

2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655
static struct {
	u32 version;
	const char * name;
} ath_mac_bb_names[] = {
	/* Devices with external radios */
	{ AR_SREV_VERSION_5416_PCI,	"5416" },
	{ AR_SREV_VERSION_5416_PCIE,	"5418" },
	{ AR_SREV_VERSION_9100,		"9100" },
	{ AR_SREV_VERSION_9160,		"9160" },
	/* Single-chip solutions */
	{ AR_SREV_VERSION_9280,		"9280" },
	{ AR_SREV_VERSION_9285,		"9285" },
2656 2657
	{ AR_SREV_VERSION_9287,         "9287" },
	{ AR_SREV_VERSION_9271,         "9271" },
2658
	{ AR_SREV_VERSION_9300,         "9300" },
2659
	{ AR_SREV_VERSION_9330,         "9330" },
2660
	{ AR_SREV_VERSION_9485,         "9485" },
2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677
};

/* For devices with external radios */
static struct {
	u16 version;
	const char * name;
} ath_rf_names[] = {
	{ 0,				"5133" },
	{ AR_RAD5133_SREV_MAJOR,	"5133" },
	{ AR_RAD5122_SREV_MAJOR,	"5122" },
	{ AR_RAD2133_SREV_MAJOR,	"2133" },
	{ AR_RAD2122_SREV_MAJOR,	"2122" }
};

/*
 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
 */
2678
static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
		if (ath_mac_bb_names[i].version == mac_bb_version) {
			return ath_mac_bb_names[i].name;
		}
	}

	return "????";
}

/*
 * Return the RF name. "????" is returned if the RF is unknown.
 * Used for devices with external radios.
 */
2695
static const char *ath9k_hw_rf_name(u16 rf_version)
2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706
{
	int i;

	for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
		if (ath_rf_names[i].version == rf_version) {
			return ath_rf_names[i].name;
		}
	}

	return "????";
}
2707 2708 2709 2710 2711 2712

void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
{
	int used;

	/* chipsets >= AR9280 are single-chip */
2713
	if (AR_SREV_9280_20_OR_LATER(ah)) {
2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731
		used = snprintf(hw_name, len,
			       "Atheros AR%s Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev);
	}
	else {
		used = snprintf(hw_name, len,
			       "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
			       ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
			       ah->hw_version.macRev,
			       ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
						AR_RADIO_SREV_MAJOR)),
			       ah->hw_version.phyRev);
	}

	hw_name[used] = '\0';
}
EXPORT_SYMBOL(ath9k_hw_name);