omap4.dtsi 18.5 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

9
#include <dt-bindings/gpio/gpio.h>
10
#include <dt-bindings/interrupt-controller/arm-gic.h>
11
#include <dt-bindings/pinctrl/omap.h>
12

13
#include "skeleton.dtsi"
14 15 16 17 18 19

/ {
	compatible = "ti,omap4430", "ti,omap4";
	interrupt-parent = <&gic>;

	aliases {
N
Nishanth Menon 已提交
20 21 22 23
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
		i2c3 = &i2c4;
24 25 26 27
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
28 29
	};

30
	cpus {
31 32 33
		#address-cells = <1>;
		#size-cells = <0>;

34 35
		cpu@0 {
			compatible = "arm,cortex-a9";
36
			device_type = "cpu";
37
			next-level-cache = <&L2>;
38
			reg = <0x0>;
39 40 41 42 43

			clocks = <&dpll_mpu_ck>;
			clock-names = "cpu";

			clock-latency = <300000>; /* From omap-cpufreq driver */
44 45 46
		};
		cpu@1 {
			compatible = "arm,cortex-a9";
47
			device_type = "cpu";
48
			next-level-cache = <&L2>;
49
			reg = <0x1>;
50 51 52
		};
	};

53 54 55 56 57 58 59 60
	gic: interrupt-controller@48241000 {
		compatible = "arm,cortex-a9-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48241000 0x1000>,
		      <0x48240100 0x0100>;
	};

61 62 63 64 65 66 67
	L2: l2-cache-controller@48242000 {
		compatible = "arm,pl310-cache";
		reg = <0x48242000 0x1000>;
		cache-unified;
		cache-level = <2>;
	};

68
	local-timer@48240600 {
69 70
		compatible = "arm,cortex-a9-twd-timer";
		reg = <0x48240600 0x20>;
71
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
72 73
	};

74 75 76 77 78 79
	/*
	 * The soc node represents the soc top level view. It is uses for IPs
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
80 81 82 83 84 85 86 87 88 89 90 91 92 93
		mpu {
			compatible = "ti,omap4-mpu";
			ti,hwmods = "mpu";
		};

		dsp {
			compatible = "ti,omap3-c64";
			ti,hwmods = "dsp";
		};

		iva {
			compatible = "ti,ivahd";
			ti,hwmods = "iva";
		};
94 95 96 97 98 99 100 101 102 103
	};

	/*
	 * XXX: Use a flat representation of the OMAP4 interconnect.
	 * The real OMAP interconnect network is quite complex.
	 * Since that will not bring real advantage to represent that in DT for
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
104
		compatible = "ti,omap4-l3-noc", "simple-bus";
105 106 107
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
108
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
109 110 111
		reg = <0x44000000 0x1000>,
		      <0x44800000 0x2000>,
		      <0x45000000 0x1000>;
112 113
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
114

T
Tero Kristo 已提交
115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166
		cm1: cm1@4a004000 {
			compatible = "ti,omap4-cm1";
			reg = <0x4a004000 0x2000>;

			cm1_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			cm1_clockdomains: clockdomains {
			};
		};

		prm: prm@4a306000 {
			compatible = "ti,omap4-prm";
			reg = <0x4a306000 0x3000>;

			prm_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			prm_clockdomains: clockdomains {
			};
		};

		cm2: cm2@4a008000 {
			compatible = "ti,omap4-cm2";
			reg = <0x4a008000 0x3000>;

			cm2_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			cm2_clockdomains: clockdomains {
			};
		};

		scrm: scrm@4a30a000 {
			compatible = "ti,omap4-scrm";
			reg = <0x4a30a000 0x2000>;

			scrm_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			scrm_clockdomains: clockdomains {
			};
		};

J
Jon Hunter 已提交
167 168 169 170 171 172
		counter32k: counter@4a304000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4a304000 0x20>;
			ti,hwmods = "counter_32k";
		};

173 174 175 176 177
		omap4_pmx_core: pinmux@4a100040 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a100040 0x0196>;
			#address-cells = <1>;
			#size-cells = <0>;
178 179
			#interrupt-cells = <1>;
			interrupt-controller;
180 181 182 183 184 185 186 187
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap4_pmx_wkup: pinmux@4a31e040 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a31e040 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
188 189
			#interrupt-cells = <1>;
			interrupt-controller;
190 191 192 193
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

194 195 196
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
197 198 199 200
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
201 202 203 204 205
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <127>;
		};

B
Benoit Cousson 已提交
206 207
		gpio1: gpio@4a310000 {
			compatible = "ti,omap4-gpio";
208
			reg = <0x4a310000 0x200>;
209
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
210
			ti,hwmods = "gpio1";
211
			ti,gpio-always-on;
B
Benoit Cousson 已提交
212 213 214
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
215
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
216 217 218 219
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
220
			reg = <0x48055000 0x200>;
221
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
222 223 224 225
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
226
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
227 228 229 230
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
231
			reg = <0x48057000 0x200>;
232
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
233 234 235 236
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
237
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
238 239 240 241
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
242
			reg = <0x48059000 0x200>;
243
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
244 245 246 247
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
248
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
249 250 251 252
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
253
			reg = <0x4805b000 0x200>;
254
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
255 256 257 258
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
259
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
260 261 262 263
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
264
			reg = <0x4805d000 0x200>;
265
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
266 267 268 269
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
270
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
271
		};
272

273 274 275 276 277
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
278
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
279 280 281
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
282
			ti,no-idle-on-init;
283 284
		};

285
		uart1: serial@4806a000 {
286
			compatible = "ti,omap4-uart";
287
			reg = <0x4806a000 0x100>;
288
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
289 290 291 292
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

293
		uart2: serial@4806c000 {
294
			compatible = "ti,omap4-uart";
295
			reg = <0x4806c000 0x100>;
296
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
297 298 299 300
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

301
		uart3: serial@48020000 {
302
			compatible = "ti,omap4-uart";
303
			reg = <0x48020000 0x100>;
304
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
305 306 307 308
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

309
		uart4: serial@4806e000 {
310
			compatible = "ti,omap4-uart";
311
			reg = <0x4806e000 0x100>;
312
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
313 314 315
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};
316

S
Suman Anna 已提交
317 318 319 320
		hwspinlock: spinlock@4a0f6000 {
			compatible = "ti,omap4-hwspinlock";
			reg = <0x4a0f6000 0x1000>;
			ti,hwmods = "spinlock";
321
			#hwlock-cells = <1>;
S
Suman Anna 已提交
322 323
		};

324 325
		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
326
			reg = <0x48070000 0x100>;
327
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
328 329 330 331 332 333 334
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
335
			reg = <0x48072000 0x100>;
336
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
337 338 339 340 341 342 343
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
344
			reg = <0x48060000 0x100>;
345
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
346 347 348 349 350 351 352
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

		i2c4: i2c@48350000 {
			compatible = "ti,omap4-i2c";
353
			reg = <0x48350000 0x100>;
354
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
355 356 357 358
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};
359 360 361

		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
362
			reg = <0x48098000 0x200>;
363
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
364 365 366 367
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
368 369 370 371 372 373 374 375 376 377
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
378 379 380 381
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
382
			reg = <0x4809a000 0x200>;
383
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
384 385 386 387
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
388 389 390 391 392
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
393 394 395 396
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
397
			reg = <0x480b8000 0x200>;
398
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
399 400 401 402
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
403 404
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
405 406 407 408
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
409
			reg = <0x480ba000 0x200>;
410
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
411 412 413 414
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
415 416
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
417
		};
418 419 420

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
421
			reg = <0x4809c000 0x400>;
422
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
423 424 425
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
426 427
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
428 429 430 431
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
432
			reg = <0x480b4000 0x400>;
433
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
434 435
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
436 437
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
438 439 440 441
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
442
			reg = <0x480ad000 0x400>;
443
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
444 445
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
446 447
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
448 449 450 451
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
452
			reg = <0x480d1000 0x400>;
453
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
454 455
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
456 457
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
458 459 460 461
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
462
			reg = <0x480d5000 0x400>;
463
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
464 465
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
466 467
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
468
		};
469 470 471

		wdt2: wdt@4a314000 {
			compatible = "ti,omap4-wdt", "ti,omap3-wdt";
472
			reg = <0x4a314000 0x80>;
473
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
474 475
			ti,hwmods = "wd_timer2";
		};
476 477 478 479 480

		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
481
			reg-names = "mpu", "dma";
482
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
483
			ti,hwmods = "mcpdm";
484 485 486
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
487
			status = "disabled";
488
		};
489 490 491 492 493

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
494
			reg-names = "mpu", "dma";
495
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
496
			ti,hwmods = "dmic";
497 498
			dmas = <&sdma 67>;
			dma-names = "up_link";
499
			status = "disabled";
500
		};
501

502 503 504 505 506
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
507
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
508 509 510
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
511 512 513
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
514
			status = "disabled";
515 516 517 518 519 520 521
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
522
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
523 524 525
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
526 527 528
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
529
			status = "disabled";
530 531 532 533 534 535 536
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
537
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
538 539 540
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
541 542 543
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
544
			status = "disabled";
545 546 547 548 549 550
		};

		mcbsp4: mcbsp@48096000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x48096000 0xff>; /* L4 Interconnect */
			reg-names = "mpu";
551
			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
552 553 554
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp4";
555 556 557
			dmas = <&sdma 31>,
			       <&sdma 32>;
			dma-names = "tx", "rx";
558
			status = "disabled";
559 560
		};

561 562
		keypad: keypad@4a31c000 {
			compatible = "ti,omap4-keypad";
563
			reg = <0x4a31c000 0x80>;
564
			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
565
			reg-names = "mpu";
566 567
			ti,hwmods = "kbd";
		};
568

569 570 571 572 573 574 575
		dmm@4e000000 {
			compatible = "ti,omap4-dmm";
			reg = <0x4e000000 0x800>;
			interrupts = <0 113 0x4>;
			ti,hwmods = "dmm";
		};

576 577
		emif1: emif@4c000000 {
			compatible = "ti,emif-4d";
578
			reg = <0x4c000000 0x100>;
579
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
580
			ti,hwmods = "emif1";
581
			ti,no-idle-on-init;
582 583 584 585 586 587 588 589
			phy-type = <1>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

		emif2: emif@4d000000 {
			compatible = "ti,emif-4d";
590
			reg = <0x4d000000 0x100>;
591
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
592
			ti,hwmods = "emif2";
593
			ti,no-idle-on-init;
594 595 596 597 598
			phy-type = <1>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
599

600
		ocp2scp@4a0ad000 {
601
			compatible = "ti,omap-ocp2scp";
602
			reg = <0x4a0ad000 0x1f>;
603 604 605 606
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;
			ti,hwmods = "ocp2scp_usb_phy";
607 608 609
			usb2_phy: usb2phy@4a0ad080 {
				compatible = "ti,omap-usb2";
				reg = <0x4a0ad080 0x58>;
610
				ctrl-module = <&omap_control_usb2phy>;
611
				#phy-cells = <0>;
612
			};
613
		};
J
Jon Hunter 已提交
614 615

		timer1: timer@4a318000 {
616
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
617
			reg = <0x4a318000 0x80>;
618
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
619 620 621 622 623
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
624
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
625
			reg = <0x48032000 0x80>;
626
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
627 628 629 630
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
631
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
632
			reg = <0x48034000 0x80>;
633
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
634 635 636 637
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
638
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
639
			reg = <0x48036000 0x80>;
640
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
641 642 643
			ti,hwmods = "timer4";
		};

644
		timer5: timer@40138000 {
645
			compatible = "ti,omap4430-timer";
646 647
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
648
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
649 650 651 652
			ti,hwmods = "timer5";
			ti,timer-dsp;
		};

653
		timer6: timer@4013a000 {
654
			compatible = "ti,omap4430-timer";
655 656
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
657
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
658 659 660 661
			ti,hwmods = "timer6";
			ti,timer-dsp;
		};

662
		timer7: timer@4013c000 {
663
			compatible = "ti,omap4430-timer";
664 665
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
666
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
667 668 669 670
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

671
		timer8: timer@4013e000 {
672
			compatible = "ti,omap4430-timer";
673 674
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
675
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
676 677 678 679 680 681
			ti,hwmods = "timer8";
			ti,timer-pwm;
			ti,timer-dsp;
		};

		timer9: timer@4803e000 {
682
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
683
			reg = <0x4803e000 0x80>;
684
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
685 686 687 688 689
			ti,hwmods = "timer9";
			ti,timer-pwm;
		};

		timer10: timer@48086000 {
690
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
691
			reg = <0x48086000 0x80>;
692
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
693 694 695 696 697
			ti,hwmods = "timer10";
			ti,timer-pwm;
		};

		timer11: timer@48088000 {
698
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
699
			reg = <0x48088000 0x80>;
700
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
701 702 703
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
704 705 706 707

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
708
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			usbhsohci: ohci@4a064800 {
				compatible = "ti,ohci-omap3", "usb-ohci";
				reg = <0x4a064800 0x400>;
				interrupt-parent = <&gic>;
724
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
725 726 727 728 729 730
			};

			usbhsehci: ehci@4a064c00 {
				compatible = "ti,ehci-omap", "usb-ehci";
				reg = <0x4a064c00 0x400>;
				interrupt-parent = <&gic>;
731
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
732 733
			};
		};
734

735 736 737 738 739 740 741 742 743 744
		omap_control_usb2phy: control-phy@4a002300 {
			compatible = "ti,control-phy-usb2";
			reg = <0x4a002300 0x4>;
			reg-names = "power";
		};

		omap_control_usbotg: control-phy@4a00233c {
			compatible = "ti,control-phy-otghs";
			reg = <0x4a00233c 0x4>;
			reg-names = "otghs_control";
745
		};
746 747 748 749

		usb_otg_hs: usb_otg_hs@4a0ab000 {
			compatible = "ti,omap4-musb";
			reg = <0x4a0ab000 0x7ff>;
750
			interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
751 752 753
			interrupt-names = "mc", "dma";
			ti,hwmods = "usb_otg_hs";
			usb-phy = <&usb2_phy>;
754 755
			phys = <&usb2_phy>;
			phy-names = "usb2-phy";
756 757 758
			multipoint = <1>;
			num-eps = <16>;
			ram-bits = <12>;
759
			ctrl-module = <&omap_control_usbotg>;
760
		};
J
Joel Fernandes 已提交
761 762 763 764 765 766 767 768 769

		aes: aes@4b501000 {
			compatible = "ti,omap4-aes";
			ti,hwmods = "aes";
			reg = <0x4b501000 0xa0>;
			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
			dmas = <&sdma 111>, <&sdma 110>;
			dma-names = "tx", "rx";
		};
J
Joel Fernandes 已提交
770 771 772 773 774 775 776 777 778

		des: des@480a5000 {
			compatible = "ti,omap4-des";
			ti,hwmods = "des";
			reg = <0x480a5000 0xa0>;
			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
			dmas = <&sdma 117>, <&sdma 116>;
			dma-names = "tx", "rx";
		};
779 780
	};
};
T
Tero Kristo 已提交
781 782

/include/ "omap44xx-clocks.dtsi"