omap4.dtsi 18.1 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

9
#include <dt-bindings/gpio/gpio.h>
10
#include <dt-bindings/interrupt-controller/arm-gic.h>
11
#include <dt-bindings/pinctrl/omap.h>
12

13
#include "skeleton.dtsi"
14 15 16 17 18 19

/ {
	compatible = "ti,omap4430", "ti,omap4";
	interrupt-parent = <&gic>;

	aliases {
N
Nishanth Menon 已提交
20 21 22 23
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
		i2c3 = &i2c4;
24 25 26 27
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
28 29
	};

30
	cpus {
31 32 33
		#address-cells = <1>;
		#size-cells = <0>;

34 35
		cpu@0 {
			compatible = "arm,cortex-a9";
36
			device_type = "cpu";
37
			next-level-cache = <&L2>;
38
			reg = <0x0>;
39 40 41
		};
		cpu@1 {
			compatible = "arm,cortex-a9";
42
			device_type = "cpu";
43
			next-level-cache = <&L2>;
44
			reg = <0x1>;
45 46 47
		};
	};

48 49 50 51 52 53 54 55
	gic: interrupt-controller@48241000 {
		compatible = "arm,cortex-a9-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48241000 0x1000>,
		      <0x48240100 0x0100>;
	};

56 57 58 59 60 61 62
	L2: l2-cache-controller@48242000 {
		compatible = "arm,pl310-cache";
		reg = <0x48242000 0x1000>;
		cache-unified;
		cache-level = <2>;
	};

63
	local-timer@48240600 {
64 65
		compatible = "arm,cortex-a9-twd-timer";
		reg = <0x48240600 0x20>;
66
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
67 68
	};

69 70 71 72 73 74
	/*
	 * The soc node represents the soc top level view. It is uses for IPs
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
75 76 77 78 79 80 81 82 83 84 85 86 87 88
		mpu {
			compatible = "ti,omap4-mpu";
			ti,hwmods = "mpu";
		};

		dsp {
			compatible = "ti,omap3-c64";
			ti,hwmods = "dsp";
		};

		iva {
			compatible = "ti,ivahd";
			ti,hwmods = "iva";
		};
89 90 91 92 93 94 95 96 97 98
	};

	/*
	 * XXX: Use a flat representation of the OMAP4 interconnect.
	 * The real OMAP interconnect network is quite complex.
	 * Since that will not bring real advantage to represent that in DT for
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
99
		compatible = "ti,omap4-l3-noc", "simple-bus";
100 101 102
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
103
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
104 105 106
		reg = <0x44000000 0x1000>,
		      <0x44800000 0x2000>,
		      <0x45000000 0x1000>;
107 108
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
109

T
Tero Kristo 已提交
110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161
		cm1: cm1@4a004000 {
			compatible = "ti,omap4-cm1";
			reg = <0x4a004000 0x2000>;

			cm1_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			cm1_clockdomains: clockdomains {
			};
		};

		prm: prm@4a306000 {
			compatible = "ti,omap4-prm";
			reg = <0x4a306000 0x3000>;

			prm_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			prm_clockdomains: clockdomains {
			};
		};

		cm2: cm2@4a008000 {
			compatible = "ti,omap4-cm2";
			reg = <0x4a008000 0x3000>;

			cm2_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			cm2_clockdomains: clockdomains {
			};
		};

		scrm: scrm@4a30a000 {
			compatible = "ti,omap4-scrm";
			reg = <0x4a30a000 0x2000>;

			scrm_clocks: clocks {
				#address-cells = <1>;
				#size-cells = <0>;
			};

			scrm_clockdomains: clockdomains {
			};
		};

J
Jon Hunter 已提交
162 163 164 165 166 167
		counter32k: counter@4a304000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4a304000 0x20>;
			ti,hwmods = "counter_32k";
		};

168 169 170 171 172
		omap4_pmx_core: pinmux@4a100040 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a100040 0x0196>;
			#address-cells = <1>;
			#size-cells = <0>;
173 174
			#interrupt-cells = <1>;
			interrupt-controller;
175 176 177 178 179 180 181 182
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap4_pmx_wkup: pinmux@4a31e040 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a31e040 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
183 184
			#interrupt-cells = <1>;
			interrupt-controller;
185 186 187 188
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

189 190 191
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
192 193 194 195
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
196 197 198 199 200
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <127>;
		};

B
Benoit Cousson 已提交
201 202
		gpio1: gpio@4a310000 {
			compatible = "ti,omap4-gpio";
203
			reg = <0x4a310000 0x200>;
204
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
205
			ti,hwmods = "gpio1";
206
			ti,gpio-always-on;
B
Benoit Cousson 已提交
207 208 209
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
210
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
211 212 213 214
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
215
			reg = <0x48055000 0x200>;
216
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
217 218 219 220
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
221
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
222 223 224 225
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
226
			reg = <0x48057000 0x200>;
227
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
228 229 230 231
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
232
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
233 234 235 236
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
237
			reg = <0x48059000 0x200>;
238
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
239 240 241 242
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
243
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
244 245 246 247
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
248
			reg = <0x4805b000 0x200>;
249
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
250 251 252 253
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
254
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
255 256 257 258
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
259
			reg = <0x4805d000 0x200>;
260
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
261 262 263 264
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
265
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
266
		};
267

268 269 270 271 272
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
273
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
274 275 276
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
277
			ti,no-idle-on-init;
278 279
		};

280
		uart1: serial@4806a000 {
281
			compatible = "ti,omap4-uart";
282
			reg = <0x4806a000 0x100>;
283
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
284 285 286 287
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

288
		uart2: serial@4806c000 {
289
			compatible = "ti,omap4-uart";
290
			reg = <0x4806c000 0x100>;
291
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
292 293 294 295
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

296
		uart3: serial@48020000 {
297
			compatible = "ti,omap4-uart";
298
			reg = <0x48020000 0x100>;
299
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
300 301 302 303
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

304
		uart4: serial@4806e000 {
305
			compatible = "ti,omap4-uart";
306
			reg = <0x4806e000 0x100>;
307
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
308 309 310
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};
311

S
Suman Anna 已提交
312 313 314 315
		hwspinlock: spinlock@4a0f6000 {
			compatible = "ti,omap4-hwspinlock";
			reg = <0x4a0f6000 0x1000>;
			ti,hwmods = "spinlock";
316
			#hwlock-cells = <1>;
S
Suman Anna 已提交
317 318
		};

319 320
		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
321
			reg = <0x48070000 0x100>;
322
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
323 324 325 326 327 328 329
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
330
			reg = <0x48072000 0x100>;
331
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
332 333 334 335 336 337 338
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
339
			reg = <0x48060000 0x100>;
340
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
341 342 343 344 345 346 347
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

		i2c4: i2c@48350000 {
			compatible = "ti,omap4-i2c";
348
			reg = <0x48350000 0x100>;
349
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
350 351 352 353
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};
354 355 356

		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
357
			reg = <0x48098000 0x200>;
358
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
359 360 361 362
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
363 364 365 366 367 368 369 370 371 372
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
373 374 375 376
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
377
			reg = <0x4809a000 0x200>;
378
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
379 380 381 382
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
383 384 385 386 387
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
388 389 390 391
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
392
			reg = <0x480b8000 0x200>;
393
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
394 395 396 397
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
398 399
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
400 401 402 403
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
404
			reg = <0x480ba000 0x200>;
405
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
406 407 408 409
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
410 411
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
412
		};
413 414 415

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
416
			reg = <0x4809c000 0x400>;
417
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
418 419 420
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
421 422
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
423 424 425 426
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
427
			reg = <0x480b4000 0x400>;
428
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
429 430
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
431 432
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
433 434 435 436
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
437
			reg = <0x480ad000 0x400>;
438
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
439 440
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
441 442
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
443 444 445 446
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
447
			reg = <0x480d1000 0x400>;
448
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
449 450
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
451 452
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
453 454 455 456
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
457
			reg = <0x480d5000 0x400>;
458
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
459 460
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
461 462
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
463
		};
464 465 466

		wdt2: wdt@4a314000 {
			compatible = "ti,omap4-wdt", "ti,omap3-wdt";
467
			reg = <0x4a314000 0x80>;
468
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
469 470
			ti,hwmods = "wd_timer2";
		};
471 472 473 474 475

		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
476
			reg-names = "mpu", "dma";
477
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
478
			ti,hwmods = "mcpdm";
479 480 481
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
482
		};
483 484 485 486 487

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
488
			reg-names = "mpu", "dma";
489
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
490
			ti,hwmods = "dmic";
491 492
			dmas = <&sdma 67>;
			dma-names = "up_link";
493
		};
494

495 496 497 498 499
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
500
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
501 502 503
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
504 505 506
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
507 508 509 510 511 512 513
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
514
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
515 516 517
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
518 519 520
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
521 522 523 524 525 526 527
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
528
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
529 530 531
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
532 533 534
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
535 536 537 538 539 540
		};

		mcbsp4: mcbsp@48096000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x48096000 0xff>; /* L4 Interconnect */
			reg-names = "mpu";
541
			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
542 543 544
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp4";
545 546 547
			dmas = <&sdma 31>,
			       <&sdma 32>;
			dma-names = "tx", "rx";
548 549
		};

550 551
		keypad: keypad@4a31c000 {
			compatible = "ti,omap4-keypad";
552
			reg = <0x4a31c000 0x80>;
553
			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
554
			reg-names = "mpu";
555 556
			ti,hwmods = "kbd";
		};
557 558 559

		emif1: emif@4c000000 {
			compatible = "ti,emif-4d";
560
			reg = <0x4c000000 0x100>;
561
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
562
			ti,hwmods = "emif1";
563
			ti,no-idle-on-init;
564 565 566 567 568 569 570 571
			phy-type = <1>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

		emif2: emif@4d000000 {
			compatible = "ti,emif-4d";
572
			reg = <0x4d000000 0x100>;
573
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
574
			ti,hwmods = "emif2";
575
			ti,no-idle-on-init;
576 577 578 579 580
			phy-type = <1>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
581

582
		ocp2scp@4a0ad000 {
583
			compatible = "ti,omap-ocp2scp";
584
			reg = <0x4a0ad000 0x1f>;
585 586 587 588
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;
			ti,hwmods = "ocp2scp_usb_phy";
589 590 591
			usb2_phy: usb2phy@4a0ad080 {
				compatible = "ti,omap-usb2";
				reg = <0x4a0ad080 0x58>;
592
				ctrl-module = <&omap_control_usb2phy>;
593
				#phy-cells = <0>;
594
			};
595
		};
J
Jon Hunter 已提交
596 597

		timer1: timer@4a318000 {
598
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
599
			reg = <0x4a318000 0x80>;
600
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
601 602 603 604 605
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
606
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
607
			reg = <0x48032000 0x80>;
608
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
609 610 611 612
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
613
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
614
			reg = <0x48034000 0x80>;
615
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
616 617 618 619
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
620
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
621
			reg = <0x48036000 0x80>;
622
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
623 624 625
			ti,hwmods = "timer4";
		};

626
		timer5: timer@40138000 {
627
			compatible = "ti,omap4430-timer";
628 629
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
630
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
631 632 633 634
			ti,hwmods = "timer5";
			ti,timer-dsp;
		};

635
		timer6: timer@4013a000 {
636
			compatible = "ti,omap4430-timer";
637 638
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
639
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
640 641 642 643
			ti,hwmods = "timer6";
			ti,timer-dsp;
		};

644
		timer7: timer@4013c000 {
645
			compatible = "ti,omap4430-timer";
646 647
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
648
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
649 650 651 652
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

653
		timer8: timer@4013e000 {
654
			compatible = "ti,omap4430-timer";
655 656
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
657
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
658 659 660 661 662 663
			ti,hwmods = "timer8";
			ti,timer-pwm;
			ti,timer-dsp;
		};

		timer9: timer@4803e000 {
664
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
665
			reg = <0x4803e000 0x80>;
666
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
667 668 669 670 671
			ti,hwmods = "timer9";
			ti,timer-pwm;
		};

		timer10: timer@48086000 {
672
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
673
			reg = <0x48086000 0x80>;
674
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
675 676 677 678 679
			ti,hwmods = "timer10";
			ti,timer-pwm;
		};

		timer11: timer@48088000 {
680
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
681
			reg = <0x48088000 0x80>;
682
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
683 684 685
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
686 687 688 689

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
690
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
691 692 693 694 695 696 697 698 699 700 701 702 703 704 705
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			usbhsohci: ohci@4a064800 {
				compatible = "ti,ohci-omap3", "usb-ohci";
				reg = <0x4a064800 0x400>;
				interrupt-parent = <&gic>;
706
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
707 708 709 710 711 712
			};

			usbhsehci: ehci@4a064c00 {
				compatible = "ti,ehci-omap", "usb-ehci";
				reg = <0x4a064c00 0x400>;
				interrupt-parent = <&gic>;
713
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
714 715
			};
		};
716

717 718 719 720 721 722 723 724 725 726
		omap_control_usb2phy: control-phy@4a002300 {
			compatible = "ti,control-phy-usb2";
			reg = <0x4a002300 0x4>;
			reg-names = "power";
		};

		omap_control_usbotg: control-phy@4a00233c {
			compatible = "ti,control-phy-otghs";
			reg = <0x4a00233c 0x4>;
			reg-names = "otghs_control";
727
		};
728 729 730 731

		usb_otg_hs: usb_otg_hs@4a0ab000 {
			compatible = "ti,omap4-musb";
			reg = <0x4a0ab000 0x7ff>;
732
			interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
733 734 735
			interrupt-names = "mc", "dma";
			ti,hwmods = "usb_otg_hs";
			usb-phy = <&usb2_phy>;
736 737
			phys = <&usb2_phy>;
			phy-names = "usb2-phy";
738 739 740
			multipoint = <1>;
			num-eps = <16>;
			ram-bits = <12>;
741
			ctrl-module = <&omap_control_usbotg>;
742
		};
J
Joel Fernandes 已提交
743 744 745 746 747 748 749 750 751

		aes: aes@4b501000 {
			compatible = "ti,omap4-aes";
			ti,hwmods = "aes";
			reg = <0x4b501000 0xa0>;
			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
			dmas = <&sdma 111>, <&sdma 110>;
			dma-names = "tx", "rx";
		};
J
Joel Fernandes 已提交
752 753 754 755 756 757 758 759 760

		des: des@480a5000 {
			compatible = "ti,omap4-des";
			ti,hwmods = "des";
			reg = <0x480a5000 0xa0>;
			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
			dmas = <&sdma 117>, <&sdma 116>;
			dma-names = "tx", "rx";
		};
761 762
	};
};
T
Tero Kristo 已提交
763 764

/include/ "omap44xx-clocks.dtsi"