omap4.dtsi 17.2 KB
Newer Older
1 2 3 4 5 6 7 8
/*
 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
 */

9
#include <dt-bindings/gpio/gpio.h>
10
#include <dt-bindings/interrupt-controller/arm-gic.h>
11
#include <dt-bindings/pinctrl/omap.h>
12

13
#include "skeleton.dtsi"
14 15 16 17 18 19

/ {
	compatible = "ti,omap4430", "ti,omap4";
	interrupt-parent = <&gic>;

	aliases {
N
Nishanth Menon 已提交
20 21 22 23
		i2c0 = &i2c1;
		i2c1 = &i2c2;
		i2c2 = &i2c3;
		i2c3 = &i2c4;
24 25 26 27
		serial0 = &uart1;
		serial1 = &uart2;
		serial2 = &uart3;
		serial3 = &uart4;
28 29
	};

30
	cpus {
31 32 33
		#address-cells = <1>;
		#size-cells = <0>;

34 35
		cpu@0 {
			compatible = "arm,cortex-a9";
36
			device_type = "cpu";
37
			next-level-cache = <&L2>;
38
			reg = <0x0>;
39 40 41
		};
		cpu@1 {
			compatible = "arm,cortex-a9";
42
			device_type = "cpu";
43
			next-level-cache = <&L2>;
44
			reg = <0x1>;
45 46 47
		};
	};

48 49 50 51 52 53 54 55
	gic: interrupt-controller@48241000 {
		compatible = "arm,cortex-a9-gic";
		interrupt-controller;
		#interrupt-cells = <3>;
		reg = <0x48241000 0x1000>,
		      <0x48240100 0x0100>;
	};

56 57 58 59 60 61 62
	L2: l2-cache-controller@48242000 {
		compatible = "arm,pl310-cache";
		reg = <0x48242000 0x1000>;
		cache-unified;
		cache-level = <2>;
	};

63
	local-timer@48240600 {
64 65
		compatible = "arm,cortex-a9-twd-timer";
		reg = <0x48240600 0x20>;
66
		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
67 68
	};

69 70 71 72 73 74
	/*
	 * The soc node represents the soc top level view. It is uses for IPs
	 * that are not memory mapped in the MPU view or for the MPU itself.
	 */
	soc {
		compatible = "ti,omap-infra";
75 76 77 78 79 80 81 82 83 84 85 86 87 88
		mpu {
			compatible = "ti,omap4-mpu";
			ti,hwmods = "mpu";
		};

		dsp {
			compatible = "ti,omap3-c64";
			ti,hwmods = "dsp";
		};

		iva {
			compatible = "ti,ivahd";
			ti,hwmods = "iva";
		};
89 90 91 92 93 94 95 96 97 98
	};

	/*
	 * XXX: Use a flat representation of the OMAP4 interconnect.
	 * The real OMAP interconnect network is quite complex.
	 * Since that will not bring real advantage to represent that in DT for
	 * the moment, just use a fake OCP bus entry to represent the whole bus
	 * hierarchy.
	 */
	ocp {
99
		compatible = "ti,omap4-l3-noc", "simple-bus";
100 101 102
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;
103
		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
104 105 106
		reg = <0x44000000 0x1000>,
		      <0x44800000 0x2000>,
		      <0x45000000 0x1000>;
107 108
		interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
			     <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
109

J
Jon Hunter 已提交
110 111 112 113 114 115
		counter32k: counter@4a304000 {
			compatible = "ti,omap-counter32k";
			reg = <0x4a304000 0x20>;
			ti,hwmods = "counter_32k";
		};

116 117 118 119 120
		omap4_pmx_core: pinmux@4a100040 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a100040 0x0196>;
			#address-cells = <1>;
			#size-cells = <0>;
121 122
			#interrupt-cells = <1>;
			interrupt-controller;
123 124 125 126 127 128 129 130
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};
		omap4_pmx_wkup: pinmux@4a31e040 {
			compatible = "ti,omap4-padconf", "pinctrl-single";
			reg = <0x4a31e040 0x0038>;
			#address-cells = <1>;
			#size-cells = <0>;
131 132
			#interrupt-cells = <1>;
			interrupt-controller;
133 134 135 136
			pinctrl-single,register-width = <16>;
			pinctrl-single,function-mask = <0x7fff>;
		};

137 138 139
		sdma: dma-controller@4a056000 {
			compatible = "ti,omap4430-sdma";
			reg = <0x4a056000 0x1000>;
140 141 142 143
			interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
				     <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
144 145 146 147 148
			#dma-cells = <1>;
			#dma-channels = <32>;
			#dma-requests = <127>;
		};

B
Benoit Cousson 已提交
149 150
		gpio1: gpio@4a310000 {
			compatible = "ti,omap4-gpio";
151
			reg = <0x4a310000 0x200>;
152
			interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
153
			ti,hwmods = "gpio1";
154
			ti,gpio-always-on;
B
Benoit Cousson 已提交
155 156 157
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
158
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
159 160 161 162
		};

		gpio2: gpio@48055000 {
			compatible = "ti,omap4-gpio";
163
			reg = <0x48055000 0x200>;
164
			interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
165 166 167 168
			ti,hwmods = "gpio2";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
169
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
170 171 172 173
		};

		gpio3: gpio@48057000 {
			compatible = "ti,omap4-gpio";
174
			reg = <0x48057000 0x200>;
175
			interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
176 177 178 179
			ti,hwmods = "gpio3";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
180
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
181 182 183 184
		};

		gpio4: gpio@48059000 {
			compatible = "ti,omap4-gpio";
185
			reg = <0x48059000 0x200>;
186
			interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
187 188 189 190
			ti,hwmods = "gpio4";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
191
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
192 193 194 195
		};

		gpio5: gpio@4805b000 {
			compatible = "ti,omap4-gpio";
196
			reg = <0x4805b000 0x200>;
197
			interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
198 199 200 201
			ti,hwmods = "gpio5";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
202
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
203 204 205 206
		};

		gpio6: gpio@4805d000 {
			compatible = "ti,omap4-gpio";
207
			reg = <0x4805d000 0x200>;
208
			interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
B
Benoit Cousson 已提交
209 210 211 212
			ti,hwmods = "gpio6";
			gpio-controller;
			#gpio-cells = <2>;
			interrupt-controller;
213
			#interrupt-cells = <2>;
B
Benoit Cousson 已提交
214
		};
215

216 217 218 219 220
		gpmc: gpmc@50000000 {
			compatible = "ti,omap4430-gpmc";
			reg = <0x50000000 0x1000>;
			#address-cells = <2>;
			#size-cells = <1>;
221
			interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
222 223 224
			gpmc,num-cs = <8>;
			gpmc,num-waitpins = <4>;
			ti,hwmods = "gpmc";
225
			ti,no-idle-on-init;
226 227
		};

228
		uart1: serial@4806a000 {
229
			compatible = "ti,omap4-uart";
230
			reg = <0x4806a000 0x100>;
231
			interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
232 233 234 235
			ti,hwmods = "uart1";
			clock-frequency = <48000000>;
		};

236
		uart2: serial@4806c000 {
237
			compatible = "ti,omap4-uart";
238
			reg = <0x4806c000 0x100>;
239
			interrupts = <GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
240 241 242 243
			ti,hwmods = "uart2";
			clock-frequency = <48000000>;
		};

244
		uart3: serial@48020000 {
245
			compatible = "ti,omap4-uart";
246
			reg = <0x48020000 0x100>;
247
			interrupts = <GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
248 249 250 251
			ti,hwmods = "uart3";
			clock-frequency = <48000000>;
		};

252
		uart4: serial@4806e000 {
253
			compatible = "ti,omap4-uart";
254
			reg = <0x4806e000 0x100>;
255
			interrupts = <GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
256 257 258
			ti,hwmods = "uart4";
			clock-frequency = <48000000>;
		};
259

S
Suman Anna 已提交
260 261 262 263 264 265
		hwspinlock: spinlock@4a0f6000 {
			compatible = "ti,omap4-hwspinlock";
			reg = <0x4a0f6000 0x1000>;
			ti,hwmods = "spinlock";
		};

266 267
		i2c1: i2c@48070000 {
			compatible = "ti,omap4-i2c";
268
			reg = <0x48070000 0x100>;
269
			interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
270 271 272 273 274 275 276
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c1";
		};

		i2c2: i2c@48072000 {
			compatible = "ti,omap4-i2c";
277
			reg = <0x48072000 0x100>;
278
			interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
279 280 281 282 283 284 285
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c2";
		};

		i2c3: i2c@48060000 {
			compatible = "ti,omap4-i2c";
286
			reg = <0x48060000 0x100>;
287
			interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
288 289 290 291 292 293 294
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c3";
		};

		i2c4: i2c@48350000 {
			compatible = "ti,omap4-i2c";
295
			reg = <0x48350000 0x100>;
296
			interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
297 298 299 300
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "i2c4";
		};
301 302 303

		mcspi1: spi@48098000 {
			compatible = "ti,omap4-mcspi";
304
			reg = <0x48098000 0x200>;
305
			interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
306 307 308 309
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi1";
			ti,spi-num-cs = <4>;
310 311 312 313 314 315 316 317 318 319
			dmas = <&sdma 35>,
			       <&sdma 36>,
			       <&sdma 37>,
			       <&sdma 38>,
			       <&sdma 39>,
			       <&sdma 40>,
			       <&sdma 41>,
			       <&sdma 42>;
			dma-names = "tx0", "rx0", "tx1", "rx1",
				    "tx2", "rx2", "tx3", "rx3";
320 321 322 323
		};

		mcspi2: spi@4809a000 {
			compatible = "ti,omap4-mcspi";
324
			reg = <0x4809a000 0x200>;
325
			interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
326 327 328 329
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi2";
			ti,spi-num-cs = <2>;
330 331 332 333 334
			dmas = <&sdma 43>,
			       <&sdma 44>,
			       <&sdma 45>,
			       <&sdma 46>;
			dma-names = "tx0", "rx0", "tx1", "rx1";
335 336 337 338
		};

		mcspi3: spi@480b8000 {
			compatible = "ti,omap4-mcspi";
339
			reg = <0x480b8000 0x200>;
340
			interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
341 342 343 344
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi3";
			ti,spi-num-cs = <2>;
345 346
			dmas = <&sdma 15>, <&sdma 16>;
			dma-names = "tx0", "rx0";
347 348 349 350
		};

		mcspi4: spi@480ba000 {
			compatible = "ti,omap4-mcspi";
351
			reg = <0x480ba000 0x200>;
352
			interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
353 354 355 356
			#address-cells = <1>;
			#size-cells = <0>;
			ti,hwmods = "mcspi4";
			ti,spi-num-cs = <1>;
357 358
			dmas = <&sdma 70>, <&sdma 71>;
			dma-names = "tx0", "rx0";
359
		};
360 361 362

		mmc1: mmc@4809c000 {
			compatible = "ti,omap4-hsmmc";
363
			reg = <0x4809c000 0x400>;
364
			interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
365 366 367
			ti,hwmods = "mmc1";
			ti,dual-volt;
			ti,needs-special-reset;
368 369
			dmas = <&sdma 61>, <&sdma 62>;
			dma-names = "tx", "rx";
370 371 372 373
		};

		mmc2: mmc@480b4000 {
			compatible = "ti,omap4-hsmmc";
374
			reg = <0x480b4000 0x400>;
375
			interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
376 377
			ti,hwmods = "mmc2";
			ti,needs-special-reset;
378 379
			dmas = <&sdma 47>, <&sdma 48>;
			dma-names = "tx", "rx";
380 381 382 383
		};

		mmc3: mmc@480ad000 {
			compatible = "ti,omap4-hsmmc";
384
			reg = <0x480ad000 0x400>;
385
			interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
386 387
			ti,hwmods = "mmc3";
			ti,needs-special-reset;
388 389
			dmas = <&sdma 77>, <&sdma 78>;
			dma-names = "tx", "rx";
390 391 392 393
		};

		mmc4: mmc@480d1000 {
			compatible = "ti,omap4-hsmmc";
394
			reg = <0x480d1000 0x400>;
395
			interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
396 397
			ti,hwmods = "mmc4";
			ti,needs-special-reset;
398 399
			dmas = <&sdma 57>, <&sdma 58>;
			dma-names = "tx", "rx";
400 401 402 403
		};

		mmc5: mmc@480d5000 {
			compatible = "ti,omap4-hsmmc";
404
			reg = <0x480d5000 0x400>;
405
			interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
406 407
			ti,hwmods = "mmc5";
			ti,needs-special-reset;
408 409
			dmas = <&sdma 59>, <&sdma 60>;
			dma-names = "tx", "rx";
410
		};
411 412 413

		wdt2: wdt@4a314000 {
			compatible = "ti,omap4-wdt", "ti,omap3-wdt";
414
			reg = <0x4a314000 0x80>;
415
			interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
416 417
			ti,hwmods = "wd_timer2";
		};
418 419 420 421 422

		mcpdm: mcpdm@40132000 {
			compatible = "ti,omap4-mcpdm";
			reg = <0x40132000 0x7f>, /* MPU private access */
			      <0x49032000 0x7f>; /* L3 Interconnect */
423
			reg-names = "mpu", "dma";
424
			interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
425
			ti,hwmods = "mcpdm";
426 427 428
			dmas = <&sdma 65>,
			       <&sdma 66>;
			dma-names = "up_link", "dn_link";
429
		};
430 431 432 433 434

		dmic: dmic@4012e000 {
			compatible = "ti,omap4-dmic";
			reg = <0x4012e000 0x7f>, /* MPU private access */
			      <0x4902e000 0x7f>; /* L3 Interconnect */
435
			reg-names = "mpu", "dma";
436
			interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
437
			ti,hwmods = "dmic";
438 439
			dmas = <&sdma 67>;
			dma-names = "up_link";
440
		};
441

442 443 444 445 446
		mcbsp1: mcbsp@40122000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40122000 0xff>, /* MPU private access */
			      <0x49022000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
447
			interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
448 449 450
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp1";
451 452 453
			dmas = <&sdma 33>,
			       <&sdma 34>;
			dma-names = "tx", "rx";
454 455 456 457 458 459 460
		};

		mcbsp2: mcbsp@40124000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40124000 0xff>, /* MPU private access */
			      <0x49024000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
461
			interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
462 463 464
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp2";
465 466 467
			dmas = <&sdma 17>,
			       <&sdma 18>;
			dma-names = "tx", "rx";
468 469 470 471 472 473 474
		};

		mcbsp3: mcbsp@40126000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x40126000 0xff>, /* MPU private access */
			      <0x49026000 0xff>; /* L3 Interconnect */
			reg-names = "mpu", "dma";
475
			interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
476 477 478
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp3";
479 480 481
			dmas = <&sdma 19>,
			       <&sdma 20>;
			dma-names = "tx", "rx";
482 483 484 485 486 487
		};

		mcbsp4: mcbsp@48096000 {
			compatible = "ti,omap4-mcbsp";
			reg = <0x48096000 0xff>; /* L4 Interconnect */
			reg-names = "mpu";
488
			interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
489 490 491
			interrupt-names = "common";
			ti,buffer-size = <128>;
			ti,hwmods = "mcbsp4";
492 493 494
			dmas = <&sdma 31>,
			       <&sdma 32>;
			dma-names = "tx", "rx";
495 496
		};

497 498
		keypad: keypad@4a31c000 {
			compatible = "ti,omap4-keypad";
499
			reg = <0x4a31c000 0x80>;
500
			interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
501
			reg-names = "mpu";
502 503
			ti,hwmods = "kbd";
		};
504 505 506

		emif1: emif@4c000000 {
			compatible = "ti,emif-4d";
507
			reg = <0x4c000000 0x100>;
508
			interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
509
			ti,hwmods = "emif1";
510
			ti,no-idle-on-init;
511 512 513 514 515 516 517 518
			phy-type = <1>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};

		emif2: emif@4d000000 {
			compatible = "ti,emif-4d";
519
			reg = <0x4d000000 0x100>;
520
			interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
521
			ti,hwmods = "emif2";
522
			ti,no-idle-on-init;
523 524 525 526 527
			phy-type = <1>;
			hw-caps-read-idle-ctrl;
			hw-caps-ll-interface;
			hw-caps-temp-alert;
		};
528

529
		ocp2scp@4a0ad000 {
530
			compatible = "ti,omap-ocp2scp";
531
			reg = <0x4a0ad000 0x1f>;
532 533 534 535
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;
			ti,hwmods = "ocp2scp_usb_phy";
536 537 538
			usb2_phy: usb2phy@4a0ad080 {
				compatible = "ti,omap-usb2";
				reg = <0x4a0ad080 0x58>;
539
				ctrl-module = <&omap_control_usb2phy>;
540
				#phy-cells = <0>;
541
			};
542
		};
J
Jon Hunter 已提交
543 544

		timer1: timer@4a318000 {
545
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
546
			reg = <0x4a318000 0x80>;
547
			interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
548 549 550 551 552
			ti,hwmods = "timer1";
			ti,timer-alwon;
		};

		timer2: timer@48032000 {
553
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
554
			reg = <0x48032000 0x80>;
555
			interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
556 557 558 559
			ti,hwmods = "timer2";
		};

		timer3: timer@48034000 {
560
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
561
			reg = <0x48034000 0x80>;
562
			interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
563 564 565 566
			ti,hwmods = "timer3";
		};

		timer4: timer@48036000 {
567
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
568
			reg = <0x48036000 0x80>;
569
			interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
570 571 572
			ti,hwmods = "timer4";
		};

573
		timer5: timer@40138000 {
574
			compatible = "ti,omap4430-timer";
575 576
			reg = <0x40138000 0x80>,
			      <0x49038000 0x80>;
577
			interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
578 579 580 581
			ti,hwmods = "timer5";
			ti,timer-dsp;
		};

582
		timer6: timer@4013a000 {
583
			compatible = "ti,omap4430-timer";
584 585
			reg = <0x4013a000 0x80>,
			      <0x4903a000 0x80>;
586
			interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
587 588 589 590
			ti,hwmods = "timer6";
			ti,timer-dsp;
		};

591
		timer7: timer@4013c000 {
592
			compatible = "ti,omap4430-timer";
593 594
			reg = <0x4013c000 0x80>,
			      <0x4903c000 0x80>;
595
			interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
596 597 598 599
			ti,hwmods = "timer7";
			ti,timer-dsp;
		};

600
		timer8: timer@4013e000 {
601
			compatible = "ti,omap4430-timer";
602 603
			reg = <0x4013e000 0x80>,
			      <0x4903e000 0x80>;
604
			interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
605 606 607 608 609 610
			ti,hwmods = "timer8";
			ti,timer-pwm;
			ti,timer-dsp;
		};

		timer9: timer@4803e000 {
611
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
612
			reg = <0x4803e000 0x80>;
613
			interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
614 615 616 617 618
			ti,hwmods = "timer9";
			ti,timer-pwm;
		};

		timer10: timer@48086000 {
619
			compatible = "ti,omap3430-timer";
J
Jon Hunter 已提交
620
			reg = <0x48086000 0x80>;
621
			interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
622 623 624 625 626
			ti,hwmods = "timer10";
			ti,timer-pwm;
		};

		timer11: timer@48088000 {
627
			compatible = "ti,omap4430-timer";
J
Jon Hunter 已提交
628
			reg = <0x48088000 0x80>;
629
			interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
J
Jon Hunter 已提交
630 631 632
			ti,hwmods = "timer11";
			ti,timer-pwm;
		};
633 634 635 636

		usbhstll: usbhstll@4a062000 {
			compatible = "ti,usbhs-tll";
			reg = <0x4a062000 0x1000>;
637
			interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652
			ti,hwmods = "usb_tll_hs";
		};

		usbhshost: usbhshost@4a064000 {
			compatible = "ti,usbhs-host";
			reg = <0x4a064000 0x800>;
			ti,hwmods = "usb_host_hs";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			usbhsohci: ohci@4a064800 {
				compatible = "ti,ohci-omap3", "usb-ohci";
				reg = <0x4a064800 0x400>;
				interrupt-parent = <&gic>;
653
				interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
654 655 656 657 658 659
			};

			usbhsehci: ehci@4a064c00 {
				compatible = "ti,ehci-omap", "usb-ehci";
				reg = <0x4a064c00 0x400>;
				interrupt-parent = <&gic>;
660
				interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
661 662
			};
		};
663

664 665 666 667 668 669 670 671 672 673
		omap_control_usb2phy: control-phy@4a002300 {
			compatible = "ti,control-phy-usb2";
			reg = <0x4a002300 0x4>;
			reg-names = "power";
		};

		omap_control_usbotg: control-phy@4a00233c {
			compatible = "ti,control-phy-otghs";
			reg = <0x4a00233c 0x4>;
			reg-names = "otghs_control";
674
		};
675 676 677 678

		usb_otg_hs: usb_otg_hs@4a0ab000 {
			compatible = "ti,omap4-musb";
			reg = <0x4a0ab000 0x7ff>;
679
			interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
680 681 682
			interrupt-names = "mc", "dma";
			ti,hwmods = "usb_otg_hs";
			usb-phy = <&usb2_phy>;
683 684
			phys = <&usb2_phy>;
			phy-names = "usb2-phy";
685 686 687
			multipoint = <1>;
			num-eps = <16>;
			ram-bits = <12>;
688
			ctrl-module = <&omap_control_usbotg>;
689
		};
J
Joel Fernandes 已提交
690 691 692 693 694 695 696 697 698

		aes: aes@4b501000 {
			compatible = "ti,omap4-aes";
			ti,hwmods = "aes";
			reg = <0x4b501000 0xa0>;
			interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
			dmas = <&sdma 111>, <&sdma 110>;
			dma-names = "tx", "rx";
		};
J
Joel Fernandes 已提交
699 700 701 702 703 704 705 706 707

		des: des@480a5000 {
			compatible = "ti,omap4-des";
			ti,hwmods = "des";
			reg = <0x480a5000 0xa0>;
			interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
			dmas = <&sdma 117>, <&sdma 116>;
			dma-names = "tx", "rx";
		};
708 709
	};
};