omap_hsmmc.c 59.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19
/*
 * drivers/mmc/host/omap_hsmmc.c
 *
 * Driver for OMAP2430/3430 MMC controller.
 *
 * Copyright (C) 2007 Texas Instruments.
 *
 * Authors:
 *	Syed Mohammed Khasim	<x0khasim@ti.com>
 *	Madhusudhan		<madhu.cr@ti.com>
 *	Mohit Jalori		<mjalori@ti.com>
 *
 * This file is licensed under the terms of the GNU General Public License
 * version 2. This program is licensed "as is" without any warranty of any
 * kind, whether express or implied.
 */

#include <linux/module.h>
#include <linux/init.h>
20
#include <linux/kernel.h>
21
#include <linux/debugfs.h>
22
#include <linux/dmaengine.h>
23
#include <linux/seq_file.h>
24
#include <linux/sizes.h>
25 26 27 28 29 30
#include <linux/interrupt.h>
#include <linux/delay.h>
#include <linux/dma-mapping.h>
#include <linux/platform_device.h>
#include <linux/timer.h>
#include <linux/clk.h>
31
#include <linux/of.h>
32
#include <linux/of_irq.h>
33 34
#include <linux/of_gpio.h>
#include <linux/of_device.h>
35
#include <linux/omap-dmaengine.h>
36
#include <linux/mmc/host.h>
37
#include <linux/mmc/core.h>
A
Adrian Hunter 已提交
38
#include <linux/mmc/mmc.h>
39
#include <linux/mmc/slot-gpio.h>
40
#include <linux/io.h>
41
#include <linux/irq.h>
42 43
#include <linux/gpio.h>
#include <linux/regulator/consumer.h>
44
#include <linux/pinctrl/consumer.h>
45
#include <linux/pm_runtime.h>
46
#include <linux/pm_wakeirq.h>
47
#include <linux/platform_data/hsmmc-omap.h>
48 49

/* OMAP HSMMC Host Controller Registers */
50
#define OMAP_HSMMC_SYSSTATUS	0x0014
51
#define OMAP_HSMMC_CON		0x002C
52
#define OMAP_HSMMC_SDMASA	0x0100
53 54 55 56 57 58 59 60
#define OMAP_HSMMC_BLK		0x0104
#define OMAP_HSMMC_ARG		0x0108
#define OMAP_HSMMC_CMD		0x010C
#define OMAP_HSMMC_RSP10	0x0110
#define OMAP_HSMMC_RSP32	0x0114
#define OMAP_HSMMC_RSP54	0x0118
#define OMAP_HSMMC_RSP76	0x011C
#define OMAP_HSMMC_DATA		0x0120
61
#define OMAP_HSMMC_PSTATE	0x0124
62 63 64 65 66
#define OMAP_HSMMC_HCTL		0x0128
#define OMAP_HSMMC_SYSCTL	0x012C
#define OMAP_HSMMC_STAT		0x0130
#define OMAP_HSMMC_IE		0x0134
#define OMAP_HSMMC_ISE		0x0138
67
#define OMAP_HSMMC_AC12		0x013C
68 69 70 71
#define OMAP_HSMMC_CAPA		0x0140

#define VS18			(1 << 26)
#define VS30			(1 << 25)
72
#define HSS			(1 << 21)
73 74
#define SDVS18			(0x5 << 9)
#define SDVS30			(0x6 << 9)
75
#define SDVS33			(0x7 << 9)
76
#define SDVS_MASK		0x00000E00
77 78 79 80 81 82 83 84
#define SDVSCLR			0xFFFFF1FF
#define SDVSDET			0x00000400
#define AUTOIDLE		0x1
#define SDBP			(1 << 8)
#define DTO			0xe
#define ICE			0x1
#define ICS			0x2
#define CEN			(1 << 2)
85
#define CLKD_MAX		0x3FF		/* max clock divisor: 1023 */
86 87 88 89 90
#define CLKD_MASK		0x0000FFC0
#define CLKD_SHIFT		6
#define DTO_MASK		0x000F0000
#define DTO_SHIFT		16
#define INIT_STREAM		(1 << 1)
91
#define ACEN_ACMD23		(2 << 2)
92 93
#define DP_SELECT		(1 << 21)
#define DDIR			(1 << 4)
94
#define DMAE			0x1
95 96 97
#define MSBS			(1 << 5)
#define BCE			(1 << 1)
#define FOUR_BIT		(1 << 1)
98
#define HSPE			(1 << 2)
99
#define IWE			(1 << 24)
B
Balaji T K 已提交
100
#define DDR			(1 << 19)
101 102
#define CLKEXTFREE		(1 << 16)
#define CTPL			(1 << 11)
103
#define DW8			(1 << 5)
104 105 106 107 108 109
#define OD			0x1
#define STAT_CLEAR		0xFFFFFFFF
#define INIT_STREAM_CMD		0x00000000
#define DUAL_VOLT_OCR_BIT	7
#define SRC			(1 << 25)
#define SRD			(1 << 26)
110
#define SOFTRESET		(1 << 1)
111

112 113 114
/* PSTATE */
#define DLEV_DAT(x)		(1 << (20 + (x)))

115 116 117 118 119
/* Interrupt masks for IE and ISE register */
#define CC_EN			(1 << 0)
#define TC_EN			(1 << 1)
#define BWR_EN			(1 << 4)
#define BRR_EN			(1 << 5)
120
#define CIRQ_EN			(1 << 8)
121 122 123 124 125 126 127 128
#define ERR_EN			(1 << 15)
#define CTO_EN			(1 << 16)
#define CCRC_EN			(1 << 17)
#define CEB_EN			(1 << 18)
#define CIE_EN			(1 << 19)
#define DTO_EN			(1 << 20)
#define DCRC_EN			(1 << 21)
#define DEB_EN			(1 << 22)
129
#define ACE_EN			(1 << 24)
130 131 132
#define CERR_EN			(1 << 28)
#define BADA_EN			(1 << 29)

133
#define INT_EN_MASK (BADA_EN | CERR_EN | ACE_EN | DEB_EN | DCRC_EN |\
134 135 136
		DTO_EN | CIE_EN | CEB_EN | CCRC_EN | CTO_EN | \
		BRR_EN | BWR_EN | TC_EN | CC_EN)

137 138 139 140 141 142 143
#define CNI	(1 << 7)
#define ACIE	(1 << 4)
#define ACEB	(1 << 3)
#define ACCE	(1 << 2)
#define ACTO	(1 << 1)
#define ACNE	(1 << 0)

144
#define MMC_AUTOSUSPEND_DELAY	100
145 146
#define MMC_TIMEOUT_MS		20		/* 20 mSec */
#define MMC_TIMEOUT_US		20000		/* 20000 micro Sec */
147 148
#define OMAP_MMC_MIN_CLOCK	400000
#define OMAP_MMC_MAX_CLOCK	52000000
149
#define DRIVER_NAME		"omap_hsmmc"
150

151 152 153 154
#define VDD_1V8			1800000		/* 180000 uV */
#define VDD_3V0			3000000		/* 300000 uV */
#define VDD_165_195		(ffs(MMC_VDD_165_195) - 1)

155 156 157 158 159
/*
 * One controller can have multiple slots, like on some omap boards using
 * omap.c controller driver. Luckily this is not currently done on any known
 * omap_hsmmc.c device.
 */
160
#define mmc_pdata(host)		host->pdata
161 162 163 164 165 166 167 168 169 170

/*
 * MMC Host controller read/write API's
 */
#define OMAP_HSMMC_READ(base, reg)	\
	__raw_readl((base) + OMAP_HSMMC_##reg)

#define OMAP_HSMMC_WRITE(base, reg, val) \
	__raw_writel((val), (base) + OMAP_HSMMC_##reg)

171 172 173 174 175
struct omap_hsmmc_next {
	unsigned int	dma_len;
	s32		cookie;
};

D
Denis Karpov 已提交
176
struct omap_hsmmc_host {
177 178 179 180 181 182 183
	struct	device		*dev;
	struct	mmc_host	*mmc;
	struct	mmc_request	*mrq;
	struct	mmc_command	*cmd;
	struct	mmc_data	*data;
	struct	clk		*fclk;
	struct	clk		*dbclk;
184
	struct	regulator	*pbias;
185
	bool			pbias_enabled;
186
	void	__iomem		*base;
187
	int			vqmmc_enabled;
188
	resource_size_t		mapbase;
189
	spinlock_t		irq_lock; /* Prevent races with irq handler */
190
	unsigned int		dma_len;
191
	unsigned int		dma_sg_idx;
192
	unsigned char		bus_mode;
193
	unsigned char		power_mode;
194
	int			suspended;
195 196 197 198
	u32			con;
	u32			hctl;
	u32			sysctl;
	u32			capa;
199
	int			irq;
200
	int			wake_irq;
201
	int			use_dma, dma_ch;
202 203
	struct dma_chan		*tx_chan;
	struct dma_chan		*rx_chan;
204
	int			response_busy;
205
	int			context_loss;
206 207
	int			protect_card;
	int			reqs_blocked;
208
	int			req_in_progress;
209
	unsigned long		clk_rate;
210
	unsigned int		flags;
211 212
#define AUTO_CMD23		(1 << 0)        /* Auto CMD23 support */
#define HSMMC_SDIO_IRQ_ENABLED	(1 << 1)        /* SDIO irq enabled */
213
	struct omap_hsmmc_next	next_data;
214
	struct	omap_hsmmc_platform_data	*pdata;
215 216 217 218 219 220 221

	/* return MMC cover switch state, can be NULL if not supported.
	 *
	 * possible return values:
	 *   0 - closed
	 *   1 - open
	 */
222
	int (*get_cover_state)(struct device *dev);
223

224
	int (*card_detect)(struct device *dev);
225 226
};

227 228 229 230 231
struct omap_mmc_of_data {
	u32 reg_offset;
	u8 controller_flags;
};

B
Balaji T K 已提交
232 233
static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host);

234
static int omap_hsmmc_card_detect(struct device *dev)
235
{
236
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
237

238
	return mmc_gpio_get_cd(host->mmc);
239 240
}

241
static int omap_hsmmc_get_cover_state(struct device *dev)
242
{
243
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
244

245
	return mmc_gpio_get_cd(host->mmc);
246 247
}

248
static int omap_hsmmc_enable_supply(struct mmc_host *mmc)
249 250
{
	int ret;
251
	struct omap_hsmmc_host *host = mmc_priv(mmc);
252
	struct mmc_ios *ios = &mmc->ios;
253 254

	if (mmc->supply.vmmc) {
255
		ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, ios->vdd);
256 257 258 259 260
		if (ret)
			return ret;
	}

	/* Enable interface voltage rail, if needed */
261
	if (mmc->supply.vqmmc && !host->vqmmc_enabled) {
262 263 264 265 266
		ret = regulator_enable(mmc->supply.vqmmc);
		if (ret) {
			dev_err(mmc_dev(mmc), "vmmc_aux reg enable failed\n");
			goto err_vqmmc;
		}
267
		host->vqmmc_enabled = 1;
268 269 270 271 272 273 274 275 276 277 278 279 280 281 282
	}

	return 0;

err_vqmmc:
	if (mmc->supply.vmmc)
		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);

	return ret;
}

static int omap_hsmmc_disable_supply(struct mmc_host *mmc)
{
	int ret;
	int status;
283
	struct omap_hsmmc_host *host = mmc_priv(mmc);
284

285
	if (mmc->supply.vqmmc && host->vqmmc_enabled) {
286 287 288 289 290
		ret = regulator_disable(mmc->supply.vqmmc);
		if (ret) {
			dev_err(mmc_dev(mmc), "vmmc_aux reg disable failed\n");
			return ret;
		}
291
		host->vqmmc_enabled = 0;
292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311
	}

	if (mmc->supply.vmmc) {
		ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
		if (ret)
			goto err_set_ocr;
	}

	return 0;

err_set_ocr:
	if (mmc->supply.vqmmc) {
		status = regulator_enable(mmc->supply.vqmmc);
		if (status)
			dev_err(mmc_dev(mmc), "vmmc_aux re-enable failed\n");
	}

	return ret;
}

312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
static int omap_hsmmc_set_pbias(struct omap_hsmmc_host *host, bool power_on,
				int vdd)
{
	int ret;

	if (!host->pbias)
		return 0;

	if (power_on) {
		if (vdd <= VDD_165_195)
			ret = regulator_set_voltage(host->pbias, VDD_1V8,
						    VDD_1V8);
		else
			ret = regulator_set_voltage(host->pbias, VDD_3V0,
						    VDD_3V0);
		if (ret < 0) {
			dev_err(host->dev, "pbias set voltage fail\n");
			return ret;
		}

332
		if (host->pbias_enabled == 0) {
333 334 335 336 337
			ret = regulator_enable(host->pbias);
			if (ret) {
				dev_err(host->dev, "pbias reg enable fail\n");
				return ret;
			}
338
			host->pbias_enabled = 1;
339 340
		}
	} else {
341
		if (host->pbias_enabled == 1) {
342 343 344 345 346
			ret = regulator_disable(host->pbias);
			if (ret) {
				dev_err(host->dev, "pbias reg disable fail\n");
				return ret;
			}
347
			host->pbias_enabled = 0;
348 349 350 351 352 353
		}
	}

	return 0;
}

354
static int omap_hsmmc_set_power(struct device *dev, int power_on, int vdd)
355 356 357
{
	struct omap_hsmmc_host *host =
		platform_get_drvdata(to_platform_device(dev));
358
	struct mmc_host *mmc = host->mmc;
359 360
	int ret = 0;

361 362 363
	if (mmc_pdata(host)->set_power)
		return mmc_pdata(host)->set_power(dev, power_on, vdd);

364 365 366 367
	/*
	 * If we don't see a Vcc regulator, assume it's a fixed
	 * voltage always-on regulator.
	 */
368
	if (!mmc->supply.vmmc)
369 370
		return 0;

371
	if (mmc_pdata(host)->before_set_reg)
372
		mmc_pdata(host)->before_set_reg(dev, power_on, vdd);
373

374 375 376
	ret = omap_hsmmc_set_pbias(host, false, 0);
	if (ret)
		return ret;
377

378 379 380 381 382 383 384 385 386 387 388 389 390 391
	/*
	 * Assume Vcc regulator is used only to power the card ... OMAP
	 * VDDS is used to power the pins, optionally with a transceiver to
	 * support cards using voltages other than VDDS (1.8V nominal).  When a
	 * transceiver is used, DAT3..7 are muxed as transceiver control pins.
	 *
	 * In some cases this regulator won't support enable/disable;
	 * e.g. it's a fixed rail for a WLAN chip.
	 *
	 * In other cases vcc_aux switches interface power.  Example, for
	 * eMMC cards it represents VccQ.  Sometimes transceivers or SDIO
	 * chips/cards need an interface voltage rail too.
	 */
	if (power_on) {
392
		ret = omap_hsmmc_enable_supply(mmc);
393 394
		if (ret)
			return ret;
395 396 397 398

		ret = omap_hsmmc_set_pbias(host, true, vdd);
		if (ret)
			goto err_set_voltage;
399
	} else {
400 401 402
		ret = omap_hsmmc_disable_supply(mmc);
		if (ret)
			return ret;
403 404
	}

405
	if (mmc_pdata(host)->after_set_reg)
406
		mmc_pdata(host)->after_set_reg(dev, power_on, vdd);
407

408 409 410
	return 0;

err_set_voltage:
411
	omap_hsmmc_disable_supply(mmc);
412

413 414 415
	return ret;
}

416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468
static int omap_hsmmc_disable_boot_regulator(struct regulator *reg)
{
	int ret;

	if (!reg)
		return 0;

	if (regulator_is_enabled(reg)) {
		ret = regulator_enable(reg);
		if (ret)
			return ret;

		ret = regulator_disable(reg);
		if (ret)
			return ret;
	}

	return 0;
}

static int omap_hsmmc_disable_boot_regulators(struct omap_hsmmc_host *host)
{
	struct mmc_host *mmc = host->mmc;
	int ret;

	/*
	 * disable regulators enabled during boot and get the usecount
	 * right so that regulators can be enabled/disabled by checking
	 * the return value of regulator_is_enabled
	 */
	ret = omap_hsmmc_disable_boot_regulator(mmc->supply.vmmc);
	if (ret) {
		dev_err(host->dev, "fail to disable boot enabled vmmc reg\n");
		return ret;
	}

	ret = omap_hsmmc_disable_boot_regulator(mmc->supply.vqmmc);
	if (ret) {
		dev_err(host->dev,
			"fail to disable boot enabled vmmc_aux reg\n");
		return ret;
	}

	ret = omap_hsmmc_disable_boot_regulator(host->pbias);
	if (ret) {
		dev_err(host->dev,
			"failed to disable boot enabled pbias reg\n");
		return ret;
	}

	return 0;
}

469 470
static int omap_hsmmc_reg_get(struct omap_hsmmc_host *host)
{
471
	int ocr_value = 0;
472
	int ret;
473
	struct mmc_host *mmc = host->mmc;
474

475 476 477
	if (mmc_pdata(host)->set_power)
		return 0;

478 479 480
	mmc->supply.vmmc = devm_regulator_get_optional(host->dev, "vmmc");
	if (IS_ERR(mmc->supply.vmmc)) {
		ret = PTR_ERR(mmc->supply.vmmc);
481
		if ((ret != -ENODEV) && host->dev->of_node)
482 483
			return ret;
		dev_dbg(host->dev, "unable to get vmmc regulator %ld\n",
484 485
			PTR_ERR(mmc->supply.vmmc));
		mmc->supply.vmmc = NULL;
486
	} else {
487
		ocr_value = mmc_regulator_get_ocrmask(mmc->supply.vmmc);
488
		if (ocr_value > 0)
489
			mmc_pdata(host)->ocr_mask = ocr_value;
490
	}
491

492
	/* Allow an aux regulator */
493 494 495
	mmc->supply.vqmmc = devm_regulator_get_optional(host->dev, "vmmc_aux");
	if (IS_ERR(mmc->supply.vqmmc)) {
		ret = PTR_ERR(mmc->supply.vqmmc);
496
		if ((ret != -ENODEV) && host->dev->of_node)
497 498
			return ret;
		dev_dbg(host->dev, "unable to get vmmc_aux regulator %ld\n",
499 500
			PTR_ERR(mmc->supply.vqmmc));
		mmc->supply.vqmmc = NULL;
501
	}
502

503 504 505
	host->pbias = devm_regulator_get_optional(host->dev, "pbias");
	if (IS_ERR(host->pbias)) {
		ret = PTR_ERR(host->pbias);
506
		if ((ret != -ENODEV) && host->dev->of_node)
507 508
			return ret;
		dev_dbg(host->dev, "unable to get pbias regulator %ld\n",
509 510
			PTR_ERR(host->pbias));
		host->pbias = NULL;
511
	}
512

513
	/* For eMMC do not power off when not in sleep state */
514
	if (mmc_pdata(host)->no_regulator_off_init)
515 516
		return 0;

517 518 519
	ret = omap_hsmmc_disable_boot_regulators(host);
	if (ret)
		return ret;
520 521 522 523

	return 0;
}

524
static irqreturn_t omap_hsmmc_cover_irq(int irq, void *dev_id);
525 526 527

static int omap_hsmmc_gpio_init(struct mmc_host *mmc,
				struct omap_hsmmc_host *host,
528
				struct omap_hsmmc_platform_data *pdata)
529 530 531
{
	int ret;

532 533
	if (gpio_is_valid(pdata->gpio_cod)) {
		ret = mmc_gpio_request_cd(mmc, pdata->gpio_cod, 0);
534 535
		if (ret)
			return ret;
536 537 538

		host->get_cover_state = omap_hsmmc_get_cover_state;
		mmc_gpio_set_cd_isr(mmc, omap_hsmmc_cover_irq);
539 540
	} else if (gpio_is_valid(pdata->gpio_cd)) {
		ret = mmc_gpio_request_cd(mmc, pdata->gpio_cd, 0);
541 542 543 544
		if (ret)
			return ret;

		host->card_detect = omap_hsmmc_card_detect;
545
	}
546

547
	if (gpio_is_valid(pdata->gpio_wp)) {
548
		ret = mmc_gpio_request_ro(mmc, pdata->gpio_wp);
549
		if (ret)
550
			return ret;
551
	}
552 553 554 555

	return 0;
}

556 557 558 559 560 561 562 563 564
/*
 * Start clock to the card
 */
static void omap_hsmmc_start_clock(struct omap_hsmmc_host *host)
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | CEN);
}

565 566 567
/*
 * Stop clock to the card
 */
D
Denis Karpov 已提交
568
static void omap_hsmmc_stop_clock(struct omap_hsmmc_host *host)
569 570 571 572
{
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) & ~CEN);
	if ((OMAP_HSMMC_READ(host->base, SYSCTL) & CEN) != 0x0)
M
Masanari Iida 已提交
573
		dev_dbg(mmc_dev(host->mmc), "MMC Clock is not stopped\n");
574 575
}

A
Adrian Hunter 已提交
576 577
static void omap_hsmmc_enable_irq(struct omap_hsmmc_host *host,
				  struct mmc_command *cmd)
578
{
579 580
	u32 irq_mask = INT_EN_MASK;
	unsigned long flags;
581 582

	if (host->use_dma)
583
		irq_mask &= ~(BRR_EN | BWR_EN);
584

A
Adrian Hunter 已提交
585 586
	/* Disable timeout for erases */
	if (cmd->opcode == MMC_ERASE)
587
		irq_mask &= ~DTO_EN;
A
Adrian Hunter 已提交
588

589
	spin_lock_irqsave(&host->irq_lock, flags);
590 591
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
592 593 594 595

	/* latch pending CIRQ, but don't signal MMC core */
	if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
		irq_mask |= CIRQ_EN;
596
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
597
	spin_unlock_irqrestore(&host->irq_lock, flags);
598 599 600 601
}

static void omap_hsmmc_disable_irq(struct omap_hsmmc_host *host)
{
602 603 604 605 606 607 608 609 610
	u32 irq_mask = 0;
	unsigned long flags;

	spin_lock_irqsave(&host->irq_lock, flags);
	/* no transfer running but need to keep cirq if enabled */
	if (host->flags & HSMMC_SDIO_IRQ_ENABLED)
		irq_mask |= CIRQ_EN;
	OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);
611
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
612
	spin_unlock_irqrestore(&host->irq_lock, flags);
613 614
}

615
/* Calculate divisor for the given clock frequency */
616
static u16 calc_divisor(struct omap_hsmmc_host *host, struct mmc_ios *ios)
617 618 619 620
{
	u16 dsor = 0;

	if (ios->clock) {
621
		dsor = DIV_ROUND_UP(clk_get_rate(host->fclk), ios->clock);
622 623
		if (dsor > CLKD_MAX)
			dsor = CLKD_MAX;
624 625 626 627 628
	}

	return dsor;
}

629 630 631 632 633
static void omap_hsmmc_set_clock(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	unsigned long regval;
	unsigned long timeout;
634
	unsigned long clkdiv;
635

636
	dev_vdbg(mmc_dev(host->mmc), "Set clock to %uHz\n", ios->clock);
637 638 639 640 641

	omap_hsmmc_stop_clock(host);

	regval = OMAP_HSMMC_READ(host->base, SYSCTL);
	regval = regval & ~(CLKD_MASK | DTO_MASK);
642 643
	clkdiv = calc_divisor(host, ios);
	regval = regval | (clkdiv << 6) | (DTO << 16);
644 645 646 647 648 649 650 651 652 653
	OMAP_HSMMC_WRITE(host->base, SYSCTL, regval);
	OMAP_HSMMC_WRITE(host->base, SYSCTL,
		OMAP_HSMMC_READ(host->base, SYSCTL) | ICE);

	/* Wait till the ICS bit is set */
	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & ICS) != ICS
		&& time_before(jiffies, timeout))
		cpu_relax();

654 655 656 657 658 659 660 661 662
	/*
	 * Enable High-Speed Support
	 * Pre-Requisites
	 *	- Controller should support High-Speed-Enable Bit
	 *	- Controller should not be using DDR Mode
	 *	- Controller should advertise that it supports High Speed
	 *	  in capabilities register
	 *	- MMC/SD clock coming out of controller > 25MHz
	 */
663
	if ((mmc_pdata(host)->features & HSMMC_HAS_HSPE_SUPPORT) &&
664
	    (ios->timing != MMC_TIMING_MMC_DDR52) &&
665
	    (ios->timing != MMC_TIMING_UHS_DDR50) &&
666 667 668 669 670 671 672 673 674 675
	    ((OMAP_HSMMC_READ(host->base, CAPA) & HSS) == HSS)) {
		regval = OMAP_HSMMC_READ(host->base, HCTL);
		if (clkdiv && (clk_get_rate(host->fclk)/clkdiv) > 25000000)
			regval |= HSPE;
		else
			regval &= ~HSPE;

		OMAP_HSMMC_WRITE(host->base, HCTL, regval);
	}

676 677 678
	omap_hsmmc_start_clock(host);
}

679 680 681 682 683 684
static void omap_hsmmc_set_bus_width(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
685 686
	if (ios->timing == MMC_TIMING_MMC_DDR52 ||
	    ios->timing == MMC_TIMING_UHS_DDR50)
B
Balaji T K 已提交
687 688 689
		con |= DDR;	/* configure in DDR mode */
	else
		con &= ~DDR;
690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718
	switch (ios->bus_width) {
	case MMC_BUS_WIDTH_8:
		OMAP_HSMMC_WRITE(host->base, CON, con | DW8);
		break;
	case MMC_BUS_WIDTH_4:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | FOUR_BIT);
		break;
	case MMC_BUS_WIDTH_1:
		OMAP_HSMMC_WRITE(host->base, CON, con & ~DW8);
		OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) & ~FOUR_BIT);
		break;
	}
}

static void omap_hsmmc_set_bus_mode(struct omap_hsmmc_host *host)
{
	struct mmc_ios *ios = &host->mmc->ios;
	u32 con;

	con = OMAP_HSMMC_READ(host->base, CON);
	if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN)
		OMAP_HSMMC_WRITE(host->base, CON, con | OD);
	else
		OMAP_HSMMC_WRITE(host->base, CON, con & ~OD);
}

719 720 721 722 723 724
#ifdef CONFIG_PM

/*
 * Restore the MMC host context, if it was lost as result of a
 * power state change.
 */
D
Denis Karpov 已提交
725
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
726 727
{
	struct mmc_ios *ios = &host->mmc->ios;
728
	u32 hctl, capa;
729 730
	unsigned long timeout;

731 732 733 734 735 736 737 738
	if (host->con == OMAP_HSMMC_READ(host->base, CON) &&
	    host->hctl == OMAP_HSMMC_READ(host->base, HCTL) &&
	    host->sysctl == OMAP_HSMMC_READ(host->base, SYSCTL) &&
	    host->capa == OMAP_HSMMC_READ(host->base, CAPA))
		return 0;

	host->context_loss++;

739
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
740 741 742 743 744 745 746 747 748 749 750
		if (host->power_mode != MMC_POWER_OFF &&
		    (1 << ios->vdd) <= MMC_VDD_23_24)
			hctl = SDVS18;
		else
			hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

751 752 753
	if (host->mmc->caps & MMC_CAP_SDIO_IRQ)
		hctl |= IWE;

754 755 756 757 758 759 760 761 762 763 764 765 766 767
	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | hctl);

	OMAP_HSMMC_WRITE(host->base, CAPA,
			OMAP_HSMMC_READ(host->base, CAPA) | capa);

	OMAP_HSMMC_WRITE(host->base, HCTL,
			OMAP_HSMMC_READ(host->base, HCTL) | SDBP);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
	while ((OMAP_HSMMC_READ(host->base, HCTL) & SDBP) != SDBP
		&& time_before(jiffies, timeout))
		;

768 769 770
	OMAP_HSMMC_WRITE(host->base, ISE, 0);
	OMAP_HSMMC_WRITE(host->base, IE, 0);
	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
771 772 773 774 775

	/* Do not initialize card-specific things if the power is off */
	if (host->power_mode == MMC_POWER_OFF)
		goto out;

776
	omap_hsmmc_set_bus_width(host);
777

778
	omap_hsmmc_set_clock(host);
779

780 781
	omap_hsmmc_set_bus_mode(host);

782
out:
783 784
	dev_dbg(mmc_dev(host->mmc), "context is restored: restore count %d\n",
		host->context_loss);
785 786 787 788 789 790
	return 0;
}

/*
 * Save the MMC host context (store the number of power state changes so far).
 */
D
Denis Karpov 已提交
791
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
792
{
793 794 795 796
	host->con =  OMAP_HSMMC_READ(host->base, CON);
	host->hctl = OMAP_HSMMC_READ(host->base, HCTL);
	host->sysctl =  OMAP_HSMMC_READ(host->base, SYSCTL);
	host->capa = OMAP_HSMMC_READ(host->base, CAPA);
797 798 799 800
}

#else

D
Denis Karpov 已提交
801
static int omap_hsmmc_context_restore(struct omap_hsmmc_host *host)
802 803 804 805
{
	return 0;
}

D
Denis Karpov 已提交
806
static void omap_hsmmc_context_save(struct omap_hsmmc_host *host)
807 808 809 810 811
{
}

#endif

812 813 814 815
/*
 * Send init stream sequence to card
 * before sending IDLE command
 */
D
Denis Karpov 已提交
816
static void send_init_stream(struct omap_hsmmc_host *host)
817 818 819 820
{
	int reg = 0;
	unsigned long timeout;

821 822 823
	if (host->protect_card)
		return;

824
	disable_irq(host->irq);
825 826

	OMAP_HSMMC_WRITE(host->base, IE, INT_EN_MASK);
827 828 829 830 831
	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) | INIT_STREAM);
	OMAP_HSMMC_WRITE(host->base, CMD, INIT_STREAM_CMD);

	timeout = jiffies + msecs_to_jiffies(MMC_TIMEOUT_MS);
832 833
	while ((reg != CC_EN) && time_before(jiffies, timeout))
		reg = OMAP_HSMMC_READ(host->base, STAT) & CC_EN;
834 835 836

	OMAP_HSMMC_WRITE(host->base, CON,
		OMAP_HSMMC_READ(host->base, CON) & ~INIT_STREAM);
837 838 839 840

	OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
	OMAP_HSMMC_READ(host->base, STAT);

841 842 843 844
	enable_irq(host->irq);
}

static inline
D
Denis Karpov 已提交
845
int omap_hsmmc_cover_is_closed(struct omap_hsmmc_host *host)
846 847 848
{
	int r = 1;

849
	if (host->get_cover_state)
850
		r = host->get_cover_state(host->dev);
851 852 853 854
	return r;
}

static ssize_t
D
Denis Karpov 已提交
855
omap_hsmmc_show_cover_switch(struct device *dev, struct device_attribute *attr,
856 857 858
			   char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
859
	struct omap_hsmmc_host *host = mmc_priv(mmc);
860

D
Denis Karpov 已提交
861 862
	return sprintf(buf, "%s\n",
			omap_hsmmc_cover_is_closed(host) ? "closed" : "open");
863 864
}

D
Denis Karpov 已提交
865
static DEVICE_ATTR(cover_switch, S_IRUGO, omap_hsmmc_show_cover_switch, NULL);
866 867

static ssize_t
D
Denis Karpov 已提交
868
omap_hsmmc_show_slot_name(struct device *dev, struct device_attribute *attr,
869 870 871
			char *buf)
{
	struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
D
Denis Karpov 已提交
872
	struct omap_hsmmc_host *host = mmc_priv(mmc);
873

874
	return sprintf(buf, "%s\n", mmc_pdata(host)->name);
875 876
}

D
Denis Karpov 已提交
877
static DEVICE_ATTR(slot_name, S_IRUGO, omap_hsmmc_show_slot_name, NULL);
878 879 880 881 882

/*
 * Configure the response type and send the cmd.
 */
static void
D
Denis Karpov 已提交
883
omap_hsmmc_start_command(struct omap_hsmmc_host *host, struct mmc_command *cmd,
884 885 886 887
	struct mmc_data *data)
{
	int cmdreg = 0, resptype = 0, cmdtype = 0;

888
	dev_vdbg(mmc_dev(host->mmc), "%s: CMD%d, argument 0x%08x\n",
889 890 891
		mmc_hostname(host->mmc), cmd->opcode, cmd->arg);
	host->cmd = cmd;

A
Adrian Hunter 已提交
892
	omap_hsmmc_enable_irq(host, cmd);
893

894
	host->response_busy = 0;
895 896 897
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136)
			resptype = 1;
898 899 900 901
		else if (cmd->flags & MMC_RSP_BUSY) {
			resptype = 3;
			host->response_busy = 1;
		} else
902 903 904 905 906 907 908 909 910 911 912 913 914
			resptype = 2;
	}

	/*
	 * Unlike OMAP1 controller, the cmdtype does not seem to be based on
	 * ac, bc, adtc, bcr. Only commands ending an open ended transfer need
	 * a val of 0x3, rest 0x0.
	 */
	if (cmd == host->mrq->stop)
		cmdtype = 0x3;

	cmdreg = (cmd->opcode << 24) | (resptype << 16) | (cmdtype << 22);

915 916 917 918 919
	if ((host->flags & AUTO_CMD23) && mmc_op_multi(cmd->opcode) &&
	    host->mrq->sbc) {
		cmdreg |= ACEN_ACMD23;
		OMAP_HSMMC_WRITE(host->base, SDMASA, host->mrq->sbc->arg);
	}
920 921 922 923 924 925 926 927 928
	if (data) {
		cmdreg |= DP_SELECT | MSBS | BCE;
		if (data->flags & MMC_DATA_READ)
			cmdreg |= DDIR;
		else
			cmdreg &= ~(DDIR);
	}

	if (host->use_dma)
929
		cmdreg |= DMAE;
930

931
	host->req_in_progress = 1;
932

933 934 935 936
	OMAP_HSMMC_WRITE(host->base, ARG, cmd->arg);
	OMAP_HSMMC_WRITE(host->base, CMD, cmdreg);
}

937
static int
D
Denis Karpov 已提交
938
omap_hsmmc_get_dma_dir(struct omap_hsmmc_host *host, struct mmc_data *data)
939 940 941 942 943 944 945
{
	if (data->flags & MMC_DATA_WRITE)
		return DMA_TO_DEVICE;
	else
		return DMA_FROM_DEVICE;
}

946 947 948 949 950 951
static struct dma_chan *omap_hsmmc_get_dma_chan(struct omap_hsmmc_host *host,
	struct mmc_data *data)
{
	return data->flags & MMC_DATA_WRITE ? host->tx_chan : host->rx_chan;
}

952 953 954
static void omap_hsmmc_request_done(struct omap_hsmmc_host *host, struct mmc_request *mrq)
{
	int dma_ch;
955
	unsigned long flags;
956

957
	spin_lock_irqsave(&host->irq_lock, flags);
958 959
	host->req_in_progress = 0;
	dma_ch = host->dma_ch;
960
	spin_unlock_irqrestore(&host->irq_lock, flags);
961 962 963 964 965 966 967

	omap_hsmmc_disable_irq(host);
	/* Do not complete the request if DMA is still in progress */
	if (mrq->data && host->use_dma && dma_ch != -1)
		return;
	host->mrq = NULL;
	mmc_request_done(host->mmc, mrq);
968 969
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
970 971
}

972 973 974 975
/*
 * Notify the transfer complete to MMC core
 */
static void
D
Denis Karpov 已提交
976
omap_hsmmc_xfer_done(struct omap_hsmmc_host *host, struct mmc_data *data)
977
{
978 979 980
	if (!data) {
		struct mmc_request *mrq = host->mrq;

981 982 983 984 985 986 987
		/* TC before CC from CMD6 - don't know why, but it happens */
		if (host->cmd && host->cmd->opcode == 6 &&
		    host->response_busy) {
			host->response_busy = 0;
			return;
		}

988
		omap_hsmmc_request_done(host, mrq);
989 990 991
		return;
	}

992 993 994 995 996 997 998
	host->data = NULL;

	if (!data->error)
		data->bytes_xfered += data->blocks * (data->blksz);
	else
		data->bytes_xfered = 0;

B
Balaji T K 已提交
999 1000 1001
	if (data->stop && (data->error || !host->mrq->sbc))
		omap_hsmmc_start_command(host, data->stop, NULL);
	else
1002
		omap_hsmmc_request_done(host, data->mrq);
1003 1004 1005 1006 1007 1008
}

/*
 * Notify the core about command completion
 */
static void
D
Denis Karpov 已提交
1009
omap_hsmmc_cmd_done(struct omap_hsmmc_host *host, struct mmc_command *cmd)
1010
{
B
Balaji T K 已提交
1011
	if (host->mrq->sbc && (host->cmd == host->mrq->sbc) &&
1012
	    !host->mrq->sbc->error && !(host->flags & AUTO_CMD23)) {
1013
		host->cmd = NULL;
B
Balaji T K 已提交
1014 1015 1016 1017 1018 1019
		omap_hsmmc_start_dma_transfer(host);
		omap_hsmmc_start_command(host, host->mrq->cmd,
						host->mrq->data);
		return;
	}

1020 1021
	host->cmd = NULL;

1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033
	if (cmd->flags & MMC_RSP_PRESENT) {
		if (cmd->flags & MMC_RSP_136) {
			/* response type 2 */
			cmd->resp[3] = OMAP_HSMMC_READ(host->base, RSP10);
			cmd->resp[2] = OMAP_HSMMC_READ(host->base, RSP32);
			cmd->resp[1] = OMAP_HSMMC_READ(host->base, RSP54);
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP76);
		} else {
			/* response types 1, 1b, 3, 4, 5, 6 */
			cmd->resp[0] = OMAP_HSMMC_READ(host->base, RSP10);
		}
	}
1034
	if ((host->data == NULL && !host->response_busy) || cmd->error)
1035
		omap_hsmmc_request_done(host, host->mrq);
1036 1037 1038 1039 1040
}

/*
 * DMA clean up for command errors
 */
D
Denis Karpov 已提交
1041
static void omap_hsmmc_dma_cleanup(struct omap_hsmmc_host *host, int errno)
1042
{
1043
	int dma_ch;
1044
	unsigned long flags;
1045

1046
	host->data->error = errno;
1047

1048
	spin_lock_irqsave(&host->irq_lock, flags);
1049 1050
	dma_ch = host->dma_ch;
	host->dma_ch = -1;
1051
	spin_unlock_irqrestore(&host->irq_lock, flags);
1052 1053

	if (host->use_dma && dma_ch != -1) {
1054 1055 1056 1057 1058
		struct dma_chan *chan = omap_hsmmc_get_dma_chan(host, host->data);

		dmaengine_terminate_all(chan);
		dma_unmap_sg(chan->device->dev,
			host->data->sg, host->data->sg_len,
D
Denis Karpov 已提交
1059
			omap_hsmmc_get_dma_dir(host, host->data));
1060

1061
		host->data->host_cookie = 0;
1062 1063 1064 1065 1066 1067 1068 1069
	}
	host->data = NULL;
}

/*
 * Readable error output
 */
#ifdef CONFIG_MMC_DEBUG
1070
static void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host, u32 status)
1071 1072
{
	/* --- means reserved bit without definition at documentation */
D
Denis Karpov 已提交
1073
	static const char *omap_hsmmc_status_bits[] = {
1074 1075 1076 1077
		"CC"  , "TC"  , "BGE", "---", "BWR" , "BRR" , "---" , "---" ,
		"CIRQ",	"OBI" , "---", "---", "---" , "---" , "---" , "ERRI",
		"CTO" , "CCRC", "CEB", "CIE", "DTO" , "DCRC", "DEB" , "---" ,
		"ACE" , "---" , "---", "---", "CERR", "BADA", "---" , "---"
1078 1079 1080 1081 1082 1083 1084 1085
	};
	char res[256];
	char *buf = res;
	int len, i;

	len = sprintf(buf, "MMC IRQ 0x%x :", status);
	buf += len;

D
Denis Karpov 已提交
1086
	for (i = 0; i < ARRAY_SIZE(omap_hsmmc_status_bits); i++)
1087
		if (status & (1 << i)) {
D
Denis Karpov 已提交
1088
			len = sprintf(buf, " %s", omap_hsmmc_status_bits[i]);
1089 1090 1091
			buf += len;
		}

1092
	dev_vdbg(mmc_dev(host->mmc), "%s\n", res);
1093
}
1094 1095 1096 1097 1098
#else
static inline void omap_hsmmc_dbg_report_irq(struct omap_hsmmc_host *host,
					     u32 status)
{
}
1099 1100
#endif  /* CONFIG_MMC_DEBUG */

1101 1102 1103 1104 1105 1106 1107
/*
 * MMC controller internal state machines reset
 *
 * Used to reset command or data internal state machines, using respectively
 *  SRC or SRD bit of SYSCTL register
 * Can be called from interrupt context
 */
D
Denis Karpov 已提交
1108 1109
static inline void omap_hsmmc_reset_controller_fsm(struct omap_hsmmc_host *host,
						   unsigned long bit)
1110 1111
{
	unsigned long i = 0;
1112
	unsigned long limit = MMC_TIMEOUT_US;
1113 1114 1115 1116

	OMAP_HSMMC_WRITE(host->base, SYSCTL,
			 OMAP_HSMMC_READ(host->base, SYSCTL) | bit);

1117 1118 1119 1120
	/*
	 * OMAP4 ES2 and greater has an updated reset logic.
	 * Monitor a 0->1 transition first
	 */
1121
	if (mmc_pdata(host)->features & HSMMC_HAS_UPDATED_RESET) {
1122
		while ((!(OMAP_HSMMC_READ(host->base, SYSCTL) & bit))
1123
					&& (i++ < limit))
1124
			udelay(1);
1125 1126 1127
	}
	i = 0;

1128 1129
	while ((OMAP_HSMMC_READ(host->base, SYSCTL) & bit) &&
		(i++ < limit))
1130
		udelay(1);
1131 1132 1133 1134 1135 1136

	if (OMAP_HSMMC_READ(host->base, SYSCTL) & bit)
		dev_err(mmc_dev(host->mmc),
			"Timeout waiting on controller reset in %s\n",
			__func__);
}
1137

1138 1139
static void hsmmc_command_incomplete(struct omap_hsmmc_host *host,
					int err, int end_cmd)
1140
{
1141
	if (end_cmd) {
1142
		omap_hsmmc_reset_controller_fsm(host, SRC);
1143 1144 1145
		if (host->cmd)
			host->cmd->error = err;
	}
1146 1147 1148 1149

	if (host->data) {
		omap_hsmmc_reset_controller_fsm(host, SRD);
		omap_hsmmc_dma_cleanup(host, err);
1150 1151
	} else if (host->mrq && host->mrq->cmd)
		host->mrq->cmd->error = err;
1152 1153
}

1154
static void omap_hsmmc_do_irq(struct omap_hsmmc_host *host, int status)
1155 1156
{
	struct mmc_data *data;
1157
	int end_cmd = 0, end_trans = 0;
1158
	int error = 0;
1159

1160
	data = host->data;
1161
	dev_vdbg(mmc_dev(host->mmc), "IRQ Status is %x\n", status);
1162

1163
	if (status & ERR_EN) {
1164
		omap_hsmmc_dbg_report_irq(host, status);
1165

1166
		if (status & (CTO_EN | CCRC_EN))
1167
			end_cmd = 1;
1168 1169 1170 1171
		if (host->data || host->response_busy) {
			end_trans = !end_cmd;
			host->response_busy = 0;
		}
1172
		if (status & (CTO_EN | DTO_EN))
1173
			hsmmc_command_incomplete(host, -ETIMEDOUT, end_cmd);
1174 1175
		else if (status & (CCRC_EN | DCRC_EN | DEB_EN | CEB_EN |
				   BADA_EN))
1176
			hsmmc_command_incomplete(host, -EILSEQ, end_cmd);
1177

1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191
		if (status & ACE_EN) {
			u32 ac12;
			ac12 = OMAP_HSMMC_READ(host->base, AC12);
			if (!(ac12 & ACNE) && host->mrq->sbc) {
				end_cmd = 1;
				if (ac12 & ACTO)
					error =  -ETIMEDOUT;
				else if (ac12 & (ACCE | ACEB | ACIE))
					error = -EILSEQ;
				host->mrq->sbc->error = error;
				hsmmc_command_incomplete(host, error, end_cmd);
			}
			dev_dbg(mmc_dev(host->mmc), "AC12 err: 0x%x\n", ac12);
		}
1192 1193
	}

1194
	OMAP_HSMMC_WRITE(host->base, STAT, status);
1195
	if (end_cmd || ((status & CC_EN) && host->cmd))
D
Denis Karpov 已提交
1196
		omap_hsmmc_cmd_done(host, host->cmd);
1197
	if ((end_trans || (status & TC_EN)) && host->mrq)
D
Denis Karpov 已提交
1198
		omap_hsmmc_xfer_done(host, data);
1199
}
1200

1201 1202 1203 1204 1205 1206 1207 1208 1209
/*
 * MMC controller IRQ handler
 */
static irqreturn_t omap_hsmmc_irq(int irq, void *dev_id)
{
	struct omap_hsmmc_host *host = dev_id;
	int status;

	status = OMAP_HSMMC_READ(host->base, STAT);
1210 1211 1212 1213 1214 1215
	while (status & (INT_EN_MASK | CIRQ_EN)) {
		if (host->req_in_progress)
			omap_hsmmc_do_irq(host, status);

		if (status & CIRQ_EN)
			mmc_signal_sdio_irq(host->mmc);
1216

1217 1218
		/* Flush posted write */
		status = OMAP_HSMMC_READ(host->base, STAT);
1219
	}
1220

1221 1222 1223
	return IRQ_HANDLED;
}

D
Denis Karpov 已提交
1224
static void set_sd_bus_power(struct omap_hsmmc_host *host)
A
Adrian Hunter 已提交
1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236
{
	unsigned long i;

	OMAP_HSMMC_WRITE(host->base, HCTL,
			 OMAP_HSMMC_READ(host->base, HCTL) | SDBP);
	for (i = 0; i < loops_per_jiffy; i++) {
		if (OMAP_HSMMC_READ(host->base, HCTL) & SDBP)
			break;
		cpu_relax();
	}
}

1237
/*
1238 1239 1240 1241 1242
 * Switch MMC interface voltage ... only relevant for MMC1.
 *
 * MMC2 and MMC3 use fixed 1.8V levels, and maybe a transceiver.
 * The MMC2 transceiver controls are used instead of DAT4..DAT7.
 * Some chips, like eMMC ones, use internal transceivers.
1243
 */
D
Denis Karpov 已提交
1244
static int omap_hsmmc_switch_opcond(struct omap_hsmmc_host *host, int vdd)
1245 1246 1247 1248 1249
{
	u32 reg_val = 0;
	int ret;

	/* Disable the clocks */
1250
	pm_runtime_put_sync(host->dev);
1251
	if (host->dbclk)
1252
		clk_disable_unprepare(host->dbclk);
1253 1254

	/* Turn the power off */
1255
	ret = omap_hsmmc_set_power(host->dev, 0, 0);
1256 1257

	/* Turn the power ON with given VDD 1.8 or 3.0v */
1258
	if (!ret)
1259
		ret = omap_hsmmc_set_power(host->dev, 1, vdd);
1260
	pm_runtime_get_sync(host->dev);
1261
	if (host->dbclk)
1262
		clk_prepare_enable(host->dbclk);
1263

1264 1265 1266 1267 1268 1269
	if (ret != 0)
		goto err;

	OMAP_HSMMC_WRITE(host->base, HCTL,
		OMAP_HSMMC_READ(host->base, HCTL) & SDVSCLR);
	reg_val = OMAP_HSMMC_READ(host->base, HCTL);
1270

1271 1272 1273
	/*
	 * If a MMC dual voltage card is detected, the set_ios fn calls
	 * this fn with VDD bit set for 1.8V. Upon card removal from the
D
Denis Karpov 已提交
1274
	 * slot, omap_hsmmc_set_ios sets the VDD back to 3V on MMC_POWER_OFF.
1275
	 *
1276 1277 1278 1279 1280 1281 1282 1283 1284
	 * Cope with a bit of slop in the range ... per data sheets:
	 *  - "1.8V" for vdds_mmc1/vdds_mmc1a can be up to 2.45V max,
	 *    but recommended values are 1.71V to 1.89V
	 *  - "3.0V" for vdds_mmc1/vdds_mmc1a can be up to 3.5V max,
	 *    but recommended values are 2.7V to 3.3V
	 *
	 * Board setup code shouldn't permit anything very out-of-range.
	 * TWL4030-family VMMC1 and VSIM regulators are fine (avoiding the
	 * middle range) but VSIM can't power DAT4..DAT7 at more than 3V.
1285
	 */
1286
	if ((1 << vdd) <= MMC_VDD_23_24)
1287
		reg_val |= SDVS18;
1288 1289
	else
		reg_val |= SDVS30;
1290 1291

	OMAP_HSMMC_WRITE(host->base, HCTL, reg_val);
A
Adrian Hunter 已提交
1292
	set_sd_bus_power(host);
1293 1294 1295

	return 0;
err:
1296
	dev_err(mmc_dev(host->mmc), "Unable to switch operating voltage\n");
1297 1298 1299
	return ret;
}

1300 1301 1302
/* Protect the card while the cover is open */
static void omap_hsmmc_protect_card(struct omap_hsmmc_host *host)
{
1303
	if (!host->get_cover_state)
1304 1305 1306
		return;

	host->reqs_blocked = 0;
1307
	if (host->get_cover_state(host->dev)) {
1308
		if (host->protect_card) {
1309
			dev_info(host->dev, "%s: cover is closed, "
1310 1311 1312 1313 1314 1315
					 "card is now accessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 0;
		}
	} else {
		if (!host->protect_card) {
1316
			dev_info(host->dev, "%s: cover is open, "
1317 1318 1319 1320 1321 1322 1323
					 "card is now inaccessible\n",
					 mmc_hostname(host->mmc));
			host->protect_card = 1;
		}
	}
}

1324
/*
1325
 * irq handler when (cell-phone) cover is mounted/removed
1326
 */
1327
static irqreturn_t omap_hsmmc_cover_irq(int irq, void *dev_id)
1328
{
1329
	struct omap_hsmmc_host *host = dev_id;
1330 1331

	sysfs_notify(&host->mmc->class_dev.kobj, NULL, "cover_switch");
1332

1333 1334
	omap_hsmmc_protect_card(host);
	mmc_detect_change(host->mmc, (HZ * 200) / 1000);
1335 1336 1337
	return IRQ_HANDLED;
}

1338
static void omap_hsmmc_dma_callback(void *param)
1339
{
1340 1341
	struct omap_hsmmc_host *host = param;
	struct dma_chan *chan;
1342
	struct mmc_data *data;
1343
	int req_in_progress;
1344

1345
	spin_lock_irq(&host->irq_lock);
1346
	if (host->dma_ch < 0) {
1347
		spin_unlock_irq(&host->irq_lock);
1348
		return;
1349
	}
1350

1351
	data = host->mrq->data;
1352
	chan = omap_hsmmc_get_dma_chan(host, data);
1353
	if (!data->host_cookie)
1354 1355
		dma_unmap_sg(chan->device->dev,
			     data->sg, data->sg_len,
1356
			     omap_hsmmc_get_dma_dir(host, data));
1357 1358

	req_in_progress = host->req_in_progress;
1359
	host->dma_ch = -1;
1360
	spin_unlock_irq(&host->irq_lock);
1361 1362 1363 1364 1365 1366 1367

	/* If DMA has finished after TC, complete the request */
	if (!req_in_progress) {
		struct mmc_request *mrq = host->mrq;

		host->mrq = NULL;
		mmc_request_done(host->mmc, mrq);
1368 1369
		pm_runtime_mark_last_busy(host->dev);
		pm_runtime_put_autosuspend(host->dev);
1370
	}
1371 1372
}

1373 1374
static int omap_hsmmc_pre_dma_transfer(struct omap_hsmmc_host *host,
				       struct mmc_data *data,
1375
				       struct omap_hsmmc_next *next,
1376
				       struct dma_chan *chan)
1377 1378 1379 1380 1381
{
	int dma_len;

	if (!next && data->host_cookie &&
	    data->host_cookie != host->next_data.cookie) {
1382
		dev_warn(host->dev, "[%s] invalid cookie: data->host_cookie %d"
1383 1384 1385 1386 1387 1388
		       " host->next_data.cookie %d\n",
		       __func__, data->host_cookie, host->next_data.cookie);
		data->host_cookie = 0;
	}

	/* Check if next job is already prepared */
1389
	if (next || data->host_cookie != host->next_data.cookie) {
1390
		dma_len = dma_map_sg(chan->device->dev, data->sg, data->sg_len,
1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410
				     omap_hsmmc_get_dma_dir(host, data));

	} else {
		dma_len = host->next_data.dma_len;
		host->next_data.dma_len = 0;
	}


	if (dma_len == 0)
		return -EINVAL;

	if (next) {
		next->dma_len = dma_len;
		data->host_cookie = ++next->cookie < 0 ? 1 : next->cookie;
	} else
		host->dma_len = dma_len;

	return 0;
}

1411 1412 1413
/*
 * Routine to configure and start DMA for the MMC card
 */
B
Balaji T K 已提交
1414
static int omap_hsmmc_setup_dma_transfer(struct omap_hsmmc_host *host,
D
Denis Karpov 已提交
1415
					struct mmc_request *req)
1416
{
1417 1418 1419
	struct dma_slave_config cfg;
	struct dma_async_tx_descriptor *tx;
	int ret = 0, i;
1420
	struct mmc_data *data = req->data;
1421
	struct dma_chan *chan;
1422

1423
	/* Sanity check: all the SG entries must be aligned by block size. */
1424
	for (i = 0; i < data->sg_len; i++) {
1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436
		struct scatterlist *sgl;

		sgl = data->sg + i;
		if (sgl->length % data->blksz)
			return -EINVAL;
	}
	if ((data->blksz % 4) != 0)
		/* REVISIT: The MMC buffer increments only when MSB is written.
		 * Return error for blksz which is non multiple of four.
		 */
		return -EINVAL;

1437
	BUG_ON(host->dma_ch != -1);
1438

1439 1440
	chan = omap_hsmmc_get_dma_chan(host, data);

1441 1442 1443 1444 1445 1446
	cfg.src_addr = host->mapbase + OMAP_HSMMC_DATA;
	cfg.dst_addr = host->mapbase + OMAP_HSMMC_DATA;
	cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
	cfg.src_maxburst = data->blksz / 4;
	cfg.dst_maxburst = data->blksz / 4;
1447

1448 1449
	ret = dmaengine_slave_config(chan, &cfg);
	if (ret)
1450
		return ret;
1451

1452
	ret = omap_hsmmc_pre_dma_transfer(host, data, NULL, chan);
1453 1454
	if (ret)
		return ret;
1455

1456 1457 1458 1459 1460 1461 1462 1463
	tx = dmaengine_prep_slave_sg(chan, data->sg, data->sg_len,
		data->flags & MMC_DATA_WRITE ? DMA_MEM_TO_DEV : DMA_DEV_TO_MEM,
		DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
	if (!tx) {
		dev_err(mmc_dev(host->mmc), "prep_slave_sg() failed\n");
		/* FIXME: cleanup */
		return -1;
	}
1464

1465 1466
	tx->callback = omap_hsmmc_dma_callback;
	tx->callback_param = host;
1467

1468 1469
	/* Does not fail */
	dmaengine_submit(tx);
1470

1471
	host->dma_ch = 1;
1472

1473 1474 1475
	return 0;
}

D
Denis Karpov 已提交
1476
static void set_data_timeout(struct omap_hsmmc_host *host,
1477 1478
			     unsigned int timeout_ns,
			     unsigned int timeout_clks)
1479 1480 1481 1482 1483 1484 1485 1486 1487
{
	unsigned int timeout, cycle_ns;
	uint32_t reg, clkd, dto = 0;

	reg = OMAP_HSMMC_READ(host->base, SYSCTL);
	clkd = (reg & CLKD_MASK) >> CLKD_SHIFT;
	if (clkd == 0)
		clkd = 1;

1488
	cycle_ns = 1000000000 / (host->clk_rate / clkd);
1489 1490
	timeout = timeout_ns / cycle_ns;
	timeout += timeout_clks;
1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
	if (timeout) {
		while ((timeout & 0x80000000) == 0) {
			dto += 1;
			timeout <<= 1;
		}
		dto = 31 - dto;
		timeout <<= 1;
		if (timeout && dto)
			dto += 1;
		if (dto >= 13)
			dto -= 13;
		else
			dto = 0;
		if (dto > 14)
			dto = 14;
	}

	reg &= ~DTO_MASK;
	reg |= dto << DTO_SHIFT;
	OMAP_HSMMC_WRITE(host->base, SYSCTL, reg);
}

B
Balaji T K 已提交
1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
static void omap_hsmmc_start_dma_transfer(struct omap_hsmmc_host *host)
{
	struct mmc_request *req = host->mrq;
	struct dma_chan *chan;

	if (!req->data)
		return;
	OMAP_HSMMC_WRITE(host->base, BLK, (req->data->blksz)
				| (req->data->blocks << 16));
	set_data_timeout(host, req->data->timeout_ns,
				req->data->timeout_clks);
	chan = omap_hsmmc_get_dma_chan(host, req->data);
	dma_async_issue_pending(chan);
}

1528 1529 1530 1531
/*
 * Configure block length for MMC/SD cards and initiate the transfer.
 */
static int
D
Denis Karpov 已提交
1532
omap_hsmmc_prepare_data(struct omap_hsmmc_host *host, struct mmc_request *req)
1533 1534 1535 1536 1537 1538
{
	int ret;
	host->data = req->data;

	if (req->data == NULL) {
		OMAP_HSMMC_WRITE(host->base, BLK, 0);
1539 1540 1541 1542 1543 1544
		/*
		 * Set an arbitrary 100ms data timeout for commands with
		 * busy signal.
		 */
		if (req->cmd->flags & MMC_RSP_BUSY)
			set_data_timeout(host, 100000000U, 0);
1545 1546 1547 1548
		return 0;
	}

	if (host->use_dma) {
B
Balaji T K 已提交
1549
		ret = omap_hsmmc_setup_dma_transfer(host, req);
1550
		if (ret != 0) {
1551
			dev_err(mmc_dev(host->mmc), "MMC start dma failure\n");
1552 1553 1554 1555 1556 1557
			return ret;
		}
	}
	return 0;
}

1558 1559 1560 1561 1562 1563
static void omap_hsmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
				int err)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
	struct mmc_data *data = mrq->data;

1564
	if (host->use_dma && data->host_cookie) {
1565 1566
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, data);

1567 1568
		dma_unmap_sg(c->device->dev, data->sg, data->sg_len,
			     omap_hsmmc_get_dma_dir(host, data));
1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582
		data->host_cookie = 0;
	}
}

static void omap_hsmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
			       bool is_first_req)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

	if (mrq->data->host_cookie) {
		mrq->data->host_cookie = 0;
		return ;
	}

1583 1584 1585
	if (host->use_dma) {
		struct dma_chan *c = omap_hsmmc_get_dma_chan(host, mrq->data);

1586
		if (omap_hsmmc_pre_dma_transfer(host, mrq->data,
1587
						&host->next_data, c))
1588
			mrq->data->host_cookie = 0;
1589
	}
1590 1591
}

1592 1593 1594
/*
 * Request function. for read/write operation
 */
D
Denis Karpov 已提交
1595
static void omap_hsmmc_request(struct mmc_host *mmc, struct mmc_request *req)
1596
{
D
Denis Karpov 已提交
1597
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1598
	int err;
1599

1600 1601
	BUG_ON(host->req_in_progress);
	BUG_ON(host->dma_ch != -1);
1602
	pm_runtime_get_sync(host->dev);
1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618
	if (host->protect_card) {
		if (host->reqs_blocked < 3) {
			/*
			 * Ensure the controller is left in a consistent
			 * state by resetting the command and data state
			 * machines.
			 */
			omap_hsmmc_reset_controller_fsm(host, SRD);
			omap_hsmmc_reset_controller_fsm(host, SRC);
			host->reqs_blocked += 1;
		}
		req->cmd->error = -EBADF;
		if (req->data)
			req->data->error = -EBADF;
		req->cmd->retries = 0;
		mmc_request_done(mmc, req);
1619 1620
		pm_runtime_mark_last_busy(host->dev);
		pm_runtime_put_autosuspend(host->dev);
1621 1622 1623
		return;
	} else if (host->reqs_blocked)
		host->reqs_blocked = 0;
1624 1625
	WARN_ON(host->mrq != NULL);
	host->mrq = req;
1626
	host->clk_rate = clk_get_rate(host->fclk);
D
Denis Karpov 已提交
1627
	err = omap_hsmmc_prepare_data(host, req);
1628 1629 1630 1631 1632 1633
	if (err) {
		req->cmd->error = err;
		if (req->data)
			req->data->error = err;
		host->mrq = NULL;
		mmc_request_done(mmc, req);
1634 1635
		pm_runtime_mark_last_busy(host->dev);
		pm_runtime_put_autosuspend(host->dev);
1636 1637
		return;
	}
1638
	if (req->sbc && !(host->flags & AUTO_CMD23)) {
B
Balaji T K 已提交
1639 1640 1641
		omap_hsmmc_start_command(host, req->sbc, NULL);
		return;
	}
1642

B
Balaji T K 已提交
1643
	omap_hsmmc_start_dma_transfer(host);
D
Denis Karpov 已提交
1644
	omap_hsmmc_start_command(host, req->cmd, req->data);
1645 1646 1647
}

/* Routine to configure clock values. Exposed API to core */
D
Denis Karpov 已提交
1648
static void omap_hsmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1649
{
D
Denis Karpov 已提交
1650
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1651
	int do_send_init_stream = 0;
1652

1653
	pm_runtime_get_sync(host->dev);
1654

1655 1656 1657
	if (ios->power_mode != host->power_mode) {
		switch (ios->power_mode) {
		case MMC_POWER_OFF:
1658
			omap_hsmmc_set_power(host->dev, 0, 0);
1659 1660
			break;
		case MMC_POWER_UP:
1661
			omap_hsmmc_set_power(host->dev, 1, ios->vdd);
1662 1663 1664 1665 1666 1667
			break;
		case MMC_POWER_ON:
			do_send_init_stream = 1;
			break;
		}
		host->power_mode = ios->power_mode;
1668 1669
	}

1670 1671
	/* FIXME: set registers based only on changes to ios */

1672
	omap_hsmmc_set_bus_width(host);
1673

1674
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1675 1676 1677
		/* Only MMC1 can interface at 3V without some flavor
		 * of external transceiver; but they all handle 1.8V.
		 */
1678
		if ((OMAP_HSMMC_READ(host->base, HCTL) & SDVSDET) &&
1679
			(ios->vdd == DUAL_VOLT_OCR_BIT)) {
1680 1681 1682 1683 1684 1685
				/*
				 * The mmc_select_voltage fn of the core does
				 * not seem to set the power_mode to
				 * MMC_POWER_UP upon recalculating the voltage.
				 * vdd 1.8v.
				 */
D
Denis Karpov 已提交
1686 1687
			if (omap_hsmmc_switch_opcond(host, ios->vdd) != 0)
				dev_dbg(mmc_dev(host->mmc),
1688 1689 1690 1691
						"Switch operation failed\n");
		}
	}

1692
	omap_hsmmc_set_clock(host);
1693

1694
	if (do_send_init_stream)
1695 1696
		send_init_stream(host);

1697
	omap_hsmmc_set_bus_mode(host);
1698

1699
	pm_runtime_put_autosuspend(host->dev);
1700 1701 1702 1703
}

static int omap_hsmmc_get_cd(struct mmc_host *mmc)
{
D
Denis Karpov 已提交
1704
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1705

1706
	if (!host->card_detect)
1707
		return -ENOSYS;
1708
	return host->card_detect(host->dev);
1709 1710
}

1711 1712 1713 1714
static void omap_hsmmc_init_card(struct mmc_host *mmc, struct mmc_card *card)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);

1715 1716
	if (mmc_pdata(host)->init_card)
		mmc_pdata(host)->init_card(card);
1717 1718
}

1719 1720 1721
static void omap_hsmmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
{
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1722
	u32 irq_mask, con;
1723 1724 1725 1726
	unsigned long flags;

	spin_lock_irqsave(&host->irq_lock, flags);

1727
	con = OMAP_HSMMC_READ(host->base, CON);
1728 1729 1730 1731
	irq_mask = OMAP_HSMMC_READ(host->base, ISE);
	if (enable) {
		host->flags |= HSMMC_SDIO_IRQ_ENABLED;
		irq_mask |= CIRQ_EN;
1732
		con |= CTPL | CLKEXTFREE;
1733 1734 1735
	} else {
		host->flags &= ~HSMMC_SDIO_IRQ_ENABLED;
		irq_mask &= ~CIRQ_EN;
1736
		con &= ~(CTPL | CLKEXTFREE);
1737
	}
1738
	OMAP_HSMMC_WRITE(host->base, CON, con);
1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764 1765 1766
	OMAP_HSMMC_WRITE(host->base, IE, irq_mask);

	/*
	 * if enable, piggy back detection on current request
	 * but always disable immediately
	 */
	if (!host->req_in_progress || !enable)
		OMAP_HSMMC_WRITE(host->base, ISE, irq_mask);

	/* flush posted write */
	OMAP_HSMMC_READ(host->base, IE);

	spin_unlock_irqrestore(&host->irq_lock, flags);
}

static int omap_hsmmc_configure_wake_irq(struct omap_hsmmc_host *host)
{
	int ret;

	/*
	 * For omaps with wake-up path, wakeirq will be irq from pinctrl and
	 * for other omaps, wakeirq will be from GPIO (dat line remuxed to
	 * gpio). wakeirq is needed to detect sdio irq in runtime suspend state
	 * with functional clock disabled.
	 */
	if (!host->dev->of_node || !host->wake_irq)
		return -ENODEV;

1767
	ret = dev_pm_set_dedicated_wake_irq(host->dev, host->wake_irq);
1768 1769 1770 1771 1772 1773 1774 1775 1776 1777
	if (ret) {
		dev_err(mmc_dev(host->mmc), "Unable to request wake IRQ\n");
		goto err;
	}

	/*
	 * Some omaps don't have wake-up path from deeper idle states
	 * and need to remux SDIO DAT1 to GPIO for wake-up from idle.
	 */
	if (host->pdata->controller_flags & OMAP_HSMMC_SWAKEUP_MISSING) {
1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796
		struct pinctrl *p = devm_pinctrl_get(host->dev);
		if (!p) {
			ret = -ENODEV;
			goto err_free_irq;
		}
		if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_DEFAULT))) {
			dev_info(host->dev, "missing default pinctrl state\n");
			devm_pinctrl_put(p);
			ret = -EINVAL;
			goto err_free_irq;
		}

		if (IS_ERR(pinctrl_lookup_state(p, PINCTRL_STATE_IDLE))) {
			dev_info(host->dev, "missing idle pinctrl state\n");
			devm_pinctrl_put(p);
			ret = -EINVAL;
			goto err_free_irq;
		}
		devm_pinctrl_put(p);
1797 1798
	}

1799 1800
	OMAP_HSMMC_WRITE(host->base, HCTL,
			 OMAP_HSMMC_READ(host->base, HCTL) | IWE);
1801 1802
	return 0;

1803
err_free_irq:
1804
	dev_pm_clear_wake_irq(host->dev);
1805 1806 1807 1808 1809 1810
err:
	dev_warn(host->dev, "no SDIO IRQ support, falling back to polling\n");
	host->wake_irq = 0;
	return ret;
}

D
Denis Karpov 已提交
1811
static void omap_hsmmc_conf_bus_power(struct omap_hsmmc_host *host)
1812 1813 1814 1815
{
	u32 hctl, capa, value;

	/* Only MMC1 supports 3.0V */
1816
	if (host->pdata->controller_flags & OMAP_HSMMC_SUPPORTS_DUAL_VOLT) {
1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830
		hctl = SDVS30;
		capa = VS30 | VS18;
	} else {
		hctl = SDVS18;
		capa = VS18;
	}

	value = OMAP_HSMMC_READ(host->base, HCTL) & ~SDVS_MASK;
	OMAP_HSMMC_WRITE(host->base, HCTL, value | hctl);

	value = OMAP_HSMMC_READ(host->base, CAPA);
	OMAP_HSMMC_WRITE(host->base, CAPA, value | capa);

	/* Set SD bus power bit */
A
Adrian Hunter 已提交
1831
	set_sd_bus_power(host);
1832 1833
}

1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844
static int omap_hsmmc_multi_io_quirk(struct mmc_card *card,
				     unsigned int direction, int blk_size)
{
	/* This controller can't do multiblock reads due to hw bugs */
	if (direction == MMC_DATA_READ)
		return 1;

	return blk_size;
}

static struct mmc_host_ops omap_hsmmc_ops = {
1845 1846
	.post_req = omap_hsmmc_post_req,
	.pre_req = omap_hsmmc_pre_req,
D
Denis Karpov 已提交
1847 1848
	.request = omap_hsmmc_request,
	.set_ios = omap_hsmmc_set_ios,
1849
	.get_cd = omap_hsmmc_get_cd,
1850
	.get_ro = mmc_gpio_get_ro,
1851
	.init_card = omap_hsmmc_init_card,
1852
	.enable_sdio_irq = omap_hsmmc_enable_sdio_irq,
1853 1854
};

1855 1856
#ifdef CONFIG_DEBUG_FS

D
Denis Karpov 已提交
1857
static int omap_hsmmc_regs_show(struct seq_file *s, void *data)
1858 1859
{
	struct mmc_host *mmc = s->private;
D
Denis Karpov 已提交
1860
	struct omap_hsmmc_host *host = mmc_priv(mmc);
1861

1862 1863 1864
	seq_printf(s, "mmc%d:\n", mmc->index);
	seq_printf(s, "sdio irq mode\t%s\n",
		   (mmc->caps & MMC_CAP_SDIO_IRQ) ? "interrupt" : "polling");
1865

1866 1867 1868 1869 1870 1871
	if (mmc->caps & MMC_CAP_SDIO_IRQ) {
		seq_printf(s, "sdio irq \t%s\n",
			   (host->flags & HSMMC_SDIO_IRQ_ENABLED) ?  "enabled"
			   : "disabled");
	}
	seq_printf(s, "ctx_loss:\t%d\n", host->context_loss);
1872

1873 1874
	pm_runtime_get_sync(host->dev);
	seq_puts(s, "\nregs:\n");
1875 1876
	seq_printf(s, "CON:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CON));
1877 1878
	seq_printf(s, "PSTATE:\t\t0x%08x\n",
		   OMAP_HSMMC_READ(host->base, PSTATE));
1879 1880 1881 1882 1883 1884 1885 1886 1887 1888
	seq_printf(s, "HCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, HCTL));
	seq_printf(s, "SYSCTL:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, SYSCTL));
	seq_printf(s, "IE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, IE));
	seq_printf(s, "ISE:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, ISE));
	seq_printf(s, "CAPA:\t\t0x%08x\n",
			OMAP_HSMMC_READ(host->base, CAPA));
1889

1890 1891
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
1892

1893 1894 1895
	return 0;
}

D
Denis Karpov 已提交
1896
static int omap_hsmmc_regs_open(struct inode *inode, struct file *file)
1897
{
D
Denis Karpov 已提交
1898
	return single_open(file, omap_hsmmc_regs_show, inode->i_private);
1899 1900 1901
}

static const struct file_operations mmc_regs_fops = {
D
Denis Karpov 已提交
1902
	.open           = omap_hsmmc_regs_open,
1903 1904 1905 1906 1907
	.read           = seq_read,
	.llseek         = seq_lseek,
	.release        = single_release,
};

D
Denis Karpov 已提交
1908
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1909 1910 1911 1912 1913 1914 1915 1916
{
	if (mmc->debugfs_root)
		debugfs_create_file("regs", S_IRUSR, mmc->debugfs_root,
			mmc, &mmc_regs_fops);
}

#else

D
Denis Karpov 已提交
1917
static void omap_hsmmc_debugfs(struct mmc_host *mmc)
1918 1919 1920 1921 1922
{
}

#endif

1923
#ifdef CONFIG_OF
1924 1925 1926 1927 1928 1929 1930 1931
static const struct omap_mmc_of_data omap3_pre_es3_mmc_of_data = {
	/* See 35xx errata 2.1.1.128 in SPRZ278F */
	.controller_flags = OMAP_HSMMC_BROKEN_MULTIBLOCK_READ,
};

static const struct omap_mmc_of_data omap4_mmc_of_data = {
	.reg_offset = 0x100,
};
1932 1933 1934 1935
static const struct omap_mmc_of_data am33xx_mmc_of_data = {
	.reg_offset = 0x100,
	.controller_flags = OMAP_HSMMC_SWAKEUP_MISSING,
};
1936 1937 1938 1939 1940

static const struct of_device_id omap_mmc_of_match[] = {
	{
		.compatible = "ti,omap2-hsmmc",
	},
1941 1942 1943 1944
	{
		.compatible = "ti,omap3-pre-es3-hsmmc",
		.data = &omap3_pre_es3_mmc_of_data,
	},
1945 1946 1947 1948 1949
	{
		.compatible = "ti,omap3-hsmmc",
	},
	{
		.compatible = "ti,omap4-hsmmc",
1950
		.data = &omap4_mmc_of_data,
1951
	},
1952 1953 1954 1955
	{
		.compatible = "ti,am33xx-hsmmc",
		.data = &am33xx_mmc_of_data,
	},
1956
	{},
1957
};
1958 1959
MODULE_DEVICE_TABLE(of, omap_mmc_of_match);

1960
static struct omap_hsmmc_platform_data *of_get_hsmmc_pdata(struct device *dev)
1961
{
1962
	struct omap_hsmmc_platform_data *pdata;
1963 1964 1965 1966
	struct device_node *np = dev->of_node;

	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
1967
		return ERR_PTR(-ENOMEM); /* out of memory */
1968 1969 1970 1971

	if (of_find_property(np, "ti,dual-volt", NULL))
		pdata->controller_flags |= OMAP_HSMMC_SUPPORTS_DUAL_VOLT;

1972 1973
	pdata->gpio_cd = -EINVAL;
	pdata->gpio_cod = -EINVAL;
1974
	pdata->gpio_wp = -EINVAL;
1975 1976

	if (of_find_property(np, "ti,non-removable", NULL)) {
1977 1978
		pdata->nonremovable = true;
		pdata->no_regulator_off_init = true;
1979 1980 1981
	}

	if (of_find_property(np, "ti,needs-special-reset", NULL))
1982
		pdata->features |= HSMMC_HAS_UPDATED_RESET;
1983

1984
	if (of_find_property(np, "ti,needs-special-hs-handling", NULL))
1985
		pdata->features |= HSMMC_HAS_HSPE_SUPPORT;
1986

1987 1988 1989
	return pdata;
}
#else
1990
static inline struct omap_hsmmc_platform_data
1991 1992
			*of_get_hsmmc_pdata(struct device *dev)
{
1993
	return ERR_PTR(-EINVAL);
1994 1995 1996
}
#endif

B
Bill Pemberton 已提交
1997
static int omap_hsmmc_probe(struct platform_device *pdev)
1998
{
1999
	struct omap_hsmmc_platform_data *pdata = pdev->dev.platform_data;
2000
	struct mmc_host *mmc;
D
Denis Karpov 已提交
2001
	struct omap_hsmmc_host *host = NULL;
2002
	struct resource *res;
2003
	int ret, irq;
2004
	const struct of_device_id *match;
2005 2006
	dma_cap_mask_t mask;
	unsigned tx_req, rx_req;
2007
	const struct omap_mmc_of_data *data;
2008
	void __iomem *base;
2009 2010 2011 2012

	match = of_match_device(of_match_ptr(omap_mmc_of_match), &pdev->dev);
	if (match) {
		pdata = of_get_hsmmc_pdata(&pdev->dev);
2013 2014 2015 2016

		if (IS_ERR(pdata))
			return PTR_ERR(pdata);

2017
		if (match->data) {
2018 2019 2020
			data = match->data;
			pdata->reg_offset = data->reg_offset;
			pdata->controller_flags |= data->controller_flags;
2021 2022
		}
	}
2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033

	if (pdata == NULL) {
		dev_err(&pdev->dev, "Platform Data is missing\n");
		return -ENXIO;
	}

	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	irq = platform_get_irq(pdev, 0);
	if (res == NULL || irq < 0)
		return -ENXIO;

2034 2035 2036
	base = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(base))
		return PTR_ERR(base);
2037

D
Denis Karpov 已提交
2038
	mmc = mmc_alloc_host(sizeof(struct omap_hsmmc_host), &pdev->dev);
2039 2040
	if (!mmc) {
		ret = -ENOMEM;
2041
		goto err;
2042 2043
	}

2044 2045 2046 2047
	ret = mmc_of_parse(mmc);
	if (ret)
		goto err1;

2048 2049 2050 2051 2052 2053 2054
	host		= mmc_priv(mmc);
	host->mmc	= mmc;
	host->pdata	= pdata;
	host->dev	= &pdev->dev;
	host->use_dma	= 1;
	host->dma_ch	= -1;
	host->irq	= irq;
2055
	host->mapbase	= res->start + pdata->reg_offset;
2056
	host->base	= base + pdata->reg_offset;
2057
	host->power_mode = MMC_POWER_OFF;
2058
	host->next_data.cookie = 1;
2059
	host->pbias_enabled = 0;
2060
	host->vqmmc_enabled = 0;
2061

2062
	ret = omap_hsmmc_gpio_init(mmc, host, pdata);
2063 2064 2065
	if (ret)
		goto err_gpio;

2066 2067
	platform_set_drvdata(pdev, host);

2068 2069 2070
	if (pdev->dev.of_node)
		host->wake_irq = irq_of_parse_and_map(pdev->dev.of_node, 1);

2071
	mmc->ops	= &omap_hsmmc_ops;
2072

2073 2074 2075 2076
	mmc->f_min = OMAP_MMC_MIN_CLOCK;

	if (pdata->max_freq > 0)
		mmc->f_max = pdata->max_freq;
2077
	else if (mmc->f_max == 0)
2078
		mmc->f_max = OMAP_MMC_MAX_CLOCK;
2079

2080
	spin_lock_init(&host->irq_lock);
2081

B
Balaji T K 已提交
2082
	host->fclk = devm_clk_get(&pdev->dev, "fck");
2083 2084 2085 2086 2087 2088
	if (IS_ERR(host->fclk)) {
		ret = PTR_ERR(host->fclk);
		host->fclk = NULL;
		goto err1;
	}

2089 2090
	if (host->pdata->controller_flags & OMAP_HSMMC_BROKEN_MULTIBLOCK_READ) {
		dev_info(&pdev->dev, "multiblock reads disabled due to 35xx erratum 2.1.1.128; MMC read performance may suffer\n");
2091
		omap_hsmmc_ops.multi_io_quirk = omap_hsmmc_multi_io_quirk;
2092
	}
2093

2094
	device_init_wakeup(&pdev->dev, true);
2095 2096 2097 2098
	pm_runtime_enable(host->dev);
	pm_runtime_get_sync(host->dev);
	pm_runtime_set_autosuspend_delay(host->dev, MMC_AUTOSUSPEND_DELAY);
	pm_runtime_use_autosuspend(host->dev);
2099

2100 2101
	omap_hsmmc_context_save(host);

B
Balaji T K 已提交
2102
	host->dbclk = devm_clk_get(&pdev->dev, "mmchsdb_fck");
2103 2104 2105 2106 2107
	/*
	 * MMC can still work without debounce clock.
	 */
	if (IS_ERR(host->dbclk)) {
		host->dbclk = NULL;
2108
	} else if (clk_prepare_enable(host->dbclk) != 0) {
2109 2110
		dev_warn(mmc_dev(host->mmc), "Failed to enable debounce clk\n");
		host->dbclk = NULL;
2111
	}
2112

2113 2114
	/* Since we do only SG emulation, we can have as many segs
	 * as we want. */
2115
	mmc->max_segs = 1024;
2116

2117 2118 2119 2120 2121
	mmc->max_blk_size = 512;       /* Block Length at max can be 1024 */
	mmc->max_blk_count = 0xFFFF;    /* No. of Blocks is 16 bits */
	mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
	mmc->max_seg_size = mmc->max_req_size;

2122
	mmc->caps |= MMC_CAP_MMC_HIGHSPEED | MMC_CAP_SD_HIGHSPEED |
A
Adrian Hunter 已提交
2123
		     MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_ERASE;
2124

2125
	mmc->caps |= mmc_pdata(host)->caps;
2126
	if (mmc->caps & MMC_CAP_8_BIT_DATA)
2127 2128
		mmc->caps |= MMC_CAP_4_BIT_DATA;

2129
	if (mmc_pdata(host)->nonremovable)
2130 2131
		mmc->caps |= MMC_CAP_NONREMOVABLE;

2132
	mmc->pm_caps |= mmc_pdata(host)->pm_caps;
E
Eliad Peller 已提交
2133

D
Denis Karpov 已提交
2134
	omap_hsmmc_conf_bus_power(host);
2135

2136 2137 2138 2139 2140 2141 2142 2143
	if (!pdev->dev.of_node) {
		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "tx");
		if (!res) {
			dev_err(mmc_dev(host->mmc), "cannot get DMA TX channel\n");
			ret = -ENXIO;
			goto err_irq;
		}
		tx_req = res->start;
2144

2145 2146 2147 2148 2149 2150 2151
		res = platform_get_resource_byname(pdev, IORESOURCE_DMA, "rx");
		if (!res) {
			dev_err(mmc_dev(host->mmc), "cannot get DMA RX channel\n");
			ret = -ENXIO;
			goto err_irq;
		}
		rx_req = res->start;
G
Grazvydas Ignotas 已提交
2152
	}
2153

2154 2155 2156
	dma_cap_zero(mask);
	dma_cap_set(DMA_SLAVE, mask);

2157 2158 2159 2160
	host->rx_chan =
		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
						 &rx_req, &pdev->dev, "rx");

2161 2162
	if (!host->rx_chan) {
		dev_err(mmc_dev(host->mmc), "unable to obtain RX DMA engine channel %u\n", rx_req);
2163
		ret = -ENXIO;
2164 2165 2166
		goto err_irq;
	}

2167 2168 2169 2170
	host->tx_chan =
		dma_request_slave_channel_compat(mask, omap_dma_filter_fn,
						 &tx_req, &pdev->dev, "tx");

2171 2172
	if (!host->tx_chan) {
		dev_err(mmc_dev(host->mmc), "unable to obtain TX DMA engine channel %u\n", tx_req);
2173
		ret = -ENXIO;
2174
		goto err_irq;
2175
	}
2176 2177

	/* Request IRQ for MMC operations */
2178
	ret = devm_request_irq(&pdev->dev, host->irq, omap_hsmmc_irq, 0,
2179 2180
			mmc_hostname(mmc), host);
	if (ret) {
2181
		dev_err(mmc_dev(host->mmc), "Unable to grab HSMMC IRQ\n");
2182 2183 2184
		goto err_irq;
	}

2185 2186 2187
	ret = omap_hsmmc_reg_get(host);
	if (ret)
		goto err_irq;
2188

2189
	mmc->ocr_avail = mmc_pdata(host)->ocr_mask;
2190

2191
	omap_hsmmc_disable_irq(host);
2192

2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
	/*
	 * For now, only support SDIO interrupt if we have a separate
	 * wake-up interrupt configured from device tree. This is because
	 * the wake-up interrupt is needed for idle state and some
	 * platforms need special quirks. And we don't want to add new
	 * legacy mux platform init code callbacks any longer as we
	 * are moving to DT based booting anyways.
	 */
	ret = omap_hsmmc_configure_wake_irq(host);
	if (!ret)
		mmc->caps |= MMC_CAP_SDIO_IRQ;

2205 2206
	omap_hsmmc_protect_card(host);

2207 2208
	mmc_add_host(mmc);

2209
	if (mmc_pdata(host)->name != NULL) {
2210 2211 2212 2213
		ret = device_create_file(&mmc->class_dev, &dev_attr_slot_name);
		if (ret < 0)
			goto err_slot_name;
	}
2214
	if (host->get_cover_state) {
2215
		ret = device_create_file(&mmc->class_dev,
2216
					 &dev_attr_cover_switch);
2217
		if (ret < 0)
2218
			goto err_slot_name;
2219 2220
	}

D
Denis Karpov 已提交
2221
	omap_hsmmc_debugfs(mmc);
2222 2223
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2224

2225 2226 2227 2228 2229
	return 0;

err_slot_name:
	mmc_remove_host(mmc);
err_irq:
2230
	device_init_wakeup(&pdev->dev, false);
2231 2232 2233 2234
	if (host->tx_chan)
		dma_release_channel(host->tx_chan);
	if (host->rx_chan)
		dma_release_channel(host->rx_chan);
2235
	pm_runtime_put_sync(host->dev);
2236
	pm_runtime_disable(host->dev);
B
Balaji T K 已提交
2237
	if (host->dbclk)
2238
		clk_disable_unprepare(host->dbclk);
2239
err1:
2240
err_gpio:
2241
	mmc_free_host(mmc);
2242 2243 2244 2245
err:
	return ret;
}

B
Bill Pemberton 已提交
2246
static int omap_hsmmc_remove(struct platform_device *pdev)
2247
{
D
Denis Karpov 已提交
2248
	struct omap_hsmmc_host *host = platform_get_drvdata(pdev);
2249

F
Felipe Balbi 已提交
2250 2251
	pm_runtime_get_sync(host->dev);
	mmc_remove_host(host->mmc);
2252

2253 2254
	dma_release_channel(host->tx_chan);
	dma_release_channel(host->rx_chan);
2255

F
Felipe Balbi 已提交
2256 2257
	pm_runtime_put_sync(host->dev);
	pm_runtime_disable(host->dev);
2258
	device_init_wakeup(&pdev->dev, false);
B
Balaji T K 已提交
2259
	if (host->dbclk)
2260
		clk_disable_unprepare(host->dbclk);
2261

2262
	mmc_free_host(host->mmc);
F
Felipe Balbi 已提交
2263

2264 2265 2266
	return 0;
}

2267
#ifdef CONFIG_PM_SLEEP
2268
static int omap_hsmmc_suspend(struct device *dev)
2269
{
F
Felipe Balbi 已提交
2270
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);
2271

F
Felipe Balbi 已提交
2272
	if (!host)
2273 2274
		return 0;

F
Felipe Balbi 已提交
2275
	pm_runtime_get_sync(host->dev);
2276

F
Felipe Balbi 已提交
2277
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER)) {
2278 2279 2280
		OMAP_HSMMC_WRITE(host->base, ISE, 0);
		OMAP_HSMMC_WRITE(host->base, IE, 0);
		OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
F
Felipe Balbi 已提交
2281 2282
		OMAP_HSMMC_WRITE(host->base, HCTL,
				OMAP_HSMMC_READ(host->base, HCTL) & ~SDBP);
2283
	}
F
Felipe Balbi 已提交
2284

2285
	if (host->dbclk)
2286
		clk_disable_unprepare(host->dbclk);
2287

2288
	pm_runtime_put_sync(host->dev);
2289
	return 0;
2290 2291 2292
}

/* Routine to resume the MMC device */
2293
static int omap_hsmmc_resume(struct device *dev)
2294
{
F
Felipe Balbi 已提交
2295 2296 2297 2298
	struct omap_hsmmc_host *host = dev_get_drvdata(dev);

	if (!host)
		return 0;
2299

F
Felipe Balbi 已提交
2300
	pm_runtime_get_sync(host->dev);
2301

2302
	if (host->dbclk)
2303
		clk_prepare_enable(host->dbclk);
2304

F
Felipe Balbi 已提交
2305 2306
	if (!(host->mmc->pm_flags & MMC_PM_KEEP_POWER))
		omap_hsmmc_conf_bus_power(host);
2307

F
Felipe Balbi 已提交
2308 2309 2310
	omap_hsmmc_protect_card(host);
	pm_runtime_mark_last_busy(host->dev);
	pm_runtime_put_autosuspend(host->dev);
2311
	return 0;
2312 2313 2314
}
#endif

2315 2316 2317
static int omap_hsmmc_runtime_suspend(struct device *dev)
{
	struct omap_hsmmc_host *host;
2318
	unsigned long flags;
2319
	int ret = 0;
2320 2321 2322

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_save(host);
F
Felipe Balbi 已提交
2323
	dev_dbg(dev, "disabled\n");
2324

2325 2326 2327 2328 2329 2330
	spin_lock_irqsave(&host->irq_lock, flags);
	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
	    (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {
		/* disable sdio irq handling to prevent race */
		OMAP_HSMMC_WRITE(host->base, ISE, 0);
		OMAP_HSMMC_WRITE(host->base, IE, 0);
2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345

		if (!(OMAP_HSMMC_READ(host->base, PSTATE) & DLEV_DAT(1))) {
			/*
			 * dat1 line low, pending sdio irq
			 * race condition: possible irq handler running on
			 * multi-core, abort
			 */
			dev_dbg(dev, "pending sdio irq, abort suspend\n");
			OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
			OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
			OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
			pm_runtime_mark_last_busy(dev);
			ret = -EBUSY;
			goto abort;
		}
2346

2347 2348 2349
		pinctrl_pm_select_idle_state(dev);
	} else {
		pinctrl_pm_select_idle_state(dev);
2350
	}
2351

2352
abort:
2353
	spin_unlock_irqrestore(&host->irq_lock, flags);
2354
	return ret;
2355 2356 2357 2358 2359
}

static int omap_hsmmc_runtime_resume(struct device *dev)
{
	struct omap_hsmmc_host *host;
2360
	unsigned long flags;
2361 2362 2363

	host = platform_get_drvdata(to_platform_device(dev));
	omap_hsmmc_context_restore(host);
F
Felipe Balbi 已提交
2364
	dev_dbg(dev, "enabled\n");
2365

2366 2367 2368 2369
	spin_lock_irqsave(&host->irq_lock, flags);
	if ((host->mmc->caps & MMC_CAP_SDIO_IRQ) &&
	    (host->flags & HSMMC_SDIO_IRQ_ENABLED)) {

2370 2371 2372
		pinctrl_pm_select_default_state(host->dev);

		/* irq lost, if pinmux incorrect */
2373 2374 2375
		OMAP_HSMMC_WRITE(host->base, STAT, STAT_CLEAR);
		OMAP_HSMMC_WRITE(host->base, ISE, CIRQ_EN);
		OMAP_HSMMC_WRITE(host->base, IE, CIRQ_EN);
2376 2377
	} else {
		pinctrl_pm_select_default_state(host->dev);
2378 2379
	}
	spin_unlock_irqrestore(&host->irq_lock, flags);
2380 2381 2382
	return 0;
}

2383
static struct dev_pm_ops omap_hsmmc_dev_pm_ops = {
2384
	SET_SYSTEM_SLEEP_PM_OPS(omap_hsmmc_suspend, omap_hsmmc_resume)
2385 2386
	.runtime_suspend = omap_hsmmc_runtime_suspend,
	.runtime_resume = omap_hsmmc_runtime_resume,
2387 2388 2389
};

static struct platform_driver omap_hsmmc_driver = {
2390
	.probe		= omap_hsmmc_probe,
B
Bill Pemberton 已提交
2391
	.remove		= omap_hsmmc_remove,
2392 2393
	.driver		= {
		.name = DRIVER_NAME,
2394
		.pm = &omap_hsmmc_dev_pm_ops,
2395
		.of_match_table = of_match_ptr(omap_mmc_of_match),
2396 2397 2398
	},
};

2399
module_platform_driver(omap_hsmmc_driver);
2400 2401 2402 2403
MODULE_DESCRIPTION("OMAP High Speed Multimedia Card driver");
MODULE_LICENSE("GPL");
MODULE_ALIAS("platform:" DRIVER_NAME);
MODULE_AUTHOR("Texas Instruments Inc");