common.c 38.7 KB
Newer Older
1
#include <linux/bootmem.h>
2
#include <linux/linkage.h>
3
#include <linux/bitops.h>
4
#include <linux/kernel.h>
5
#include <linux/module.h>
6 7
#include <linux/percpu.h>
#include <linux/string.h>
8
#include <linux/ctype.h>
L
Linus Torvalds 已提交
9
#include <linux/delay.h>
10 11
#include <linux/sched.h>
#include <linux/init.h>
12
#include <linux/kprobes.h>
13
#include <linux/kgdb.h>
L
Linus Torvalds 已提交
14
#include <linux/smp.h>
15
#include <linux/io.h>
16
#include <linux/syscore_ops.h>
17 18

#include <asm/stackprotector.h>
19
#include <asm/perf_event.h>
L
Linus Torvalds 已提交
20
#include <asm/mmu_context.h>
21
#include <asm/archrandom.h>
22 23
#include <asm/hypervisor.h>
#include <asm/processor.h>
24
#include <asm/tlbflush.h>
25
#include <asm/debugreg.h>
26
#include <asm/sections.h>
27
#include <asm/vsyscall.h>
A
Alan Cox 已提交
28 29
#include <linux/topology.h>
#include <linux/cpumask.h>
30
#include <asm/pgtable.h>
A
Arun Sharma 已提交
31
#include <linux/atomic.h>
32 33 34 35
#include <asm/proto.h>
#include <asm/setup.h>
#include <asm/apic.h>
#include <asm/desc.h>
36
#include <asm/fpu/internal.h>
37
#include <asm/mtrr.h>
A
Alan Cox 已提交
38
#include <linux/numa.h>
39 40
#include <asm/asm.h>
#include <asm/cpu.h>
41
#include <asm/mce.h>
42
#include <asm/msr.h>
43
#include <asm/pat.h>
44 45
#include <asm/microcode.h>
#include <asm/microcode_intel.h>
46 47

#ifdef CONFIG_X86_LOCAL_APIC
T
Tejun Heo 已提交
48
#include <asm/uv/uv.h>
L
Linus Torvalds 已提交
49 50 51 52
#endif

#include "cpu.h"

53 54
/* all of these masks are initialized in setup_cpu_local_masks() */
cpumask_var_t cpu_initialized_mask;
55 56
cpumask_var_t cpu_callout_mask;
cpumask_var_t cpu_callin_mask;
57 58 59 60

/* representing cpus for which sibling maps can be computed */
cpumask_var_t cpu_sibling_setup_mask;

B
Brian Gerst 已提交
61
/* correctly size the local cpu masks */
62
void __init setup_cpu_local_masks(void)
B
Brian Gerst 已提交
63 64 65 66 67 68 69
{
	alloc_bootmem_cpumask_var(&cpu_initialized_mask);
	alloc_bootmem_cpumask_var(&cpu_callin_mask);
	alloc_bootmem_cpumask_var(&cpu_callout_mask);
	alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
}

70
static void default_init(struct cpuinfo_x86 *c)
71 72
{
#ifdef CONFIG_X86_64
73
	cpu_detect_cache_sizes(c);
74 75 76 77 78 79 80 81 82 83 84 85 86
#else
	/* Not much we can do here... */
	/* Check if at least it has cpuid */
	if (c->cpuid_level == -1) {
		/* No cpuid. It must be an ancient CPU */
		if (c->x86 == 4)
			strcpy(c->x86_model_id, "486");
		else if (c->x86 == 3)
			strcpy(c->x86_model_id, "386");
	}
#endif
}

87
static const struct cpu_dev default_cpu = {
88 89 90 91 92
	.c_init		= default_init,
	.c_vendor	= "Unknown",
	.c_x86_vendor	= X86_VENDOR_UNKNOWN,
};

93
static const struct cpu_dev *this_cpu = &default_cpu;
94

B
Brian Gerst 已提交
95
DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Y
Yinghai Lu 已提交
96
#ifdef CONFIG_X86_64
B
Brian Gerst 已提交
97 98 99 100 101
	/*
	 * We need valid kernel segments for data and code in long mode too
	 * IRET will check the segment types  kkeil 2000/10/28
	 * Also sysret mandates a special GDT layout
	 *
102
	 * TLS descriptors are currently at a different place compared to i386.
B
Brian Gerst 已提交
103 104
	 * Hopefully nobody expects them at a fixed place (Wine?)
	 */
A
Akinobu Mita 已提交
105 106 107 108 109 110
	[GDT_ENTRY_KERNEL32_CS]		= GDT_ENTRY_INIT(0xc09b, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_CS]		= GDT_ENTRY_INIT(0xa09b, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_DS]		= GDT_ENTRY_INIT(0xc093, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER32_CS]	= GDT_ENTRY_INIT(0xc0fb, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_DS]	= GDT_ENTRY_INIT(0xc0f3, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_CS]	= GDT_ENTRY_INIT(0xa0fb, 0, 0xfffff),
Y
Yinghai Lu 已提交
111
#else
A
Akinobu Mita 已提交
112 113 114 115
	[GDT_ENTRY_KERNEL_CS]		= GDT_ENTRY_INIT(0xc09a, 0, 0xfffff),
	[GDT_ENTRY_KERNEL_DS]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_CS]	= GDT_ENTRY_INIT(0xc0fa, 0, 0xfffff),
	[GDT_ENTRY_DEFAULT_USER_DS]	= GDT_ENTRY_INIT(0xc0f2, 0, 0xfffff),
116 117 118 119 120
	/*
	 * Segments used for calling PnP BIOS have byte granularity.
	 * They code segments and data segments have fixed 64k limits,
	 * the transfer segment sizes are set at run time.
	 */
121
	/* 32-bit code */
A
Akinobu Mita 已提交
122
	[GDT_ENTRY_PNPBIOS_CS32]	= GDT_ENTRY_INIT(0x409a, 0, 0xffff),
123
	/* 16-bit code */
A
Akinobu Mita 已提交
124
	[GDT_ENTRY_PNPBIOS_CS16]	= GDT_ENTRY_INIT(0x009a, 0, 0xffff),
125
	/* 16-bit data */
A
Akinobu Mita 已提交
126
	[GDT_ENTRY_PNPBIOS_DS]		= GDT_ENTRY_INIT(0x0092, 0, 0xffff),
127
	/* 16-bit data */
A
Akinobu Mita 已提交
128
	[GDT_ENTRY_PNPBIOS_TS1]		= GDT_ENTRY_INIT(0x0092, 0, 0),
129
	/* 16-bit data */
A
Akinobu Mita 已提交
130
	[GDT_ENTRY_PNPBIOS_TS2]		= GDT_ENTRY_INIT(0x0092, 0, 0),
131 132 133 134
	/*
	 * The APM segments have byte granularity and their bases
	 * are set at run time.  All have 64k limits.
	 */
135
	/* 32-bit code */
A
Akinobu Mita 已提交
136
	[GDT_ENTRY_APMBIOS_BASE]	= GDT_ENTRY_INIT(0x409a, 0, 0xffff),
137
	/* 16-bit code */
A
Akinobu Mita 已提交
138
	[GDT_ENTRY_APMBIOS_BASE+1]	= GDT_ENTRY_INIT(0x009a, 0, 0xffff),
139
	/* data */
140
	[GDT_ENTRY_APMBIOS_BASE+2]	= GDT_ENTRY_INIT(0x4092, 0, 0xffff),
141

A
Akinobu Mita 已提交
142 143
	[GDT_ENTRY_ESPFIX_SS]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
	[GDT_ENTRY_PERCPU]		= GDT_ENTRY_INIT(0xc092, 0, 0xfffff),
144
	GDT_STACK_CANARY_INIT
Y
Yinghai Lu 已提交
145
#endif
B
Brian Gerst 已提交
146
} };
147
EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
148

149
static int __init x86_mpx_setup(char *s)
150
{
151
	/* require an exact match without trailing characters */
152 153
	if (strlen(s))
		return 0;
154

155 156 157
	/* do not emit a message if the feature is not present */
	if (!boot_cpu_has(X86_FEATURE_MPX))
		return 1;
158

159 160
	setup_clear_cpu_cap(X86_FEATURE_MPX);
	pr_info("nompx: Intel Memory Protection Extensions (MPX) disabled\n");
161 162
	return 1;
}
163
__setup("nompx", x86_mpx_setup);
164

165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180
static int __init x86_noinvpcid_setup(char *s)
{
	/* noinvpcid doesn't accept parameters */
	if (s)
		return -EINVAL;

	/* do not emit a message if the feature is not present */
	if (!boot_cpu_has(X86_FEATURE_INVPCID))
		return 0;

	setup_clear_cpu_cap(X86_FEATURE_INVPCID);
	pr_info("noinvpcid: INVPCID feature disabled\n");
	return 0;
}
early_param("noinvpcid", x86_noinvpcid_setup);

181
#ifdef CONFIG_X86_32
182 183
static int cachesize_override = -1;
static int disable_x86_serial_nr = 1;
L
Linus Torvalds 已提交
184

185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
static int __init cachesize_setup(char *str)
{
	get_option(&str, &cachesize_override);
	return 1;
}
__setup("cachesize=", cachesize_setup);

static int __init x86_sep_setup(char *s)
{
	setup_clear_cpu_cap(X86_FEATURE_SEP);
	return 1;
}
__setup("nosep", x86_sep_setup);

/* Standard macro to see if a specific flag is changeable */
static inline int flag_is_changeable_p(u32 flag)
{
	u32 f1, f2;

204 205 206 207 208 209 210
	/*
	 * Cyrix and IDT cpus allow disabling of CPUID
	 * so the code below may return different results
	 * when it is executed before and after enabling
	 * the CPUID. Add "volatile" to not allow gcc to
	 * optimize the subsequent calls to this function.
	 */
I
Ingo Molnar 已提交
211 212 213 214 215 216 217 218 219 220 221
	asm volatile ("pushfl		\n\t"
		      "pushfl		\n\t"
		      "popl %0		\n\t"
		      "movl %0, %1	\n\t"
		      "xorl %2, %0	\n\t"
		      "pushl %0		\n\t"
		      "popfl		\n\t"
		      "pushfl		\n\t"
		      "popl %0		\n\t"
		      "popfl		\n\t"

222 223
		      : "=&r" (f1), "=&r" (f2)
		      : "ir" (flag));
224 225 226 227 228

	return ((f1^f2) & flag) != 0;
}

/* Probe for the CPUID instruction */
229
int have_cpuid_p(void)
230 231 232 233
{
	return flag_is_changeable_p(X86_EFLAGS_ID);
}

234
static void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
235
{
I
Ingo Molnar 已提交
236 237 238 239 240 241 242 243 244 245 246
	unsigned long lo, hi;

	if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
		return;

	/* Disable processor serial number: */

	rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
	lo |= 0x200000;
	wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);

247
	pr_notice("CPU serial number disabled.\n");
I
Ingo Molnar 已提交
248 249 250 251
	clear_cpu_cap(c, X86_FEATURE_PN);

	/* Disabling the serial number may affect the cpuid level */
	c->cpuid_level = cpuid_eax(0);
252 253 254 255 256 257 258 259
}

static int __init x86_serial_nr_setup(char *s)
{
	disable_x86_serial_nr = 0;
	return 1;
}
__setup("serialnumber", x86_serial_nr_setup);
260
#else
261 262 263 264 265 266 267
static inline int flag_is_changeable_p(u32 flag)
{
	return 1;
}
static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
{
}
268
#endif
269

270 271
static __init int setup_disable_smep(char *arg)
{
272
	setup_clear_cpu_cap(X86_FEATURE_SMEP);
273 274 275 276
	return 1;
}
__setup("nosmep", setup_disable_smep);

277
static __always_inline void setup_smep(struct cpuinfo_x86 *c)
278
{
279
	if (cpu_has(c, X86_FEATURE_SMEP))
A
Andy Lutomirski 已提交
280
		cr4_set_bits(X86_CR4_SMEP);
281 282
}

283 284
static __init int setup_disable_smap(char *arg)
{
285
	setup_clear_cpu_cap(X86_FEATURE_SMAP);
286 287 288 289
	return 1;
}
__setup("nosmap", setup_disable_smap);

290 291
static __always_inline void setup_smap(struct cpuinfo_x86 *c)
{
292
	unsigned long eflags = native_save_fl();
293 294 295 296

	/* This should have been cleared long ago */
	BUG_ON(eflags & X86_EFLAGS_AC);

297 298
	if (cpu_has(c, X86_FEATURE_SMAP)) {
#ifdef CONFIG_X86_SMAP
A
Andy Lutomirski 已提交
299
		cr4_set_bits(X86_CR4_SMAP);
300
#else
A
Andy Lutomirski 已提交
301
		cr4_clear_bits(X86_CR4_SMAP);
302 303
#endif
	}
304 305
}

306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
/*
 * Protection Keys are not available in 32-bit mode.
 */
static bool pku_disabled;

static __always_inline void setup_pku(struct cpuinfo_x86 *c)
{
	if (!cpu_has(c, X86_FEATURE_PKU))
		return;
	if (pku_disabled)
		return;

	cr4_set_bits(X86_CR4_PKE);
	/*
	 * Seting X86_CR4_PKE will cause the X86_FEATURE_OSPKE
	 * cpuid bit to be set.  We need to ensure that we
	 * update that bit in this CPU's "cpu_info".
	 */
	get_cpu_cap(c);
}

#ifdef CONFIG_X86_INTEL_MEMORY_PROTECTION_KEYS
static __init int setup_disable_pku(char *arg)
{
	/*
	 * Do not clear the X86_FEATURE_PKU bit.  All of the
	 * runtime checks are against OSPKE so clearing the
	 * bit does nothing.
	 *
	 * This way, we will see "pku" in cpuinfo, but not
	 * "ospke", which is exactly what we want.  It shows
	 * that the CPU has PKU, but the OS has not enabled it.
	 * This happens to be exactly how a system would look
	 * if we disabled the config option.
	 */
	pr_info("x86: 'nopku' specified, disabling Memory Protection Keys\n");
	pku_disabled = true;
	return 1;
}
__setup("nopku", setup_disable_pku);
#endif /* CONFIG_X86_64 */

348 349 350 351 352 353 354 355 356
/*
 * Some CPU features depend on higher CPUID levels, which may not always
 * be available due to CPUID level capping or broken virtualization
 * software.  Add those features to this table to auto-disable them.
 */
struct cpuid_dependent_feature {
	u32 feature;
	u32 level;
};
I
Ingo Molnar 已提交
357

358
static const struct cpuid_dependent_feature
359 360 361 362 363 364 365
cpuid_dependent_features[] = {
	{ X86_FEATURE_MWAIT,		0x00000005 },
	{ X86_FEATURE_DCA,		0x00000009 },
	{ X86_FEATURE_XSAVE,		0x0000000d },
	{ 0, 0 }
};

366
static void filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
367 368
{
	const struct cpuid_dependent_feature *df;
369

370
	for (df = cpuid_dependent_features; df->feature; df++) {
I
Ingo Molnar 已提交
371 372 373

		if (!cpu_has(c, df->feature))
			continue;
374 375 376 377 378 379 380
		/*
		 * Note: cpuid_level is set to -1 if unavailable, but
		 * extended_extended_level is set to 0 if unavailable
		 * and the legitimate extended levels are all negative
		 * when signed; hence the weird messing around with
		 * signs here...
		 */
I
Ingo Molnar 已提交
381
		if (!((s32)df->level < 0 ?
382
		     (u32)df->level > (u32)c->extended_cpuid_level :
I
Ingo Molnar 已提交
383 384 385 386 387 388 389
		     (s32)df->level > (s32)c->cpuid_level))
			continue;

		clear_cpu_cap(c, df->feature);
		if (!warn)
			continue;

390 391
		pr_warn("CPU: CPU feature " X86_CAP_FMT " disabled, no CPUID level 0x%x\n",
			x86_cap_flag(df->feature), df->level);
392
	}
393
}
394

395 396 397
/*
 * Naming convention should be: <Name> [(<Codename>)]
 * This table only is used unless init_<vendor>() below doesn't set it;
I
Ingo Molnar 已提交
398 399
 * in particular, if CPUID levels 0x80000002..4 are supported, this
 * isn't used
400 401 402
 */

/* Look up CPU names by table lookup. */
403
static const char *table_lookup_model(struct cpuinfo_x86 *c)
404
{
405 406
#ifdef CONFIG_X86_32
	const struct legacy_cpu_model_info *info;
407 408 409 410 411 412 413

	if (c->x86_model >= 16)
		return NULL;	/* Range check */

	if (!this_cpu)
		return NULL;

414
	info = this_cpu->legacy_models;
415

416
	while (info->family) {
417 418 419 420
		if (info->family == c->x86)
			return info->model_names[c->x86_model];
		info++;
	}
421
#endif
422 423 424
	return NULL;		/* Not found */
}

425 426
__u32 cpu_caps_cleared[NCAPINTS];
__u32 cpu_caps_set[NCAPINTS];
427

428 429 430 431 432 433 434 435
void load_percpu_segment(int cpu)
{
#ifdef CONFIG_X86_32
	loadsegment(fs, __KERNEL_PERCPU);
#else
	loadsegment(gs, 0);
	wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
#endif
436
	load_stack_canary_segment();
437 438
}

I
Ingo Molnar 已提交
439 440 441 442
/*
 * Current gdt points %fs at the "master" per-cpu area: after this,
 * it's on the real one.
 */
443
void switch_to_new_gdt(int cpu)
444 445 446
{
	struct desc_ptr gdt_descr;

447
	gdt_descr.address = (long)get_cpu_gdt_table(cpu);
448 449
	gdt_descr.size = GDT_SIZE - 1;
	load_gdt(&gdt_descr);
450
	/* Reload the per-cpu base */
451 452

	load_percpu_segment(cpu);
453 454
}

455
static const struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
L
Linus Torvalds 已提交
456

457
static void get_model_name(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
458 459
{
	unsigned int *v;
460
	char *p, *q, *s;
L
Linus Torvalds 已提交
461

462
	if (c->extended_cpuid_level < 0x80000004)
463
		return;
L
Linus Torvalds 已提交
464

I
Ingo Molnar 已提交
465
	v = (unsigned int *)c->x86_model_id;
L
Linus Torvalds 已提交
466 467 468 469 470
	cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
	cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
	cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
	c->x86_model_id[48] = 0;

471 472 473 474 475 476 477 478 479 480 481 482 483 484 485
	/* Trim whitespace */
	p = q = s = &c->x86_model_id[0];

	while (*p == ' ')
		p++;

	while (*p) {
		/* Note the last non-whitespace index */
		if (!isspace(*p))
			s = q;

		*q++ = *p++;
	}

	*(s + 1) = '\0';
L
Linus Torvalds 已提交
486 487
}

488
void cpu_detect_cache_sizes(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
489
{
490
	unsigned int n, dummy, ebx, ecx, edx, l2size;
L
Linus Torvalds 已提交
491

492
	n = c->extended_cpuid_level;
L
Linus Torvalds 已提交
493 494

	if (n >= 0x80000005) {
495 496
		cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
		c->x86_cache_size = (ecx>>24) + (edx>>24);
497 498 499 500
#ifdef CONFIG_X86_64
		/* On K8 L1 TLB is inclusive, so don't count it */
		c->x86_tlbsize = 0;
#endif
L
Linus Torvalds 已提交
501 502 503 504 505
	}

	if (n < 0x80000006)	/* Some chips just has a large L1. */
		return;

506
	cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
L
Linus Torvalds 已提交
507
	l2size = ecx >> 16;
508

509 510 511
#ifdef CONFIG_X86_64
	c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
#else
L
Linus Torvalds 已提交
512
	/* do processor-specific cache resizing */
513 514
	if (this_cpu->legacy_cache_size)
		l2size = this_cpu->legacy_cache_size(c, l2size);
L
Linus Torvalds 已提交
515 516 517 518 519

	/* Allow user to override all this if necessary. */
	if (cachesize_override != -1)
		l2size = cachesize_override;

520
	if (l2size == 0)
L
Linus Torvalds 已提交
521
		return;		/* Again, no L2 cache is possible */
522
#endif
L
Linus Torvalds 已提交
523 524 525 526

	c->x86_cache_size = l2size;
}

527 528 529 530 531 532
u16 __read_mostly tlb_lli_4k[NR_INFO];
u16 __read_mostly tlb_lli_2m[NR_INFO];
u16 __read_mostly tlb_lli_4m[NR_INFO];
u16 __read_mostly tlb_lld_4k[NR_INFO];
u16 __read_mostly tlb_lld_2m[NR_INFO];
u16 __read_mostly tlb_lld_4m[NR_INFO];
533
u16 __read_mostly tlb_lld_1g[NR_INFO];
534

535
static void cpu_detect_tlb(struct cpuinfo_x86 *c)
536 537 538 539
{
	if (this_cpu->c_detect_tlb)
		this_cpu->c_detect_tlb(c);

540
	pr_info("Last level iTLB entries: 4KB %d, 2MB %d, 4MB %d\n",
541
		tlb_lli_4k[ENTRIES], tlb_lli_2m[ENTRIES],
542 543 544 545 546
		tlb_lli_4m[ENTRIES]);

	pr_info("Last level dTLB entries: 4KB %d, 2MB %d, 4MB %d, 1GB %d\n",
		tlb_lld_4k[ENTRIES], tlb_lld_2m[ENTRIES],
		tlb_lld_4m[ENTRIES], tlb_lld_1g[ENTRIES]);
547 548
}

549
void detect_ht(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
550
{
B
Borislav Petkov 已提交
551
#ifdef CONFIG_SMP
552 553
	u32 eax, ebx, ecx, edx;
	int index_msb, core_bits;
554
	static bool printed;
L
Linus Torvalds 已提交
555

556
	if (!cpu_has(c, X86_FEATURE_HT))
557
		return;
L
Linus Torvalds 已提交
558

559 560
	if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
		goto out;
L
Linus Torvalds 已提交
561

562 563
	if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
		return;
L
Linus Torvalds 已提交
564

565
	cpuid(1, &eax, &ebx, &ecx, &edx);
L
Linus Torvalds 已提交
566

567 568 569
	smp_num_siblings = (ebx & 0xff0000) >> 16;

	if (smp_num_siblings == 1) {
570
		pr_info_once("CPU0: Hyper-Threading is disabled\n");
I
Ingo Molnar 已提交
571 572
		goto out;
	}
573

I
Ingo Molnar 已提交
574 575
	if (smp_num_siblings <= 1)
		goto out;
576

I
Ingo Molnar 已提交
577 578
	index_msb = get_count_order(smp_num_siblings);
	c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
579

I
Ingo Molnar 已提交
580
	smp_num_siblings = smp_num_siblings / c->x86_max_cores;
581

I
Ingo Molnar 已提交
582
	index_msb = get_count_order(smp_num_siblings);
583

I
Ingo Molnar 已提交
584
	core_bits = get_count_order(c->x86_max_cores);
585

I
Ingo Molnar 已提交
586 587
	c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
				       ((1 << core_bits) - 1);
L
Linus Torvalds 已提交
588

589
out:
590
	if (!printed && (c->x86_max_cores * smp_num_siblings) > 1) {
591 592 593 594
		pr_info("CPU: Physical Processor ID: %d\n",
			c->phys_proc_id);
		pr_info("CPU: Processor Core ID: %d\n",
			c->cpu_core_id);
595
		printed = 1;
596 597
	}
#endif
598
}
L
Linus Torvalds 已提交
599

600
static void get_cpu_vendor(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
601 602
{
	char *v = c->x86_vendor_id;
I
Ingo Molnar 已提交
603
	int i;
L
Linus Torvalds 已提交
604 605

	for (i = 0; i < X86_VENDOR_NUM; i++) {
Y
Yinghai Lu 已提交
606 607 608 609 610 611
		if (!cpu_devs[i])
			break;

		if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
		    (cpu_devs[i]->c_ident[1] &&
		     !strcmp(v, cpu_devs[i]->c_ident[1]))) {
I
Ingo Molnar 已提交
612

Y
Yinghai Lu 已提交
613 614 615
			this_cpu = cpu_devs[i];
			c->x86_vendor = this_cpu->c_x86_vendor;
			return;
L
Linus Torvalds 已提交
616 617
		}
	}
Y
Yinghai Lu 已提交
618

619 620
	pr_err_once("CPU: vendor_id '%s' unknown, using generic init.\n" \
		    "CPU: Your system may be unstable.\n", v);
Y
Yinghai Lu 已提交
621

622 623
	c->x86_vendor = X86_VENDOR_UNKNOWN;
	this_cpu = &default_cpu;
L
Linus Torvalds 已提交
624 625
}

626
void cpu_detect(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
627 628
{
	/* Get vendor name */
629 630 631 632
	cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
	      (unsigned int *)&c->x86_vendor_id[0],
	      (unsigned int *)&c->x86_vendor_id[8],
	      (unsigned int *)&c->x86_vendor_id[4]);
L
Linus Torvalds 已提交
633 634

	c->x86 = 4;
635
	/* Intel-defined flags: level 0x00000001 */
L
Linus Torvalds 已提交
636 637
	if (c->cpuid_level >= 0x00000001) {
		u32 junk, tfms, cap0, misc;
I
Ingo Molnar 已提交
638

L
Linus Torvalds 已提交
639
		cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
640 641 642
		c->x86		= x86_family(tfms);
		c->x86_model	= x86_model(tfms);
		c->x86_mask	= x86_stepping(tfms);
I
Ingo Molnar 已提交
643

H
Huang, Ying 已提交
644 645
		if (cap0 & (1<<19)) {
			c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
646
			c->x86_cache_alignment = c->x86_clflush_size;
H
Huang, Ying 已提交
647
		}
L
Linus Torvalds 已提交
648 649
	}
}
650

651
void get_cpu_cap(struct cpuinfo_x86 *c)
652
{
653
	u32 eax, ebx, ecx, edx;
654

655 656
	/* Intel-defined flags: level 0x00000001 */
	if (c->cpuid_level >= 0x00000001) {
657
		cpuid(0x00000001, &eax, &ebx, &ecx, &edx);
I
Ingo Molnar 已提交
658

659 660
		c->x86_capability[CPUID_1_ECX] = ecx;
		c->x86_capability[CPUID_1_EDX] = edx;
661
	}
662

663 664 665 666
	/* Additional Intel-defined flags: level 0x00000007 */
	if (c->cpuid_level >= 0x00000007) {
		cpuid_count(0x00000007, 0, &eax, &ebx, &ecx, &edx);

667
		c->x86_capability[CPUID_7_0_EBX] = ebx;
668

669
		c->x86_capability[CPUID_6_EAX] = cpuid_eax(0x00000006);
670
		c->x86_capability[CPUID_7_ECX] = ecx;
671 672
	}

673 674 675 676
	/* Extended state features: level 0x0000000d */
	if (c->cpuid_level >= 0x0000000d) {
		cpuid_count(0x0000000d, 1, &eax, &ebx, &ecx, &edx);

677
		c->x86_capability[CPUID_D_1_EAX] = eax;
678 679
	}

680 681 682 683 684
	/* Additional Intel-defined flags: level 0x0000000F */
	if (c->cpuid_level >= 0x0000000F) {

		/* QoS sub-leaf, EAX=0Fh, ECX=0 */
		cpuid_count(0x0000000F, 0, &eax, &ebx, &ecx, &edx);
685 686
		c->x86_capability[CPUID_F_0_EDX] = edx;

687 688 689 690 691 692
		if (cpu_has(c, X86_FEATURE_CQM_LLC)) {
			/* will be overridden if occupancy monitoring exists */
			c->x86_cache_max_rmid = ebx;

			/* QoS sub-leaf, EAX=0Fh, ECX=1 */
			cpuid_count(0x0000000F, 1, &eax, &ebx, &ecx, &edx);
693 694
			c->x86_capability[CPUID_F_1_EDX] = edx;

695 696 697
			if ((cpu_has(c, X86_FEATURE_CQM_OCCUP_LLC)) ||
			      ((cpu_has(c, X86_FEATURE_CQM_MBM_TOTAL)) ||
			       (cpu_has(c, X86_FEATURE_CQM_MBM_LOCAL)))) {
698 699 700 701 702 703 704 705 706
				c->x86_cache_max_rmid = ecx;
				c->x86_cache_occ_scale = ebx;
			}
		} else {
			c->x86_cache_max_rmid = -1;
			c->x86_cache_occ_scale = -1;
		}
	}

707
	/* AMD-defined flags: level 0x80000001 */
708 709 710 711 712 713
	eax = cpuid_eax(0x80000000);
	c->extended_cpuid_level = eax;

	if ((eax & 0xffff0000) == 0x80000000) {
		if (eax >= 0x80000001) {
			cpuid(0x80000001, &eax, &ebx, &ecx, &edx);
I
Ingo Molnar 已提交
714

715 716
			c->x86_capability[CPUID_8000_0001_ECX] = ecx;
			c->x86_capability[CPUID_8000_0001_EDX] = edx;
717 718 719
		}
	}

720
	if (c->extended_cpuid_level >= 0x80000008) {
721
		cpuid(0x80000008, &eax, &ebx, &ecx, &edx);
722 723 724

		c->x86_virt_bits = (eax >> 8) & 0xff;
		c->x86_phys_bits = eax & 0xff;
725
		c->x86_capability[CPUID_8000_0008_EBX] = ebx;
726
	}
727 728 729
#ifdef CONFIG_X86_32
	else if (cpu_has(c, X86_FEATURE_PAE) || cpu_has(c, X86_FEATURE_PSE36))
		c->x86_phys_bits = 36;
730
#endif
731 732 733

	if (c->extended_cpuid_level >= 0x80000007)
		c->x86_power = cpuid_edx(0x80000007);
734 735

	if (c->extended_cpuid_level >= 0x8000000a)
736
		c->x86_capability[CPUID_8000_000A_EDX] = cpuid_edx(0x8000000a);
737

738
	init_scattered_cpuid_features(c);
739
}
L
Linus Torvalds 已提交
740

741
static void identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
Y
Yinghai Lu 已提交
742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
{
#ifdef CONFIG_X86_32
	int i;

	/*
	 * First of all, decide if this is a 486 or higher
	 * It's a 486 if we can modify the AC flag
	 */
	if (flag_is_changeable_p(X86_EFLAGS_AC))
		c->x86 = 4;
	else
		c->x86 = 3;

	for (i = 0; i < X86_VENDOR_NUM; i++)
		if (cpu_devs[i] && cpu_devs[i]->c_identify) {
			c->x86_vendor_id[0] = 0;
			cpu_devs[i]->c_identify(c);
			if (c->x86_vendor_id[0]) {
				get_cpu_vendor(c);
				break;
			}
		}
#endif
}

767 768 769 770 771 772 773 774 775
/*
 * Do minimum CPU detection early.
 * Fields really needed: vendor, cpuid_level, family, model, mask,
 * cache alignment.
 * The others are not touched to avoid unwanted side effects.
 *
 * WARNING: this function is only called on the BP.  Don't add code here
 * that is supposed to run on all CPUs.
 */
776
static void __init early_identify_cpu(struct cpuinfo_x86 *c)
777
{
778 779
#ifdef CONFIG_X86_64
	c->x86_clflush_size = 64;
780 781
	c->x86_phys_bits = 36;
	c->x86_virt_bits = 48;
782
#else
H
Huang, Ying 已提交
783
	c->x86_clflush_size = 32;
784 785
	c->x86_phys_bits = 32;
	c->x86_virt_bits = 32;
786
#endif
787
	c->x86_cache_alignment = c->x86_clflush_size;
788

789
	memset(&c->x86_capability, 0, sizeof c->x86_capability);
790
	c->extended_cpuid_level = 0;
791

Y
Yinghai Lu 已提交
792 793 794 795
	if (!have_cpuid_p())
		identify_cpu_without_cpuid(c);

	/* cyrix could have cpuid enabled via c_identify()*/
796 797 798 799
	if (!have_cpuid_p())
		return;

	cpu_detect(c);
800 801
	get_cpu_vendor(c);
	get_cpu_cap(c);
802

Y
Yinghai Lu 已提交
803 804
	if (this_cpu->c_early_init)
		this_cpu->c_early_init(c);
805

806
	c->cpu_index = 0;
807
	filter_cpuid_features(c, false);
808

B
Borislav Petkov 已提交
809 810
	if (this_cpu->c_bsp_init)
		this_cpu->c_bsp_init(c);
811 812

	setup_force_cpu_cap(X86_FEATURE_ALWAYS);
813
	fpu__init_system(c);
814 815
}

816 817
void __init early_cpu_init(void)
{
818
	const struct cpu_dev *const *cdev;
Y
Yinghai Lu 已提交
819 820
	int count = 0;

821
#ifdef CONFIG_PROCESSOR_SELECT
822
	pr_info("KERNEL supported cpus:\n");
823 824
#endif

Y
Yinghai Lu 已提交
825
	for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
826
		const struct cpu_dev *cpudev = *cdev;
827

Y
Yinghai Lu 已提交
828 829 830 831 832
		if (count >= X86_VENDOR_NUM)
			break;
		cpu_devs[count] = cpudev;
		count++;

833
#ifdef CONFIG_PROCESSOR_SELECT
834 835 836 837 838 839
		{
			unsigned int j;

			for (j = 0; j < 2; j++) {
				if (!cpudev->c_ident[j])
					continue;
840
				pr_info("  %s %s\n", cpudev->c_vendor,
841 842
					cpudev->c_ident[j]);
			}
Y
Yinghai Lu 已提交
843
		}
844
#endif
Y
Yinghai Lu 已提交
845
	}
846
	early_identify_cpu(&boot_cpu_data);
847
}
848

849
/*
B
Borislav Petkov 已提交
850 851 852 853 854
 * The NOPL instruction is supposed to exist on all CPUs of family >= 6;
 * unfortunately, that's not true in practice because of early VIA
 * chips and (more importantly) broken virtualizers that are not easy
 * to detect. In the latter case it doesn't even *fail* reliably, so
 * probing for it doesn't even work. Disable it completely on 32-bit
855
 * unless we can find a reliable way to detect all the broken cases.
B
Borislav Petkov 已提交
856
 * Enable it explicitly on 64-bit for non-constant inputs of cpu_has().
857
 */
858
static void detect_nopl(struct cpuinfo_x86 *c)
859
{
B
Borislav Petkov 已提交
860
#ifdef CONFIG_X86_32
861
	clear_cpu_cap(c, X86_FEATURE_NOPL);
B
Borislav Petkov 已提交
862 863 864
#else
	set_cpu_cap(c, X86_FEATURE_NOPL);
#endif
865 866
}

867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895
static void detect_null_seg_behavior(struct cpuinfo_x86 *c)
{
#ifdef CONFIG_X86_64
	/*
	 * Empirically, writing zero to a segment selector on AMD does
	 * not clear the base, whereas writing zero to a segment
	 * selector on Intel does clear the base.  Intel's behavior
	 * allows slightly faster context switches in the common case
	 * where GS is unused by the prev and next threads.
	 *
	 * Since neither vendor documents this anywhere that I can see,
	 * detect it directly instead of hardcoding the choice by
	 * vendor.
	 *
	 * I've designated AMD's behavior as the "bug" because it's
	 * counterintuitive and less friendly.
	 */

	unsigned long old_base, tmp;
	rdmsrl(MSR_FS_BASE, old_base);
	wrmsrl(MSR_FS_BASE, 1);
	loadsegment(fs, 0);
	rdmsrl(MSR_FS_BASE, tmp);
	if (tmp != 0)
		set_cpu_bug(c, X86_BUG_NULL_SEG);
	wrmsrl(MSR_FS_BASE, old_base);
#endif
}

896
static void generic_identify(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
897
{
Y
Yinghai Lu 已提交
898
	c->extended_cpuid_level = 0;
L
Linus Torvalds 已提交
899

900
	if (!have_cpuid_p())
Y
Yinghai Lu 已提交
901
		identify_cpu_without_cpuid(c);
902

Y
Yinghai Lu 已提交
903
	/* cyrix could have cpuid enabled via c_identify()*/
I
Ingo Molnar 已提交
904
	if (!have_cpuid_p())
Y
Yinghai Lu 已提交
905
		return;
L
Linus Torvalds 已提交
906

907
	cpu_detect(c);
L
Linus Torvalds 已提交
908

909
	get_cpu_vendor(c);
L
Linus Torvalds 已提交
910

911
	get_cpu_cap(c);
L
Linus Torvalds 已提交
912

913 914
	if (c->cpuid_level >= 0x00000001) {
		c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
915
#ifdef CONFIG_X86_32
B
Borislav Petkov 已提交
916
# ifdef CONFIG_SMP
917
		c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
918
# else
919
		c->apicid = c->initial_apicid;
920 921 922
# endif
#endif
		c->phys_proc_id = c->initial_apicid;
923
	}
L
Linus Torvalds 已提交
924

925
	get_model_name(c); /* Default name */
L
Linus Torvalds 已提交
926

927
	detect_nopl(c);
928 929

	detect_null_seg_behavior(c);
930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954

	/*
	 * ESPFIX is a strange bug.  All real CPUs have it.  Paravirt
	 * systems that run Linux at CPL > 0 may or may not have the
	 * issue, but, even if they have the issue, there's absolutely
	 * nothing we can do about it because we can't use the real IRET
	 * instruction.
	 *
	 * NB: For the time being, only 32-bit kernels support
	 * X86_BUG_ESPFIX as such.  64-bit kernels directly choose
	 * whether to apply espfix using paravirt hooks.  If any
	 * non-paravirt system ever shows up that does *not* have the
	 * ESPFIX issue, we can change this.
	 */
#ifdef CONFIG_X86_32
# ifdef CONFIG_PARAVIRT
	do {
		extern void native_iret(void);
		if (pv_cpu_ops.iret == native_iret)
			set_cpu_bug(c, X86_BUG_ESPFIX);
	} while (0);
# else
	set_cpu_bug(c, X86_BUG_ESPFIX);
# endif
#endif
L
Linus Torvalds 已提交
955 956
}

957 958 959 960 961 962 963 964 965 966 967 968 969 970
static void x86_init_cache_qos(struct cpuinfo_x86 *c)
{
	/*
	 * The heavy lifting of max_rmid and cache_occ_scale are handled
	 * in get_cpu_cap().  Here we just set the max_rmid for the boot_cpu
	 * in case CQM bits really aren't there in this CPU.
	 */
	if (c != &boot_cpu_data) {
		boot_cpu_data.x86_cache_max_rmid =
			min(boot_cpu_data.x86_cache_max_rmid,
			    c->x86_cache_max_rmid);
	}
}

L
Linus Torvalds 已提交
971 972 973
/*
 * This does the hard work of actually picking apart the CPU stuff...
 */
974
static void identify_cpu(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
975 976 977 978 979 980 981 982 983
{
	int i;

	c->loops_per_jiffy = loops_per_jiffy;
	c->x86_cache_size = -1;
	c->x86_vendor = X86_VENDOR_UNKNOWN;
	c->x86_model = c->x86_mask = 0;	/* So far unknown... */
	c->x86_vendor_id[0] = '\0'; /* Unset */
	c->x86_model_id[0] = '\0';  /* Unset */
984
	c->x86_max_cores = 1;
985
	c->x86_coreid_bits = 0;
986
#ifdef CONFIG_X86_64
987
	c->x86_clflush_size = 64;
988 989
	c->x86_phys_bits = 36;
	c->x86_virt_bits = 48;
990 991
#else
	c->cpuid_level = -1;	/* CPUID not detected */
992
	c->x86_clflush_size = 32;
993 994
	c->x86_phys_bits = 32;
	c->x86_virt_bits = 32;
995 996
#endif
	c->x86_cache_alignment = c->x86_clflush_size;
L
Linus Torvalds 已提交
997 998 999 1000
	memset(&c->x86_capability, 0, sizeof c->x86_capability);

	generic_identify(c);

1001
	if (this_cpu->c_identify)
L
Linus Torvalds 已提交
1002 1003
		this_cpu->c_identify(c);

1004
	/* Clear/Set all flags overridden by options, after probe */
1005 1006 1007 1008 1009
	for (i = 0; i < NCAPINTS; i++) {
		c->x86_capability[i] &= ~cpu_caps_cleared[i];
		c->x86_capability[i] |= cpu_caps_set[i];
	}

1010
#ifdef CONFIG_X86_64
1011
	c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
1012 1013
#endif

L
Linus Torvalds 已提交
1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029
	/*
	 * Vendor-specific initialization.  In this section we
	 * canonicalize the feature flags, meaning if there are
	 * features a certain CPU supports which CPUID doesn't
	 * tell us, CPUID claiming incorrect flags, or other bugs,
	 * we handle them here.
	 *
	 * At the end of this section, c->x86_capability better
	 * indicate the features this CPU genuinely supports!
	 */
	if (this_cpu->c_init)
		this_cpu->c_init(c);

	/* Disable the PN if appropriate */
	squash_the_stupid_serial_number(c);

1030 1031 1032 1033
	/* Set up SMEP/SMAP */
	setup_smep(c);
	setup_smap(c);

L
Linus Torvalds 已提交
1034
	/*
I
Ingo Molnar 已提交
1035 1036
	 * The vendor-specific functions might have changed features.
	 * Now we do "generic changes."
L
Linus Torvalds 已提交
1037 1038
	 */

1039 1040 1041
	/* Filter out anything that depends on CPUID levels we don't have */
	filter_cpuid_features(c, true);

L
Linus Torvalds 已提交
1042
	/* If the model name is still unset, do table lookup. */
1043
	if (!c->x86_model_id[0]) {
1044
		const char *p;
L
Linus Torvalds 已提交
1045
		p = table_lookup_model(c);
1046
		if (p)
L
Linus Torvalds 已提交
1047 1048 1049 1050
			strcpy(c->x86_model_id, p);
		else
			/* Last resort... */
			sprintf(c->x86_model_id, "%02x/%02x",
1051
				c->x86, c->x86_model);
L
Linus Torvalds 已提交
1052 1053
	}

1054 1055 1056 1057
#ifdef CONFIG_X86_64
	detect_ht(c);
#endif

1058
	init_hypervisor(c);
1059
	x86_init_rdrand(c);
1060
	x86_init_cache_qos(c);
1061
	setup_pku(c);
1062 1063

	/*
1064
	 * Clear/Set all flags overridden by options, need do it
1065 1066 1067 1068 1069 1070 1071
	 * before following smp all cpus cap AND.
	 */
	for (i = 0; i < NCAPINTS; i++) {
		c->x86_capability[i] &= ~cpu_caps_cleared[i];
		c->x86_capability[i] |= cpu_caps_set[i];
	}

L
Linus Torvalds 已提交
1072 1073 1074 1075 1076 1077
	/*
	 * On SMP, boot_cpu_data holds the common feature set between
	 * all CPUs; so make sure that we indicate which features are
	 * common between the CPUs.  The first time this routine gets
	 * executed, c == &boot_cpu_data.
	 */
1078
	if (c != &boot_cpu_data) {
L
Linus Torvalds 已提交
1079
		/* AND the already accumulated flags with these */
1080
		for (i = 0; i < NCAPINTS; i++)
L
Linus Torvalds 已提交
1081
			boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
1082 1083 1084 1085

		/* OR, i.e. replicate the bug flags */
		for (i = NCAPINTS; i < NCAPINTS + NBUGINTS; i++)
			c->x86_capability[i] |= boot_cpu_data.x86_capability[i];
L
Linus Torvalds 已提交
1086 1087 1088
	}

	/* Init Machine Check Exception if available. */
1089
	mcheck_cpu_init(c);
1090 1091

	select_idle_routine(c);
1092

1093
#ifdef CONFIG_NUMA
1094 1095
	numa_add_cpu(smp_processor_id());
#endif
1096 1097
	/* The boot/hotplug time assigment got cleared, restore it */
	c->logical_proc_id = topology_phys_to_logical_pkg(c->phys_proc_id);
1098
}
S
Shaohua Li 已提交
1099

1100 1101 1102 1103
/*
 * Set up the CPU state needed to execute SYSENTER/SYSEXIT instructions
 * on 32-bit kernels:
 */
1104 1105 1106
#ifdef CONFIG_X86_32
void enable_sep_cpu(void)
{
1107 1108
	struct tss_struct *tss;
	int cpu;
1109

1110 1111 1112
	if (!boot_cpu_has(X86_FEATURE_SEP))
		return;

1113 1114 1115 1116
	cpu = get_cpu();
	tss = &per_cpu(cpu_tss, cpu);

	/*
1117 1118
	 * We cache MSR_IA32_SYSENTER_CS's value in the TSS's ss1 field --
	 * see the big comment in struct x86_hw_tss's definition.
1119
	 */
1120 1121

	tss->x86_tss.ss1 = __KERNEL_CS;
1122 1123
	wrmsr(MSR_IA32_SYSENTER_CS, tss->x86_tss.ss1, 0);

1124 1125 1126
	wrmsr(MSR_IA32_SYSENTER_ESP,
	      (unsigned long)tss + offsetofend(struct tss_struct, SYSENTER_stack),
	      0);
1127

1128
	wrmsr(MSR_IA32_SYSENTER_EIP, (unsigned long)entry_SYSENTER_32, 0);
1129

1130 1131
	put_cpu();
}
1132 1133
#endif

1134 1135 1136
void __init identify_boot_cpu(void)
{
	identify_cpu(&boot_cpu_data);
1137
	init_amd_e400_c1e_mask();
1138
#ifdef CONFIG_X86_32
1139
	sysenter_setup();
L
Li Shaohua 已提交
1140
	enable_sep_cpu();
1141
#endif
1142
	cpu_detect_tlb(&boot_cpu_data);
1143
}
S
Shaohua Li 已提交
1144

1145
void identify_secondary_cpu(struct cpuinfo_x86 *c)
1146 1147 1148
{
	BUG_ON(c == &boot_cpu_data);
	identify_cpu(c);
1149
#ifdef CONFIG_X86_32
1150
	enable_sep_cpu();
1151
#endif
1152
	mtrr_ap_init();
L
Linus Torvalds 已提交
1153 1154
}

1155
struct msr_range {
I
Ingo Molnar 已提交
1156 1157
	unsigned	min;
	unsigned	max;
1158
};
L
Linus Torvalds 已提交
1159

1160
static const struct msr_range msr_range_array[] = {
1161 1162 1163 1164 1165
	{ 0x00000000, 0x00000418},
	{ 0xc0000000, 0xc000040b},
	{ 0xc0010000, 0xc0010142},
	{ 0xc0011000, 0xc001103b},
};
L
Linus Torvalds 已提交
1166

1167
static void __print_cpu_msr(void)
1168
{
I
Ingo Molnar 已提交
1169
	unsigned index_min, index_max;
1170 1171 1172 1173 1174 1175 1176
	unsigned index;
	u64 val;
	int i;

	for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
		index_min = msr_range_array[i].min;
		index_max = msr_range_array[i].max;
I
Ingo Molnar 已提交
1177

1178
		for (index = index_min; index < index_max; index++) {
1179
			if (rdmsrl_safe(index, &val))
1180
				continue;
1181
			pr_info(" MSR%08x: %016llx\n", index, val);
L
Linus Torvalds 已提交
1182
		}
1183 1184
	}
}
1185

1186
static int show_msr;
I
Ingo Molnar 已提交
1187

1188 1189 1190
static __init int setup_show_msr(char *arg)
{
	int num;
1191

1192
	get_option(&arg, &num);
1193

1194 1195 1196
	if (num > 0)
		show_msr = num;
	return 1;
L
Linus Torvalds 已提交
1197
}
1198
__setup("show_msr=", setup_show_msr);
L
Linus Torvalds 已提交
1199

A
Andi Kleen 已提交
1200 1201
static __init int setup_noclflush(char *arg)
{
1202
	setup_clear_cpu_cap(X86_FEATURE_CLFLUSH);
1203
	setup_clear_cpu_cap(X86_FEATURE_CLFLUSHOPT);
A
Andi Kleen 已提交
1204 1205 1206 1207
	return 1;
}
__setup("noclflush", setup_noclflush);

1208
void print_cpu_info(struct cpuinfo_x86 *c)
L
Linus Torvalds 已提交
1209
{
1210
	const char *vendor = NULL;
L
Linus Torvalds 已提交
1211

I
Ingo Molnar 已提交
1212
	if (c->x86_vendor < X86_VENDOR_NUM) {
L
Linus Torvalds 已提交
1213
		vendor = this_cpu->c_vendor;
I
Ingo Molnar 已提交
1214 1215 1216 1217
	} else {
		if (c->cpuid_level >= 0)
			vendor = c->x86_vendor_id;
	}
L
Linus Torvalds 已提交
1218

1219
	if (vendor && !strstr(c->x86_model_id, vendor))
1220
		pr_cont("%s ", vendor);
L
Linus Torvalds 已提交
1221

1222
	if (c->x86_model_id[0])
1223
		pr_cont("%s", c->x86_model_id);
L
Linus Torvalds 已提交
1224
	else
1225
		pr_cont("%d86", c->x86);
L
Linus Torvalds 已提交
1226

1227
	pr_cont(" (family: 0x%x, model: 0x%x", c->x86, c->x86_model);
1228

1229
	if (c->x86_mask || c->cpuid_level >= 0)
1230
		pr_cont(", stepping: 0x%x)\n", c->x86_mask);
L
Linus Torvalds 已提交
1231
	else
1232
		pr_cont(")\n");
1233

1234
	print_cpu_msr(c);
1235 1236
}

1237
void print_cpu_msr(struct cpuinfo_x86 *c)
1238
{
1239
	if (c->cpu_index < show_msr)
1240
		__print_cpu_msr();
L
Linus Torvalds 已提交
1241 1242
}

1243 1244 1245
static __init int setup_disablecpuid(char *arg)
{
	int bit;
I
Ingo Molnar 已提交
1246

1247 1248 1249 1250
	if (get_option(&arg, &bit) && bit < NCAPINTS*32)
		setup_clear_cpu_cap(bit);
	else
		return 0;
I
Ingo Molnar 已提交
1251

1252 1253 1254 1255
	return 1;
}
__setup("clearcpuid=", setup_disablecpuid);

1256
#ifdef CONFIG_X86_64
1257
struct desc_ptr idt_descr = { NR_VECTORS * 16 - 1, (unsigned long) idt_table };
1258 1259
struct desc_ptr debug_idt_descr = { NR_VECTORS * 16 - 1,
				    (unsigned long) debug_idt_table };
1260

1261
DEFINE_PER_CPU_FIRST(union irq_stack_union,
1262
		     irq_stack_union) __aligned(PAGE_SIZE) __visible;
I
Ingo Molnar 已提交
1263

1264
/*
1265 1266
 * The following percpu variables are hot.  Align current_task to
 * cacheline size such that they fall in the same cacheline.
1267 1268 1269 1270
 */
DEFINE_PER_CPU(struct task_struct *, current_task) ____cacheline_aligned =
	&init_task;
EXPORT_PER_CPU_SYMBOL(current_task);
1271

1272 1273 1274
DEFINE_PER_CPU(char *, irq_stack_ptr) =
	init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;

1275
DEFINE_PER_CPU(unsigned int, irq_count) __visible = -1;
1276

1277 1278 1279
DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
EXPORT_PER_CPU_SYMBOL(__preempt_count);

I
Ingo Molnar 已提交
1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
/*
 * Special IST stacks which the CPU switches to when it calls
 * an IST-marked descriptor entry. Up to 7 stacks (hardware
 * limit), all of them are 4K, except the debug stack which
 * is 8K.
 */
static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
	  [0 ... N_EXCEPTION_STACKS - 1]	= EXCEPTION_STKSZ,
	  [DEBUG_STACK - 1]			= DEBUG_STKSZ
};

1291
static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
1292
	[(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ]);
1293 1294 1295

/* May not be marked __init: used by software suspend */
void syscall_init(void)
L
Linus Torvalds 已提交
1296
{
1297 1298 1299 1300 1301
	/*
	 * LSTAR and STAR live in a bit strange symbiosis.
	 * They both write to the same internal register. STAR allows to
	 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
	 */
1302
	wrmsr(MSR_STAR, 0, (__USER32_CS << 16) | __KERNEL_CS);
1303
	wrmsrl(MSR_LSTAR, (unsigned long)entry_SYSCALL_64);
1304 1305

#ifdef CONFIG_IA32_EMULATION
1306
	wrmsrl(MSR_CSTAR, (unsigned long)entry_SYSCALL_compat);
1307
	/*
1308 1309 1310 1311
	 * This only works on Intel CPUs.
	 * On AMD CPUs these MSRs are 32-bit, CPU truncates MSR_IA32_SYSENTER_EIP.
	 * This does not cause SYSENTER to jump to the wrong location, because
	 * AMD doesn't allow SYSENTER in long mode (either 32- or 64-bit).
1312 1313 1314
	 */
	wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)__KERNEL_CS);
	wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
1315
	wrmsrl_safe(MSR_IA32_SYSENTER_EIP, (u64)entry_SYSENTER_compat);
1316
#else
1317
	wrmsrl(MSR_CSTAR, (unsigned long)ignore_sysret);
1318
	wrmsrl_safe(MSR_IA32_SYSENTER_CS, (u64)GDT_ENTRY_INVALID_SEG);
1319 1320
	wrmsrl_safe(MSR_IA32_SYSENTER_ESP, 0ULL);
	wrmsrl_safe(MSR_IA32_SYSENTER_EIP, 0ULL);
1321
#endif
1322

1323 1324
	/* Flags to clear on syscall */
	wrmsrl(MSR_SYSCALL_MASK,
1325
	       X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|
1326
	       X86_EFLAGS_IOPL|X86_EFLAGS_AC|X86_EFLAGS_NT);
L
Linus Torvalds 已提交
1327
}
1328

1329 1330 1331 1332 1333 1334
/*
 * Copies of the original ist values from the tss are only accessed during
 * debugging, no special alignment required.
 */
DEFINE_PER_CPU(struct orig_ist, orig_ist);

1335
static DEFINE_PER_CPU(unsigned long, debug_stack_addr);
1336
DEFINE_PER_CPU(int, debug_stack_usage);
1337 1338 1339

int is_debug_stack(unsigned long addr)
{
1340 1341 1342
	return __this_cpu_read(debug_stack_usage) ||
		(addr <= __this_cpu_read(debug_stack_addr) &&
		 addr > (__this_cpu_read(debug_stack_addr) - DEBUG_STKSZ));
1343
}
1344
NOKPROBE_SYMBOL(is_debug_stack);
1345

1346
DEFINE_PER_CPU(u32, debug_idt_ctr);
1347

1348 1349
void debug_stack_set_zero(void)
{
1350 1351
	this_cpu_inc(debug_idt_ctr);
	load_current_idt();
1352
}
1353
NOKPROBE_SYMBOL(debug_stack_set_zero);
1354 1355 1356

void debug_stack_reset(void)
{
1357
	if (WARN_ON(!this_cpu_read(debug_idt_ctr)))
1358
		return;
1359 1360
	if (this_cpu_dec_return(debug_idt_ctr) == 0)
		load_current_idt();
1361
}
1362
NOKPROBE_SYMBOL(debug_stack_reset);
1363

I
Ingo Molnar 已提交
1364
#else	/* CONFIG_X86_64 */
1365

1366 1367
DEFINE_PER_CPU(struct task_struct *, current_task) = &init_task;
EXPORT_PER_CPU_SYMBOL(current_task);
1368 1369
DEFINE_PER_CPU(int, __preempt_count) = INIT_PREEMPT_COUNT;
EXPORT_PER_CPU_SYMBOL(__preempt_count);
1370

1371 1372 1373 1374 1375 1376 1377 1378 1379
/*
 * On x86_32, vm86 modifies tss.sp0, so sp0 isn't a reliable way to find
 * the top of the kernel stack.  Use an extra percpu variable to track the
 * top of the kernel stack directly.
 */
DEFINE_PER_CPU(unsigned long, cpu_current_top_of_stack) =
	(unsigned long)&init_thread_union + THREAD_SIZE;
EXPORT_PER_CPU_SYMBOL(cpu_current_top_of_stack);

1380
#ifdef CONFIG_CC_STACKPROTECTOR
1381
DEFINE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
1382
#endif
1383

I
Ingo Molnar 已提交
1384
#endif	/* CONFIG_X86_64 */
1385

1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400
/*
 * Clear all 6 debug registers:
 */
static void clear_all_debug_regs(void)
{
	int i;

	for (i = 0; i < 8; i++) {
		/* Ignore db4, db5 */
		if ((i == 4) || (i == 5))
			continue;

		set_debugreg(0, i);
	}
}
1401

1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415
#ifdef CONFIG_KGDB
/*
 * Restore debug regs if using kgdbwait and you have a kernel debugger
 * connection established.
 */
static void dbg_restore_debug_regs(void)
{
	if (unlikely(kgdb_connected && arch_kgdb_ops.correct_hw_break))
		arch_kgdb_ops.correct_hw_break();
}
#else /* ! CONFIG_KGDB */
#define dbg_restore_debug_regs()
#endif /* ! CONFIG_KGDB */

1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426 1427 1428
static void wait_for_master_cpu(int cpu)
{
#ifdef CONFIG_SMP
	/*
	 * wait for ACK from master CPU before continuing
	 * with AP initialization
	 */
	WARN_ON(cpumask_test_and_set_cpu(cpu, cpu_initialized_mask));
	while (!cpumask_test_cpu(cpu, cpu_callout_mask))
		cpu_relax();
#endif
}

1429 1430 1431 1432 1433
/*
 * cpu_init() initializes state that is per-CPU. Some data is already
 * initialized (naturally) in the bootstrap process, such as the GDT
 * and IDT. We reload them nevertheless, this function acts as a
 * 'CPU state barrier', nothing should get across.
1434
 * A lot of state is already set up in PDA init for 64 bit
1435
 */
1436
#ifdef CONFIG_X86_64
I
Ingo Molnar 已提交
1437

1438
void cpu_init(void)
1439
{
1440
	struct orig_ist *oist;
1441
	struct task_struct *me;
I
Ingo Molnar 已提交
1442 1443
	struct tss_struct *t;
	unsigned long v;
1444
	int cpu = stack_smp_processor_id();
1445 1446
	int i;

1447 1448
	wait_for_master_cpu(cpu);

1449 1450 1451 1452 1453 1454
	/*
	 * Initialize the CR4 shadow before doing anything that could
	 * try to read it.
	 */
	cr4_init_shadow();

1455 1456 1457 1458 1459 1460
	/*
	 * Load microcode on this cpu if a valid microcode is available.
	 * This is early microcode loading procedure.
	 */
	load_ucode_ap();

1461
	t = &per_cpu(cpu_tss, cpu);
1462
	oist = &per_cpu(orig_ist, cpu);
I
Ingo Molnar 已提交
1463

1464
#ifdef CONFIG_NUMA
1465
	if (this_cpu_read(numa_node) == 0 &&
1466 1467
	    early_cpu_to_node(cpu) != NUMA_NO_NODE)
		set_numa_node(early_cpu_to_node(cpu));
1468
#endif
1469 1470 1471

	me = current;

1472
	pr_debug("Initializing CPU#%d\n", cpu);
1473

A
Andy Lutomirski 已提交
1474
	cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1475 1476 1477 1478 1479 1480

	/*
	 * Initialize the per-CPU GDT with the boot GDT,
	 * and set up the GDT descriptor:
	 */

1481
	switch_to_new_gdt(cpu);
1482 1483
	loadsegment(fs, 0);

1484
	load_current_idt();
1485 1486 1487 1488 1489 1490 1491 1492

	memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
	syscall_init();

	wrmsrl(MSR_FS_BASE, 0);
	wrmsrl(MSR_KERNEL_GS_BASE, 0);
	barrier();

1493
	x86_configure_nx();
1494
	x2apic_setup();
1495 1496 1497 1498

	/*
	 * set up and load the per-CPU TSS
	 */
1499
	if (!oist->ist[0]) {
1500
		char *estacks = per_cpu(exception_stacks, cpu);
I
Ingo Molnar 已提交
1501

1502
		for (v = 0; v < N_EXCEPTION_STACKS; v++) {
I
Ingo Molnar 已提交
1503
			estacks += exception_stack_sizes[v];
1504
			oist->ist[v] = t->x86_tss.ist[v] =
1505
					(unsigned long)estacks;
1506 1507
			if (v == DEBUG_STACK-1)
				per_cpu(debug_stack_addr, cpu) = (unsigned long)estacks;
1508 1509 1510 1511
		}
	}

	t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
I
Ingo Molnar 已提交
1512

1513 1514 1515 1516 1517 1518 1519 1520 1521
	/*
	 * <= is required because the CPU will access up to
	 * 8 bits beyond the end of the IO permission bitmap.
	 */
	for (i = 0; i <= IO_BITMAP_LONGS; i++)
		t->io_bitmap[i] = ~0UL;

	atomic_inc(&init_mm.mm_count);
	me->active_mm = &init_mm;
S
Stoyan Gaydarov 已提交
1522
	BUG_ON(me->mm);
1523 1524 1525 1526 1527
	enter_lazy_tlb(&init_mm, me);

	load_sp0(t, &current->thread);
	set_tss_desc(cpu, t);
	load_TR_desc();
1528
	load_mm_ldt(&init_mm);
1529

1530 1531
	clear_all_debug_regs();
	dbg_restore_debug_regs();
1532

I
Ingo Molnar 已提交
1533
	fpu__init_cpu();
1534 1535 1536 1537 1538 1539 1540

	if (is_uv_system())
		uv_cpu_init();
}

#else

1541
void cpu_init(void)
1542
{
1543 1544
	int cpu = smp_processor_id();
	struct task_struct *curr = current;
1545
	struct tss_struct *t = &per_cpu(cpu_tss, cpu);
1546
	struct thread_struct *thread = &curr->thread;
1547

1548
	wait_for_master_cpu(cpu);
1549

1550 1551 1552 1553 1554 1555
	/*
	 * Initialize the CR4 shadow before doing anything that could
	 * try to read it.
	 */
	cr4_init_shadow();

1556
	show_ucode_info_early();
1557

1558
	pr_info("Initializing CPU#%d\n", cpu);
1559

1560
	if (cpu_feature_enabled(X86_FEATURE_VME) ||
1561
	    boot_cpu_has(X86_FEATURE_TSC) ||
1562
	    boot_cpu_has(X86_FEATURE_DE))
A
Andy Lutomirski 已提交
1563
		cr4_clear_bits(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1564

1565
	load_current_idt();
1566
	switch_to_new_gdt(cpu);
L
Linus Torvalds 已提交
1567 1568 1569 1570 1571

	/*
	 * Set up and load the per-CPU TSS and LDT
	 */
	atomic_inc(&init_mm.mm_count);
1572
	curr->active_mm = &init_mm;
S
Stoyan Gaydarov 已提交
1573
	BUG_ON(curr->mm);
1574
	enter_lazy_tlb(&init_mm, curr);
L
Linus Torvalds 已提交
1575

1576
	load_sp0(t, thread);
1577
	set_tss_desc(cpu, t);
L
Linus Torvalds 已提交
1578
	load_TR_desc();
1579
	load_mm_ldt(&init_mm);
L
Linus Torvalds 已提交
1580

1581 1582
	t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);

1583
#ifdef CONFIG_DOUBLEFAULT
L
Linus Torvalds 已提交
1584 1585
	/* Set up doublefault TSS pointer in the GDT */
	__set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
1586
#endif
L
Linus Torvalds 已提交
1587

1588
	clear_all_debug_regs();
1589
	dbg_restore_debug_regs();
L
Linus Torvalds 已提交
1590

I
Ingo Molnar 已提交
1591
	fpu__init_cpu();
L
Linus Torvalds 已提交
1592
}
1593
#endif
1594

1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610
static void bsp_resume(void)
{
	if (this_cpu->c_bsp_resume)
		this_cpu->c_bsp_resume(&boot_cpu_data);
}

static struct syscore_ops cpu_syscore_ops = {
	.resume		= bsp_resume,
};

static int __init init_cpu_syscore(void)
{
	register_syscore_ops(&cpu_syscore_ops);
	return 0;
}
core_initcall(init_cpu_syscore);