nvd0_display.c 46.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
/*
 * Copyright 2011 Red Hat Inc.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Ben Skeggs
 */

25
#include <linux/dma-mapping.h>
26

27 28
#include <drm/drmP.h>
#include <drm/drm_crtc_helper.h>
29

30 31 32
#include "nouveau_drm.h"
#include "nouveau_dma.h"
#include "nouveau_gem.h"
33 34 35
#include "nouveau_connector.h"
#include "nouveau_encoder.h"
#include "nouveau_crtc.h"
36
#include "nouveau_fence.h"
37
#include "nv50_display.h"
38

39
#include <core/client.h>
40
#include <core/gpuobj.h>
41
#include <core/class.h>
42 43 44 45 46

#include <subdev/timer.h>
#include <subdev/bar.h>
#include <subdev/fb.h>

47 48
#define EVO_DMA_NR 9

49
#define EVO_MASTER  (0x00)
50
#define EVO_FLIP(c) (0x01 + (c))
51 52
#define EVO_OVLY(c) (0x05 + (c))
#define EVO_OIMM(c) (0x09 + (c))
53 54
#define EVO_CURS(c) (0x0d + (c))

55 56 57 58 59 60
/* offsets in shared sync bo of various structures */
#define EVO_SYNC(c, o) ((c) * 0x0100 + (o))
#define EVO_MAST_NTFY     EVO_SYNC(  0, 0x00)
#define EVO_FLIP_SEM0(c)  EVO_SYNC((c), 0x00)
#define EVO_FLIP_SEM1(c)  EVO_SYNC((c), 0x10)

61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128
#define EVO_CORE_HANDLE      (0xd1500000)
#define EVO_CHAN_HANDLE(t,i) (0xd15c0000 | (((t) & 0x00ff) << 8) | (i))
#define EVO_CHAN_OCLASS(t,c) ((nv_hclass(c) & 0xff00) | ((t) & 0x00ff))
#define EVO_PUSH_HANDLE(t,i) (0xd15b0000 | (i) |                               \
			      (((NV50_DISP_##t##_CLASS) & 0x00ff) << 8))

/******************************************************************************
 * EVO channel
 *****************************************************************************/

struct nvd0_chan {
	struct nouveau_object *user;
	u32 handle;
};

static int
nvd0_chan_create(struct nouveau_object *core, u32 bclass, u8 head,
		 void *data, u32 size, struct nvd0_chan *chan)
{
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	const u32 oclass = EVO_CHAN_OCLASS(bclass, core);
	const u32 handle = EVO_CHAN_HANDLE(bclass, head);
	int ret;

	ret = nouveau_object_new(client, EVO_CORE_HANDLE, handle,
				 oclass, data, size, &chan->user);
	if (ret)
		return ret;

	chan->handle = handle;
	return 0;
}

static void
nvd0_chan_destroy(struct nouveau_object *core, struct nvd0_chan *chan)
{
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	if (chan->handle)
		nouveau_object_del(client, EVO_CORE_HANDLE, chan->handle);
}

/******************************************************************************
 * PIO EVO channel
 *****************************************************************************/

struct nvd0_pioc {
	struct nvd0_chan base;
};

static void
nvd0_pioc_destroy(struct nouveau_object *core, struct nvd0_pioc *pioc)
{
	nvd0_chan_destroy(core, &pioc->base);
}

static int
nvd0_pioc_create(struct nouveau_object *core, u32 bclass, u8 head,
		 void *data, u32 size, struct nvd0_pioc *pioc)
{
	return nvd0_chan_create(core, bclass, head, data, size, &pioc->base);
}

/******************************************************************************
 * DMA EVO channel
 *****************************************************************************/

struct nvd0_dmac {
	struct nvd0_chan base;
129 130
	dma_addr_t handle;
	u32 *ptr;
131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240
};

static void
nvd0_dmac_destroy(struct nouveau_object *core, struct nvd0_dmac *dmac)
{
	if (dmac->ptr) {
		struct pci_dev *pdev = nv_device(core)->pdev;
		pci_free_consistent(pdev, PAGE_SIZE, dmac->ptr, dmac->handle);
	}

	nvd0_chan_destroy(core, &dmac->base);
}

static int
nvd0_dmac_create(struct nouveau_object *core, u32 bclass, u8 head,
		 void *data, u32 size, u64 syncbuf,
		 struct nvd0_dmac *dmac)
{
	struct nouveau_fb *pfb = nouveau_fb(core);
	struct nouveau_object *client = nv_pclass(core, NV_CLIENT_CLASS);
	struct nouveau_object *object;
	u32 pushbuf = *(u32 *)data;
	dma_addr_t handle;
	void *ptr;
	int ret;

	ptr = pci_alloc_consistent(nv_device(core)->pdev, PAGE_SIZE, &handle);
	if (!ptr)
		return -ENOMEM;

	ret = nouveau_object_new(client, NVDRM_DEVICE, pushbuf,
				 NV_DMA_FROM_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_PCI_US |
						 NV_DMA_ACCESS_RD,
					.start = handle + 0x0000,
					.limit = handle + 0x0fff,
				 }, sizeof(struct nv_dma_class), &object);
	if (ret)
		return ret;

	ret = nvd0_chan_create(core, bclass, head, data, size, &dmac->base);
	if (ret)
		return ret;

	dmac->handle = handle;
	dmac->ptr = ptr;

	ret = nouveau_object_new(client, dmac->base.handle, NvEvoSync,
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = syncbuf + 0x0000,
					.limit = syncbuf + 0x0fff,
				 }, sizeof(struct nv_dma_class), &object);
	if (ret)
		goto out;

	ret = nouveau_object_new(client, dmac->base.handle, NvEvoVRAM,
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
					.limit = pfb->ram.size - 1,
				 }, sizeof(struct nv_dma_class), &object);
	if (ret)
		goto out;

	ret = nouveau_object_new(client, dmac->base.handle, NvEvoVRAM_LP,
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
					.limit = pfb->ram.size - 1,
					.conf0 = NVD0_DMA_CONF0_ENABLE |
						 NVD0_DMA_CONF0_PAGE_LP,
				 }, sizeof(struct nv_dma_class), &object);
	if (ret)
		goto out;

	ret = nouveau_object_new(client, dmac->base.handle, NvEvoFB32,
				 NV_DMA_IN_MEMORY_CLASS,
				 &(struct nv_dma_class) {
					.flags = NV_DMA_TARGET_VRAM |
						 NV_DMA_ACCESS_RDWR,
					.start = 0,
					.limit = pfb->ram.size - 1,
					.conf0 = 0x00fe |
						 NVD0_DMA_CONF0_ENABLE |
						 NVD0_DMA_CONF0_PAGE_LP,
				 }, sizeof(struct nv_dma_class), &object);
out:
	if (ret)
		nvd0_dmac_destroy(core, dmac);
	return ret;
}

struct nvd0_mast {
	struct nvd0_dmac base;
};

struct nvd0_curs {
	struct nvd0_pioc base;
};

struct nvd0_sync {
	struct nvd0_dmac base;
241 242 243 244 245 246
	struct {
		u32 offset;
		u16 value;
	} sem;
};

247 248 249
struct nvd0_ovly {
	struct nvd0_dmac base;
};
250

251 252
struct nvd0_oimm {
	struct nvd0_pioc base;
253 254
};

255 256
struct nvd0_head {
	struct nouveau_crtc base;
257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276
	struct nvd0_curs curs;
	struct nvd0_sync sync;
	struct nvd0_ovly ovly;
	struct nvd0_oimm oimm;
};

#define nvd0_head(c) ((struct nvd0_head *)nouveau_crtc(c))
#define nvd0_curs(c) (&nvd0_head(c)->curs)
#define nvd0_sync(c) (&nvd0_head(c)->sync)
#define nvd0_ovly(c) (&nvd0_head(c)->ovly)
#define nvd0_oimm(c) (&nvd0_head(c)->oimm)
#define nvd0_chan(c) (&(c)->base.base)

struct nvd0_disp {
	struct nouveau_object *core;
	struct nvd0_mast mast;

	u32 modeset;

	struct nouveau_bo *sync;
277 278
};

279 280
static struct nvd0_disp *
nvd0_disp(struct drm_device *dev)
281
{
282
	return nouveau_display(dev)->priv;
283 284
}

285 286
#define nvd0_mast(d) (&nvd0_disp(d)->mast)

287 288 289 290 291 292 293 294 295
static struct drm_crtc *
nvd0_display_crtc_get(struct drm_encoder *encoder)
{
	return nouveau_encoder(encoder)->crtc;
}

/******************************************************************************
 * EVO channel helpers
 *****************************************************************************/
296
static u32 *
297
evo_wait(void *evoc, int nr)
298
{
299 300
	struct nvd0_dmac *dmac = evoc;
	u32 put = nv_ro32(dmac->base.user, 0x0000) / 4;
301 302

	if (put + nr >= (PAGE_SIZE / 4)) {
303
		dmac->ptr[put] = 0x20000000;
304

305 306 307
		nv_wo32(dmac->base.user, 0x0000, 0x00000000);
		if (!nv_wait(dmac->base.user, 0x0004, ~0, 0x00000000)) {
			NV_ERROR(dmac->base.user, "channel stalled\n");
308 309 310 311 312 313
			return NULL;
		}

		put = 0;
	}

314
	return dmac->ptr + put;
315 316 317
}

static void
318
evo_kick(u32 *push, void *evoc)
319
{
320 321
	struct nvd0_dmac *dmac = evoc;
	nv_wo32(dmac->base.user, 0x0000, (push - dmac->ptr) << 2);
322 323 324 325 326
}

#define evo_mthd(p,m,s) *((p)++) = (((s) << 18) | (m))
#define evo_data(p,d)   *((p)++) = (d)

327 328 329
static bool
evo_sync_wait(void *data)
{
330
	return nouveau_bo_rd32(data, EVO_MAST_NTFY) != 0x00000000;
331 332 333
}

static int
334
evo_sync(struct drm_device *dev)
335
{
336
	struct nouveau_device *device = nouveau_dev(dev);
337
	struct nvd0_disp *disp = nvd0_disp(dev);
338 339
	struct nvd0_mast *mast = nvd0_mast(dev);
	u32 *push = evo_wait(mast, 8);
340
	if (push) {
341
		nouveau_bo_wr32(disp->sync, EVO_MAST_NTFY, 0x00000000);
342
		evo_mthd(push, 0x0084, 1);
343
		evo_data(push, 0x80000000 | EVO_MAST_NTFY);
344 345 346
		evo_mthd(push, 0x0080, 2);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
347
		evo_kick(push, mast);
348
		if (nv_wait_cb(device, evo_sync_wait, disp->sync))
349 350 351 352 353 354 355
			return 0;
	}

	return -EBUSY;
}

/******************************************************************************
356
 * Page flipping channel
357 358 359 360
 *****************************************************************************/
struct nouveau_bo *
nvd0_display_crtc_sema(struct drm_device *dev, int crtc)
{
361
	return nvd0_disp(dev)->sync;
362 363 364 365 366
}

void
nvd0_display_flip_stop(struct drm_crtc *crtc)
{
367
	struct nvd0_sync *sync = nvd0_sync(crtc);
368 369
	u32 *push;

370
	push = evo_wait(sync, 8);
371 372 373 374 375 376 377 378 379
	if (push) {
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0094, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x00c0, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0080, 1);
		evo_data(push, 0x00000000);
380
		evo_kick(push, sync);
381 382 383 384 385 386 387 388
	}
}

int
nvd0_display_flip_next(struct drm_crtc *crtc, struct drm_framebuffer *fb,
		       struct nouveau_channel *chan, u32 swap_interval)
{
	struct nouveau_framebuffer *nv_fb = nouveau_framebuffer(fb);
389
	struct nvd0_disp *disp = nvd0_disp(crtc->dev);
390
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
391
	struct nvd0_sync *sync = nvd0_sync(crtc);
392 393 394 395 396 397 398 399
	u64 offset;
	u32 *push;
	int ret;

	swap_interval <<= 4;
	if (swap_interval == 0)
		swap_interval |= 0x100;

400
	push = evo_wait(sync, 128);
401 402 403 404 405 406 407 408 409
	if (unlikely(push == NULL))
		return -EBUSY;

	/* synchronise with the rendering channel, if necessary */
	if (likely(chan)) {
		ret = RING_SPACE(chan, 10);
		if (ret)
			return ret;

410

411
		offset  = nvc0_fence_crtc(chan, nv_crtc->index);
412
		offset += sync->sem.offset;
413

414
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
415 416
		OUT_RING  (chan, upper_32_bits(offset));
		OUT_RING  (chan, lower_32_bits(offset));
417
		OUT_RING  (chan, 0xf00d0000 | sync->sem.value);
418
		OUT_RING  (chan, 0x1002);
419
		BEGIN_NVC0(chan, 0, NV84_SUBCHAN_SEMAPHORE_ADDRESS_HIGH, 4);
420 421 422 423 424 425
		OUT_RING  (chan, upper_32_bits(offset));
		OUT_RING  (chan, lower_32_bits(offset ^ 0x10));
		OUT_RING  (chan, 0x74b1e000);
		OUT_RING  (chan, 0x1001);
		FIRE_RING (chan);
	} else {
426 427 428
		nouveau_bo_wr32(disp->sync, sync->sem.offset / 4,
				0xf00d0000 | sync->sem.value);
		evo_sync(crtc->dev);
429 430 431 432 433 434 435 436 437 438 439 440
	}

	/* queue the flip */
	evo_mthd(push, 0x0100, 1);
	evo_data(push, 0xfffe0000);
	evo_mthd(push, 0x0084, 1);
	evo_data(push, swap_interval);
	if (!(swap_interval & 0x00000100)) {
		evo_mthd(push, 0x00e0, 1);
		evo_data(push, 0x40000000);
	}
	evo_mthd(push, 0x0088, 4);
441 442
	evo_data(push, sync->sem.offset);
	evo_data(push, 0xf00d0000 | sync->sem.value);
443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458 459 460
	evo_data(push, 0x74b1e000);
	evo_data(push, NvEvoSync);
	evo_mthd(push, 0x00a0, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x00c0, 1);
	evo_data(push, nv_fb->r_dma);
	evo_mthd(push, 0x0110, 2);
	evo_data(push, 0x00000000);
	evo_data(push, 0x00000000);
	evo_mthd(push, 0x0400, 5);
	evo_data(push, nv_fb->nvbo->bo.offset >> 8);
	evo_data(push, 0);
	evo_data(push, (fb->height << 16) | fb->width);
	evo_data(push, nv_fb->r_pitch);
	evo_data(push, nv_fb->r_format);
	evo_mthd(push, 0x0080, 1);
	evo_data(push, 0x00000000);
461
	evo_kick(push, sync);
462

463 464
	sync->sem.offset ^= 0x10;
	sync->sem.value++;
465 466 467
	return 0;
}

468 469 470 471
/******************************************************************************
 * CRTC
 *****************************************************************************/
static int
472
nvd0_crtc_set_dither(struct nouveau_crtc *nv_crtc, bool update)
473
{
474
	struct nouveau_drm *drm = nouveau_drm(nv_crtc->base.dev);
475
	struct drm_device *dev = nv_crtc->base.dev;
476 477 478
	struct nouveau_connector *nv_connector;
	struct drm_connector *connector;
	u32 *push, mode = 0x00;
479
	u32 mthd;
480

481
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
482 483 484 485 486 487 488 489 490 491 492 493 494
	connector = &nv_connector->base;
	if (nv_connector->dithering_mode == DITHERING_MODE_AUTO) {
		if (nv_crtc->base.fb->depth > connector->display_info.bpc * 3)
			mode = DITHERING_MODE_DYNAMIC2X2;
	} else {
		mode = nv_connector->dithering_mode;
	}

	if (nv_connector->dithering_depth == DITHERING_DEPTH_AUTO) {
		if (connector->display_info.bpc >= 8)
			mode |= DITHERING_DEPTH_8BPC;
	} else {
		mode |= nv_connector->dithering_depth;
495 496
	}

497
	if (nv_device(drm->device)->card_type < NV_E0)
498 499 500 501
		mthd = 0x0490 + (nv_crtc->index * 0x0300);
	else
		mthd = 0x04a0 + (nv_crtc->index * 0x0300);

502
	push = evo_wait(nvd0_mast(dev), 4);
503
	if (push) {
504
		evo_mthd(push, mthd, 1);
505 506 507 508 509
		evo_data(push, mode);
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
510
		evo_kick(push, nvd0_mast(dev));
511 512 513 514 515 516
	}

	return 0;
}

static int
517
nvd0_crtc_set_scale(struct nouveau_crtc *nv_crtc, bool update)
518
{
519
	struct drm_display_mode *omode, *umode = &nv_crtc->base.mode;
520
	struct drm_device *dev = nv_crtc->base.dev;
521
	struct drm_crtc *crtc = &nv_crtc->base;
B
Ben Skeggs 已提交
522
	struct nouveau_connector *nv_connector;
523 524
	int mode = DRM_MODE_SCALE_NONE;
	u32 oX, oY, *push;
B
Ben Skeggs 已提交
525

526 527 528
	/* start off at the resolution we programmed the crtc for, this
	 * effectively handles NONE/FULL scaling
	 */
B
Ben Skeggs 已提交
529
	nv_connector = nouveau_crtc_connector_get(nv_crtc);
530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580
	if (nv_connector && nv_connector->native_mode)
		mode = nv_connector->scaling_mode;

	if (mode != DRM_MODE_SCALE_NONE)
		omode = nv_connector->native_mode;
	else
		omode = umode;

	oX = omode->hdisplay;
	oY = omode->vdisplay;
	if (omode->flags & DRM_MODE_FLAG_DBLSCAN)
		oY *= 2;

	/* add overscan compensation if necessary, will keep the aspect
	 * ratio the same as the backend mode unless overridden by the
	 * user setting both hborder and vborder properties.
	 */
	if (nv_connector && ( nv_connector->underscan == UNDERSCAN_ON ||
			     (nv_connector->underscan == UNDERSCAN_AUTO &&
			      nv_connector->edid &&
			      drm_detect_hdmi_monitor(nv_connector->edid)))) {
		u32 bX = nv_connector->underscan_hborder;
		u32 bY = nv_connector->underscan_vborder;
		u32 aspect = (oY << 19) / oX;

		if (bX) {
			oX -= (bX * 2);
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		} else {
			oX -= (oX >> 4) + 32;
			if (bY) oY -= (bY * 2);
			else    oY  = ((oX * aspect) + (aspect / 2)) >> 19;
		}
	}

	/* handle CENTER/ASPECT scaling, taking into account the areas
	 * removed already for overscan compensation
	 */
	switch (mode) {
	case DRM_MODE_SCALE_CENTER:
		oX = min((u32)umode->hdisplay, oX);
		oY = min((u32)umode->vdisplay, oY);
		/* fall-through */
	case DRM_MODE_SCALE_ASPECT:
		if (oY < oX) {
			u32 aspect = (umode->hdisplay << 19) / umode->vdisplay;
			oX = ((oY * aspect) + (aspect / 2)) >> 19;
		} else {
			u32 aspect = (umode->vdisplay << 19) / umode->hdisplay;
			oY = ((oX * aspect) + (aspect / 2)) >> 19;
B
Ben Skeggs 已提交
581
		}
582 583 584
		break;
	default:
		break;
B
Ben Skeggs 已提交
585
	}
586

587
	push = evo_wait(nvd0_mast(dev), 8);
588 589
	if (push) {
		evo_mthd(push, 0x04c0 + (nv_crtc->index * 0x300), 3);
590 591 592
		evo_data(push, (oY << 16) | oX);
		evo_data(push, (oY << 16) | oX);
		evo_data(push, (oY << 16) | oX);
593 594 595
		evo_mthd(push, 0x0494 + (nv_crtc->index * 0x300), 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x04b8 + (nv_crtc->index * 0x300), 1);
596
		evo_data(push, (umode->vdisplay << 16) | umode->hdisplay);
597
		evo_kick(push, nvd0_mast(dev));
598
		if (update) {
599 600
			nvd0_display_flip_stop(crtc);
			nvd0_display_flip_next(crtc, crtc->fb, NULL, 1);
601 602 603 604 605 606 607 608 609 610 611 612 613
		}
	}

	return 0;
}

static int
nvd0_crtc_set_image(struct nouveau_crtc *nv_crtc, struct drm_framebuffer *fb,
		    int x, int y, bool update)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(fb);
	u32 *push;

614
	push = evo_wait(nvd0_mast(fb->dev), 16);
615 616 617 618 619 620 621
	if (push) {
		evo_mthd(push, 0x0460 + (nv_crtc->index * 0x300), 1);
		evo_data(push, nvfb->nvbo->bo.offset >> 8);
		evo_mthd(push, 0x0468 + (nv_crtc->index * 0x300), 4);
		evo_data(push, (fb->height << 16) | fb->width);
		evo_data(push, nvfb->r_pitch);
		evo_data(push, nvfb->r_format);
622
		evo_data(push, nvfb->r_dma);
623 624
		evo_mthd(push, 0x04b0 + (nv_crtc->index * 0x300), 1);
		evo_data(push, (y << 16) | x);
625 626 627 628
		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}
629
		evo_kick(push, nvd0_mast(fb->dev));
630 631
	}

632
	nv_crtc->fb.tile_flags = nvfb->r_dma;
633 634 635 636 637 638 639
	return 0;
}

static void
nvd0_crtc_cursor_show(struct nouveau_crtc *nv_crtc, bool show, bool update)
{
	struct drm_device *dev = nv_crtc->base.dev;
640
	u32 *push = evo_wait(nvd0_mast(dev), 16);
641 642 643 644 645 646
	if (push) {
		if (show) {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 2);
			evo_data(push, 0x85000000);
			evo_data(push, nv_crtc->cursor.nvbo->bo.offset >> 8);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
647
			evo_data(push, NvEvoVRAM);
648 649 650 651 652 653 654 655 656 657 658 659
		} else {
			evo_mthd(push, 0x0480 + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x05000000);
			evo_mthd(push, 0x048c + (nv_crtc->index * 0x300), 1);
			evo_data(push, 0x00000000);
		}

		if (update) {
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
		}

660
		evo_kick(push, nvd0_mast(dev));
661 662 663 664 665 666 667 668 669 670 671 672 673 674
	}
}

static void
nvd0_crtc_dpms(struct drm_crtc *crtc, int mode)
{
}

static void
nvd0_crtc_prepare(struct drm_crtc *crtc)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	u32 *push;

675 676
	nvd0_display_flip_stop(crtc);

677
	push = evo_wait(nvd0_mast(crtc->dev), 2);
678 679 680 681 682 683 684
	if (push) {
		evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 1);
		evo_data(push, 0x03000000);
		evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
		evo_data(push, 0x00000000);
685
		evo_kick(push, nvd0_mast(crtc->dev));
686 687 688 689 690 691 692 693 694 695 696
	}

	nvd0_crtc_cursor_show(nv_crtc, false, false);
}

static void
nvd0_crtc_commit(struct drm_crtc *crtc)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	u32 *push;

697
	push = evo_wait(nvd0_mast(crtc->dev), 32);
698 699 700 701 702 703 704 705 706
	if (push) {
		evo_mthd(push, 0x0474 + (nv_crtc->index * 0x300), 1);
		evo_data(push, nv_crtc->fb.tile_flags);
		evo_mthd(push, 0x0440 + (nv_crtc->index * 0x300), 4);
		evo_data(push, 0x83000000);
		evo_data(push, nv_crtc->lut.nvbo->bo.offset >> 8);
		evo_data(push, 0x00000000);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x045c + (nv_crtc->index * 0x300), 1);
707
		evo_data(push, NvEvoVRAM);
708 709
		evo_mthd(push, 0x0430 + (nv_crtc->index * 0x300), 1);
		evo_data(push, 0xffffff00);
710
		evo_kick(push, nvd0_mast(crtc->dev));
711 712
	}

713
	nvd0_crtc_cursor_show(nv_crtc, nv_crtc->cursor.visible, true);
714
	nvd0_display_flip_next(crtc, crtc->fb, NULL, 1);
715 716 717
}

static bool
718
nvd0_crtc_mode_fixup(struct drm_crtc *crtc, const struct drm_display_mode *mode,
719 720 721 722 723 724 725 726 727 728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748
		     struct drm_display_mode *adjusted_mode)
{
	return true;
}

static int
nvd0_crtc_swap_fbs(struct drm_crtc *crtc, struct drm_framebuffer *old_fb)
{
	struct nouveau_framebuffer *nvfb = nouveau_framebuffer(crtc->fb);
	int ret;

	ret = nouveau_bo_pin(nvfb->nvbo, TTM_PL_FLAG_VRAM);
	if (ret)
		return ret;

	if (old_fb) {
		nvfb = nouveau_framebuffer(old_fb);
		nouveau_bo_unpin(nvfb->nvbo);
	}

	return 0;
}

static int
nvd0_crtc_mode_set(struct drm_crtc *crtc, struct drm_display_mode *umode,
		   struct drm_display_mode *mode, int x, int y,
		   struct drm_framebuffer *old_fb)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct nouveau_connector *nv_connector;
749 750 751 752 753
	u32 ilace = (mode->flags & DRM_MODE_FLAG_INTERLACE) ? 2 : 1;
	u32 vscan = (mode->flags & DRM_MODE_FLAG_DBLSCAN) ? 2 : 1;
	u32 hactive, hsynce, hbackp, hfrontp, hblanke, hblanks;
	u32 vactive, vsynce, vbackp, vfrontp, vblanke, vblanks;
	u32 vblan2e = 0, vblan2s = 1;
754
	u32 *push;
755 756
	int ret;

757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775
	hactive = mode->htotal;
	hsynce  = mode->hsync_end - mode->hsync_start - 1;
	hbackp  = mode->htotal - mode->hsync_end;
	hblanke = hsynce + hbackp;
	hfrontp = mode->hsync_start - mode->hdisplay;
	hblanks = mode->htotal - hfrontp - 1;

	vactive = mode->vtotal * vscan / ilace;
	vsynce  = ((mode->vsync_end - mode->vsync_start) * vscan / ilace) - 1;
	vbackp  = (mode->vtotal - mode->vsync_end) * vscan / ilace;
	vblanke = vsynce + vbackp;
	vfrontp = (mode->vsync_start - mode->vdisplay) * vscan / ilace;
	vblanks = vactive - vfrontp - 1;
	if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
		vblan2e = vactive + vsynce + vbackp;
		vblan2s = vblan2e + (mode->vdisplay * vscan / ilace);
		vactive = (vactive * 2) + 1;
	}

776 777 778 779
	ret = nvd0_crtc_swap_fbs(crtc, old_fb);
	if (ret)
		return ret;

780
	push = evo_wait(nvd0_mast(crtc->dev), 64);
781
	if (push) {
782
		evo_mthd(push, 0x0410 + (nv_crtc->index * 0x300), 6);
783
		evo_data(push, 0x00000000);
784 785 786 787 788
		evo_data(push, (vactive << 16) | hactive);
		evo_data(push, ( vsynce << 16) | hsynce);
		evo_data(push, (vblanke << 16) | hblanke);
		evo_data(push, (vblanks << 16) | hblanks);
		evo_data(push, (vblan2e << 16) | vblan2s);
789 790 791 792 793 794
		evo_mthd(push, 0x042c + (nv_crtc->index * 0x300), 1);
		evo_data(push, 0x00000000); /* ??? */
		evo_mthd(push, 0x0450 + (nv_crtc->index * 0x300), 3);
		evo_data(push, mode->clock * 1000);
		evo_data(push, 0x00200000); /* ??? */
		evo_data(push, mode->clock * 1000);
795 796 797
		evo_mthd(push, 0x04d0 + (nv_crtc->index * 0x300), 2);
		evo_data(push, 0x00000311);
		evo_data(push, 0x00000100);
798
		evo_kick(push, nvd0_mast(crtc->dev));
799 800 801
	}

	nv_connector = nouveau_crtc_connector_get(nv_crtc);
802 803
	nvd0_crtc_set_dither(nv_crtc, false);
	nvd0_crtc_set_scale(nv_crtc, false);
804 805 806 807 808 809 810 811
	nvd0_crtc_set_image(nv_crtc, crtc->fb, x, y, false);
	return 0;
}

static int
nvd0_crtc_mode_set_base(struct drm_crtc *crtc, int x, int y,
			struct drm_framebuffer *old_fb)
{
812
	struct nouveau_drm *drm = nouveau_drm(crtc->dev);
813 814 815
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	int ret;

816
	if (!crtc->fb) {
817
		NV_DEBUG(drm, "No FB bound\n");
818 819 820
		return 0;
	}

821 822 823 824
	ret = nvd0_crtc_swap_fbs(crtc, old_fb);
	if (ret)
		return ret;

825
	nvd0_display_flip_stop(crtc);
826
	nvd0_crtc_set_image(nv_crtc, crtc->fb, x, y, true);
827
	nvd0_display_flip_next(crtc, crtc->fb, NULL, 1);
828 829 830 831 832 833 834 835 836
	return 0;
}

static int
nvd0_crtc_mode_set_base_atomic(struct drm_crtc *crtc,
			       struct drm_framebuffer *fb, int x, int y,
			       enum mode_set_atomic state)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
837
	nvd0_display_flip_stop(crtc);
838 839 840 841 842 843 844 845 846 847 848 849
	nvd0_crtc_set_image(nv_crtc, fb, x, y, true);
	return 0;
}

static void
nvd0_crtc_lut_load(struct drm_crtc *crtc)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	void __iomem *lut = nvbo_kmap_obj_iovirtual(nv_crtc->lut.nvbo);
	int i;

	for (i = 0; i < 256; i++) {
850 851 852
		writew(0x6000 + (nv_crtc->lut.r[i] >> 2), lut + (i * 0x20) + 0);
		writew(0x6000 + (nv_crtc->lut.g[i] >> 2), lut + (i * 0x20) + 2);
		writew(0x6000 + (nv_crtc->lut.b[i] >> 2), lut + (i * 0x20) + 4);
853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898
	}
}

static int
nvd0_crtc_cursor_set(struct drm_crtc *crtc, struct drm_file *file_priv,
		     uint32_t handle, uint32_t width, uint32_t height)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	struct drm_device *dev = crtc->dev;
	struct drm_gem_object *gem;
	struct nouveau_bo *nvbo;
	bool visible = (handle != 0);
	int i, ret = 0;

	if (visible) {
		if (width != 64 || height != 64)
			return -EINVAL;

		gem = drm_gem_object_lookup(dev, file_priv, handle);
		if (unlikely(!gem))
			return -ENOENT;
		nvbo = nouveau_gem_object(gem);

		ret = nouveau_bo_map(nvbo);
		if (ret == 0) {
			for (i = 0; i < 64 * 64; i++) {
				u32 v = nouveau_bo_rd32(nvbo, i);
				nouveau_bo_wr32(nv_crtc->cursor.nvbo, i, v);
			}
			nouveau_bo_unmap(nvbo);
		}

		drm_gem_object_unreference_unlocked(gem);
	}

	if (visible != nv_crtc->cursor.visible) {
		nvd0_crtc_cursor_show(nv_crtc, visible, true);
		nv_crtc->cursor.visible = visible;
	}

	return ret;
}

static int
nvd0_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
{
899 900 901 902
	struct nvd0_curs *curs = nvd0_curs(crtc);
	struct nvd0_chan *chan = nvd0_chan(curs);
	nv_wo32(chan->user, 0x0084, (y << 16) | (x & 0xffff));
	nv_wo32(chan->user, 0x0080, 0x00000000);
903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926
	return 0;
}

static void
nvd0_crtc_gamma_set(struct drm_crtc *crtc, u16 *r, u16 *g, u16 *b,
		    uint32_t start, uint32_t size)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
	u32 end = max(start + size, (u32)256);
	u32 i;

	for (i = start; i < end; i++) {
		nv_crtc->lut.r[i] = r[i];
		nv_crtc->lut.g[i] = g[i];
		nv_crtc->lut.b[i] = b[i];
	}

	nvd0_crtc_lut_load(crtc);
}

static void
nvd0_crtc_destroy(struct drm_crtc *crtc)
{
	struct nouveau_crtc *nv_crtc = nouveau_crtc(crtc);
927 928 929 930 931 932
	struct nvd0_disp *disp = nvd0_disp(crtc->dev);
	struct nvd0_head *head = nvd0_head(crtc);
	nvd0_dmac_destroy(disp->core, &head->ovly.base);
	nvd0_pioc_destroy(disp->core, &head->oimm.base);
	nvd0_dmac_destroy(disp->core, &head->sync.base);
	nvd0_pioc_destroy(disp->core, &head->curs.base);
933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957
	nouveau_bo_unmap(nv_crtc->cursor.nvbo);
	nouveau_bo_ref(NULL, &nv_crtc->cursor.nvbo);
	nouveau_bo_unmap(nv_crtc->lut.nvbo);
	nouveau_bo_ref(NULL, &nv_crtc->lut.nvbo);
	drm_crtc_cleanup(crtc);
	kfree(crtc);
}

static const struct drm_crtc_helper_funcs nvd0_crtc_hfunc = {
	.dpms = nvd0_crtc_dpms,
	.prepare = nvd0_crtc_prepare,
	.commit = nvd0_crtc_commit,
	.mode_fixup = nvd0_crtc_mode_fixup,
	.mode_set = nvd0_crtc_mode_set,
	.mode_set_base = nvd0_crtc_mode_set_base,
	.mode_set_base_atomic = nvd0_crtc_mode_set_base_atomic,
	.load_lut = nvd0_crtc_lut_load,
};

static const struct drm_crtc_funcs nvd0_crtc_func = {
	.cursor_set = nvd0_crtc_cursor_set,
	.cursor_move = nvd0_crtc_cursor_move,
	.gamma_set = nvd0_crtc_gamma_set,
	.set_config = drm_crtc_helper_set_config,
	.destroy = nvd0_crtc_destroy,
958
	.page_flip = nouveau_crtc_page_flip,
959 960
};

961 962 963 964 965 966 967 968 969 970
static void
nvd0_cursor_set_pos(struct nouveau_crtc *nv_crtc, int x, int y)
{
}

static void
nvd0_cursor_set_offset(struct nouveau_crtc *nv_crtc, uint32_t offset)
{
}

971
static int
972
nvd0_crtc_create(struct drm_device *dev, struct nouveau_object *core, int index)
973
{
974
	struct nvd0_disp *disp = nvd0_disp(dev);
975
	struct nvd0_head *head;
976 977 978
	struct drm_crtc *crtc;
	int ret, i;

979 980
	head = kzalloc(sizeof(*head), GFP_KERNEL);
	if (!head)
981 982
		return -ENOMEM;

983 984 985 986 987
	head->base.index = index;
	head->base.set_dither = nvd0_crtc_set_dither;
	head->base.set_scale = nvd0_crtc_set_scale;
	head->base.cursor.set_offset = nvd0_cursor_set_offset;
	head->base.cursor.set_pos = nvd0_cursor_set_pos;
988
	for (i = 0; i < 256; i++) {
989 990 991
		head->base.lut.r[i] = i << 8;
		head->base.lut.g[i] = i << 8;
		head->base.lut.b[i] = i << 8;
992 993
	}

994
	crtc = &head->base.base;
995 996 997 998
	drm_crtc_init(dev, crtc, &nvd0_crtc_func);
	drm_crtc_helper_add(crtc, &nvd0_crtc_hfunc);
	drm_mode_crtc_set_gamma_size(crtc, 256);

999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022
	ret = nouveau_bo_new(dev, 8192, 0x100, TTM_PL_FLAG_VRAM,
			     0, 0x0000, NULL, &head->base.lut.nvbo);
	if (!ret) {
		ret = nouveau_bo_pin(head->base.lut.nvbo, TTM_PL_FLAG_VRAM);
		if (!ret)
			ret = nouveau_bo_map(head->base.lut.nvbo);
		if (ret)
			nouveau_bo_ref(NULL, &head->base.lut.nvbo);
	}

	if (ret)
		goto out;

	nvd0_crtc_lut_load(crtc);

	/* allocate cursor resources */
	ret = nvd0_pioc_create(disp->core, NV50_DISP_CURS_CLASS, index,
			      &(struct nv50_display_curs_class) {
					.head = index,
			      }, sizeof(struct nv50_display_curs_class),
			      &head->curs.base);
	if (ret)
		goto out;

1023
	ret = nouveau_bo_new(dev, 64 * 64 * 4, 0x100, TTM_PL_FLAG_VRAM,
1024
			     0, 0x0000, NULL, &head->base.cursor.nvbo);
1025
	if (!ret) {
1026
		ret = nouveau_bo_pin(head->base.cursor.nvbo, TTM_PL_FLAG_VRAM);
1027
		if (!ret)
1028
			ret = nouveau_bo_map(head->base.cursor.nvbo);
1029
		if (ret)
1030
			nouveau_bo_ref(NULL, &head->base.cursor.nvbo);
1031 1032 1033 1034 1035
	}

	if (ret)
		goto out;

1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
	/* allocate page flip / sync resources */
	ret = nvd0_dmac_create(disp->core, NV50_DISP_SYNC_CLASS, index,
			      &(struct nv50_display_sync_class) {
					.pushbuf = EVO_PUSH_HANDLE(SYNC, index),
					.head = index,
			      }, sizeof(struct nv50_display_sync_class),
			      disp->sync->bo.offset, &head->sync.base);
	if (ret)
		goto out;

	head->sync.sem.offset = EVO_SYNC(1 + index, 0x00);
1047

1048 1049 1050 1051 1052 1053
	/* allocate overlay resources */
	ret = nvd0_pioc_create(disp->core, NV50_DISP_OIMM_CLASS, index,
			      &(struct nv50_display_oimm_class) {
					.head = index,
			      }, sizeof(struct nv50_display_oimm_class),
			      &head->oimm.base);
1054 1055 1056
	if (ret)
		goto out;

1057 1058 1059 1060 1061 1062 1063 1064
	ret = nvd0_dmac_create(disp->core, NV50_DISP_OVLY_CLASS, index,
			      &(struct nv50_display_ovly_class) {
					.pushbuf = EVO_PUSH_HANDLE(OVLY, index),
					.head = index,
			      }, sizeof(struct nv50_display_ovly_class),
			      disp->sync->bo.offset, &head->ovly.base);
	if (ret)
		goto out;
1065 1066 1067 1068 1069 1070 1071

out:
	if (ret)
		nvd0_crtc_destroy(crtc);
	return ret;
}

1072 1073 1074
/******************************************************************************
 * DAC
 *****************************************************************************/
B
Ben Skeggs 已提交
1075 1076 1077 1078
static void
nvd0_dac_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1079
	struct nvd0_disp *disp = nvd0_disp(encoder->dev);
B
Ben Skeggs 已提交
1080 1081 1082
	int or = nv_encoder->or;
	u32 dpms_ctrl;

1083
	dpms_ctrl = 0x00000000;
B
Ben Skeggs 已提交
1084 1085 1086 1087 1088
	if (mode == DRM_MODE_DPMS_STANDBY || mode == DRM_MODE_DPMS_OFF)
		dpms_ctrl |= 0x00000001;
	if (mode == DRM_MODE_DPMS_SUSPEND || mode == DRM_MODE_DPMS_OFF)
		dpms_ctrl |= 0x00000004;

1089
	nv_call(disp->core, NV50_DISP_DAC_PWR + or, dpms_ctrl);
B
Ben Skeggs 已提交
1090 1091 1092
}

static bool
1093 1094
nvd0_dac_mode_fixup(struct drm_encoder *encoder,
		    const struct drm_display_mode *mode,
B
Ben Skeggs 已提交
1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

static void
nvd0_dac_commit(struct drm_encoder *encoder)
{
}

static void
nvd0_dac_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		  struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133
	u32 syncs, magic, *push;

	syncs = 0x00000001;
	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
		syncs |= 0x00000008;
	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
		syncs |= 0x00000010;

	magic = 0x31ec6000 | (nv_crtc->index << 25);
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		magic |= 0x00000001;
B
Ben Skeggs 已提交
1134 1135 1136

	nvd0_dac_dpms(encoder, DRM_MODE_DPMS_ON);

1137
	push = evo_wait(nvd0_mast(encoder->dev), 8);
B
Ben Skeggs 已提交
1138
	if (push) {
1139 1140 1141 1142
		evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
		evo_data(push, syncs);
		evo_data(push, magic);
		evo_mthd(push, 0x0180 + (nv_encoder->or * 0x020), 2);
B
Ben Skeggs 已提交
1143
		evo_data(push, 1 << nv_crtc->index);
1144
		evo_data(push, 0x00ff);
1145
		evo_kick(push, nvd0_mast(encoder->dev));
B
Ben Skeggs 已提交
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nvd0_dac_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct drm_device *dev = encoder->dev;
	u32 *push;

	if (nv_encoder->crtc) {
		nvd0_crtc_prepare(nv_encoder->crtc);

1161
		push = evo_wait(nvd0_mast(dev), 4);
B
Ben Skeggs 已提交
1162 1163 1164 1165 1166
		if (push) {
			evo_mthd(push, 0x0180 + (nv_encoder->or * 0x20), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
1167
			evo_kick(push, nvd0_mast(dev));
B
Ben Skeggs 已提交
1168 1169 1170 1171 1172 1173
		}

		nv_encoder->crtc = NULL;
	}
}

1174 1175 1176
static enum drm_connector_status
nvd0_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
{
1177 1178
	struct nvd0_disp *disp = nvd0_disp(encoder->dev);
	int ret, or = nouveau_encoder(encoder)->or;
B
Ben Skeggs 已提交
1179 1180
	u32 load;

1181 1182 1183
	ret = nv_exec(disp->core, NV50_DISP_DAC_LOAD + or, &load, sizeof(load));
	if (ret || load != 7)
		return connector_status_disconnected;
B
Ben Skeggs 已提交
1184

1185
	return connector_status_connected;
1186 1187
}

B
Ben Skeggs 已提交
1188 1189 1190 1191 1192 1193 1194 1195 1196 1197
static void
nvd0_dac_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nvd0_dac_hfunc = {
	.dpms = nvd0_dac_dpms,
	.mode_fixup = nvd0_dac_mode_fixup,
1198
	.prepare = nvd0_dac_disconnect,
B
Ben Skeggs 已提交
1199 1200 1201 1202
	.commit = nvd0_dac_commit,
	.mode_set = nvd0_dac_mode_set,
	.disable = nvd0_dac_disconnect,
	.get_crtc = nvd0_display_crtc_get,
1203
	.detect = nvd0_dac_detect
B
Ben Skeggs 已提交
1204 1205 1206 1207 1208 1209 1210
};

static const struct drm_encoder_funcs nvd0_dac_func = {
	.destroy = nvd0_dac_destroy,
};

static int
1211
nvd0_dac_create(struct drm_connector *connector, struct dcb_output *dcbe)
B
Ben Skeggs 已提交
1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
{
	struct drm_device *dev = connector->dev;
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
	drm_encoder_init(dev, encoder, &nvd0_dac_func, DRM_MODE_ENCODER_DAC);
	drm_encoder_helper_add(encoder, &nvd0_dac_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1232

1233 1234 1235 1236 1237 1238 1239 1240
/******************************************************************************
 * Audio
 *****************************************************************************/
static void
nvd0_audio_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;
1241
	struct nvd0_disp *disp = nvd0_disp(encoder->dev);
1242 1243 1244 1245 1246 1247 1248

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_monitor_audio(nv_connector->edid))
		return;

	drm_edid_to_eld(&nv_connector->base, nv_connector->edid);

1249 1250 1251
	nv_exec(disp->core, NVA3_DISP_SOR_HDA_ELD + nv_encoder->or,
			    nv_connector->base.eld,
			    nv_connector->base.eld[2] * 4);
1252 1253 1254 1255 1256 1257
}

static void
nvd0_audio_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
1258
	struct nvd0_disp *disp = nvd0_disp(encoder->dev);
1259

1260
	nv_exec(disp->core, NVA3_DISP_SOR_HDA_ELD + nv_encoder->or, NULL, 0);
1261 1262 1263 1264 1265 1266 1267 1268
}

/******************************************************************************
 * HDMI
 *****************************************************************************/
static void
nvd0_hdmi_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode)
{
1269 1270 1271
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
	struct nouveau_connector *nv_connector;
1272 1273
	struct nvd0_disp *disp = nvd0_disp(encoder->dev);
	const u32 moff = (nv_crtc->index << 3) | nv_encoder->or;
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285
	u32 rekey = 56; /* binary driver, and tegra constant */
	u32 max_ac_packet;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (!drm_detect_hdmi_monitor(nv_connector->edid))
		return;

	max_ac_packet  = mode->htotal - mode->hdisplay;
	max_ac_packet -= rekey;
	max_ac_packet -= 18; /* constant from tegra */
	max_ac_packet /= 32;

1286 1287 1288
	nv_call(disp->core, NV84_DISP_SOR_HDMI_PWR + moff,
			    NV84_DISP_SOR_HDMI_PWR_STATE_ON |
			    (max_ac_packet << 16) | rekey);
B
Ben Skeggs 已提交
1289

1290 1291 1292 1293 1294 1295
	nvd0_audio_mode_set(encoder, mode);
}

static void
nvd0_hdmi_disconnect(struct drm_encoder *encoder)
{
1296 1297
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(nv_encoder->crtc);
1298 1299
	struct nvd0_disp *disp = nvd0_disp(encoder->dev);
	const u32 moff = (nv_crtc->index << 3) | nv_encoder->or;
1300

1301
	nvd0_audio_disconnect(encoder);
1302

1303
	nv_call(disp->core, NV84_DISP_SOR_HDMI_PWR + moff, 0x00000000);
1304 1305
}

1306 1307 1308
/******************************************************************************
 * SOR
 *****************************************************************************/
1309
static void
1310
nvd0_sor_dp_train_set(struct drm_device *dev, struct dcb_output *dcb, u8 pattern)
1311
{
1312
	struct nvd0_disp *disp = nvd0_disp(dev);
1313
	const u32 or = ffs(dcb->or) - 1, link = !(dcb->sorconf.link & 1);
1314 1315
	const u32 moff = (link << 2) | or;
	nv_call(disp->core, NV94_DISP_SOR_DP_TRAIN + moff, pattern);
1316 1317 1318
}

static void
1319
nvd0_sor_dp_train_adj(struct drm_device *dev, struct dcb_output *dcb,
1320 1321
		      u8 lane, u8 swing, u8 preem)
{
1322
	struct nvd0_disp *disp = nvd0_disp(dev);
1323
	const u32 or = ffs(dcb->or) - 1, link = !(dcb->sorconf.link & 1);
1324 1325 1326
	const u32 moff = (link << 2) | or;
	const u32 data = (swing << 8) | preem;
	nv_call(disp->core, NV94_DISP_SOR_DP_DRVCTL(lane) + moff, data);
1327 1328 1329
}

static void
1330
nvd0_sor_dp_link_set(struct drm_device *dev, struct dcb_output *dcb, int crtc,
1331 1332
		     int link_nr, u32 link_bw, bool enhframe)
{
1333
	struct nvd0_disp *disp = nvd0_disp(dev);
1334
	const u32 or = ffs(dcb->or) - 1, link = !(dcb->sorconf.link & 1);
1335 1336
	const u32 moff = (crtc << 3) | (link << 2) | or;
	u32 data = ((link_bw / 27000) << 8) | link_nr;
1337
	if (enhframe)
1338 1339
		data |= NV94_DISP_SOR_DP_LNKCTL_FRAME_ENH;
	nv_call(disp->core, NV94_DISP_SOR_DP_LNKCTL + moff, data);
1340 1341
}

1342 1343 1344 1345 1346
static void
nvd0_sor_dpms(struct drm_encoder *encoder, int mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct drm_device *dev = encoder->dev;
1347
	struct nvd0_disp *disp = nvd0_disp(dev);
1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
	struct drm_encoder *partner;
	int or = nv_encoder->or;

	nv_encoder->last_dpms = mode;

	list_for_each_entry(partner, &dev->mode_config.encoder_list, head) {
		struct nouveau_encoder *nv_partner = nouveau_encoder(partner);

		if (partner->encoder_type != DRM_MODE_ENCODER_TMDS)
			continue;

		if (nv_partner != nv_encoder &&
1360
		    nv_partner->dcb->or == nv_encoder->dcb->or) {
1361 1362 1363 1364 1365 1366
			if (nv_partner->last_dpms == DRM_MODE_DPMS_ON)
				return;
			break;
		}
	}

1367
	nv_call(disp->core, NV50_DISP_SOR_PWR + or, (mode == DRM_MODE_DPMS_ON));
1368

1369
	if (nv_encoder->dcb->type == DCB_OUTPUT_DP) {
1370 1371 1372 1373 1374 1375 1376 1377
		struct dp_train_func func = {
			.link_set = nvd0_sor_dp_link_set,
			.train_set = nvd0_sor_dp_train_set,
			.train_adj = nvd0_sor_dp_train_adj
		};

		nouveau_dp_dpms(encoder, mode, nv_encoder->dp.datarate, &func);
	}
1378 1379 1380
}

static bool
1381 1382
nvd0_sor_mode_fixup(struct drm_encoder *encoder,
		    const struct drm_display_mode *mode,
1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399
		    struct drm_display_mode *adjusted_mode)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_connector *nv_connector;

	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	if (nv_connector && nv_connector->native_mode) {
		if (nv_connector->scaling_mode != DRM_MODE_SCALE_NONE) {
			int id = adjusted_mode->base.id;
			*adjusted_mode = *nv_connector->native_mode;
			adjusted_mode->base.id = id;
		}
	}

	return true;
}

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409
static void
nvd0_sor_disconnect(struct drm_encoder *encoder)
{
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct drm_device *dev = encoder->dev;
	u32 *push;

	if (nv_encoder->crtc) {
		nvd0_crtc_prepare(nv_encoder->crtc);

1410
		push = evo_wait(nvd0_mast(dev), 4);
1411 1412 1413 1414 1415
		if (push) {
			evo_mthd(push, 0x0200 + (nv_encoder->or * 0x20), 1);
			evo_data(push, 0x00000000);
			evo_mthd(push, 0x0080, 1);
			evo_data(push, 0x00000000);
1416
			evo_kick(push, nvd0_mast(dev));
1417 1418 1419 1420 1421 1422 1423 1424 1425
		}

		nvd0_hdmi_disconnect(encoder);

		nv_encoder->crtc = NULL;
		nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;
	}
}

1426 1427 1428
static void
nvd0_sor_prepare(struct drm_encoder *encoder)
{
1429
	nvd0_sor_disconnect(encoder);
1430
	if (nouveau_encoder(encoder)->dcb->type == DCB_OUTPUT_DP)
1431
		evo_sync(encoder->dev);
1432 1433 1434 1435 1436 1437 1438 1439
}

static void
nvd0_sor_commit(struct drm_encoder *encoder)
{
}

static void
1440 1441
nvd0_sor_mode_set(struct drm_encoder *encoder, struct drm_display_mode *umode,
		  struct drm_display_mode *mode)
1442
{
1443
	struct drm_device *dev = encoder->dev;
1444
	struct nouveau_drm *drm = nouveau_drm(dev);
1445 1446
	struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
	struct nouveau_crtc *nv_crtc = nouveau_crtc(encoder->crtc);
1447
	struct nouveau_connector *nv_connector;
1448
	struct nvbios *bios = &drm->vbios;
1449
	u32 mode_ctrl = (1 << nv_crtc->index);
1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461
	u32 syncs, magic, *push;
	u32 or_config;

	syncs = 0x00000001;
	if (mode->flags & DRM_MODE_FLAG_NHSYNC)
		syncs |= 0x00000008;
	if (mode->flags & DRM_MODE_FLAG_NVSYNC)
		syncs |= 0x00000010;

	magic = 0x31ec6000 | (nv_crtc->index << 25);
	if (mode->flags & DRM_MODE_FLAG_INTERLACE)
		magic |= 0x00000001;
1462

1463 1464
	nv_connector = nouveau_encoder_connector_get(nv_encoder);
	switch (nv_encoder->dcb->type) {
1465
	case DCB_OUTPUT_TMDS:
1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477
		if (nv_encoder->dcb->sorconf.link & 1) {
			if (mode->clock < 165000)
				mode_ctrl |= 0x00000100;
			else
				mode_ctrl |= 0x00000500;
		} else {
			mode_ctrl |= 0x00000200;
		}

		or_config = (mode_ctrl & 0x00000f00) >> 8;
		if (mode->clock >= 165000)
			or_config |= 0x0100;
1478 1479

		nvd0_hdmi_mode_set(encoder, mode);
1480
		break;
1481
	case DCB_OUTPUT_LVDS:
1482 1483 1484 1485 1486 1487 1488
		or_config = (mode_ctrl & 0x00000f00) >> 8;
		if (bios->fp_no_ddc) {
			if (bios->fp.dual_link)
				or_config |= 0x0100;
			if (bios->fp.if_is_24bit)
				or_config |= 0x0200;
		} else {
1489
			if (nv_connector->type == DCB_CONNECTOR_LVDS_SPWG) {
1490 1491 1492 1493 1494 1495
				if (((u8 *)nv_connector->edid)[121] == 2)
					or_config |= 0x0100;
			} else
			if (mode->clock >= bios->fp.duallink_transition_clk) {
				or_config |= 0x0100;
			}
1496

1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509
			if (or_config & 0x0100) {
				if (bios->fp.strapless_is_24bit & 2)
					or_config |= 0x0200;
			} else {
				if (bios->fp.strapless_is_24bit & 1)
					or_config |= 0x0200;
			}

			if (nv_connector->base.display_info.bpc == 8)
				or_config |= 0x0200;

		}
		break;
1510
	case DCB_OUTPUT_DP:
1511
		if (nv_connector->base.display_info.bpc == 6) {
1512
			nv_encoder->dp.datarate = mode->clock * 18 / 8;
1513
			syncs |= 0x00000002 << 6;
1514
		} else {
1515
			nv_encoder->dp.datarate = mode->clock * 24 / 8;
1516
			syncs |= 0x00000005 << 6;
1517
		}
1518 1519 1520 1521 1522 1523 1524 1525

		if (nv_encoder->dcb->sorconf.link & 1)
			mode_ctrl |= 0x00000800;
		else
			mode_ctrl |= 0x00000900;

		or_config = (mode_ctrl & 0x00000f00) >> 8;
		break;
1526 1527 1528 1529
	default:
		BUG_ON(1);
		break;
	}
1530

1531 1532
	nvd0_sor_dpms(encoder, DRM_MODE_DPMS_ON);

1533
	push = evo_wait(nvd0_mast(dev), 8);
1534
	if (push) {
1535 1536 1537 1538
		evo_mthd(push, 0x0404 + (nv_crtc->index * 0x300), 2);
		evo_data(push, syncs);
		evo_data(push, magic);
		evo_mthd(push, 0x0200 + (nv_encoder->or * 0x020), 2);
1539
		evo_data(push, mode_ctrl);
1540
		evo_data(push, or_config);
1541
		evo_kick(push, nvd0_mast(dev));
1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
	}

	nv_encoder->crtc = encoder->crtc;
}

static void
nvd0_sor_destroy(struct drm_encoder *encoder)
{
	drm_encoder_cleanup(encoder);
	kfree(encoder);
}

static const struct drm_encoder_helper_funcs nvd0_sor_hfunc = {
	.dpms = nvd0_sor_dpms,
	.mode_fixup = nvd0_sor_mode_fixup,
	.prepare = nvd0_sor_prepare,
	.commit = nvd0_sor_commit,
	.mode_set = nvd0_sor_mode_set,
	.disable = nvd0_sor_disconnect,
	.get_crtc = nvd0_display_crtc_get,
};

static const struct drm_encoder_funcs nvd0_sor_func = {
	.destroy = nvd0_sor_destroy,
};

static int
1569
nvd0_sor_create(struct drm_connector *connector, struct dcb_output *dcbe)
1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
{
	struct drm_device *dev = connector->dev;
	struct nouveau_encoder *nv_encoder;
	struct drm_encoder *encoder;

	nv_encoder = kzalloc(sizeof(*nv_encoder), GFP_KERNEL);
	if (!nv_encoder)
		return -ENOMEM;
	nv_encoder->dcb = dcbe;
	nv_encoder->or = ffs(dcbe->or) - 1;
	nv_encoder->last_dpms = DRM_MODE_DPMS_OFF;

	encoder = to_drm_encoder(nv_encoder);
	encoder->possible_crtcs = dcbe->heads;
	encoder->possible_clones = 0;
	drm_encoder_init(dev, encoder, &nvd0_sor_func, DRM_MODE_ENCODER_TMDS);
	drm_encoder_helper_add(encoder, &nvd0_sor_hfunc);

	drm_mode_connector_attach_encoder(connector, encoder);
	return 0;
}
1591 1592 1593 1594

/******************************************************************************
 * Init
 *****************************************************************************/
1595
void
1596 1597 1598 1599 1600 1601 1602
nvd0_display_fini(struct drm_device *dev)
{
}

int
nvd0_display_init(struct drm_device *dev)
{
1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
	u32 *push = evo_wait(nvd0_mast(dev), 32);
	if (push) {
		evo_mthd(push, 0x0088, 1);
		evo_data(push, NvEvoSync);
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x00000000);
		evo_mthd(push, 0x0084, 1);
		evo_data(push, 0x80000000);
		evo_mthd(push, 0x008c, 1);
		evo_data(push, 0x00000000);
		evo_kick(push, nvd0_mast(dev));
		return 0;
1615
	}
1616

1617
	return -EBUSY;
1618 1619 1620 1621 1622
}

void
nvd0_display_destroy(struct drm_device *dev)
{
1623
	struct nvd0_disp *disp = nvd0_disp(dev);
1624

1625
	nvd0_dmac_destroy(disp->core, &disp->mast.base);
1626

1627 1628
	nouveau_bo_unmap(disp->sync);
	nouveau_bo_ref(NULL, &disp->sync);
1629

1630
	nouveau_display(dev)->priv = NULL;
1631 1632 1633 1634 1635 1636
	kfree(disp);
}

int
nvd0_display_create(struct drm_device *dev)
{
1637 1638 1639 1640
	static const u16 oclass[] = {
		NVE0_DISP_CLASS,
		NVD0_DISP_CLASS,
	};
1641 1642 1643
	struct nouveau_device *device = nouveau_dev(dev);
	struct nouveau_drm *drm = nouveau_drm(dev);
	struct dcb_table *dcb = &drm->vbios.dcb;
1644
	struct drm_connector *connector, *tmp;
1645
	struct nvd0_disp *disp;
1646
	struct dcb_output *dcbe;
1647
	int crtcs, ret, i;
1648 1649 1650 1651

	disp = kzalloc(sizeof(*disp), GFP_KERNEL);
	if (!disp)
		return -ENOMEM;
1652 1653 1654 1655 1656

	nouveau_display(dev)->priv = disp;
	nouveau_display(dev)->dtor = nvd0_display_destroy;
	nouveau_display(dev)->init = nvd0_display_init;
	nouveau_display(dev)->fini = nvd0_display_fini;
1657

1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691
	/* small shared memory area we use for notifiers and semaphores */
	ret = nouveau_bo_new(dev, 4096, 0x1000, TTM_PL_FLAG_VRAM,
			     0, 0x0000, NULL, &disp->sync);
	if (!ret) {
		ret = nouveau_bo_pin(disp->sync, TTM_PL_FLAG_VRAM);
		if (!ret)
			ret = nouveau_bo_map(disp->sync);
		if (ret)
			nouveau_bo_ref(NULL, &disp->sync);
	}

	if (ret)
		goto out;

	/* attempt to allocate a supported evo display class */
	ret = -ENODEV;
	for (i = 0; ret && i < ARRAY_SIZE(oclass); i++) {
		ret = nouveau_object_new(nv_object(drm), NVDRM_DEVICE,
					 0xd1500000, oclass[i], NULL, 0,
					 &disp->core);
	}

	if (ret)
		goto out;

	/* allocate master evo channel */
	ret = nvd0_dmac_create(disp->core, NV50_DISP_MAST_CLASS, 0,
			      &(struct nv50_display_mast_class) {
					.pushbuf = EVO_PUSH_HANDLE(MAST, 0),
			      }, sizeof(struct nv50_display_mast_class),
			      disp->sync->bo.offset, &disp->mast.base);
	if (ret)
		goto out;

1692
	/* create crtc objects to represent the hw heads */
1693
	crtcs = nv_rd32(device, 0x022448);
1694
	for (i = 0; i < crtcs; i++) {
1695
		ret = nvd0_crtc_create(dev, disp->core, i);
1696 1697 1698 1699
		if (ret)
			goto out;
	}

1700 1701 1702 1703 1704 1705 1706
	/* create encoder/connector objects based on VBIOS DCB table */
	for (i = 0, dcbe = &dcb->entry[0]; i < dcb->entries; i++, dcbe++) {
		connector = nouveau_connector_create(dev, dcbe->connector);
		if (IS_ERR(connector))
			continue;

		if (dcbe->location != DCB_LOC_ON_CHIP) {
1707
			NV_WARN(drm, "skipping off-chip encoder %d/%d\n",
1708 1709 1710 1711 1712
				dcbe->type, ffs(dcbe->or) - 1);
			continue;
		}

		switch (dcbe->type) {
1713 1714 1715
		case DCB_OUTPUT_TMDS:
		case DCB_OUTPUT_LVDS:
		case DCB_OUTPUT_DP:
1716 1717
			nvd0_sor_create(connector, dcbe);
			break;
1718
		case DCB_OUTPUT_ANALOG:
B
Ben Skeggs 已提交
1719 1720
			nvd0_dac_create(connector, dcbe);
			break;
1721
		default:
1722
			NV_WARN(drm, "skipping unsupported encoder %d/%d\n",
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732
				dcbe->type, ffs(dcbe->or) - 1);
			continue;
		}
	}

	/* cull any connectors we created that don't have an encoder */
	list_for_each_entry_safe(connector, tmp, &dev->mode_config.connector_list, head) {
		if (connector->encoder_ids[0])
			continue;

1733
		NV_WARN(drm, "%s has no encoders, removing\n",
1734 1735 1736 1737
			drm_get_connector_name(connector));
		connector->funcs->destroy(connector);
	}

1738 1739 1740 1741 1742
out:
	if (ret)
		nvd0_display_destroy(dev);
	return ret;
}