dispc.c 90.2 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * linux/drivers/video/omap2/dss/dispc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
28
#include <linux/export.h>
T
Tomi Valkeinen 已提交
29 30 31 32 33 34
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
35
#include <linux/hardirq.h>
36
#include <linux/platform_device.h>
37
#include <linux/pm_runtime.h>
38
#include <linux/sizes.h>
T
Tomi Valkeinen 已提交
39

40
#include <video/omapdss.h>
T
Tomi Valkeinen 已提交
41 42

#include "dss.h"
43
#include "dss_features.h"
44
#include "dispc.h"
T
Tomi Valkeinen 已提交
45 46

/* DISPC */
47
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
48

49 50 51 52 53 54
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
55 56 57 58 59 60
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

61 62 63 64 65 66 67
struct dispc_features {
	u8 sw_start;
	u8 fp_start;
	u8 bp_start;
	u16 sw_max;
	u16 vp_max;
	u16 hp_max;
68 69 70 71
	u8 mgr_width_start;
	u8 mgr_height_start;
	u16 mgr_width_max;
	u16 mgr_height_max;
72
	int (*calc_scaling) (unsigned long pclk, unsigned long lclk,
73 74 75 76
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
77
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem);
78
	unsigned long (*calc_core_clk) (unsigned long pclk,
79 80
		u16 width, u16 height, u16 out_width, u16 out_height,
		bool mem_to_mem);
81
	u8 num_fifos;
82 83 84

	/* swap GFX & WB fifos */
	bool gfx_fifo_workaround:1;
85 86 87

	/* no DISPC_IRQ_FRAMEDONETV on this SoC */
	bool no_framedone_tv:1;
88 89
};

90 91
#define DISPC_MAX_NR_FIFOS 5

T
Tomi Valkeinen 已提交
92
static struct {
93
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
94
	void __iomem    *base;
95 96 97

	int		ctx_loss_cnt;

98
	int irq;
99
	struct clk *dss_clk;
T
Tomi Valkeinen 已提交
100

101 102 103
	u32 fifo_size[DISPC_MAX_NR_FIFOS];
	/* maps which plane is using a fifo. fifo-id -> plane-id */
	int fifo_assignment[DISPC_MAX_NR_FIFOS];
T
Tomi Valkeinen 已提交
104

105
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
106
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
107

108
	const struct dispc_features *feat;
T
Tomi Valkeinen 已提交
109 110
} dispc;

111 112 113 114 115 116 117 118 119 120 121 122
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
	 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163
enum mgr_reg_fields {
	DISPC_MGR_FLD_ENABLE,
	DISPC_MGR_FLD_STNTFT,
	DISPC_MGR_FLD_GO,
	DISPC_MGR_FLD_TFTDATALINES,
	DISPC_MGR_FLD_STALLMODE,
	DISPC_MGR_FLD_TCKENABLE,
	DISPC_MGR_FLD_TCKSELECTION,
	DISPC_MGR_FLD_CPR,
	DISPC_MGR_FLD_FIFOHANDCHECK,
	/* used to maintain a count of the above fields */
	DISPC_MGR_FLD_NUM,
};

static const struct {
	const char *name;
	u32 vsync_irq;
	u32 framedone_irq;
	u32 sync_lost_irq;
	struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
} mgr_desc[] = {
	[OMAP_DSS_CHANNEL_LCD] = {
		.name		= "LCD",
		.vsync_irq	= DISPC_IRQ_VSYNC,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_DIGIT] = {
		.name		= "DIGIT",
		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
164
		.framedone_irq	= DISPC_IRQ_FRAMEDONETV,
165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
			[DISPC_MGR_FLD_STNTFT]		= { },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { },
			[DISPC_MGR_FLD_STALLMODE]	= { },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
			[DISPC_MGR_FLD_CPR]		= { },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_LCD2] = {
		.name		= "LCD2",
		.vsync_irq	= DISPC_IRQ_VSYNC2,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
		},
	},
195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
	[OMAP_DSS_CHANNEL_LCD3] = {
		.name		= "LCD3",
		.vsync_irq	= DISPC_IRQ_VSYNC3,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE3,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST3,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL3,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL3,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL3,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL3,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL3, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG3,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG3,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG3,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG3,  16, 16 },
		},
	},
212 213
};

214 215 216 217 218
struct color_conv_coef {
	int ry, rcr, rcb, gy, gcr, gcb, by, bcr, bcb;
	int full_range;
};

219 220
static unsigned long dispc_plane_pclk_rate(enum omap_plane plane);
static unsigned long dispc_plane_lclk_rate(enum omap_plane plane);
T
Tomi Valkeinen 已提交
221

222
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
223
{
224
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
225 226
}

227
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
228
{
229
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
230 231
}

232 233 234 235 236 237 238 239 240 241 242 243
static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
{
	const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
	return REG_GET(rfld.reg, rfld.high, rfld.low);
}

static void mgr_fld_write(enum omap_channel channel,
					enum mgr_reg_fields regfld, int val) {
	const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
	REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
}

T
Tomi Valkeinen 已提交
244
#define SR(reg) \
245
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
246
#define RR(reg) \
247
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
248

249
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
250
{
251
	int i, j;
T
Tomi Valkeinen 已提交
252

253 254
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
255 256 257 258
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
259 260
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
261
		SR(GLOBAL_ALPHA);
262 263 264 265
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		SR(CONTROL2);
		SR(CONFIG2);
	}
266 267 268 269
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		SR(CONTROL3);
		SR(CONFIG3);
	}
T
Tomi Valkeinen 已提交
270

271 272 273 274 275 276 277 278 279 280 281 282 283 284 285
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

286
		if (dss_has_feature(FEAT_CPR)) {
287 288 289
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
290
		}
291
	}
T
Tomi Valkeinen 已提交
292

293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
313

314 315
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
316

317 318
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
319

320 321
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
322

323 324 325 326
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
327

328 329 330 331 332 333
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
334

335 336
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
337

338 339
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
340

341 342 343 344 345
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			SR(OVL_ATTRIBUTES2(i));
346
	}
347 348 349

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		SR(DIVISOR);
350

351
	dispc.ctx_loss_cnt = dss_get_ctx_loss_count();
352 353 354
	dispc.ctx_valid = true;

	DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
T
Tomi Valkeinen 已提交
355 356
}

357
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
358
{
359
	int i, j, ctx;
360 361 362

	DSSDBG("dispc_restore_context\n");

363 364 365
	if (!dispc.ctx_valid)
		return;

366
	ctx = dss_get_ctx_loss_count();
367 368 369 370 371 372 373

	if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
		return;

	DSSDBG("ctx_loss_count: saved %d, current %d\n",
			dispc.ctx_loss_cnt, ctx);

374
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
375 376 377
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
378 379
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
380
		RR(GLOBAL_ALPHA);
381
	if (dss_has_feature(FEAT_MGR_LCD2))
382
		RR(CONFIG2);
383 384
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONFIG3);
T
Tomi Valkeinen 已提交
385

386 387 388 389 390 391 392 393 394 395 396 397 398 399
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
400

401
		if (dss_has_feature(FEAT_CPR)) {
402 403 404
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
405
		}
406
	}
T
Tomi Valkeinen 已提交
407

408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
428

429 430
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
431

432 433
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
434

435 436
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
437

438 439 440 441
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
442

443 444 445 446 447 448
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
449

450 451
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
452

453 454
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
455

456 457 458 459 460
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			RR(OVL_ATTRIBUTES2(i));
461
	}
T
Tomi Valkeinen 已提交
462

463 464 465
	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
466 467
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
468 469
	if (dss_has_feature(FEAT_MGR_LCD2))
		RR(CONTROL2);
470 471
	if (dss_has_feature(FEAT_MGR_LCD3))
		RR(CONTROL3);
472
	/* clear spurious SYNC_LOST_DIGIT interrupts */
473
	dispc_clear_irqstatus(DISPC_IRQ_SYNC_LOST_DIGIT);
474 475 476 477 478 479

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
480 481

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
482 483 484 485 486
}

#undef SR
#undef RR

487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503
int dispc_runtime_get(void)
{
	int r;

	DSSDBG("dispc_runtime_get\n");

	r = pm_runtime_get_sync(&dispc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

void dispc_runtime_put(void)
{
	int r;

	DSSDBG("dispc_runtime_put\n");

504
	r = pm_runtime_put_sync(&dispc.pdev->dev);
505
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
506 507
}

508 509
u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
{
510
	return mgr_desc[channel].vsync_irq;
511 512
}

513 514
u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
{
515 516 517
	if (channel == OMAP_DSS_CHANNEL_DIGIT && dispc.feat->no_framedone_tv)
		return 0;

518
	return mgr_desc[channel].framedone_irq;
519 520
}

521 522 523 524 525
u32 dispc_mgr_get_sync_lost_irq(enum omap_channel channel)
{
	return mgr_desc[channel].sync_lost_irq;
}

526 527 528 529 530
u32 dispc_wb_get_framedone_irq(void)
{
	return DISPC_IRQ_FRAMEDONEWB;
}

531
bool dispc_mgr_go_busy(enum omap_channel channel)
T
Tomi Valkeinen 已提交
532
{
533
	return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
T
Tomi Valkeinen 已提交
534 535
}

536
void dispc_mgr_go(enum omap_channel channel)
T
Tomi Valkeinen 已提交
537
{
538 539
	WARN_ON(dispc_mgr_is_enabled(channel) == false);
	WARN_ON(dispc_mgr_go_busy(channel));
T
Tomi Valkeinen 已提交
540

541
	DSSDBG("GO %s\n", mgr_desc[channel].name);
T
Tomi Valkeinen 已提交
542

543
	mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
T
Tomi Valkeinen 已提交
544 545
}

546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569
bool dispc_wb_go_busy(void)
{
	return REG_GET(DISPC_CONTROL2, 6, 6) == 1;
}

void dispc_wb_go(void)
{
	enum omap_plane plane = OMAP_DSS_WB;
	bool enable, go;

	enable = REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0) == 1;

	if (!enable)
		return;

	go = REG_GET(DISPC_CONTROL2, 6, 6) == 1;
	if (go) {
		DSSERR("GO bit not down for WB\n");
		return;
	}

	REG_FLD_MOD(DISPC_CONTROL2, 1, 6, 6);
}

570
static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
571
{
572
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
573 574
}

575
static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
576
{
577
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
578 579
}

580
static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
581
{
582
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
583 584
}

585
static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
586 587 588 589 590 591
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

592 593
static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
		u32 value)
594 595 596 597 598 599
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

600
static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
601 602 603 604 605 606
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

607 608 609
static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
610
{
611
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
612 613
	int i;

614 615
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
616 617 618 619

	for (i = 0; i < 8; i++) {
		u32 h, hv;

620 621 622 623 624 625 626 627
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
628

629
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
630 631
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
632
		} else {
633 634
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
635 636
		}

T
Tomi Valkeinen 已提交
637 638
	}

639 640 641
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
642 643
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
644
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
645
				dispc_ovl_write_firv_reg(plane, i, v);
646
			else
647
				dispc_ovl_write_firv2_reg(plane, i, v);
648
		}
T
Tomi Valkeinen 已提交
649 650 651 652
	}
}


653 654 655
static void dispc_ovl_write_color_conv_coef(enum omap_plane plane,
		const struct color_conv_coef *ct)
{
T
Tomi Valkeinen 已提交
656 657
#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

658 659 660 661 662
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 0), CVAL(ct->rcr, ct->ry));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 1), CVAL(ct->gy,  ct->rcb));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 2), CVAL(ct->gcb, ct->gcr));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 3), CVAL(ct->bcr, ct->by));
	dispc_write_reg(DISPC_OVL_CONV_COEF(plane, 4), CVAL(0, ct->bcb));
T
Tomi Valkeinen 已提交
663

664
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), ct->full_range, 11, 11);
T
Tomi Valkeinen 已提交
665 666 667 668

#undef CVAL
}

669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
static void dispc_setup_color_conv_coef(void)
{
	int i;
	int num_ovl = dss_feat_get_num_ovls();
	int num_wb = dss_feat_get_num_wbs();
	const struct color_conv_coef ctbl_bt601_5_ovl = {
		298, 409, 0, 298, -208, -100, 298, 0, 517, 0,
	};
	const struct color_conv_coef ctbl_bt601_5_wb = {
		66, 112, -38, 129, -94, -74, 25, -18, 112, 0,
	};

	for (i = 1; i < num_ovl; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_ovl);

	for (; i < num_wb; i++)
		dispc_ovl_write_color_conv_coef(i, &ctbl_bt601_5_wb);
}
T
Tomi Valkeinen 已提交
687

688
static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
689
{
690
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
691 692
}

693
static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
694
{
695
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
696 697
}

698
static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
699 700 701 702
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

703
static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
704 705 706 707
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

708 709
static void dispc_ovl_set_pos(enum omap_plane plane,
		enum omap_overlay_caps caps, int x, int y)
T
Tomi Valkeinen 已提交
710
{
711 712 713 714 715 716
	u32 val;

	if ((caps & OMAP_DSS_OVL_CAP_POS) == 0)
		return;

	val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
717 718

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
719 720
}

721 722
static void dispc_ovl_set_input_size(enum omap_plane plane, int width,
		int height)
T
Tomi Valkeinen 已提交
723 724
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
725

726
	if (plane == OMAP_DSS_GFX || plane == OMAP_DSS_WB)
727 728 729
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
730 731
}

732 733
static void dispc_ovl_set_output_size(enum omap_plane plane, int width,
		int height)
T
Tomi Valkeinen 已提交
734 735 736 737 738 739
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
740

741 742 743 744
	if (plane == OMAP_DSS_WB)
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
745 746
}

747 748
static void dispc_ovl_set_zorder(enum omap_plane plane,
		enum omap_overlay_caps caps, u8 zorder)
749
{
750
	if ((caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

	if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
		return;

	for (i = 0; i < dss_feat_get_num_ovls(); i++)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

767 768
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane,
		enum omap_overlay_caps caps, bool enable)
769
{
770
	if ((caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
771 772
		return;

773
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
774 775
}

776 777
static void dispc_ovl_setup_global_alpha(enum omap_plane plane,
		enum omap_overlay_caps caps, u8 global_alpha)
T
Tomi Valkeinen 已提交
778
{
779
	static const unsigned shifts[] = { 0, 8, 16, 24, };
780 781
	int shift;

782
	if ((caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
783
		return;
784

785 786
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
787 788
}

789
static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
790
{
791
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
792 793
}

794
static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
795
{
796
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
797 798
}

799
static void dispc_ovl_set_color_mode(enum omap_plane plane,
T
Tomi Valkeinen 已提交
800 801 802
		enum omap_color_mode color_mode)
{
	u32 m = 0;
803 804 805 806
	if (plane != OMAP_DSS_GFX) {
		switch (color_mode) {
		case OMAP_DSS_COLOR_NV12:
			m = 0x0; break;
807
		case OMAP_DSS_COLOR_RGBX16:
808 809 810
			m = 0x1; break;
		case OMAP_DSS_COLOR_RGBA16:
			m = 0x2; break;
811
		case OMAP_DSS_COLOR_RGB12U:
812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834 835
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
		case OMAP_DSS_COLOR_YUV2:
			m = 0xa; break;
		case OMAP_DSS_COLOR_UYVY:
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
836
			BUG(); return;
837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859
		}
	} else {
		switch (color_mode) {
		case OMAP_DSS_COLOR_CLUT1:
			m = 0x0; break;
		case OMAP_DSS_COLOR_CLUT2:
			m = 0x1; break;
		case OMAP_DSS_COLOR_CLUT4:
			m = 0x2; break;
		case OMAP_DSS_COLOR_CLUT8:
			m = 0x3; break;
		case OMAP_DSS_COLOR_RGB12U:
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
860
		case OMAP_DSS_COLOR_RGBX16:
861
			m = 0xa; break;
862
		case OMAP_DSS_COLOR_RGBA16:
863 864 865 866 867 868 869 870 871 872
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
873
			BUG(); return;
874
		}
T
Tomi Valkeinen 已提交
875 876
	}

877
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
878 879
}

880 881 882 883 884 885 886 887 888 889 890 891
static void dispc_ovl_configure_burst_type(enum omap_plane plane,
		enum omap_dss_rotation_type rotation_type)
{
	if (dss_has_feature(FEAT_BURST_2D) == 0)
		return;

	if (rotation_type == OMAP_DSS_ROT_TILER)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
	else
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
}

892
void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
T
Tomi Valkeinen 已提交
893 894 895
{
	int shift;
	u32 val;
896
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
897 898 899 900 901 902 903

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
904
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
905 906 907 908 909 910 911
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

912
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
913 914 915 916 917 918 919 920 921 922 923 924 925 926
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
927 928 929 930 931 932 933 934 935
		case OMAP_DSS_CHANNEL_LCD3:
			if (dss_has_feature(FEAT_MGR_LCD3)) {
				chan = 0;
				chan2 = 2;
			} else {
				BUG();
				return;
			}
			break;
936 937
		default:
			BUG();
938
			return;
939 940 941 942 943 944 945
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
946
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
947 948
}

949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
{
	int shift;
	u32 val;
	enum omap_channel channel;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
966
		return 0;
967 968 969 970
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

971 972 973 974 975 976 977 978
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		if (FLD_GET(val, 31, 30) == 0)
			channel = FLD_GET(val, shift, shift);
		else if (FLD_GET(val, 31, 30) == 1)
			channel = OMAP_DSS_CHANNEL_LCD2;
		else
			channel = OMAP_DSS_CHANNEL_LCD3;
	} else if (dss_has_feature(FEAT_MGR_LCD2)) {
979 980 981 982 983 984 985 986 987 988 989
		if (FLD_GET(val, 31, 30) == 0)
			channel = FLD_GET(val, shift, shift);
		else
			channel = OMAP_DSS_CHANNEL_LCD2;
	} else {
		channel = FLD_GET(val, shift, shift);
	}

	return channel;
}

990 991 992 993 994 995 996
void dispc_wb_set_channel_in(enum dss_writeback_channel channel)
{
	enum omap_plane plane = OMAP_DSS_WB;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), channel, 18, 16);
}

997
static void dispc_ovl_set_burst_size(enum omap_plane plane,
T
Tomi Valkeinen 已提交
998 999
		enum omap_burst_size burst_size)
{
1000
	static const unsigned shifts[] = { 6, 14, 14, 14, 14, };
T
Tomi Valkeinen 已提交
1001 1002
	int shift;

1003
	shift = shifts[plane];
1004
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
1005 1006
}

1007 1008 1009 1010 1011 1012
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
1013
	for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1014
		dispc_ovl_set_burst_size(i, burst_size);
1015 1016
}

1017
static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
1018 1019 1020 1021 1022 1023
{
	unsigned unit = dss_feat_get_burst_size_unit();
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
	return unit * 8;
}

1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037
void dispc_enable_gamma_table(bool enable)
{
	/*
	 * This is partially implemented to support only disabling of
	 * the gamma table.
	 */
	if (enable) {
		DSSWARN("Gamma table enabling for TV not yet supported");
		return;
	}

	REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
}

1038
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
1039
{
1040
	if (channel == OMAP_DSS_CHANNEL_DIGIT)
1041 1042
		return;

1043
	mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
1044 1045
}

1046
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
1047
		const struct omap_dss_cpr_coefs *coefs)
1048 1049 1050
{
	u32 coef_r, coef_g, coef_b;

1051
	if (!dss_mgr_is_lcd(channel))
1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

1066
static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
1067 1068 1069 1070 1071
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

1072
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1073
	val = FLD_MOD(val, enable, 9, 9);
1074
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
1075 1076
}

1077 1078
static void dispc_ovl_enable_replication(enum omap_plane plane,
		enum omap_overlay_caps caps, bool enable)
T
Tomi Valkeinen 已提交
1079
{
1080
	static const unsigned shifts[] = { 5, 10, 10, 10 };
1081
	int shift;
T
Tomi Valkeinen 已提交
1082

1083 1084 1085
	if ((caps & OMAP_DSS_OVL_CAP_REPLICATION) == 0)
		return;

1086 1087
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
1088 1089
}

1090
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
1091
		u16 height)
T
Tomi Valkeinen 已提交
1092 1093 1094
{
	u32 val;

1095 1096 1097
	val = FLD_VAL(height - 1, dispc.feat->mgr_height_start, 16) |
		FLD_VAL(width - 1, dispc.feat->mgr_width_start, 0);

1098
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
1099 1100
}

1101
static void dispc_init_fifos(void)
T
Tomi Valkeinen 已提交
1102 1103
{
	u32 size;
1104
	int fifo;
1105
	u8 start, end;
1106 1107 1108
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();
T
Tomi Valkeinen 已提交
1109

1110
	dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1111

1112 1113
	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(fifo), start, end);
1114
		size *= unit;
1115 1116 1117 1118 1119 1120 1121
		dispc.fifo_size[fifo] = size;

		/*
		 * By default fifos are mapped directly to overlays, fifo 0 to
		 * ovl 0, fifo 1 to ovl 1, etc.
		 */
		dispc.fifo_assignment[fifo] = fifo;
T
Tomi Valkeinen 已提交
1122
	}
1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145

	/*
	 * The GFX fifo on OMAP4 is smaller than the other fifos. The small fifo
	 * causes problems with certain use cases, like using the tiler in 2D
	 * mode. The below hack swaps the fifos of GFX and WB planes, thus
	 * giving GFX plane a larger fifo. WB but should work fine with a
	 * smaller fifo.
	 */
	if (dispc.feat->gfx_fifo_workaround) {
		u32 v;

		v = dispc_read_reg(DISPC_GLOBAL_BUFFER);

		v = FLD_MOD(v, 4, 2, 0); /* GFX BUF top to WB */
		v = FLD_MOD(v, 4, 5, 3); /* GFX BUF bottom to WB */
		v = FLD_MOD(v, 0, 26, 24); /* WB BUF top to GFX */
		v = FLD_MOD(v, 0, 29, 27); /* WB BUF bottom to GFX */

		dispc_write_reg(DISPC_GLOBAL_BUFFER, v);

		dispc.fifo_assignment[OMAP_DSS_GFX] = OMAP_DSS_WB;
		dispc.fifo_assignment[OMAP_DSS_WB] = OMAP_DSS_GFX;
	}
T
Tomi Valkeinen 已提交
1146 1147
}

1148
static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
T
Tomi Valkeinen 已提交
1149
{
1150 1151 1152 1153 1154 1155 1156 1157 1158
	int fifo;
	u32 size = 0;

	for (fifo = 0; fifo < dispc.feat->num_fifos; ++fifo) {
		if (dispc.fifo_assignment[fifo] == plane)
			size += dispc.fifo_size[fifo];
	}

	return size;
T
Tomi Valkeinen 已提交
1159 1160
}

1161
void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
T
Tomi Valkeinen 已提交
1162
{
1163
	u8 hi_start, hi_end, lo_start, lo_end;
1164 1165 1166 1167 1168 1169 1170 1171 1172
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1173

1174 1175 1176
	dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);

1177
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1178
			plane,
1179
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1180
				lo_start, lo_end) * unit,
1181
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1182 1183
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1184

1185
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1186 1187
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
T
Tomi Valkeinen 已提交
1188 1189 1190 1191
}

void dispc_enable_fifomerge(bool enable)
{
1192 1193 1194 1195 1196
	if (!dss_has_feature(FEAT_FIFO_MERGE)) {
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1197 1198 1199 1200
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1201
void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
1202 1203
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update)
1204 1205 1206 1207 1208 1209 1210
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */

	unsigned buf_unit = dss_feat_get_buffer_size_unit();
1211 1212
	unsigned ovl_fifo_size, total_fifo_size, burst_size;
	int i;
1213 1214

	burst_size = dispc_ovl_get_burst_size(plane);
1215
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1216

1217 1218
	if (use_fifomerge) {
		total_fifo_size = 0;
1219
		for (i = 0; i < dss_feat_get_num_ovls(); ++i)
1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

1231
	if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1232 1233
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
1234 1235 1236 1237 1238 1239 1240 1241
	} else if (plane == OMAP_DSS_WB) {
		/*
		 * Most optimal configuration for writeback is to push out data
		 * to the interconnect the moment writeback pushes enough pixels
		 * in the FIFO to form a burst
		 */
		*fifo_low = 0;
		*fifo_high = burst_size;
1242 1243 1244 1245
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1246 1247
}

1248
static void dispc_ovl_set_fir(enum omap_plane plane,
1249 1250
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1251 1252 1253
{
	u32 val;

1254 1255
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1256

1257 1258 1259 1260 1261 1262
		dss_feat_get_reg_field(FEAT_REG_FIRHINC,
					&hinc_start, &hinc_end);
		dss_feat_get_reg_field(FEAT_REG_FIRVINC,
					&vinc_start, &vinc_end);
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1263

1264 1265 1266 1267 1268
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1269 1270
}

1271
static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1272 1273
{
	u32 val;
1274
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1275

1276 1277 1278 1279 1280 1281
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1282
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1283 1284
}

1285
static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1286 1287
{
	u32 val;
1288
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1289

1290 1291 1292 1293 1294 1295
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1296
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1297 1298
}

1299 1300
static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
		int vaccu)
1301 1302 1303 1304 1305 1306 1307
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1308 1309
static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
		int vaccu)
1310 1311 1312 1313 1314 1315
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1316

1317
static void dispc_ovl_set_scale_param(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1318 1319
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1320 1321
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1322
{
1323
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1324

1325 1326
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1327

1328 1329
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1330
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1331 1332
}

1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387
static void dispc_ovl_set_accu_uv(enum omap_plane plane,
		u16 orig_width,	u16 orig_height, u16 out_width, u16 out_height,
		bool ilace, enum omap_color_mode color_mode, u8 rotation)
{
	int h_accu2_0, h_accu2_1;
	int v_accu2_0, v_accu2_1;
	int chroma_hinc, chroma_vinc;
	int idx;

	struct accu {
		s8 h0_m, h0_n;
		s8 h1_m, h1_n;
		s8 v0_m, v0_n;
		s8 v1_m, v1_n;
	};

	const struct accu *accu_table;
	const struct accu *accu_val;

	static const struct accu accu_nv12[4] = {
		{  0, 1,  0, 1 , -1, 2, 0, 1 },
		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
	};

	static const struct accu accu_nv12_ilace[4] = {
		{  0, 1,  0, 1 , -3, 4, -1, 4 },
		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
	};

	static const struct accu accu_yuv[4] = {
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{ -1, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1, -1, 1, 0, 1 },
	};

	switch (rotation) {
	case OMAP_DSS_ROT_0:
		idx = 0;
		break;
	case OMAP_DSS_ROT_90:
		idx = 1;
		break;
	case OMAP_DSS_ROT_180:
		idx = 2;
		break;
	case OMAP_DSS_ROT_270:
		idx = 3;
		break;
	default:
		BUG();
1388
		return;
1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403
	}

	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
		if (ilace)
			accu_table = accu_nv12_ilace;
		else
			accu_table = accu_nv12;
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		accu_table = accu_yuv;
		break;
	default:
		BUG();
1404
		return;
1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420
	}

	accu_val = &accu_table[idx];

	chroma_hinc = 1024 * orig_width / out_width;
	chroma_vinc = 1024 * orig_height / out_height;

	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;

	dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
	dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
}

1421
static void dispc_ovl_set_scaling_common(enum omap_plane plane,
1422 1423 1424 1425 1426 1427 1428 1429 1430
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1431

1432
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1433 1434
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1435
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1436

1437 1438
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1439 1440
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1441
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1442

1443 1444 1445
	/* VRESIZECONF and HRESIZECONF */
	if (dss_has_feature(FEAT_RESIZECONF)) {
		l &= ~(0x3 << 7);
1446 1447
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1448
	}
T
Tomi Valkeinen 已提交
1449

1450 1451 1452 1453 1454
	/* LINEBUFFERSPLIT */
	if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1455

1456
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1457 1458 1459 1460 1461 1462 1463

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1464
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1465 1466 1467 1468 1469 1470
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1471 1472
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1473 1474
}

1475
static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
1476 1477 1478 1479 1480 1481 1482 1483
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;
1484
	bool chroma_upscale = plane != OMAP_DSS_WB ? true : false;
1485 1486 1487 1488 1489 1490 1491

	if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
		return;
	if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
			color_mode != OMAP_DSS_COLOR_UYVY &&
			color_mode != OMAP_DSS_COLOR_NV12)) {
		/* reset chroma resampling for RGB formats  */
1492 1493
		if (plane != OMAP_DSS_WB)
			REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
1494 1495
		return;
	}
1496 1497 1498 1499

	dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
			out_height, ilace, color_mode, rotation);

1500 1501
	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
1502 1503 1504 1505 1506 1507 1508 1509 1510 1511
		if (chroma_upscale) {
			/* UV is subsampled by 2 horizontally and vertically */
			orig_height >>= 1;
			orig_width >>= 1;
		} else {
			/* UV is downsampled by 2 horizontally and vertically */
			orig_height <<= 1;
			orig_width <<= 1;
		}

1512 1513 1514
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1515
		/* For YUV422 with 90/270 rotation, we don't upsample chroma */
1516
		if (rotation == OMAP_DSS_ROT_0 ||
1517 1518 1519 1520 1521 1522 1523 1524 1525
				rotation == OMAP_DSS_ROT_180) {
			if (chroma_upscale)
				/* UV is subsampled by 2 horizontally */
				orig_width >>= 1;
			else
				/* UV is downsampled by 2 horizontally */
				orig_width <<= 1;
		}

1526 1527 1528
		/* must use FIR for YUV422 if rotated */
		if (rotation != OMAP_DSS_ROT_0)
			scale_x = scale_y = true;
1529

1530 1531 1532
		break;
	default:
		BUG();
1533
		return;
1534 1535 1536 1537 1538 1539 1540
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1541
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1542 1543 1544
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

1545 1546 1547 1548
	if (plane != OMAP_DSS_WB)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
			(scale_x || scale_y) ? 1 : 0, 8, 8);

1549 1550 1551 1552 1553 1554
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
}

1555
static void dispc_ovl_set_scaling(enum omap_plane plane,
1556 1557 1558 1559 1560 1561 1562 1563
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1564
	dispc_ovl_set_scaling_common(plane,
1565 1566 1567 1568 1569 1570
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
			fieldmode, color_mode,
			rotation);

1571
	dispc_ovl_set_scaling_uv(plane,
1572 1573 1574 1575 1576 1577 1578
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
		fieldmode, color_mode,
		rotation);
}

1579
static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
T
Tomi Valkeinen 已提交
1580 1581
		bool mirroring, enum omap_color_mode color_mode)
{
1582 1583 1584
	bool row_repeat = false;
	int vidrot = 0;

T
Tomi Valkeinen 已提交
1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY) {

		if (mirroring) {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		} else {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		}

		if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
1621
			row_repeat = true;
T
Tomi Valkeinen 已提交
1622
		else
1623
			row_repeat = false;
T
Tomi Valkeinen 已提交
1624
	}
1625

1626
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1627
	if (dss_has_feature(FEAT_ROWREPEATENABLE))
1628 1629
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
T
Tomi Valkeinen 已提交
1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641
}

static int color_mode_to_bpp(enum omap_color_mode color_mode)
{
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
		return 1;
	case OMAP_DSS_COLOR_CLUT2:
		return 2;
	case OMAP_DSS_COLOR_CLUT4:
		return 4;
	case OMAP_DSS_COLOR_CLUT8:
1642
	case OMAP_DSS_COLOR_NV12:
T
Tomi Valkeinen 已提交
1643 1644 1645 1646 1647 1648
		return 8;
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1649 1650 1651 1652
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGBX16:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
T
Tomi Valkeinen 已提交
1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
		return 16;
	case OMAP_DSS_COLOR_RGB24P:
		return 24;
	case OMAP_DSS_COLOR_RGB24U:
	case OMAP_DSS_COLOR_ARGB32:
	case OMAP_DSS_COLOR_RGBA32:
	case OMAP_DSS_COLOR_RGBX32:
		return 32;
	default:
		BUG();
1663
		return 0;
T
Tomi Valkeinen 已提交
1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
1677
		return 0;
T
Tomi Valkeinen 已提交
1678 1679 1680 1681 1682 1683 1684 1685
}

static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1686
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731
{
	u8 ps;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		ps = 4;
		break;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
	case OMAP_DSS_ROT_180:
		/*
		 * If the pixel format is YUV or UYVY divide the width
		 * of the image by 2 for 0 and 180 degree rotation.
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90:
	case OMAP_DSS_ROT_270:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;

1732 1733 1734 1735
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - x_predecim * width) +
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752
		break;

	case OMAP_DSS_ROT_0 + 4:
	case OMAP_DSS_ROT_180 + 4:
		/* If the pixel format is YUV or UYVY divide the width
		 * of the image by 2  for 0 degree and 180 degree
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90 + 4:
	case OMAP_DSS_ROT_270 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;
1753 1754 1755 1756
		*row_inc = pixinc(1 -
			(y_predecim * screen_width + x_predecim * width) -
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1757 1758 1759 1760
		break;

	default:
		BUG();
1761
		return;
T
Tomi Valkeinen 已提交
1762 1763 1764 1765 1766 1767 1768 1769 1770
	}
}

static void calc_dma_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1771
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812
{
	u8 ps;
	u16 fbw, fbh;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/* width & height are overlay sizes, convert to fb sizes */

	if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
		fbw = width;
		fbh = height;
	} else {
		fbw = height;
		fbh = width;
	}

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1813 1814 1815 1816 1817 1818 1819 1820
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - fbw * x_predecim) +
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1821 1822 1823 1824 1825 1826 1827
		break;
	case OMAP_DSS_ROT_90:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
1828 1829 1830
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1831 1832 1833 1834 1835 1836 1837 1838
		break;
	case OMAP_DSS_ROT_180:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(-1 -
1839 1840 1841 1842 1843 1844 1845
			(y_predecim * screen_width - fbw * x_predecim) -
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
1846 1847 1848 1849 1850 1851 1852
		break;
	case OMAP_DSS_ROT_270:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
1853 1854 1855
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1856 1857 1858 1859 1860 1861 1862 1863 1864
		break;

	/* mirroring */
	case OMAP_DSS_ROT_0 + 4:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1865
		*row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
T
Tomi Valkeinen 已提交
1866 1867
				(fieldmode ? screen_width : 0),
				ps);
1868 1869 1870 1871 1872
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
1873 1874 1875 1876 1877 1878 1879 1880
		break;

	case OMAP_DSS_ROT_90 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
1881 1882
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
1883
				ps);
1884
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1885 1886 1887 1888 1889 1890 1891 1892
		break;

	case OMAP_DSS_ROT_180 + 4:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1893
		*row_inc = pixinc(1 - y_predecim * screen_width * 2 -
T
Tomi Valkeinen 已提交
1894 1895
				(fieldmode ? screen_width : 0),
				ps);
1896 1897 1898 1899 1900
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1901 1902 1903 1904 1905 1906 1907 1908
		break;

	case OMAP_DSS_ROT_270 + 4:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
1909 1910
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
1911
				ps);
1912
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1913 1914 1915 1916
		break;

	default:
		BUG();
1917
		return;
T
Tomi Valkeinen 已提交
1918 1919 1920
	}
}

1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959
static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset, unsigned *offset0, unsigned *offset1,
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
{
	u8 ps;

	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("scrw %d, width %d\n", screen_width, width);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	*offset1 = 0;
	if (field_offset)
		*offset0 = *offset1 + field_offset * screen_width * ps;
	else
		*offset0 = *offset1;
	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
			(fieldmode ? screen_width : 0), ps);
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
		color_mode == OMAP_DSS_COLOR_UYVY)
		*pix_inc = pixinc(x_predecim, 2 * ps);
	else
		*pix_inc = pixinc(x_predecim, ps);
}

1960 1961 1962 1963
/*
 * This function is used to avoid synclosts in OMAP3, because of some
 * undocumented horizontal position and timing related limitations.
 */
1964
static int check_horiz_timing_omap3(unsigned long pclk, unsigned long lclk,
1965
		const struct omap_video_timings *t, u16 pos_x,
1966 1967
		u16 width, u16 height, u16 out_width, u16 out_height)
{
1968
	const int ds = DIV_ROUND_UP(height, out_height);
1969
	unsigned long nonactive;
1970 1971 1972 1973
	static const u8 limits[3] = { 8, 10, 20 };
	u64 val, blank;
	int i;

1974
	nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
1975 1976 1977 1978 1979 1980

	i = 0;
	if (out_height < height)
		i++;
	if (out_width < width)
		i++;
1981
	blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992
	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
	if (blank <= limits[i])
		return -EINVAL;

	/*
	 * Pixel data should be prepared before visible display point starts.
	 * So, atleast DS-2 lines must have already been fetched by DISPC
	 * during nonactive - pos_x period.
	 */
	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
1993 1994
		val, max(0, ds - 2) * width);
	if (val < max(0, ds - 2) * width)
1995 1996 1997 1998 1999 2000 2001 2002 2003
		return -EINVAL;

	/*
	 * All lines need to be refilled during the nonactive period of which
	 * only one line can be loaded during the active period. So, atleast
	 * DS - 1 lines should be loaded during nonactive period.
	 */
	val =  div_u64((u64)nonactive * lclk, pclk);
	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
2004 2005
		val, max(0, ds - 1) * width);
	if (val < max(0, ds - 1) * width)
2006 2007 2008 2009 2010
		return -EINVAL;

	return 0;
}

2011
static unsigned long calc_core_clk_five_taps(unsigned long pclk,
2012 2013
		const struct omap_video_timings *mgr_timings, u16 width,
		u16 height, u16 out_width, u16 out_height,
2014
		enum omap_color_mode color_mode)
T
Tomi Valkeinen 已提交
2015
{
2016
	u32 core_clk = 0;
2017
	u64 tmp;
T
Tomi Valkeinen 已提交
2018

2019 2020 2021
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
2022
	if (height > out_height) {
2023
		unsigned int ppl = mgr_timings->x_res;
T
Tomi Valkeinen 已提交
2024 2025 2026

		tmp = pclk * height * out_width;
		do_div(tmp, 2 * out_height * ppl);
2027
		core_clk = tmp;
T
Tomi Valkeinen 已提交
2028

2029 2030 2031 2032
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

T
Tomi Valkeinen 已提交
2033 2034
			tmp = pclk * (height - 2 * out_height) * out_width;
			do_div(tmp, 2 * out_height * (ppl - out_width));
2035
			core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2036 2037 2038 2039 2040 2041
		}
	}

	if (width > out_width) {
		tmp = pclk * width;
		do_div(tmp, out_width);
2042
		core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
2043 2044

		if (color_mode == OMAP_DSS_COLOR_RGB24U)
2045
			core_clk <<= 1;
T
Tomi Valkeinen 已提交
2046 2047
	}

2048
	return core_clk;
T
Tomi Valkeinen 已提交
2049 2050
}

2051
static unsigned long calc_core_clk_24xx(unsigned long pclk, u16 width,
2052
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2053 2054 2055 2056 2057 2058 2059
{
	if (height > out_height && width > out_width)
		return pclk * 4;
	else
		return pclk * 2;
}

2060
static unsigned long calc_core_clk_34xx(unsigned long pclk, u16 width,
2061
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
T
Tomi Valkeinen 已提交
2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082
{
	unsigned int hf, vf;

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;
	if (height > out_height)
		vf = 2;
	else
		vf = 1;

2083 2084 2085
	return pclk * vf * hf;
}

2086
static unsigned long calc_core_clk_44xx(unsigned long pclk, u16 width,
2087
		u16 height, u16 out_width, u16 out_height, bool mem_to_mem)
2088
{
2089 2090 2091 2092 2093 2094 2095 2096 2097
	/*
	 * If the overlay/writeback is in mem to mem mode, there are no
	 * downscaling limitations with respect to pixel clock, return 1 as
	 * required core clock to represent that we have sufficient enough
	 * core clock to do maximum downscaling
	 */
	if (mem_to_mem)
		return 1;

2098 2099 2100 2101 2102 2103
	if (width > out_width)
		return DIV_ROUND_UP(pclk, out_width) * width;
	else
		return pclk;
}

2104
static int dispc_ovl_calc_scaling_24xx(unsigned long pclk, unsigned long lclk,
2105 2106 2107 2108
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2109
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2110 2111 2112 2113 2114 2115
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2116

2117 2118 2119 2120 2121
	*five_taps = false;

	do {
		in_height = DIV_ROUND_UP(height, *decim_y);
		in_width = DIV_ROUND_UP(width, *decim_x);
2122
		*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2123
				in_height, out_width, out_height, mem_to_mem);
2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144
		error = (in_width > maxsinglelinewidth || !*core_clk ||
			*core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale max input width exceeded");
		return -EINVAL;
	}
	return 0;
}

2145
static int dispc_ovl_calc_scaling_34xx(unsigned long pclk, unsigned long lclk,
2146 2147 2148 2149
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2150
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2151 2152 2153 2154 2155 2156 2157 2158 2159 2160
{
	int error;
	u16 in_width, in_height;
	int min_factor = min(*decim_x, *decim_y);
	const int maxsinglelinewidth =
			dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);

	do {
		in_height = DIV_ROUND_UP(height, *decim_y);
		in_width = DIV_ROUND_UP(width, *decim_x);
2161
		*core_clk = calc_core_clk_five_taps(pclk, mgr_timings,
2162 2163
			in_width, in_height, out_width, out_height, color_mode);

2164
		error = check_horiz_timing_omap3(pclk, lclk, mgr_timings,
2165 2166
				pos_x, in_width, in_height, out_width,
				out_height);
2167 2168 2169 2170 2171 2172

		if (in_width > maxsinglelinewidth)
			if (in_height > out_height &&
						in_height < out_height * 2)
				*five_taps = false;
		if (!*five_taps)
2173
			*core_clk = dispc.feat->calc_core_clk(pclk, in_width,
2174 2175
					in_height, out_width, out_height,
					mem_to_mem);
2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191

		error = (error || in_width > maxsinglelinewidth * 2 ||
			(in_width > maxsinglelinewidth && *five_taps) ||
			!*core_clk || *core_clk > dispc_core_clk_rate());
		if (error) {
			if (*decim_x == *decim_y) {
				*decim_x = min_factor;
				++*decim_y;
			} else {
				swap(*decim_x, *decim_y);
				if (*decim_x < *decim_y)
					++*decim_x;
			}
		}
	} while (*decim_x <= *x_predecim && *decim_y <= *y_predecim && error);

2192 2193
	if (check_horiz_timing_omap3(pclk, lclk, mgr_timings, pos_x, width,
				height, out_width, out_height)){
2194 2195
			DSSERR("horizontal timing too tight\n");
			return -EINVAL;
2196
	}
2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210

	if (in_width > (maxsinglelinewidth * 2)) {
		DSSERR("Cannot setup scaling");
		DSSERR("width exceeds maximum width possible");
		return -EINVAL;
	}

	if (in_width > maxsinglelinewidth && *five_taps) {
		DSSERR("cannot setup scaling with five taps");
		return -EINVAL;
	}
	return 0;
}

2211
static int dispc_ovl_calc_scaling_44xx(unsigned long pclk, unsigned long lclk,
2212 2213 2214 2215
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode, bool *five_taps,
		int *x_predecim, int *y_predecim, int *decim_x, int *decim_y,
2216
		u16 pos_x, unsigned long *core_clk, bool mem_to_mem)
2217 2218 2219 2220 2221 2222
{
	u16 in_width, in_width_max;
	int decim_x_min = *decim_x;
	u16 in_height = DIV_ROUND_UP(height, *decim_y);
	const int maxsinglelinewidth =
				dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
2223
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2224

2225 2226 2227
	if (mem_to_mem) {
		in_width_max = out_width * maxdownscale;
	} else {
2228 2229
		in_width_max = dispc_core_clk_rate() /
					DIV_ROUND_UP(pclk, out_width);
2230
	}
2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247

	*decim_x = DIV_ROUND_UP(width, in_width_max);

	*decim_x = *decim_x > decim_x_min ? *decim_x : decim_x_min;
	if (*decim_x > *x_predecim)
		return -EINVAL;

	do {
		in_width = DIV_ROUND_UP(width, *decim_x);
	} while (*decim_x <= *x_predecim &&
			in_width > maxsinglelinewidth && ++*decim_x);

	if (in_width > maxsinglelinewidth) {
		DSSERR("Cannot scale width exceeds max line width");
		return -EINVAL;
	}

2248
	*core_clk = dispc.feat->calc_core_clk(pclk, in_width, in_height,
2249
				out_width, out_height, mem_to_mem);
2250
	return 0;
T
Tomi Valkeinen 已提交
2251 2252
}

2253
static int dispc_ovl_calc_scaling(unsigned long pclk, unsigned long lclk,
2254
		enum omap_overlay_caps caps,
2255 2256
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
2257
		enum omap_color_mode color_mode, bool *five_taps,
2258
		int *x_predecim, int *y_predecim, u16 pos_x,
2259
		enum omap_dss_rotation_type rotation_type, bool mem_to_mem)
2260
{
2261
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
2262
	const int max_decim_limit = 16;
2263
	unsigned long core_clk = 0;
2264
	int decim_x, decim_y, ret;
2265

2266 2267 2268
	if (width == out_width && height == out_height)
		return 0;

2269
	if ((caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
2270
		return -EINVAL;
2271

2272
	if (mem_to_mem) {
2273 2274 2275 2276 2277 2278 2279
		*x_predecim = *y_predecim = 1;
	} else {
		*x_predecim = max_decim_limit;
		*y_predecim = (rotation_type == OMAP_DSS_ROT_TILER &&
				dss_has_feature(FEAT_BURST_2D)) ?
				2 : max_decim_limit;
	}
2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294

	if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
	    color_mode == OMAP_DSS_COLOR_CLUT2 ||
	    color_mode == OMAP_DSS_COLOR_CLUT4 ||
	    color_mode == OMAP_DSS_COLOR_CLUT8) {
		*x_predecim = 1;
		*y_predecim = 1;
		*five_taps = false;
		return 0;
	}

	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);

	if (decim_x > *x_predecim || out_width > width * 8)
2295 2296
		return -EINVAL;

2297
	if (decim_y > *y_predecim || out_height > height * 8)
2298 2299
		return -EINVAL;

2300
	ret = dispc.feat->calc_scaling(pclk, lclk, mgr_timings, width, height,
2301
		out_width, out_height, color_mode, five_taps,
2302 2303
		x_predecim, y_predecim, &decim_x, &decim_y, pos_x, &core_clk,
		mem_to_mem);
2304 2305
	if (ret)
		return ret;
2306

2307 2308
	DSSDBG("required core clk rate = %lu Hz\n", core_clk);
	DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
2309

2310
	if (!core_clk || core_clk > dispc_core_clk_rate()) {
2311
		DSSERR("failed to set up scaling, "
2312 2313 2314
			"required core clk rate = %lu Hz, "
			"current core clk rate = %lu Hz\n",
			core_clk, dispc_core_clk_rate());
2315 2316 2317
		return -EINVAL;
	}

2318 2319
	*x_predecim = decim_x;
	*y_predecim = decim_y;
2320 2321 2322
	return 0;
}

2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362
int dispc_ovl_check(enum omap_plane plane, enum omap_channel channel,
		const struct omap_overlay_info *oi,
		const struct omap_video_timings *timings,
		int *x_predecim, int *y_predecim)
{
	enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
	bool five_taps = true;
	bool fieldmode = 0;
	u16 in_height = oi->height;
	u16 in_width = oi->width;
	bool ilace = timings->interlace;
	u16 out_width, out_height;
	int pos_x = oi->pos_x;
	unsigned long pclk = dispc_mgr_pclk_rate(channel);
	unsigned long lclk = dispc_mgr_lclk_rate(channel);

	out_width = oi->out_width == 0 ? oi->width : oi->out_width;
	out_height = oi->out_height == 0 ? oi->height : oi->out_height;

	if (ilace && oi->height == out_height)
		fieldmode = 1;

	if (ilace) {
		if (fieldmode)
			in_height /= 2;
		out_height /= 2;

		DSSDBG("adjusting for ilace: height %d, out_height %d\n",
				in_height, out_height);
	}

	if (!dss_feat_color_mode_supported(plane, oi->color_mode))
		return -EINVAL;

	return dispc_ovl_calc_scaling(pclk, lclk, caps, timings, in_width,
			in_height, out_width, out_height, oi->color_mode,
			&five_taps, x_predecim, y_predecim, pos_x,
			oi->rotation_type, false);
}

2363
static int dispc_ovl_setup_common(enum omap_plane plane,
2364 2365 2366 2367 2368
		enum omap_overlay_caps caps, u32 paddr, u32 p_uv_addr,
		u16 screen_width, int pos_x, int pos_y, u16 width, u16 height,
		u16 out_width, u16 out_height, enum omap_color_mode color_mode,
		u8 rotation, bool mirror, u8 zorder, u8 pre_mult_alpha,
		u8 global_alpha, enum omap_dss_rotation_type rotation_type,
2369 2370
		bool replication, const struct omap_video_timings *mgr_timings,
		bool mem_to_mem)
T
Tomi Valkeinen 已提交
2371
{
2372
	bool five_taps = true;
T
Tomi Valkeinen 已提交
2373
	bool fieldmode = 0;
2374
	int r, cconv = 0;
T
Tomi Valkeinen 已提交
2375 2376 2377
	unsigned offset0, offset1;
	s32 row_inc;
	s32 pix_inc;
2378
	u16 frame_width, frame_height;
T
Tomi Valkeinen 已提交
2379
	unsigned int field_offset = 0;
2380 2381
	u16 in_height = height;
	u16 in_width = width;
2382
	int x_predecim = 1, y_predecim = 1;
2383
	bool ilace = mgr_timings->interlace;
2384 2385
	unsigned long pclk = dispc_plane_pclk_rate(plane);
	unsigned long lclk = dispc_plane_lclk_rate(plane);
2386

2387
	if (paddr == 0)
T
Tomi Valkeinen 已提交
2388 2389
		return -EINVAL;

2390 2391
	out_width = out_width == 0 ? width : out_width;
	out_height = out_height == 0 ? height : out_height;
2392

2393
	if (ilace && height == out_height)
T
Tomi Valkeinen 已提交
2394 2395 2396 2397
		fieldmode = 1;

	if (ilace) {
		if (fieldmode)
2398
			in_height /= 2;
2399
		pos_y /= 2;
2400
		out_height /= 2;
T
Tomi Valkeinen 已提交
2401 2402

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
2403 2404
			"out_height %d\n", in_height, pos_y,
			out_height);
T
Tomi Valkeinen 已提交
2405 2406
	}

2407
	if (!dss_feat_color_mode_supported(plane, color_mode))
2408 2409
		return -EINVAL;

2410
	r = dispc_ovl_calc_scaling(pclk, lclk, caps, mgr_timings, in_width,
2411 2412
			in_height, out_width, out_height, color_mode,
			&five_taps, &x_predecim, &y_predecim, pos_x,
2413
			rotation_type, mem_to_mem);
2414 2415
	if (r)
		return r;
T
Tomi Valkeinen 已提交
2416

2417 2418 2419
	in_width = DIV_ROUND_UP(in_width, x_predecim);
	in_height = DIV_ROUND_UP(in_height, y_predecim);

2420 2421 2422
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY ||
			color_mode == OMAP_DSS_COLOR_NV12)
2423
		cconv = 1;
T
Tomi Valkeinen 已提交
2424 2425 2426 2427 2428 2429 2430 2431 2432

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
2433
		if (!in_height || in_height == out_height)
T
Tomi Valkeinen 已提交
2434 2435
			field_offset = 0;
		else
2436
			field_offset = in_height / out_height / 2;
T
Tomi Valkeinen 已提交
2437 2438 2439 2440 2441 2442
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

2443 2444 2445 2446 2447
	offset0 = 0;
	offset1 = 0;
	row_inc = 0;
	pix_inc = 0;

2448 2449 2450 2451 2452 2453 2454 2455
	if (plane == OMAP_DSS_WB) {
		frame_width = out_width;
		frame_height = out_height;
	} else {
		frame_width = in_width;
		frame_height = height;
	}

2456
	if (rotation_type == OMAP_DSS_ROT_TILER)
2457
		calc_tiler_rotation_offset(screen_width, frame_width,
2458
				color_mode, fieldmode, field_offset,
2459 2460
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
2461
	else if (rotation_type == OMAP_DSS_ROT_DMA)
2462 2463
		calc_dma_rotation_offset(rotation, mirror, screen_width,
				frame_width, frame_height,
2464
				color_mode, fieldmode, field_offset,
2465 2466
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2467
	else
2468
		calc_vrfb_rotation_offset(rotation, mirror,
2469
				screen_width, frame_width, frame_height,
2470
				color_mode, fieldmode, field_offset,
2471 2472
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2473 2474 2475 2476

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

2477
	dispc_ovl_set_color_mode(plane, color_mode);
T
Tomi Valkeinen 已提交
2478

2479
	dispc_ovl_configure_burst_type(plane, rotation_type);
2480

2481 2482
	dispc_ovl_set_ba0(plane, paddr + offset0);
	dispc_ovl_set_ba1(plane, paddr + offset1);
T
Tomi Valkeinen 已提交
2483

2484 2485 2486
	if (OMAP_DSS_COLOR_NV12 == color_mode) {
		dispc_ovl_set_ba0_uv(plane, p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, p_uv_addr + offset1);
2487 2488
	}

2489 2490
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
2491

2492
	DSSDBG("%d,%d %dx%d -> %dx%d\n", pos_x, pos_y, in_width,
2493
			in_height, out_width, out_height);
T
Tomi Valkeinen 已提交
2494

2495
	dispc_ovl_set_pos(plane, caps, pos_x, pos_y);
T
Tomi Valkeinen 已提交
2496

2497
	dispc_ovl_set_input_size(plane, in_width, in_height);
T
Tomi Valkeinen 已提交
2498

2499
	if (caps & OMAP_DSS_OVL_CAP_SCALE) {
2500 2501
		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
				   out_height, ilace, five_taps, fieldmode,
2502
				   color_mode, rotation);
2503
		dispc_ovl_set_output_size(plane, out_width, out_height);
2504
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
2505 2506
	}

2507
	dispc_ovl_set_rotation_attrs(plane, rotation, mirror, color_mode);
T
Tomi Valkeinen 已提交
2508

2509 2510 2511
	dispc_ovl_set_zorder(plane, caps, zorder);
	dispc_ovl_set_pre_mult_alpha(plane, caps, pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, caps, global_alpha);
T
Tomi Valkeinen 已提交
2512

2513
	dispc_ovl_enable_replication(plane, caps, replication);
2514

T
Tomi Valkeinen 已提交
2515 2516 2517
	return 0;
}

2518
int dispc_ovl_setup(enum omap_plane plane, const struct omap_overlay_info *oi,
2519 2520
		bool replication, const struct omap_video_timings *mgr_timings,
		bool mem_to_mem)
2521 2522
{
	int r;
2523
	enum omap_overlay_caps caps = dss_feat_get_overlay_caps(plane);
2524 2525 2526 2527 2528 2529 2530 2531 2532 2533
	enum omap_channel channel;

	channel = dispc_ovl_get_channel_out(plane);

	DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
		"%dx%d, cmode %x, rot %d, mir %d, chan %d repl %d\n",
		plane, oi->paddr, oi->p_uv_addr, oi->screen_width, oi->pos_x,
		oi->pos_y, oi->width, oi->height, oi->out_width, oi->out_height,
		oi->color_mode, oi->rotation, oi->mirror, channel, replication);

2534
	r = dispc_ovl_setup_common(plane, caps, oi->paddr, oi->p_uv_addr,
2535 2536 2537
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
		oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
		oi->mirror, oi->zorder, oi->pre_mult_alpha, oi->global_alpha,
2538
		oi->rotation_type, replication, mgr_timings, mem_to_mem);
2539 2540 2541 2542

	return r;
}

2543
int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
2544
		bool mem_to_mem, const struct omap_video_timings *mgr_timings)
2545 2546
{
	int r;
2547
	u32 l;
2548 2549 2550 2551
	enum omap_plane plane = OMAP_DSS_WB;
	const int pos_x = 0, pos_y = 0;
	const u8 zorder = 0, global_alpha = 0;
	const bool replication = false;
2552
	bool truncation;
2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
	int in_width = mgr_timings->x_res;
	int in_height = mgr_timings->y_res;
	enum omap_overlay_caps caps =
		OMAP_DSS_OVL_CAP_SCALE | OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA;

	DSSDBG("dispc_wb_setup, pa %x, pa_uv %x, %d,%d -> %dx%d, cmode %x, "
		"rot %d, mir %d\n", wi->paddr, wi->p_uv_addr, in_width,
		in_height, wi->width, wi->height, wi->color_mode, wi->rotation,
		wi->mirror);

	r = dispc_ovl_setup_common(plane, caps, wi->paddr, wi->p_uv_addr,
		wi->buf_width, pos_x, pos_y, in_width, in_height, wi->width,
		wi->height, wi->color_mode, wi->rotation, wi->mirror, zorder,
		wi->pre_mult_alpha, global_alpha, wi->rotation_type,
2567 2568 2569 2570 2571 2572 2573 2574 2575 2576 2577 2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
		replication, mgr_timings, mem_to_mem);

	switch (wi->color_mode) {
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_RGB24P:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
	case OMAP_DSS_COLOR_RGBX16:
		truncation = true;
		break;
	default:
		truncation = false;
		break;
	}

	/* setup extra DISPC_WB_ATTRIBUTES */
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
	l = FLD_MOD(l, truncation, 10, 10);	/* TRUNCATIONENABLE */
	l = FLD_MOD(l, mem_to_mem, 19, 19);	/* WRITEBACKMODE */
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
2590 2591 2592 2593

	return r;
}

2594
int dispc_ovl_enable(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
2595
{
2596 2597
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

2598
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2599 2600

	return 0;
T
Tomi Valkeinen 已提交
2601 2602
}

T
Tomi Valkeinen 已提交
2603 2604 2605 2606 2607
bool dispc_ovl_enabled(enum omap_plane plane)
{
	return REG_GET(DISPC_OVL_ATTRIBUTES(plane), 0, 0);
}

2608
void dispc_mgr_enable(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2609
{
2610 2611 2612
	mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
	/* flush posted write */
	mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
T
Tomi Valkeinen 已提交
2613 2614
}

2615 2616 2617 2618 2619
bool dispc_mgr_is_enabled(enum omap_channel channel)
{
	return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
}

2620 2621
void dispc_wb_enable(bool enable)
{
2622
	dispc_ovl_enable(OMAP_DSS_WB, enable);
2623 2624 2625 2626
}

bool dispc_wb_is_enabled(void)
{
2627
	return dispc_ovl_enabled(OMAP_DSS_WB);
2628 2629
}

2630
static void dispc_lcd_enable_signal_polarity(bool act_high)
T
Tomi Valkeinen 已提交
2631
{
2632 2633 2634
	if (!dss_has_feature(FEAT_LCDENABLEPOL))
		return;

T
Tomi Valkeinen 已提交
2635 2636 2637 2638 2639
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

void dispc_lcd_enable_signal(bool enable)
{
2640 2641 2642
	if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
		return;

T
Tomi Valkeinen 已提交
2643 2644 2645 2646 2647
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

void dispc_pck_free_enable(bool enable)
{
2648 2649 2650
	if (!dss_has_feature(FEAT_PCKFREEENABLE))
		return;

T
Tomi Valkeinen 已提交
2651 2652 2653
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2654
static void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2655
{
2656
	mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
T
Tomi Valkeinen 已提交
2657 2658 2659
}


2660
static void dispc_mgr_set_lcd_type_tft(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2661
{
2662
	mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, 1);
T
Tomi Valkeinen 已提交
2663 2664 2665 2666 2667 2668 2669 2670
}

void dispc_set_loadmode(enum omap_dss_load_mode mode)
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


2671
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
2672
{
2673
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
2674 2675
}

2676
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
2677 2678 2679
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
2680
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
T
Tomi Valkeinen 已提交
2681

2682
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
2683 2684
}

2685
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
2686
{
2687
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
T
Tomi Valkeinen 已提交
2688
}
2689

2690 2691
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
2692
{
2693
	if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
2694 2695 2696 2697
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2698
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2699 2700
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
2701

2702
void dispc_mgr_setup(enum omap_channel channel,
2703
		const struct omap_overlay_manager_info *info)
2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
	if (dss_has_feature(FEAT_CPR)) {
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
2715

2716
static void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

2738
	mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
T
Tomi Valkeinen 已提交
2739 2740
}

2741
static void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
2742 2743
{
	u32 l;
2744
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
2745 2746

	switch (mode) {
2747 2748 2749
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
2750
		break;
2751 2752
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2753 2754
		gpout1 = 0;
		break;
2755 2756
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2757 2758 2759 2760 2761 2762 2763
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

2764 2765 2766 2767 2768 2769
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

2770
static void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
2771
{
2772
	mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
T
Tomi Valkeinen 已提交
2773 2774
}

2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790 2791
void dispc_mgr_set_lcd_config(enum omap_channel channel,
		const struct dss_lcd_mgr_config *config)
{
	dispc_mgr_set_io_pad_mode(config->io_pad_mode);

	dispc_mgr_enable_stallmode(channel, config->stallmode);
	dispc_mgr_enable_fifohandcheck(channel, config->fifohandcheck);

	dispc_mgr_set_clock_div(channel, &config->clock_info);

	dispc_mgr_set_tft_data_lines(channel, config->video_port_width);

	dispc_lcd_enable_signal_polarity(config->lcden_sig_polarity);

	dispc_mgr_set_lcd_type_tft(channel);
}

2792 2793
static bool _dispc_mgr_size_ok(u16 width, u16 height)
{
2794 2795
	return width <= dispc.feat->mgr_width_max &&
		height <= dispc.feat->mgr_height_max;
2796 2797
}

T
Tomi Valkeinen 已提交
2798 2799 2800
static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
		int vsw, int vfp, int vbp)
{
2801 2802 2803 2804 2805 2806 2807
	if (hsw < 1 || hsw > dispc.feat->sw_max ||
			hfp < 1 || hfp > dispc.feat->hp_max ||
			hbp < 1 || hbp > dispc.feat->hp_max ||
			vsw < 1 || vsw > dispc.feat->sw_max ||
			vfp < 0 || vfp > dispc.feat->vp_max ||
			vbp < 0 || vbp > dispc.feat->vp_max)
		return false;
T
Tomi Valkeinen 已提交
2808 2809 2810
	return true;
}

2811
bool dispc_mgr_timings_ok(enum omap_channel channel,
2812
		const struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
2813
{
2814 2815 2816 2817
	bool timings_ok;

	timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);

2818
	if (dss_mgr_is_lcd(channel))
2819 2820 2821 2822 2823 2824
		timings_ok =  timings_ok && _dispc_lcd_timings_ok(timings->hsw,
						timings->hfp, timings->hbp,
						timings->vsw, timings->vfp,
						timings->vbp);

	return timings_ok;
T
Tomi Valkeinen 已提交
2825 2826
}

2827
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
2828 2829 2830 2831 2832 2833 2834
		int hfp, int hbp, int vsw, int vfp, int vbp,
		enum omap_dss_signal_level vsync_level,
		enum omap_dss_signal_level hsync_level,
		enum omap_dss_signal_edge data_pclk_edge,
		enum omap_dss_signal_level de_level,
		enum omap_dss_signal_edge sync_pclk_edge)

T
Tomi Valkeinen 已提交
2835
{
2836 2837
	u32 timing_h, timing_v, l;
	bool onoff, rf, ipc;
T
Tomi Valkeinen 已提交
2838

2839 2840 2841 2842 2843 2844
	timing_h = FLD_VAL(hsw-1, dispc.feat->sw_start, 0) |
			FLD_VAL(hfp-1, dispc.feat->fp_start, 8) |
			FLD_VAL(hbp-1, dispc.feat->bp_start, 20);
	timing_v = FLD_VAL(vsw-1, dispc.feat->sw_start, 0) |
			FLD_VAL(vfp, dispc.feat->fp_start, 8) |
			FLD_VAL(vbp, dispc.feat->bp_start, 20);
T
Tomi Valkeinen 已提交
2845

2846 2847
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
2848 2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885

	switch (data_pclk_edge) {
	case OMAPDSS_DRIVE_SIG_RISING_EDGE:
		ipc = false;
		break;
	case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
		ipc = true;
		break;
	case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
	default:
		BUG();
	}

	switch (sync_pclk_edge) {
	case OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES:
		onoff = false;
		rf = false;
		break;
	case OMAPDSS_DRIVE_SIG_FALLING_EDGE:
		onoff = true;
		rf = false;
		break;
	case OMAPDSS_DRIVE_SIG_RISING_EDGE:
		onoff = true;
		rf = true;
		break;
	default:
		BUG();
	};

	l = dispc_read_reg(DISPC_POL_FREQ(channel));
	l |= FLD_VAL(onoff, 17, 17);
	l |= FLD_VAL(rf, 16, 16);
	l |= FLD_VAL(de_level, 15, 15);
	l |= FLD_VAL(ipc, 14, 14);
	l |= FLD_VAL(hsync_level, 13, 13);
	l |= FLD_VAL(vsync_level, 12, 12);
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
T
Tomi Valkeinen 已提交
2886 2887 2888
}

/* change name to mode? */
2889
void dispc_mgr_set_timings(enum omap_channel channel,
2890
		const struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
2891 2892 2893
{
	unsigned xtot, ytot;
	unsigned long ht, vt;
2894
	struct omap_video_timings t = *timings;
T
Tomi Valkeinen 已提交
2895

2896
	DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
T
Tomi Valkeinen 已提交
2897

2898
	if (!dispc_mgr_timings_ok(channel, &t)) {
2899
		BUG();
2900 2901
		return;
	}
T
Tomi Valkeinen 已提交
2902

2903
	if (dss_mgr_is_lcd(channel)) {
2904
		_dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
2905 2906
				t.vfp, t.vbp, t.vsync_level, t.hsync_level,
				t.data_pclk_edge, t.de_level, t.sync_pclk_edge);
T
Tomi Valkeinen 已提交
2907

2908 2909
		xtot = t.x_res + t.hfp + t.hsw + t.hbp;
		ytot = t.y_res + t.vfp + t.vsw + t.vbp;
T
Tomi Valkeinen 已提交
2910

2911 2912 2913 2914 2915
		ht = (timings->pixel_clock * 1000) / xtot;
		vt = (timings->pixel_clock * 1000) / xtot / ytot;

		DSSDBG("pck %u\n", timings->pixel_clock);
		DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
2916
			t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
2917 2918 2919
		DSSDBG("vsync_level %d hsync_level %d data_pclk_edge %d de_level %d sync_pclk_edge %d\n",
			t.vsync_level, t.hsync_level, t.data_pclk_edge,
			t.de_level, t.sync_pclk_edge);
T
Tomi Valkeinen 已提交
2920

2921
		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
2922
	} else {
2923
		if (t.interlace == true)
2924
			t.y_res /= 2;
2925
	}
2926

2927
	dispc_mgr_set_size(channel, t.x_res, t.y_res);
T
Tomi Valkeinen 已提交
2928 2929
}

2930
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
2931
		u16 pck_div)
T
Tomi Valkeinen 已提交
2932 2933
{
	BUG_ON(lck_div < 1);
2934
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
2935

2936
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
2937 2938 2939
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
}

2940
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
2941
		int *pck_div)
T
Tomi Valkeinen 已提交
2942 2943
{
	u32 l;
2944
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
2945 2946 2947 2948 2949 2950
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

unsigned long dispc_fclk_rate(void)
{
2951
	struct platform_device *dsidev;
T
Tomi Valkeinen 已提交
2952 2953
	unsigned long r = 0;

2954
	switch (dss_get_dispc_clk_source()) {
2955
	case OMAP_DSS_CLK_SRC_FCK:
2956
		r = clk_get_rate(dispc.dss_clk);
2957
		break;
2958
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
2959 2960
		dsidev = dsi_get_dsidev_from_id(0);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2961
		break;
2962 2963 2964 2965
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
		dsidev = dsi_get_dsidev_from_id(1);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
		break;
2966 2967
	default:
		BUG();
2968
		return 0;
2969 2970
	}

T
Tomi Valkeinen 已提交
2971 2972 2973
	return r;
}

2974
unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2975
{
2976
	struct platform_device *dsidev;
T
Tomi Valkeinen 已提交
2977 2978 2979 2980
	int lcd;
	unsigned long r;
	u32 l;

2981 2982
	if (dss_mgr_is_lcd(channel)) {
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
2983

2984
		lcd = FLD_GET(l, 23, 16);
T
Tomi Valkeinen 已提交
2985

2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001
		switch (dss_get_lcd_clk_source(channel)) {
		case OMAP_DSS_CLK_SRC_FCK:
			r = clk_get_rate(dispc.dss_clk);
			break;
		case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
			dsidev = dsi_get_dsidev_from_id(0);
			r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
			break;
		case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
			dsidev = dsi_get_dsidev_from_id(1);
			r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
			break;
		default:
			BUG();
			return 0;
		}
T
Tomi Valkeinen 已提交
3002

3003 3004 3005 3006
		return r / lcd;
	} else {
		return dispc_fclk_rate();
	}
T
Tomi Valkeinen 已提交
3007 3008
}

3009
unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
3010 3011 3012
{
	unsigned long r;

3013
	if (dss_mgr_is_lcd(channel)) {
3014 3015
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
3016

3017
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
3018

3019
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
3020

3021 3022 3023 3024
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
3025
		enum dss_hdmi_venc_clk_source_select source;
3026

3027 3028 3029 3030
		source = dss_get_hdmi_venc_clk_source();

		switch (source) {
		case DSS_VENC_TV_CLK:
3031
			return venc_get_pixel_clock();
3032
		case DSS_HDMI_M_PCLK:
3033 3034 3035
			return hdmi_get_pixel_clock();
		default:
			BUG();
3036
			return 0;
3037 3038
		}
	}
T
Tomi Valkeinen 已提交
3039 3040
}

3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053
unsigned long dispc_core_clk_rate(void)
{
	int lcd;
	unsigned long fclk = dispc_fclk_rate();

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		lcd = REG_GET(DISPC_DIVISOR, 23, 16);
	else
		lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);

	return fclk / lcd;
}

3054 3055
static unsigned long dispc_plane_pclk_rate(enum omap_plane plane)
{
3056 3057 3058 3059 3060 3061
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel = dispc_ovl_get_channel_out(plane);
3062 3063 3064 3065 3066 3067

	return dispc_mgr_pclk_rate(channel);
}

static unsigned long dispc_plane_lclk_rate(enum omap_plane plane)
{
3068 3069 3070 3071 3072 3073
	enum omap_channel channel;

	if (plane == OMAP_DSS_WB)
		return 0;

	channel	= dispc_ovl_get_channel_out(plane);
3074

3075
	return dispc_mgr_lclk_rate(channel);
3076
}
3077

3078
static void dispc_dump_clocks_channel(struct seq_file *s, enum omap_channel channel)
T
Tomi Valkeinen 已提交
3079 3080
{
	int lcd, pcd;
3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101
	enum omap_dss_clk_source lcd_clk_src;

	seq_printf(s, "- %s -\n", mgr_desc[channel].name);

	lcd_clk_src = dss_get_lcd_clk_source(channel);

	seq_printf(s, "%s clk source = %s (%s)\n", mgr_desc[channel].name,
		dss_get_generic_clk_source_name(lcd_clk_src),
		dss_feat_get_clk_source_name(lcd_clk_src));

	dispc_mgr_get_lcd_divisor(channel, &lcd, &pcd);

	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
		dispc_mgr_lclk_rate(channel), lcd);
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
		dispc_mgr_pclk_rate(channel), pcd);
}

void dispc_dump_clocks(struct seq_file *s)
{
	int lcd;
3102
	u32 l;
3103
	enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
T
Tomi Valkeinen 已提交
3104

3105 3106
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3107 3108 3109

	seq_printf(s, "- DISPC -\n");

3110 3111 3112
	seq_printf(s, "dispc fclk source = %s (%s)\n",
			dss_get_generic_clk_source_name(dispc_clk_src),
			dss_feat_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
3113 3114

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
3115

3116 3117 3118 3119 3120 3121 3122 3123
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
3124

3125
	dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD);
3126

3127 3128 3129 3130
	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD2);
	if (dss_has_feature(FEAT_MGR_LCD3))
		dispc_dump_clocks_channel(s, OMAP_DSS_CHANNEL_LCD3);
3131 3132

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3133 3134
}

3135
static void dispc_dump_regs(struct seq_file *s)
T
Tomi Valkeinen 已提交
3136
{
3137 3138 3139 3140 3141
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
3142
		[OMAP_DSS_CHANNEL_LCD3]		= "LCD3",
3143 3144 3145 3146 3147
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
3148
		[OMAP_DSS_VIDEO3]	= "VID3",
3149 3150 3151
	};
	const char **p_names;

3152
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
3153

3154 3155
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
3156

3157
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
3158 3159 3160 3161 3162 3163 3164 3165 3166 3167
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
3168 3169
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
3170
		DUMPREG(DISPC_GLOBAL_ALPHA);
3171 3172 3173
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
3174
	}
3175 3176 3177 3178
	if (dss_has_feature(FEAT_MGR_LCD3)) {
		DUMPREG(DISPC_CONTROL3);
		DUMPREG(DISPC_CONFIG3);
	}
3179 3180 3181 3182

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
3183
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
T
Tomi Valkeinen 已提交
3184
	(int)(48 - strlen(#r) - strlen(p_names[i])), " ", \
3185 3186
	dispc_read_reg(DISPC_REG(i, r)))

3187
	p_names = mgr_names;
3188

3189 3190 3191 3192 3193
	/* DISPC channel specific registers */
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
3194

3195 3196
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
3197

3198 3199 3200 3201 3202 3203 3204
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
		DUMPREG(i, DISPC_SIZE_MGR);
3205

3206 3207 3208
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
3209

3210
		if (dss_has_feature(FEAT_CPR)) {
3211 3212 3213
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
3214
		}
3215
	}
T
Tomi Valkeinen 已提交
3216

3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252
	p_names = ovl_names;

	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);
3253
	}
3254 3255 3256 3257 3258 3259

#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
3260
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
T
Tomi Valkeinen 已提交
3261
	(int)(46 - strlen(#name) - strlen(p_names[plane])), " ", \
3262 3263
	dispc_read_reg(DISPC_REG(plane, name, i)))

3264
	/* Video pipeline coefficient registers */
3265

3266 3267 3268 3269
	/* start from OMAP_DSS_VIDEO1 */
	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
3270

3271 3272
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
3273

3274 3275
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
3276

3277 3278 3279 3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
3292
	}
T
Tomi Valkeinen 已提交
3293

3294
	dispc_runtime_put();
3295 3296

#undef DISPC_REG
T
Tomi Valkeinen 已提交
3297 3298 3299 3300
#undef DUMPREG
}

/* with fck as input clock rate, find dispc dividers that produce req_pck */
3301
void dispc_find_clk_divs(unsigned long req_pck, unsigned long fck,
T
Tomi Valkeinen 已提交
3302 3303
		struct dispc_clock_info *cinfo)
{
3304
	u16 pcd_min, pcd_max;
T
Tomi Valkeinen 已提交
3305 3306 3307 3308
	unsigned long best_pck;
	u16 best_ld, cur_ld;
	u16 best_pd, cur_pd;

3309 3310 3311
	pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
	pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);

T
Tomi Valkeinen 已提交
3312 3313 3314 3315 3316 3317 3318
	best_pck = 0;
	best_ld = 0;
	best_pd = 0;

	for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
		unsigned long lck = fck / cur_ld;

3319
		for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
T
Tomi Valkeinen 已提交
3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340 3341 3342 3343 3344 3345 3346 3347 3348 3349 3350 3351 3352 3353
			unsigned long pck = lck / cur_pd;
			long old_delta = abs(best_pck - req_pck);
			long new_delta = abs(pck - req_pck);

			if (best_pck == 0 || new_delta < old_delta) {
				best_pck = pck;
				best_ld = cur_ld;
				best_pd = cur_pd;

				if (pck == req_pck)
					goto found;
			}

			if (pck < req_pck)
				break;
		}

		if (lck / pcd_min < req_pck)
			break;
	}

found:
	cinfo->lck_div = best_ld;
	cinfo->pck_div = best_pd;
	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
}

/* calculate clock rates using dividers in cinfo */
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo)
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
3354
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
3355 3356 3357 3358 3359 3360 3361 3362
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3363
void dispc_mgr_set_clock_div(enum omap_channel channel,
3364
		const struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3365 3366 3367 3368
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

3369
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
3370 3371
}

3372
int dispc_mgr_get_clock_div(enum omap_channel channel,
3373
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3374 3375 3376 3377 3378
{
	unsigned long fck;

	fck = dispc_fclk_rate();

3379 3380
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
3381 3382 3383 3384 3385 3386 3387

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412
u32 dispc_read_irqstatus(void)
{
	return dispc_read_reg(DISPC_IRQSTATUS);
}

void dispc_clear_irqstatus(u32 mask)
{
	dispc_write_reg(DISPC_IRQSTATUS, mask);
}

u32 dispc_read_irqenable(void)
{
	return dispc_read_reg(DISPC_IRQENABLE);
}

void dispc_write_irqenable(u32 mask)
{
	u32 old_mask = dispc_read_reg(DISPC_IRQENABLE);

	/* clear the irqstatus for newly enabled irqs */
	dispc_clear_irqstatus((mask ^ old_mask) & mask);

	dispc_write_reg(DISPC_IRQENABLE, mask);
}

T
Tomi Valkeinen 已提交
3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426
void dispc_enable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

void dispc_disable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

static void _omap_dispc_initial_config(void)
{
	u32 l;

3427 3428 3429 3430 3431 3432 3433 3434 3435
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
	}

T
Tomi Valkeinen 已提交
3436
	/* FUNCGATED */
3437 3438
	if (dss_has_feature(FEAT_FUNCGATED))
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3439

3440
	dispc_setup_color_conv_coef();
T
Tomi Valkeinen 已提交
3441 3442 3443

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

3444
	dispc_init_fifos();
3445 3446

	dispc_configure_burst_sizes();
3447 3448

	dispc_ovl_enable_zorder_planes();
T
Tomi Valkeinen 已提交
3449 3450
}

3451 3452 3453 3454 3455 3456 3457
static const struct dispc_features omap24xx_dispc_feats __initconst = {
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3458 3459 3460 3461
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3462 3463
	.calc_scaling		=	dispc_ovl_calc_scaling_24xx,
	.calc_core_clk		=	calc_core_clk_24xx,
3464
	.num_fifos		=	3,
3465
	.no_framedone_tv	=	true,
3466 3467 3468 3469 3470 3471 3472 3473 3474
};

static const struct dispc_features omap34xx_rev1_0_dispc_feats __initconst = {
	.sw_start		=	5,
	.fp_start		=	15,
	.bp_start		=	27,
	.sw_max			=	64,
	.vp_max			=	255,
	.hp_max			=	256,
3475 3476 3477 3478
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3479 3480
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3481
	.num_fifos		=	3,
3482
	.no_framedone_tv	=	true,
3483 3484 3485 3486 3487 3488 3489 3490 3491
};

static const struct dispc_features omap34xx_rev3_0_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3492 3493 3494 3495
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3496 3497
	.calc_scaling		=	dispc_ovl_calc_scaling_34xx,
	.calc_core_clk		=	calc_core_clk_34xx,
3498
	.num_fifos		=	3,
3499
	.no_framedone_tv	=	true,
3500 3501 3502 3503 3504 3505 3506 3507 3508
};

static const struct dispc_features omap44xx_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
3509 3510 3511 3512
	.mgr_width_start	=	10,
	.mgr_height_start	=	26,
	.mgr_width_max		=	2048,
	.mgr_height_max		=	2048,
3513 3514
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
3515
	.num_fifos		=	5,
3516
	.gfx_fifo_workaround	=	true,
3517 3518
};

3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535
static const struct dispc_features omap54xx_dispc_feats __initconst = {
	.sw_start		=	7,
	.fp_start		=	19,
	.bp_start		=	31,
	.sw_max			=	256,
	.vp_max			=	4095,
	.hp_max			=	4096,
	.mgr_width_start	=	11,
	.mgr_height_start	=	27,
	.mgr_width_max		=	4096,
	.mgr_height_max		=	4096,
	.calc_scaling		=	dispc_ovl_calc_scaling_44xx,
	.calc_core_clk		=	calc_core_clk_44xx,
	.num_fifos		=	5,
	.gfx_fifo_workaround	=	true,
};

3536
static int __init dispc_init_features(struct platform_device *pdev)
3537 3538 3539 3540
{
	const struct dispc_features *src;
	struct dispc_features *dst;

3541
	dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
3542
	if (!dst) {
3543
		dev_err(&pdev->dev, "Failed to allocate DISPC Features\n");
3544 3545 3546
		return -ENOMEM;
	}

3547
	switch (omapdss_get_version()) {
3548
	case OMAPDSS_VER_OMAP24xx:
3549
		src = &omap24xx_dispc_feats;
3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564
		break;

	case OMAPDSS_VER_OMAP34xx_ES1:
		src = &omap34xx_rev1_0_dispc_feats;
		break;

	case OMAPDSS_VER_OMAP34xx_ES3:
	case OMAPDSS_VER_OMAP3630:
	case OMAPDSS_VER_AM35xx:
		src = &omap34xx_rev3_0_dispc_feats;
		break;

	case OMAPDSS_VER_OMAP4430_ES1:
	case OMAPDSS_VER_OMAP4430_ES2:
	case OMAPDSS_VER_OMAP4:
3565
		src = &omap44xx_dispc_feats;
3566 3567 3568
		break;

	case OMAPDSS_VER_OMAP5:
3569
		src = &omap54xx_dispc_feats;
3570 3571 3572
		break;

	default:
3573 3574 3575 3576 3577 3578 3579 3580 3581
		return -ENODEV;
	}

	memcpy(dst, src, sizeof(*dst));
	dispc.feat = dst;

	return 0;
}

3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592
int dispc_request_irq(irq_handler_t handler, void *dev_id)
{
	return devm_request_irq(&dispc.pdev->dev, dispc.irq, handler,
			     IRQF_SHARED, "OMAP DISPC", dev_id);
}

void dispc_free_irq(void *dev_id)
{
	devm_free_irq(&dispc.pdev->dev, dispc.irq, dev_id);
}

3593
/* DISPC HW IP initialisation */
T
Tomi Valkeinen 已提交
3594
static int __init omap_dispchw_probe(struct platform_device *pdev)
3595 3596
{
	u32 rev;
3597
	int r = 0;
3598
	struct resource *dispc_mem;
3599
	struct clk *clk;
3600

3601 3602
	dispc.pdev = pdev;

3603
	r = dispc_init_features(dispc.pdev);
3604 3605 3606
	if (r)
		return r;

3607 3608 3609
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
	if (!dispc_mem) {
		DSSERR("can't get IORESOURCE_MEM DISPC\n");
3610
		return -EINVAL;
3611
	}
3612

J
Julia Lawall 已提交
3613 3614
	dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
				  resource_size(dispc_mem));
3615 3616
	if (!dispc.base) {
		DSSERR("can't ioremap DISPC\n");
3617
		return -ENOMEM;
3618
	}
3619

3620 3621 3622
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
3623
		return -ENODEV;
3624 3625
	}

3626 3627 3628 3629 3630
	clk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(clk)) {
		DSSERR("can't get fck\n");
		r = PTR_ERR(clk);
		return r;
3631 3632
	}

3633 3634
	dispc.dss_clk = clk;

3635 3636 3637 3638 3639
	pm_runtime_enable(&pdev->dev);

	r = dispc_runtime_get();
	if (r)
		goto err_runtime_get;
3640 3641 3642 3643

	_omap_dispc_initial_config();

	rev = dispc_read_reg(DISPC_REVISION);
3644
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
3645 3646
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

3647
	dispc_runtime_put();
3648

3649 3650
	dss_debugfs_create_file("dispc", dispc_dump_regs);

3651
	return 0;
3652 3653 3654 3655

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
	clk_put(dispc.dss_clk);
3656
	return r;
3657 3658
}

T
Tomi Valkeinen 已提交
3659
static int __exit omap_dispchw_remove(struct platform_device *pdev)
3660
{
3661 3662 3663 3664
	pm_runtime_disable(&pdev->dev);

	clk_put(dispc.dss_clk);

3665 3666 3667
	return 0;
}

3668 3669 3670 3671 3672 3673 3674 3675 3676
static int dispc_runtime_suspend(struct device *dev)
{
	dispc_save_context();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
3677
	dispc_restore_context();
3678 3679 3680 3681 3682 3683 3684 3685 3686

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

3687
static struct platform_driver omap_dispchw_driver = {
T
Tomi Valkeinen 已提交
3688
	.remove         = __exit_p(omap_dispchw_remove),
3689 3690 3691
	.driver         = {
		.name   = "omapdss_dispc",
		.owner  = THIS_MODULE,
3692
		.pm	= &dispc_pm_ops,
3693 3694 3695
	},
};

T
Tomi Valkeinen 已提交
3696
int __init dispc_init_platform_driver(void)
3697
{
3698
	return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
3699 3700
}

T
Tomi Valkeinen 已提交
3701
void __exit dispc_uninit_platform_driver(void)
3702
{
3703
	platform_driver_unregister(&omap_dispchw_driver);
3704
}