dispc.c 89.2 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * linux/drivers/video/omap2/dss/dispc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
28
#include <linux/export.h>
T
Tomi Valkeinen 已提交
29 30 31 32 33 34
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
35
#include <linux/hardirq.h>
36
#include <linux/interrupt.h>
37
#include <linux/platform_device.h>
38
#include <linux/pm_runtime.h>
T
Tomi Valkeinen 已提交
39 40 41

#include <plat/clock.h>

42
#include <video/omapdss.h>
T
Tomi Valkeinen 已提交
43 44

#include "dss.h"
45
#include "dss_features.h"
46
#include "dispc.h"
T
Tomi Valkeinen 已提交
47 48

/* DISPC */
49
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65

#define DISPC_IRQ_MASK_ERROR            (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
					 DISPC_IRQ_OCP_ERR | \
					 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
					 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
					 DISPC_IRQ_SYNC_LOST | \
					 DISPC_IRQ_SYNC_LOST_DIGIT)

#define DISPC_MAX_NR_ISRS		8

struct omap_dispc_isr_data {
	omap_dispc_isr_t	isr;
	void			*arg;
	u32			mask;
};

66 67 68 69 70 71
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
72 73 74 75 76 77
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

78 79 80 81 82 83
struct dispc_irq_stats {
	unsigned long last_reset;
	unsigned irq_count;
	unsigned irqs[32];
};

T
Tomi Valkeinen 已提交
84
static struct {
85
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
86
	void __iomem    *base;
87 88 89

	int		ctx_loss_cnt;

90
	int irq;
91
	struct clk *dss_clk;
T
Tomi Valkeinen 已提交
92

93
	u32	fifo_size[MAX_DSS_OVERLAYS];
T
Tomi Valkeinen 已提交
94 95 96 97 98 99 100

	spinlock_t irq_lock;
	u32 irq_error_mask;
	struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
	u32 error_irqs;
	struct work_struct error_work;

101
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
102
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
103 104 105 106 107

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spinlock_t irq_stats_lock;
	struct dispc_irq_stats irq_stats;
#endif
T
Tomi Valkeinen 已提交
108 109
} dispc;

110 111 112 113 114 115 116 117 118 119 120 121
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
	 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195
enum mgr_reg_fields {
	DISPC_MGR_FLD_ENABLE,
	DISPC_MGR_FLD_STNTFT,
	DISPC_MGR_FLD_GO,
	DISPC_MGR_FLD_TFTDATALINES,
	DISPC_MGR_FLD_STALLMODE,
	DISPC_MGR_FLD_TCKENABLE,
	DISPC_MGR_FLD_TCKSELECTION,
	DISPC_MGR_FLD_CPR,
	DISPC_MGR_FLD_FIFOHANDCHECK,
	/* used to maintain a count of the above fields */
	DISPC_MGR_FLD_NUM,
};

static const struct {
	const char *name;
	u32 vsync_irq;
	u32 framedone_irq;
	u32 sync_lost_irq;
	struct reg_field reg_desc[DISPC_MGR_FLD_NUM];
} mgr_desc[] = {
	[OMAP_DSS_CHANNEL_LCD] = {
		.name		= "LCD",
		.vsync_irq	= DISPC_IRQ_VSYNC,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_DIGIT] = {
		.name		= "DIGIT",
		.vsync_irq	= DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN,
		.framedone_irq	= 0,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST_DIGIT,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL,  1,  1 },
			[DISPC_MGR_FLD_STNTFT]		= { },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL,  6,  6 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { },
			[DISPC_MGR_FLD_STALLMODE]	= { },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG,  12, 12 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG,  13, 13 },
			[DISPC_MGR_FLD_CPR]		= { },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG,  16, 16 },
		},
	},
	[OMAP_DSS_CHANNEL_LCD2] = {
		.name		= "LCD2",
		.vsync_irq	= DISPC_IRQ_VSYNC2,
		.framedone_irq	= DISPC_IRQ_FRAMEDONE2,
		.sync_lost_irq	= DISPC_IRQ_SYNC_LOST2,
		.reg_desc	= {
			[DISPC_MGR_FLD_ENABLE]		= { DISPC_CONTROL2,  0,  0 },
			[DISPC_MGR_FLD_STNTFT]		= { DISPC_CONTROL2,  3,  3 },
			[DISPC_MGR_FLD_GO]		= { DISPC_CONTROL2,  5,  5 },
			[DISPC_MGR_FLD_TFTDATALINES]	= { DISPC_CONTROL2,  9,  8 },
			[DISPC_MGR_FLD_STALLMODE]	= { DISPC_CONTROL2, 11, 11 },
			[DISPC_MGR_FLD_TCKENABLE]	= { DISPC_CONFIG2,  10, 10 },
			[DISPC_MGR_FLD_TCKSELECTION]	= { DISPC_CONFIG2,  11, 11 },
			[DISPC_MGR_FLD_CPR]		= { DISPC_CONFIG2,  15, 15 },
			[DISPC_MGR_FLD_FIFOHANDCHECK]	= { DISPC_CONFIG2,  16, 16 },
		},
	},
};

T
Tomi Valkeinen 已提交
196 197
static void _omap_dispc_set_irqs(void);

198
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
199
{
200
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
201 202
}

203
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
204
{
205
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
206 207
}

208 209 210 211 212 213 214 215 216 217 218 219
static u32 mgr_fld_read(enum omap_channel channel, enum mgr_reg_fields regfld)
{
	const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
	return REG_GET(rfld.reg, rfld.high, rfld.low);
}

static void mgr_fld_write(enum omap_channel channel,
					enum mgr_reg_fields regfld, int val) {
	const struct reg_field rfld = mgr_desc[channel].reg_desc[regfld];
	REG_FLD_MOD(rfld.reg, val, rfld.high, rfld.low);
}

T
Tomi Valkeinen 已提交
220
#define SR(reg) \
221
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
222
#define RR(reg) \
223
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
224

225
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
226
{
227
	int i, j;
T
Tomi Valkeinen 已提交
228

229 230
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
231 232 233 234
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
235 236
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
237
		SR(GLOBAL_ALPHA);
238 239 240 241
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		SR(CONTROL2);
		SR(CONFIG2);
	}
T
Tomi Valkeinen 已提交
242

243 244 245 246 247 248 249 250 251 252 253 254 255 256 257
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

258
		if (dss_has_feature(FEAT_CPR)) {
259 260 261
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
262
		}
263
	}
T
Tomi Valkeinen 已提交
264

265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
285

286 287
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
288

289 290
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
291

292 293
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
294

295 296 297 298
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
299

300 301 302 303 304 305
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
306

307 308
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
309

310 311
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
312

313 314 315 316 317
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			SR(OVL_ATTRIBUTES2(i));
318
	}
319 320 321

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		SR(DIVISOR);
322

323
	dispc.ctx_loss_cnt = dss_get_ctx_loss_count(&dispc.pdev->dev);
324 325 326
	dispc.ctx_valid = true;

	DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
T
Tomi Valkeinen 已提交
327 328
}

329
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
330
{
331
	int i, j, ctx;
332 333 334

	DSSDBG("dispc_restore_context\n");

335 336 337
	if (!dispc.ctx_valid)
		return;

338
	ctx = dss_get_ctx_loss_count(&dispc.pdev->dev);
339 340 341 342 343 344 345

	if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
		return;

	DSSDBG("ctx_loss_count: saved %d, current %d\n",
			dispc.ctx_loss_cnt, ctx);

346
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
347 348 349
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
350 351
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
352
		RR(GLOBAL_ALPHA);
353
	if (dss_has_feature(FEAT_MGR_LCD2))
354
		RR(CONFIG2);
T
Tomi Valkeinen 已提交
355

356 357 358 359 360 361 362 363 364 365 366 367 368 369
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
370

371
		if (dss_has_feature(FEAT_CPR)) {
372 373 374
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
375
		}
376
	}
T
Tomi Valkeinen 已提交
377

378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
398

399 400
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
401

402 403
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
404

405 406
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
407

408 409 410 411
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
412

413 414 415 416 417 418
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
419

420 421
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
422

423 424
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
425

426 427 428 429 430
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			RR(OVL_ATTRIBUTES2(i));
431
	}
T
Tomi Valkeinen 已提交
432

433 434 435
	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
436 437
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
438 439
	if (dss_has_feature(FEAT_MGR_LCD2))
		RR(CONTROL2);
440 441 442 443 444 445 446 447
	/* clear spurious SYNC_LOST_DIGIT interrupts */
	dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
448 449

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
450 451 452 453 454
}

#undef SR
#undef RR

455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
int dispc_runtime_get(void)
{
	int r;

	DSSDBG("dispc_runtime_get\n");

	r = pm_runtime_get_sync(&dispc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

void dispc_runtime_put(void)
{
	int r;

	DSSDBG("dispc_runtime_put\n");

472
	r = pm_runtime_put_sync(&dispc.pdev->dev);
473
	WARN_ON(r < 0 && r != -ENOSYS);
T
Tomi Valkeinen 已提交
474 475
}

476 477 478 479 480 481 482 483
static inline bool dispc_mgr_is_lcd(enum omap_channel channel)
{
	if (channel == OMAP_DSS_CHANNEL_LCD ||
			channel == OMAP_DSS_CHANNEL_LCD2)
		return true;
	else
		return false;
}
484

485 486
u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
{
487
	return mgr_desc[channel].vsync_irq;
488 489
}

490 491
u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
{
492
	return mgr_desc[channel].framedone_irq;
493 494
}

495
bool dispc_mgr_go_busy(enum omap_channel channel)
T
Tomi Valkeinen 已提交
496
{
497
	return mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
T
Tomi Valkeinen 已提交
498 499
}

500
void dispc_mgr_go(enum omap_channel channel)
T
Tomi Valkeinen 已提交
501
{
502
	bool enable_bit, go_bit;
T
Tomi Valkeinen 已提交
503 504

	/* if the channel is not enabled, we don't need GO */
505
	enable_bit = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE) == 1;
506 507

	if (!enable_bit)
508
		return;
T
Tomi Valkeinen 已提交
509

510
	go_bit = mgr_fld_read(channel, DISPC_MGR_FLD_GO) == 1;
511 512

	if (go_bit) {
T
Tomi Valkeinen 已提交
513
		DSSERR("GO bit not down for channel %d\n", channel);
514
		return;
T
Tomi Valkeinen 已提交
515 516
	}

517
	DSSDBG("GO %s\n", mgr_desc[channel].name);
T
Tomi Valkeinen 已提交
518

519
	mgr_fld_write(channel, DISPC_MGR_FLD_GO, 1);
T
Tomi Valkeinen 已提交
520 521
}

522
static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
523
{
524
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
525 526
}

527
static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
528
{
529
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
530 531
}

532
static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
533
{
534
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
535 536
}

537
static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
538 539 540 541 542 543
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

544 545
static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
		u32 value)
546 547 548 549 550 551
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

552
static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
553 554 555 556 557 558
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

559 560 561
static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
562
{
563
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
564 565
	int i;

566 567
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
568 569 570 571

	for (i = 0; i < 8; i++) {
		u32 h, hv;

572 573 574 575 576 577 578 579
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
580

581
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
582 583
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
584
		} else {
585 586
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
587 588
		}

T
Tomi Valkeinen 已提交
589 590
	}

591 592 593
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
594 595
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
596
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
597
				dispc_ovl_write_firv_reg(plane, i, v);
598
			else
599
				dispc_ovl_write_firv2_reg(plane, i, v);
600
		}
T
Tomi Valkeinen 已提交
601 602 603 604 605
	}
}

static void _dispc_setup_color_conv_coef(void)
{
606
	int i;
T
Tomi Valkeinen 已提交
607 608 609 610 611 612 613 614 615 616 617 618 619
	const struct color_conv_coef {
		int  ry,  rcr,  rcb,   gy,  gcr,  gcb,   by,  bcr,  bcb;
		int  full_range;
	}  ctbl_bt601_5 = {
		298,  409,    0,  298, -208, -100,  298,    0,  517, 0,
	};

	const struct color_conv_coef *ct;

#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

	ct = &ctbl_bt601_5;

620 621 622 623 624 625 626 627 628 629 630 631 632 633 634
	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
		dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
			CVAL(ct->rcr, ct->ry));
		dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
			CVAL(ct->gy,  ct->rcb));
		dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
			CVAL(ct->gcb, ct->gcr));
		dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
			CVAL(ct->bcr, ct->by));
		dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
			CVAL(0, ct->bcb));

		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
			11, 11);
	}
T
Tomi Valkeinen 已提交
635 636 637 638 639

#undef CVAL
}


640
static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
641
{
642
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
643 644
}

645
static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
646
{
647
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
648 649
}

650
static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
651 652 653 654
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

655
static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
656 657 658 659
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

660
static void dispc_ovl_set_pos(enum omap_plane plane, int x, int y)
T
Tomi Valkeinen 已提交
661 662
{
	u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
663 664

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
665 666
}

667
static void dispc_ovl_set_pic_size(enum omap_plane plane, int width, int height)
T
Tomi Valkeinen 已提交
668 669
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
670 671 672 673 674

	if (plane == OMAP_DSS_GFX)
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
675 676
}

677
static void dispc_ovl_set_vid_size(enum omap_plane plane, int width, int height)
T
Tomi Valkeinen 已提交
678 679 680 681 682 683
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
684 685

	dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
686 687
}

688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708
static void dispc_ovl_set_zorder(enum omap_plane plane, u8 zorder)
{
	struct omap_overlay *ovl = omap_dss_get_overlay(plane);

	if ((ovl->caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

	if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
		return;

	for (i = 0; i < dss_feat_get_num_ovls(); i++)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

709
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, bool enable)
710
{
711
	struct omap_overlay *ovl = omap_dss_get_overlay(plane);
712

713
	if ((ovl->caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
714 715
		return;

716
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
717 718
}

719
static void dispc_ovl_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
T
Tomi Valkeinen 已提交
720
{
721
	static const unsigned shifts[] = { 0, 8, 16, 24, };
722
	int shift;
723
	struct omap_overlay *ovl = omap_dss_get_overlay(plane);
724

725
	if ((ovl->caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
726
		return;
727

728 729
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
730 731
}

732
static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
733
{
734
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
735 736
}

737
static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
738
{
739
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
740 741
}

742
static void dispc_ovl_set_color_mode(enum omap_plane plane,
T
Tomi Valkeinen 已提交
743 744 745
		enum omap_color_mode color_mode)
{
	u32 m = 0;
746 747 748 749
	if (plane != OMAP_DSS_GFX) {
		switch (color_mode) {
		case OMAP_DSS_COLOR_NV12:
			m = 0x0; break;
750
		case OMAP_DSS_COLOR_RGBX16:
751 752 753
			m = 0x1; break;
		case OMAP_DSS_COLOR_RGBA16:
			m = 0x2; break;
754
		case OMAP_DSS_COLOR_RGB12U:
755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
		case OMAP_DSS_COLOR_YUV2:
			m = 0xa; break;
		case OMAP_DSS_COLOR_UYVY:
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
779
			BUG(); return;
780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
		}
	} else {
		switch (color_mode) {
		case OMAP_DSS_COLOR_CLUT1:
			m = 0x0; break;
		case OMAP_DSS_COLOR_CLUT2:
			m = 0x1; break;
		case OMAP_DSS_COLOR_CLUT4:
			m = 0x2; break;
		case OMAP_DSS_COLOR_CLUT8:
			m = 0x3; break;
		case OMAP_DSS_COLOR_RGB12U:
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
803
		case OMAP_DSS_COLOR_RGBX16:
804
			m = 0xa; break;
805
		case OMAP_DSS_COLOR_RGBA16:
806 807 808 809 810 811 812 813 814 815
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
816
			BUG(); return;
817
		}
T
Tomi Valkeinen 已提交
818 819
	}

820
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
821 822
}

823 824 825 826 827 828 829 830 831 832 833 834
static void dispc_ovl_configure_burst_type(enum omap_plane plane,
		enum omap_dss_rotation_type rotation_type)
{
	if (dss_has_feature(FEAT_BURST_2D) == 0)
		return;

	if (rotation_type == OMAP_DSS_ROT_TILER)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 1, 29, 29);
	else
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), 0, 29, 29);
}

835
void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
T
Tomi Valkeinen 已提交
836 837 838
{
	int shift;
	u32 val;
839
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
840 841 842 843 844 845 846

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
847
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
848 849 850 851 852 853 854
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

855
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
		default:
			BUG();
872
			return;
873 874 875 876 877 878 879
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
880
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
881 882
}

883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
{
	int shift;
	u32 val;
	enum omap_channel channel;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
900
		return 0;
901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

	if (dss_has_feature(FEAT_MGR_LCD2)) {
		if (FLD_GET(val, 31, 30) == 0)
			channel = FLD_GET(val, shift, shift);
		else
			channel = OMAP_DSS_CHANNEL_LCD2;
	} else {
		channel = FLD_GET(val, shift, shift);
	}

	return channel;
}

917
static void dispc_ovl_set_burst_size(enum omap_plane plane,
T
Tomi Valkeinen 已提交
918 919
		enum omap_burst_size burst_size)
{
920
	static const unsigned shifts[] = { 6, 14, 14, 14, };
T
Tomi Valkeinen 已提交
921 922
	int shift;

923
	shift = shifts[plane];
924
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
925 926
}

927 928 929 930 931 932 933
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
	for (i = 0; i < omap_dss_get_num_overlays(); ++i)
934
		dispc_ovl_set_burst_size(i, burst_size);
935 936
}

937
static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
938 939 940 941 942 943
{
	unsigned unit = dss_feat_get_burst_size_unit();
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
	return unit * 8;
}

944 945 946 947 948 949 950 951 952 953 954 955 956 957
void dispc_enable_gamma_table(bool enable)
{
	/*
	 * This is partially implemented to support only disabling of
	 * the gamma table.
	 */
	if (enable) {
		DSSWARN("Gamma table enabling for TV not yet supported");
		return;
	}

	REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
}

958
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
959
{
960
	if (channel == OMAP_DSS_CHANNEL_DIGIT)
961 962
		return;

963
	mgr_fld_write(channel, DISPC_MGR_FLD_CPR, enable);
964 965
}

966
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
967 968 969 970
		struct omap_dss_cpr_coefs *coefs)
{
	u32 coef_r, coef_g, coef_b;

971
	if (!dispc_mgr_is_lcd(channel))
972 973 974 975 976 977 978 979 980 981 982 983 984 985
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

986
static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
987 988 989 990 991
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

992
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
993
	val = FLD_MOD(val, enable, 9, 9);
994
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
995 996
}

997
static void dispc_ovl_enable_replication(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
998
{
999
	static const unsigned shifts[] = { 5, 10, 10, 10 };
1000
	int shift;
T
Tomi Valkeinen 已提交
1001

1002 1003
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
1004 1005
}

1006
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
1007
		u16 height)
T
Tomi Valkeinen 已提交
1008 1009 1010 1011
{
	u32 val;

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
1012
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
1013 1014 1015 1016 1017 1018
}

static void dispc_read_plane_fifo_sizes(void)
{
	u32 size;
	int plane;
1019
	u8 start, end;
1020 1021 1022
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();
T
Tomi Valkeinen 已提交
1023

1024
	dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1025

1026
	for (plane = 0; plane < dss_feat_get_num_ovls(); ++plane) {
1027 1028
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
		size *= unit;
T
Tomi Valkeinen 已提交
1029 1030 1031 1032
		dispc.fifo_size[plane] = size;
	}
}

1033
static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
T
Tomi Valkeinen 已提交
1034 1035 1036 1037
{
	return dispc.fifo_size[plane];
}

1038
void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
T
Tomi Valkeinen 已提交
1039
{
1040
	u8 hi_start, hi_end, lo_start, lo_end;
1041 1042 1043 1044 1045 1046 1047 1048 1049
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1050

1051 1052 1053
	dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);

1054
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1055
			plane,
1056
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1057
				lo_start, lo_end) * unit,
1058
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1059 1060
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1061

1062
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1063 1064
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
T
Tomi Valkeinen 已提交
1065 1066 1067 1068
}

void dispc_enable_fifomerge(bool enable)
{
1069 1070 1071 1072 1073
	if (!dss_has_feature(FEAT_FIFO_MERGE)) {
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1074 1075 1076 1077
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1078
void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
1079 1080
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
		bool manual_update)
1081 1082 1083 1084 1085 1086 1087
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */

	unsigned buf_unit = dss_feat_get_buffer_size_unit();
1088 1089
	unsigned ovl_fifo_size, total_fifo_size, burst_size;
	int i;
1090 1091

	burst_size = dispc_ovl_get_burst_size(plane);
1092
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1093

1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
	if (use_fifomerge) {
		total_fifo_size = 0;
		for (i = 0; i < omap_dss_get_num_overlays(); ++i)
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

1108
	if (manual_update && dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
1109 1110 1111 1112 1113 1114
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1115 1116
}

1117
static void dispc_ovl_set_fir(enum omap_plane plane,
1118 1119
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1120 1121 1122
{
	u32 val;

1123 1124
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1125

1126 1127 1128 1129 1130 1131
		dss_feat_get_reg_field(FEAT_REG_FIRHINC,
					&hinc_start, &hinc_end);
		dss_feat_get_reg_field(FEAT_REG_FIRVINC,
					&vinc_start, &vinc_end);
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1132

1133 1134 1135 1136 1137
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1138 1139
}

1140
static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1141 1142
{
	u32 val;
1143
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1144

1145 1146 1147 1148 1149 1150
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1151
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1152 1153
}

1154
static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1155 1156
{
	u32 val;
1157
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1158

1159 1160 1161 1162 1163 1164
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1165
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1166 1167
}

1168 1169
static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
		int vaccu)
1170 1171 1172 1173 1174 1175 1176
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1177 1178
static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
		int vaccu)
1179 1180 1181 1182 1183 1184
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1185

1186
static void dispc_ovl_set_scale_param(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1187 1188
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1189 1190
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1191
{
1192
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1193

1194 1195
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1196

1197 1198
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1199
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1200 1201
}

1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256
static void dispc_ovl_set_accu_uv(enum omap_plane plane,
		u16 orig_width,	u16 orig_height, u16 out_width, u16 out_height,
		bool ilace, enum omap_color_mode color_mode, u8 rotation)
{
	int h_accu2_0, h_accu2_1;
	int v_accu2_0, v_accu2_1;
	int chroma_hinc, chroma_vinc;
	int idx;

	struct accu {
		s8 h0_m, h0_n;
		s8 h1_m, h1_n;
		s8 v0_m, v0_n;
		s8 v1_m, v1_n;
	};

	const struct accu *accu_table;
	const struct accu *accu_val;

	static const struct accu accu_nv12[4] = {
		{  0, 1,  0, 1 , -1, 2, 0, 1 },
		{  1, 2, -3, 4 ,  0, 1, 0, 1 },
		{ -1, 1,  0, 1 , -1, 2, 0, 1 },
		{ -1, 2, -1, 2 , -1, 1, 0, 1 },
	};

	static const struct accu accu_nv12_ilace[4] = {
		{  0, 1,  0, 1 , -3, 4, -1, 4 },
		{ -1, 4, -3, 4 ,  0, 1,  0, 1 },
		{ -1, 1,  0, 1 , -1, 4, -3, 4 },
		{ -3, 4, -3, 4 , -1, 1,  0, 1 },
	};

	static const struct accu accu_yuv[4] = {
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1,  0, 1, 0, 1 },
		{ -1, 1, 0, 1,  0, 1, 0, 1 },
		{  0, 1, 0, 1, -1, 1, 0, 1 },
	};

	switch (rotation) {
	case OMAP_DSS_ROT_0:
		idx = 0;
		break;
	case OMAP_DSS_ROT_90:
		idx = 1;
		break;
	case OMAP_DSS_ROT_180:
		idx = 2;
		break;
	case OMAP_DSS_ROT_270:
		idx = 3;
		break;
	default:
		BUG();
1257
		return;
1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272
	}

	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
		if (ilace)
			accu_table = accu_nv12_ilace;
		else
			accu_table = accu_nv12;
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		accu_table = accu_yuv;
		break;
	default:
		BUG();
1273
		return;
1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289
	}

	accu_val = &accu_table[idx];

	chroma_hinc = 1024 * orig_width / out_width;
	chroma_vinc = 1024 * orig_height / out_height;

	h_accu2_0 = (accu_val->h0_m * chroma_hinc / accu_val->h0_n) % 1024;
	h_accu2_1 = (accu_val->h1_m * chroma_hinc / accu_val->h1_n) % 1024;
	v_accu2_0 = (accu_val->v0_m * chroma_vinc / accu_val->v0_n) % 1024;
	v_accu2_1 = (accu_val->v1_m * chroma_vinc / accu_val->v1_n) % 1024;

	dispc_ovl_set_vid_accu2_0(plane, h_accu2_0, v_accu2_0);
	dispc_ovl_set_vid_accu2_1(plane, h_accu2_1, v_accu2_1);
}

1290
static void dispc_ovl_set_scaling_common(enum omap_plane plane,
1291 1292 1293 1294 1295 1296 1297 1298 1299
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1300

1301
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1302 1303
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1304
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1305

1306 1307
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1308 1309
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1310
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1311

1312 1313 1314
	/* VRESIZECONF and HRESIZECONF */
	if (dss_has_feature(FEAT_RESIZECONF)) {
		l &= ~(0x3 << 7);
1315 1316
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1317
	}
T
Tomi Valkeinen 已提交
1318

1319 1320 1321 1322 1323
	/* LINEBUFFERSPLIT */
	if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1324

1325
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1326 1327 1328 1329 1330 1331 1332

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1333
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1334 1335 1336 1337 1338 1339
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1340 1341
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1342 1343
}

1344
static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;

	if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
		return;
	if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
			color_mode != OMAP_DSS_COLOR_UYVY &&
			color_mode != OMAP_DSS_COLOR_NV12)) {
		/* reset chroma resampling for RGB formats  */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
		return;
	}
1363 1364 1365 1366

	dispc_ovl_set_accu_uv(plane, orig_width, orig_height, out_width,
			out_height, ilace, color_mode, rotation);

1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388
	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
		/* UV is subsampled by 2 vertically*/
		orig_height >>= 1;
		/* UV is subsampled by 2 horz.*/
		orig_width >>= 1;
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		/*For YUV422 with 90/270 rotation,
		 *we don't upsample chroma
		 */
		if (rotation == OMAP_DSS_ROT_0 ||
			rotation == OMAP_DSS_ROT_180)
			/* UV is subsampled by 2 hrz*/
			orig_width >>= 1;
		/* must use FIR for YUV422 if rotated */
		if (rotation != OMAP_DSS_ROT_0)
			scale_x = scale_y = true;
		break;
	default:
		BUG();
1389
		return;
1390 1391 1392 1393 1394 1395 1396
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1397
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
		(scale_x || scale_y) ? 1 : 0, 8, 8);
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);
}

1409
static void dispc_ovl_set_scaling(enum omap_plane plane,
1410 1411 1412 1413 1414 1415 1416 1417
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1418
	dispc_ovl_set_scaling_common(plane,
1419 1420 1421 1422 1423 1424
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
			fieldmode, color_mode,
			rotation);

1425
	dispc_ovl_set_scaling_uv(plane,
1426 1427 1428 1429 1430 1431 1432
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
		fieldmode, color_mode,
		rotation);
}

1433
static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
T
Tomi Valkeinen 已提交
1434 1435
		bool mirroring, enum omap_color_mode color_mode)
{
1436 1437 1438
	bool row_repeat = false;
	int vidrot = 0;

T
Tomi Valkeinen 已提交
1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY) {

		if (mirroring) {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		} else {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		}

		if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
1475
			row_repeat = true;
T
Tomi Valkeinen 已提交
1476
		else
1477
			row_repeat = false;
T
Tomi Valkeinen 已提交
1478
	}
1479

1480
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1481
	if (dss_has_feature(FEAT_ROWREPEATENABLE))
1482 1483
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
T
Tomi Valkeinen 已提交
1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495
}

static int color_mode_to_bpp(enum omap_color_mode color_mode)
{
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
		return 1;
	case OMAP_DSS_COLOR_CLUT2:
		return 2;
	case OMAP_DSS_COLOR_CLUT4:
		return 4;
	case OMAP_DSS_COLOR_CLUT8:
1496
	case OMAP_DSS_COLOR_NV12:
T
Tomi Valkeinen 已提交
1497 1498 1499 1500 1501 1502
		return 8;
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1503 1504 1505 1506
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGBX16:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
T
Tomi Valkeinen 已提交
1507 1508 1509 1510 1511 1512 1513 1514 1515 1516
		return 16;
	case OMAP_DSS_COLOR_RGB24P:
		return 24;
	case OMAP_DSS_COLOR_RGB24U:
	case OMAP_DSS_COLOR_ARGB32:
	case OMAP_DSS_COLOR_RGBA32:
	case OMAP_DSS_COLOR_RGBX32:
		return 32;
	default:
		BUG();
1517
		return 0;
T
Tomi Valkeinen 已提交
1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
1531
		return 0;
T
Tomi Valkeinen 已提交
1532 1533 1534 1535 1536 1537 1538 1539
}

static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1540
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567 1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
{
	u8 ps;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		ps = 4;
		break;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
	case OMAP_DSS_ROT_180:
		/*
		 * If the pixel format is YUV or UYVY divide the width
		 * of the image by 2 for 0 and 180 degree rotation.
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90:
	case OMAP_DSS_ROT_270:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;

1586 1587 1588 1589
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - x_predecim * width) +
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606
		break;

	case OMAP_DSS_ROT_0 + 4:
	case OMAP_DSS_ROT_180 + 4:
		/* If the pixel format is YUV or UYVY divide the width
		 * of the image by 2  for 0 degree and 180 degree
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90 + 4:
	case OMAP_DSS_ROT_270 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;
1607 1608 1609 1610
		*row_inc = pixinc(1 -
			(y_predecim * screen_width + x_predecim * width) -
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1611 1612 1613 1614
		break;

	default:
		BUG();
1615
		return;
T
Tomi Valkeinen 已提交
1616 1617 1618 1619 1620 1621 1622 1623 1624
	}
}

static void calc_dma_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1625
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666
{
	u8 ps;
	u16 fbw, fbh;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/* width & height are overlay sizes, convert to fb sizes */

	if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
		fbw = width;
		fbh = height;
	} else {
		fbw = height;
		fbh = width;
	}

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1667 1668 1669 1670 1671 1672 1673 1674
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - fbw * x_predecim) +
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1675 1676 1677 1678 1679 1680 1681
		break;
	case OMAP_DSS_ROT_90:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
1682 1683 1684
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1685 1686 1687 1688 1689 1690 1691 1692
		break;
	case OMAP_DSS_ROT_180:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(-1 -
1693 1694 1695 1696 1697 1698 1699
			(y_predecim * screen_width - fbw * x_predecim) -
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
1700 1701 1702 1703 1704 1705 1706
		break;
	case OMAP_DSS_ROT_270:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
1707 1708 1709
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1710 1711 1712 1713 1714 1715 1716 1717 1718
		break;

	/* mirroring */
	case OMAP_DSS_ROT_0 + 4:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1719
		*row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
T
Tomi Valkeinen 已提交
1720 1721
				(fieldmode ? screen_width : 0),
				ps);
1722 1723 1724 1725 1726
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
1727 1728 1729 1730 1731 1732 1733 1734
		break;

	case OMAP_DSS_ROT_90 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
1735 1736
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
1737
				ps);
1738
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1739 1740 1741 1742 1743 1744 1745 1746
		break;

	case OMAP_DSS_ROT_180 + 4:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1747
		*row_inc = pixinc(1 - y_predecim * screen_width * 2 -
T
Tomi Valkeinen 已提交
1748 1749
				(fieldmode ? screen_width : 0),
				ps);
1750 1751 1752 1753 1754
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1755 1756 1757 1758 1759 1760 1761 1762
		break;

	case OMAP_DSS_ROT_270 + 4:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
1763 1764
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
1765
				ps);
1766
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1767 1768 1769 1770
		break;

	default:
		BUG();
1771
		return;
T
Tomi Valkeinen 已提交
1772 1773 1774
	}
}

1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813
static void calc_tiler_rotation_offset(u16 screen_width, u16 width,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset, unsigned *offset0, unsigned *offset1,
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
{
	u8 ps;

	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("scrw %d, width %d\n", screen_width, width);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	*offset1 = 0;
	if (field_offset)
		*offset0 = *offset1 + field_offset * screen_width * ps;
	else
		*offset0 = *offset1;
	*row_inc = pixinc(1 + (y_predecim * screen_width - width * x_predecim) +
			(fieldmode ? screen_width : 0), ps);
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
		color_mode == OMAP_DSS_COLOR_UYVY)
		*pix_inc = pixinc(x_predecim, 2 * ps);
	else
		*pix_inc = pixinc(x_predecim, ps);
}

1814 1815 1816 1817
/*
 * This function is used to avoid synclosts in OMAP3, because of some
 * undocumented horizontal position and timing related limitations.
 */
1818 1819
static int check_horiz_timing_omap3(enum omap_channel channel,
		const struct omap_video_timings *t, u16 pos_x,
1820 1821 1822 1823 1824 1825 1826 1827
		u16 width, u16 height, u16 out_width, u16 out_height)
{
	int DS = DIV_ROUND_UP(height, out_height);
	unsigned long nonactive, lclk, pclk;
	static const u8 limits[3] = { 8, 10, 20 };
	u64 val, blank;
	int i;

1828
	nonactive = t->x_res + t->hfp + t->hsw + t->hbp - out_width;
1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839
	pclk = dispc_mgr_pclk_rate(channel);
	if (dispc_mgr_is_lcd(channel))
		lclk = dispc_mgr_lclk_rate(channel);
	else
		lclk = dispc_fclk_rate();

	i = 0;
	if (out_height < height)
		i++;
	if (out_width < width)
		i++;
1840
	blank = div_u64((u64)(t->hbp + t->hsw + t->hfp) * lclk, pclk);
1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869
	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
	if (blank <= limits[i])
		return -EINVAL;

	/*
	 * Pixel data should be prepared before visible display point starts.
	 * So, atleast DS-2 lines must have already been fetched by DISPC
	 * during nonactive - pos_x period.
	 */
	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
		val, max(0, DS - 2) * width);
	if (val < max(0, DS - 2) * width)
		return -EINVAL;

	/*
	 * All lines need to be refilled during the nonactive period of which
	 * only one line can be loaded during the active period. So, atleast
	 * DS - 1 lines should be loaded during nonactive period.
	 */
	val =  div_u64((u64)nonactive * lclk, pclk);
	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
		val, max(0, DS - 1) * width);
	if (val < max(0, DS - 1) * width)
		return -EINVAL;

	return 0;
}

1870
static unsigned long calc_core_clk_five_taps(enum omap_channel channel,
1871 1872
		const struct omap_video_timings *mgr_timings, u16 width,
		u16 height, u16 out_width, u16 out_height,
1873
		enum omap_color_mode color_mode)
T
Tomi Valkeinen 已提交
1874
{
1875
	u32 core_clk = 0;
1876
	u64 tmp, pclk = dispc_mgr_pclk_rate(channel);
T
Tomi Valkeinen 已提交
1877

1878 1879 1880
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
1881
	if (height > out_height) {
1882
		unsigned int ppl = mgr_timings->x_res;
T
Tomi Valkeinen 已提交
1883 1884 1885

		tmp = pclk * height * out_width;
		do_div(tmp, 2 * out_height * ppl);
1886
		core_clk = tmp;
T
Tomi Valkeinen 已提交
1887

1888 1889 1890 1891
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

T
Tomi Valkeinen 已提交
1892 1893
			tmp = pclk * (height - 2 * out_height) * out_width;
			do_div(tmp, 2 * out_height * (ppl - out_width));
1894
			core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
1895 1896 1897 1898 1899 1900
		}
	}

	if (width > out_width) {
		tmp = pclk * width;
		do_div(tmp, out_width);
1901
		core_clk = max_t(u32, core_clk, tmp);
T
Tomi Valkeinen 已提交
1902 1903

		if (color_mode == OMAP_DSS_COLOR_RGB24U)
1904
			core_clk <<= 1;
T
Tomi Valkeinen 已提交
1905 1906
	}

1907
	return core_clk;
T
Tomi Valkeinen 已提交
1908 1909
}

1910
static unsigned long calc_core_clk(enum omap_channel channel, u16 width,
1911
		u16 height, u16 out_width, u16 out_height)
T
Tomi Valkeinen 已提交
1912 1913
{
	unsigned int hf, vf;
1914
	unsigned long pclk = dispc_mgr_pclk_rate(channel);
T
Tomi Valkeinen 已提交
1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;

	if (height > out_height)
		vf = 2;
	else
		vf = 1;

1935 1936
	if (cpu_is_omap24xx()) {
		if (vf > 1 && hf > 1)
1937
			return pclk * 4;
1938
		else
1939
			return pclk * 2;
1940
	} else if (cpu_is_omap34xx()) {
1941
		return pclk * vf * hf;
1942
	} else {
1943 1944 1945 1946
		if (hf > 1)
			return DIV_ROUND_UP(pclk, out_width) * width;
		else
			return pclk;
1947
	}
T
Tomi Valkeinen 已提交
1948 1949
}

1950
static int dispc_ovl_calc_scaling(enum omap_plane plane,
1951 1952 1953
		enum omap_channel channel,
		const struct omap_video_timings *mgr_timings,
		u16 width, u16 height, u16 out_width, u16 out_height,
1954
		enum omap_color_mode color_mode, bool *five_taps,
1955
		int *x_predecim, int *y_predecim, u16 pos_x)
1956 1957
{
	struct omap_overlay *ovl = omap_dss_get_overlay(plane);
1958
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
1959 1960
	const int maxsinglelinewidth =
				dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
1961
	const int max_decim_limit = 16;
1962
	unsigned long core_clk = 0;
1963 1964
	int decim_x, decim_y, error, min_factor;
	u16 in_width, in_height, in_width_max = 0;
1965

1966 1967 1968 1969 1970
	if (width == out_width && height == out_height)
		return 0;

	if ((ovl->caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
		return -EINVAL;
1971

1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990
	*x_predecim = max_decim_limit;
	*y_predecim = max_decim_limit;

	if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
	    color_mode == OMAP_DSS_COLOR_CLUT2 ||
	    color_mode == OMAP_DSS_COLOR_CLUT4 ||
	    color_mode == OMAP_DSS_COLOR_CLUT8) {
		*x_predecim = 1;
		*y_predecim = 1;
		*five_taps = false;
		return 0;
	}

	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);

	min_factor = min(decim_x, decim_y);

	if (decim_x > *x_predecim || out_width > width * 8)
1991 1992
		return -EINVAL;

1993
	if (decim_y > *y_predecim || out_height > height * 8)
1994 1995
		return -EINVAL;

1996 1997
	if (cpu_is_omap24xx()) {
		*five_taps = false;
1998 1999 2000 2001

		do {
			in_height = DIV_ROUND_UP(height, decim_y);
			in_width = DIV_ROUND_UP(width, decim_x);
2002
			core_clk = calc_core_clk(channel, in_width, in_height,
2003
					out_width, out_height);
2004 2005
			error = (in_width > maxsinglelinewidth || !core_clk ||
				core_clk > dispc_core_clk_rate());
2006 2007 2008 2009 2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022
			if (error) {
				if (decim_x == decim_y) {
					decim_x = min_factor;
					decim_y++;
				} else {
					swap(decim_x, decim_y);
					if (decim_x < decim_y)
						decim_x++;
				}
			}
		} while (decim_x <= *x_predecim && decim_y <= *y_predecim &&
				error);

		if (in_width > maxsinglelinewidth) {
			DSSERR("Cannot scale max input width exceeded");
			return -EINVAL;
		}
2023
	} else if (cpu_is_omap34xx()) {
2024 2025 2026 2027

		do {
			in_height = DIV_ROUND_UP(height, decim_y);
			in_width = DIV_ROUND_UP(width, decim_x);
2028 2029 2030
			core_clk = calc_core_clk_five_taps(channel, mgr_timings,
				in_width, in_height, out_width, out_height,
				color_mode);
2031

2032 2033 2034
			error = check_horiz_timing_omap3(channel, mgr_timings,
				pos_x, in_width, in_height, out_width,
				out_height);
2035

2036 2037 2038 2039 2040
			if (in_width > maxsinglelinewidth)
				if (in_height > out_height &&
					in_height < out_height * 2)
					*five_taps = false;
			if (!*five_taps)
2041 2042
				core_clk = calc_core_clk(channel, in_width,
					in_height, out_width, out_height);
2043
			error = (error || in_width > maxsinglelinewidth * 2 ||
2044
				(in_width > maxsinglelinewidth && *five_taps) ||
2045
				!core_clk || core_clk > dispc_core_clk_rate());
2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
			if (error) {
				if (decim_x == decim_y) {
					decim_x = min_factor;
					decim_y++;
				} else {
					swap(decim_x, decim_y);
					if (decim_x < decim_y)
						decim_x++;
				}
			}
		} while (decim_x <= *x_predecim && decim_y <= *y_predecim
			&& error);

2059 2060
		if (check_horiz_timing_omap3(channel, mgr_timings, pos_x, width,
			height, out_width, out_height)){
2061 2062 2063 2064
				DSSERR("horizontal timing too tight\n");
				return -EINVAL;
		}

2065
		if (in_width > (maxsinglelinewidth * 2)) {
2066 2067 2068 2069
			DSSERR("Cannot setup scaling");
			DSSERR("width exceeds maximum width possible");
			return -EINVAL;
		}
2070 2071 2072 2073

		if (in_width > maxsinglelinewidth && *five_taps) {
			DSSERR("cannot setup scaling with five taps");
			return -EINVAL;
2074 2075
		}
	} else {
2076 2077
		int decim_x_min = decim_x;
		in_height = DIV_ROUND_UP(height, decim_y);
2078
		in_width_max = dispc_core_clk_rate() /
2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092
				DIV_ROUND_UP(dispc_mgr_pclk_rate(channel),
						out_width);
		decim_x = DIV_ROUND_UP(width, in_width_max);

		decim_x = decim_x > decim_x_min ? decim_x : decim_x_min;
		if (decim_x > *x_predecim)
			return -EINVAL;

		do {
			in_width = DIV_ROUND_UP(width, decim_x);
		} while (decim_x <= *x_predecim &&
				in_width > maxsinglelinewidth && decim_x++);

		if (in_width > maxsinglelinewidth) {
2093 2094 2095
			DSSERR("Cannot scale width exceeds max line width");
			return -EINVAL;
		}
2096

2097 2098
		core_clk = calc_core_clk(channel, in_width, in_height,
				out_width, out_height);
2099 2100
	}

2101 2102
	DSSDBG("required core clk rate = %lu Hz\n", core_clk);
	DSSDBG("current core clk rate = %lu Hz\n", dispc_core_clk_rate());
2103

2104
	if (!core_clk || core_clk > dispc_core_clk_rate()) {
2105
		DSSERR("failed to set up scaling, "
2106 2107 2108
			"required core clk rate = %lu Hz, "
			"current core clk rate = %lu Hz\n",
			core_clk, dispc_core_clk_rate());
2109 2110 2111
		return -EINVAL;
	}

2112 2113
	*x_predecim = decim_x;
	*y_predecim = decim_y;
2114 2115 2116
	return 0;
}

2117
int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
2118 2119
		bool ilace, bool replication,
		const struct omap_video_timings *mgr_timings)
T
Tomi Valkeinen 已提交
2120
{
2121
	struct omap_overlay *ovl = omap_dss_get_overlay(plane);
2122
	bool five_taps = true;
T
Tomi Valkeinen 已提交
2123
	bool fieldmode = 0;
2124
	int r, cconv = 0;
T
Tomi Valkeinen 已提交
2125 2126 2127
	unsigned offset0, offset1;
	s32 row_inc;
	s32 pix_inc;
2128
	u16 frame_height = oi->height;
T
Tomi Valkeinen 已提交
2129
	unsigned int field_offset = 0;
2130 2131 2132
	u16 in_height = oi->height;
	u16 in_width = oi->width;
	u16 out_width, out_height;
2133
	enum omap_channel channel;
2134
	int x_predecim = 1, y_predecim = 1;
2135 2136

	channel = dispc_ovl_get_channel_out(plane);
T
Tomi Valkeinen 已提交
2137

2138
	DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
2139 2140
		"%dx%d, cmode %x, rot %d, mir %d, ilace %d chan %d repl %d\n",
		plane, oi->paddr, oi->p_uv_addr,
2141 2142
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
		oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
2143
		oi->mirror, ilace, channel, replication);
2144

2145
	if (oi->paddr == 0)
T
Tomi Valkeinen 已提交
2146 2147
		return -EINVAL;

2148 2149
	out_width = oi->out_width == 0 ? oi->width : oi->out_width;
	out_height = oi->out_height == 0 ? oi->height : oi->out_height;
2150

2151
	if (ilace && oi->height == out_height)
T
Tomi Valkeinen 已提交
2152 2153 2154 2155
		fieldmode = 1;

	if (ilace) {
		if (fieldmode)
2156
			in_height /= 2;
2157
		oi->pos_y /= 2;
2158
		out_height /= 2;
T
Tomi Valkeinen 已提交
2159 2160 2161

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
				"out_height %d\n",
2162
				in_height, oi->pos_y, out_height);
T
Tomi Valkeinen 已提交
2163 2164
	}

2165
	if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2166 2167
		return -EINVAL;

2168 2169 2170
	r = dispc_ovl_calc_scaling(plane, channel, mgr_timings, in_width,
			in_height, out_width, out_height, oi->color_mode,
			&five_taps, &x_predecim, &y_predecim, oi->pos_x);
2171 2172
	if (r)
		return r;
T
Tomi Valkeinen 已提交
2173

2174 2175 2176
	in_width = DIV_ROUND_UP(in_width, x_predecim);
	in_height = DIV_ROUND_UP(in_height, y_predecim);

2177 2178 2179 2180
	if (oi->color_mode == OMAP_DSS_COLOR_YUV2 ||
			oi->color_mode == OMAP_DSS_COLOR_UYVY ||
			oi->color_mode == OMAP_DSS_COLOR_NV12)
		cconv = 1;
T
Tomi Valkeinen 已提交
2181 2182 2183 2184 2185 2186 2187 2188 2189

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
2190
		if (!in_height || in_height == out_height)
T
Tomi Valkeinen 已提交
2191 2192
			field_offset = 0;
		else
2193
			field_offset = in_height / out_height / 2;
T
Tomi Valkeinen 已提交
2194 2195 2196 2197 2198 2199
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

2200 2201 2202 2203 2204
	offset0 = 0;
	offset1 = 0;
	row_inc = 0;
	pix_inc = 0;

2205 2206 2207 2208 2209 2210
	if (oi->rotation_type == OMAP_DSS_ROT_TILER)
		calc_tiler_rotation_offset(oi->screen_width, in_width,
				oi->color_mode, fieldmode, field_offset,
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
	else if (oi->rotation_type == OMAP_DSS_ROT_DMA)
2211
		calc_dma_rotation_offset(oi->rotation, oi->mirror,
2212
				oi->screen_width, in_width, frame_height,
2213
				oi->color_mode, fieldmode, field_offset,
2214 2215
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2216
	else
2217
		calc_vrfb_rotation_offset(oi->rotation, oi->mirror,
2218
				oi->screen_width, in_width, frame_height,
2219
				oi->color_mode, fieldmode, field_offset,
2220 2221
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2222 2223 2224 2225

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

2226
	dispc_ovl_set_color_mode(plane, oi->color_mode);
T
Tomi Valkeinen 已提交
2227

2228 2229
	dispc_ovl_configure_burst_type(plane, oi->rotation_type);

2230 2231
	dispc_ovl_set_ba0(plane, oi->paddr + offset0);
	dispc_ovl_set_ba1(plane, oi->paddr + offset1);
T
Tomi Valkeinen 已提交
2232

2233 2234 2235
	if (OMAP_DSS_COLOR_NV12 == oi->color_mode) {
		dispc_ovl_set_ba0_uv(plane, oi->p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, oi->p_uv_addr + offset1);
2236 2237 2238
	}


2239 2240
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
2241

2242 2243
	DSSDBG("%d,%d %dx%d -> %dx%d\n", oi->pos_x, oi->pos_y, in_width,
			in_height, out_width, out_height);
T
Tomi Valkeinen 已提交
2244

2245
	dispc_ovl_set_pos(plane, oi->pos_x, oi->pos_y);
T
Tomi Valkeinen 已提交
2246

2247
	dispc_ovl_set_pic_size(plane, in_width, in_height);
T
Tomi Valkeinen 已提交
2248

2249
	if (ovl->caps & OMAP_DSS_OVL_CAP_SCALE) {
2250 2251
		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
				   out_height, ilace, five_taps, fieldmode,
2252
				   oi->color_mode, oi->rotation);
2253
		dispc_ovl_set_vid_size(plane, out_width, out_height);
2254
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
2255 2256
	}

2257 2258
	dispc_ovl_set_rotation_attrs(plane, oi->rotation, oi->mirror,
			oi->color_mode);
T
Tomi Valkeinen 已提交
2259

2260
	dispc_ovl_set_zorder(plane, oi->zorder);
2261 2262
	dispc_ovl_set_pre_mult_alpha(plane, oi->pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, oi->global_alpha);
T
Tomi Valkeinen 已提交
2263

2264 2265
	dispc_ovl_enable_replication(plane, replication);

T
Tomi Valkeinen 已提交
2266 2267 2268
	return 0;
}

2269
int dispc_ovl_enable(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
2270
{
2271 2272
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

2273
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2274 2275

	return 0;
T
Tomi Valkeinen 已提交
2276 2277 2278 2279 2280 2281 2282 2283
}

static void dispc_disable_isr(void *data, u32 mask)
{
	struct completion *compl = data;
	complete(compl);
}

2284
static void _enable_lcd_out(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2285
{
2286 2287 2288
	mgr_fld_write(channel, DISPC_MGR_FLD_ENABLE, enable);
	/* flush posted write */
	mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
T
Tomi Valkeinen 已提交
2289 2290
}

2291
static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2292 2293 2294 2295
{
	struct completion frame_done_completion;
	bool is_on;
	int r;
2296
	u32 irq;
T
Tomi Valkeinen 已提交
2297 2298 2299 2300

	/* When we disable LCD output, we need to wait until frame is done.
	 * Otherwise the DSS is still working, and turning off the clocks
	 * prevents DSS from going to OFF mode */
2301
	is_on = mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2302

2303
	irq = mgr_desc[channel].framedone_irq;
T
Tomi Valkeinen 已提交
2304 2305 2306 2307 2308

	if (!enable && is_on) {
		init_completion(&frame_done_completion);

		r = omap_dispc_register_isr(dispc_disable_isr,
2309
				&frame_done_completion, irq);
T
Tomi Valkeinen 已提交
2310 2311 2312 2313 2314

		if (r)
			DSSERR("failed to register FRAMEDONE isr\n");
	}

2315
	_enable_lcd_out(channel, enable);
T
Tomi Valkeinen 已提交
2316 2317 2318 2319 2320 2321 2322

	if (!enable && is_on) {
		if (!wait_for_completion_timeout(&frame_done_completion,
					msecs_to_jiffies(100)))
			DSSERR("timeout waiting for FRAME DONE\n");

		r = omap_dispc_unregister_isr(dispc_disable_isr,
2323
				&frame_done_completion, irq);
T
Tomi Valkeinen 已提交
2324 2325 2326 2327 2328 2329 2330 2331 2332

		if (r)
			DSSERR("failed to unregister FRAMEDONE isr\n");
	}
}

static void _enable_digit_out(bool enable)
{
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
2333 2334
	/* flush posted write */
	dispc_read_reg(DISPC_CONTROL);
T
Tomi Valkeinen 已提交
2335 2336
}

2337
static void dispc_mgr_enable_digit_out(bool enable)
T
Tomi Valkeinen 已提交
2338 2339
{
	struct completion frame_done_completion;
2340 2341 2342 2343
	enum dss_hdmi_venc_clk_source_select src;
	int r, i;
	u32 irq_mask;
	int num_irqs;
T
Tomi Valkeinen 已提交
2344

2345
	if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
T
Tomi Valkeinen 已提交
2346 2347
		return;

2348 2349
	src = dss_get_hdmi_venc_clk_source();

T
Tomi Valkeinen 已提交
2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365
	if (enable) {
		unsigned long flags;
		/* When we enable digit output, we'll get an extra digit
		 * sync lost interrupt, that we need to ignore */
		spin_lock_irqsave(&dispc.irq_lock, flags);
		dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
		_omap_dispc_set_irqs();
		spin_unlock_irqrestore(&dispc.irq_lock, flags);
	}

	/* When we disable digit output, we need to wait until fields are done.
	 * Otherwise the DSS is still working, and turning off the clocks
	 * prevents DSS from going to OFF mode. And when enabling, we need to
	 * wait for the extra sync losts */
	init_completion(&frame_done_completion);

2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376
	if (src == DSS_HDMI_M_PCLK && enable == false) {
		irq_mask = DISPC_IRQ_FRAMEDONETV;
		num_irqs = 1;
	} else {
		irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
		/* XXX I understand from TRM that we should only wait for the
		 * current field to complete. But it seems we have to wait for
		 * both fields */
		num_irqs = 2;
	}

T
Tomi Valkeinen 已提交
2377
	r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
2378
			irq_mask);
T
Tomi Valkeinen 已提交
2379
	if (r)
2380
		DSSERR("failed to register %x isr\n", irq_mask);
T
Tomi Valkeinen 已提交
2381 2382 2383

	_enable_digit_out(enable);

2384 2385 2386 2387 2388 2389
	for (i = 0; i < num_irqs; ++i) {
		if (!wait_for_completion_timeout(&frame_done_completion,
					msecs_to_jiffies(100)))
			DSSERR("timeout waiting for digit out to %s\n",
					enable ? "start" : "stop");
	}
T
Tomi Valkeinen 已提交
2390

2391 2392
	r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
			irq_mask);
T
Tomi Valkeinen 已提交
2393
	if (r)
2394
		DSSERR("failed to unregister %x isr\n", irq_mask);
T
Tomi Valkeinen 已提交
2395 2396 2397 2398

	if (enable) {
		unsigned long flags;
		spin_lock_irqsave(&dispc.irq_lock, flags);
2399
		dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
T
Tomi Valkeinen 已提交
2400 2401 2402 2403 2404 2405
		dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
		_omap_dispc_set_irqs();
		spin_unlock_irqrestore(&dispc.irq_lock, flags);
	}
}

2406
bool dispc_mgr_is_enabled(enum omap_channel channel)
2407
{
2408
	return !!mgr_fld_read(channel, DISPC_MGR_FLD_ENABLE);
2409 2410
}

2411
void dispc_mgr_enable(enum omap_channel channel, bool enable)
2412
{
2413
	if (dispc_mgr_is_lcd(channel))
2414
		dispc_mgr_enable_lcd_out(channel, enable);
2415
	else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2416
		dispc_mgr_enable_digit_out(enable);
2417 2418 2419 2420
	else
		BUG();
}

T
Tomi Valkeinen 已提交
2421 2422
void dispc_lcd_enable_signal_polarity(bool act_high)
{
2423 2424 2425
	if (!dss_has_feature(FEAT_LCDENABLEPOL))
		return;

T
Tomi Valkeinen 已提交
2426 2427 2428 2429 2430
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

void dispc_lcd_enable_signal(bool enable)
{
2431 2432 2433
	if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
		return;

T
Tomi Valkeinen 已提交
2434 2435 2436 2437 2438
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

void dispc_pck_free_enable(bool enable)
{
2439 2440 2441
	if (!dss_has_feature(FEAT_PCKFREEENABLE))
		return;

T
Tomi Valkeinen 已提交
2442 2443 2444
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2445
void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2446
{
2447
	mgr_fld_write(channel, DISPC_MGR_FLD_FIFOHANDCHECK, enable);
T
Tomi Valkeinen 已提交
2448 2449 2450
}


2451
void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
2452
		enum omap_lcd_display_type type)
T
Tomi Valkeinen 已提交
2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469
{
	int mode;

	switch (type) {
	case OMAP_DSS_LCD_DISPLAY_STN:
		mode = 0;
		break;

	case OMAP_DSS_LCD_DISPLAY_TFT:
		mode = 1;
		break;

	default:
		BUG();
		return;
	}

2470
	mgr_fld_write(channel, DISPC_MGR_FLD_STNTFT, mode);
T
Tomi Valkeinen 已提交
2471 2472 2473 2474 2475 2476 2477 2478
}

void dispc_set_loadmode(enum omap_dss_load_mode mode)
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


2479
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
2480
{
2481
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
2482 2483
}

2484
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
2485 2486 2487
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
2488
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKSELECTION, type);
T
Tomi Valkeinen 已提交
2489

2490
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
2491 2492
}

2493
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
2494
{
2495
	mgr_fld_write(ch, DISPC_MGR_FLD_TCKENABLE, enable);
T
Tomi Valkeinen 已提交
2496
}
2497

2498 2499
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
2500
{
2501
	if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
2502 2503 2504 2505
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2506
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2507 2508
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
2509

2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522
void dispc_mgr_setup(enum omap_channel channel,
		struct omap_overlay_manager_info *info)
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
	if (dss_has_feature(FEAT_CPR)) {
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
2523

2524
void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
2525 2526 2527 2528 2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

2546
	mgr_fld_write(channel, DISPC_MGR_FLD_TFTDATALINES, code);
T
Tomi Valkeinen 已提交
2547 2548
}

2549
void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
2550 2551
{
	u32 l;
2552
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
2553 2554

	switch (mode) {
2555 2556 2557
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
2558
		break;
2559 2560
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2561 2562
		gpout1 = 0;
		break;
2563 2564
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2565 2566 2567 2568 2569 2570 2571
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

2572 2573 2574 2575 2576 2577 2578 2579
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
{
2580
	mgr_fld_write(channel, DISPC_MGR_FLD_STALLMODE, enable);
T
Tomi Valkeinen 已提交
2581 2582
}

2583 2584 2585 2586 2587 2588
static bool _dispc_mgr_size_ok(u16 width, u16 height)
{
	return width <= dss_feat_get_param_max(FEAT_PARAM_MGR_WIDTH) &&
		height <= dss_feat_get_param_max(FEAT_PARAM_MGR_HEIGHT);
}

T
Tomi Valkeinen 已提交
2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604 2605 2606 2607 2608 2609 2610 2611 2612
static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
		int vsw, int vfp, int vbp)
{
	if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
		if (hsw < 1 || hsw > 64 ||
				hfp < 1 || hfp > 256 ||
				hbp < 1 || hbp > 256 ||
				vsw < 1 || vsw > 64 ||
				vfp < 0 || vfp > 255 ||
				vbp < 0 || vbp > 255)
			return false;
	} else {
		if (hsw < 1 || hsw > 256 ||
				hfp < 1 || hfp > 4096 ||
				hbp < 1 || hbp > 4096 ||
				vsw < 1 || vsw > 256 ||
				vfp < 0 || vfp > 4095 ||
				vbp < 0 || vbp > 4095)
			return false;
	}

	return true;
}

2613
bool dispc_mgr_timings_ok(enum omap_channel channel,
2614
		const struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
2615
{
2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626
	bool timings_ok;

	timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);

	if (dispc_mgr_is_lcd(channel))
		timings_ok =  timings_ok && _dispc_lcd_timings_ok(timings->hsw,
						timings->hfp, timings->hbp,
						timings->vsw, timings->vfp,
						timings->vbp);

	return timings_ok;
T
Tomi Valkeinen 已提交
2627 2628
}

2629
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
2630
		int hfp, int hbp, int vsw, int vfp, int vbp)
T
Tomi Valkeinen 已提交
2631 2632 2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647
{
	u32 timing_h, timing_v;

	if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
		timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
			FLD_VAL(hbp-1, 27, 20);

		timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
			FLD_VAL(vbp, 27, 20);
	} else {
		timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
			FLD_VAL(hbp-1, 31, 20);

		timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
			FLD_VAL(vbp, 31, 20);
	}

2648 2649
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
T
Tomi Valkeinen 已提交
2650 2651 2652
}

/* change name to mode? */
2653
void dispc_mgr_set_timings(enum omap_channel channel,
2654
		struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
2655 2656 2657
{
	unsigned xtot, ytot;
	unsigned long ht, vt;
2658
	struct omap_video_timings t = *timings;
T
Tomi Valkeinen 已提交
2659

2660
	DSSDBG("channel %d xres %u yres %u\n", channel, t.x_res, t.y_res);
T
Tomi Valkeinen 已提交
2661

2662
	if (!dispc_mgr_timings_ok(channel, &t)) {
2663
		BUG();
2664 2665
		return;
	}
T
Tomi Valkeinen 已提交
2666

2667
	if (dispc_mgr_is_lcd(channel)) {
2668 2669
		_dispc_mgr_set_lcd_timings(channel, t.hsw, t.hfp, t.hbp, t.vsw,
				t.vfp, t.vbp);
T
Tomi Valkeinen 已提交
2670

2671 2672
		xtot = t.x_res + t.hfp + t.hsw + t.hbp;
		ytot = t.y_res + t.vfp + t.vsw + t.vbp;
T
Tomi Valkeinen 已提交
2673

2674 2675 2676 2677 2678
		ht = (timings->pixel_clock * 1000) / xtot;
		vt = (timings->pixel_clock * 1000) / xtot / ytot;

		DSSDBG("pck %u\n", timings->pixel_clock);
		DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
2679
			t.hsw, t.hfp, t.hbp, t.vsw, t.vfp, t.vbp);
T
Tomi Valkeinen 已提交
2680

2681
		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
2682 2683 2684 2685 2686 2687 2688
	} else {
		enum dss_hdmi_venc_clk_source_select source;

		source = dss_get_hdmi_venc_clk_source();

		if (source == DSS_VENC_TV_CLK)
			t.y_res /= 2;
2689
	}
2690

2691
	dispc_mgr_set_size(channel, t.x_res, t.y_res);
T
Tomi Valkeinen 已提交
2692 2693
}

2694
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
2695
		u16 pck_div)
T
Tomi Valkeinen 已提交
2696 2697
{
	BUG_ON(lck_div < 1);
2698
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
2699

2700
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
2701 2702 2703
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
}

2704
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
2705
		int *pck_div)
T
Tomi Valkeinen 已提交
2706 2707
{
	u32 l;
2708
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
2709 2710 2711 2712 2713 2714
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

unsigned long dispc_fclk_rate(void)
{
2715
	struct platform_device *dsidev;
T
Tomi Valkeinen 已提交
2716 2717
	unsigned long r = 0;

2718
	switch (dss_get_dispc_clk_source()) {
2719
	case OMAP_DSS_CLK_SRC_FCK:
2720
		r = clk_get_rate(dispc.dss_clk);
2721
		break;
2722
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
2723 2724
		dsidev = dsi_get_dsidev_from_id(0);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2725
		break;
2726 2727 2728 2729
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
		dsidev = dsi_get_dsidev_from_id(1);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
		break;
2730 2731
	default:
		BUG();
2732
		return 0;
2733 2734
	}

T
Tomi Valkeinen 已提交
2735 2736 2737
	return r;
}

2738
unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2739
{
2740
	struct platform_device *dsidev;
T
Tomi Valkeinen 已提交
2741 2742 2743 2744
	int lcd;
	unsigned long r;
	u32 l;

2745
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
2746 2747 2748

	lcd = FLD_GET(l, 23, 16);

2749
	switch (dss_get_lcd_clk_source(channel)) {
2750
	case OMAP_DSS_CLK_SRC_FCK:
2751
		r = clk_get_rate(dispc.dss_clk);
2752
		break;
2753
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
2754 2755
		dsidev = dsi_get_dsidev_from_id(0);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2756
		break;
2757 2758 2759 2760
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
		dsidev = dsi_get_dsidev_from_id(1);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
		break;
2761 2762
	default:
		BUG();
2763
		return 0;
2764
	}
T
Tomi Valkeinen 已提交
2765 2766 2767 2768

	return r / lcd;
}

2769
unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2770 2771 2772
{
	unsigned long r;

2773 2774 2775
	if (dispc_mgr_is_lcd(channel)) {
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
2776

2777
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
2778

2779
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
2780

2781 2782 2783 2784
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
2785
		enum dss_hdmi_venc_clk_source_select source;
2786

2787 2788 2789 2790
		source = dss_get_hdmi_venc_clk_source();

		switch (source) {
		case DSS_VENC_TV_CLK:
2791
			return venc_get_pixel_clock();
2792
		case DSS_HDMI_M_PCLK:
2793 2794 2795
			return hdmi_get_pixel_clock();
		default:
			BUG();
2796
			return 0;
2797 2798
		}
	}
T
Tomi Valkeinen 已提交
2799 2800
}

2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813
unsigned long dispc_core_clk_rate(void)
{
	int lcd;
	unsigned long fclk = dispc_fclk_rate();

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		lcd = REG_GET(DISPC_DIVISOR, 23, 16);
	else
		lcd = REG_GET(DISPC_DIVISORo(OMAP_DSS_CHANNEL_LCD), 23, 16);

	return fclk / lcd;
}

T
Tomi Valkeinen 已提交
2814 2815 2816
void dispc_dump_clocks(struct seq_file *s)
{
	int lcd, pcd;
2817
	u32 l;
2818 2819
	enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
	enum omap_dss_clk_source lcd_clk_src;
T
Tomi Valkeinen 已提交
2820

2821 2822
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
2823 2824 2825

	seq_printf(s, "- DISPC -\n");

2826 2827 2828
	seq_printf(s, "dispc fclk source = %s (%s)\n",
			dss_get_generic_clk_source_name(dispc_clk_src),
			dss_feat_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
2829 2830

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
2831

2832 2833 2834 2835 2836 2837 2838 2839
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
2840 2841
	seq_printf(s, "- LCD1 -\n");

2842 2843 2844 2845 2846 2847
	lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);

	seq_printf(s, "lcd1_clk source = %s (%s)\n",
		dss_get_generic_clk_source_name(lcd_clk_src),
		dss_feat_get_clk_source_name(lcd_clk_src));

2848
	dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
2849

2850
	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2851
			dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
2852
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
2853
			dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
2854 2855 2856
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		seq_printf(s, "- LCD2 -\n");

2857 2858 2859 2860 2861 2862
		lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);

		seq_printf(s, "lcd2_clk source = %s (%s)\n",
			dss_get_generic_clk_source_name(lcd_clk_src),
			dss_feat_get_clk_source_name(lcd_clk_src));

2863
		dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
T
Tomi Valkeinen 已提交
2864

2865
		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2866
				dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
2867
		seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
2868
				dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
2869
	}
2870 2871

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
2872 2873
}

2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
void dispc_dump_irqs(struct seq_file *s)
{
	unsigned long flags;
	struct dispc_irq_stats stats;

	spin_lock_irqsave(&dispc.irq_stats_lock, flags);

	stats = dispc.irq_stats;
	memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
	dispc.irq_stats.last_reset = jiffies;

	spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);

	seq_printf(s, "period %u ms\n",
			jiffies_to_msecs(jiffies - stats.last_reset));

	seq_printf(s, "irqs %d\n", stats.irq_count);
#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);

	PIS(FRAMEDONE);
	PIS(VSYNC);
	PIS(EVSYNC_EVEN);
	PIS(EVSYNC_ODD);
	PIS(ACBIAS_COUNT_STAT);
	PIS(PROG_LINE_NUM);
	PIS(GFX_FIFO_UNDERFLOW);
	PIS(GFX_END_WIN);
	PIS(PAL_GAMMA_MASK);
	PIS(OCP_ERR);
	PIS(VID1_FIFO_UNDERFLOW);
	PIS(VID1_END_WIN);
	PIS(VID2_FIFO_UNDERFLOW);
	PIS(VID2_END_WIN);
2909 2910 2911 2912
	if (dss_feat_get_num_ovls() > 3) {
		PIS(VID3_FIFO_UNDERFLOW);
		PIS(VID3_END_WIN);
	}
2913 2914 2915
	PIS(SYNC_LOST);
	PIS(SYNC_LOST_DIGIT);
	PIS(WAKEUP);
2916 2917 2918 2919 2920 2921
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		PIS(FRAMEDONE2);
		PIS(VSYNC2);
		PIS(ACBIAS_COUNT_STAT2);
		PIS(SYNC_LOST2);
	}
2922 2923 2924 2925
#undef PIS
}
#endif

2926
static void dispc_dump_regs(struct seq_file *s)
T
Tomi Valkeinen 已提交
2927
{
2928 2929 2930 2931 2932 2933 2934 2935 2936 2937
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
2938
		[OMAP_DSS_VIDEO3]	= "VID3",
2939 2940 2941
	};
	const char **p_names;

2942
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
2943

2944 2945
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
2946

2947
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
2948 2949 2950 2951 2952 2953 2954 2955 2956 2957
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
2958 2959
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
2960
		DUMPREG(DISPC_GLOBAL_ALPHA);
2961 2962 2963
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
2964 2965 2966 2967 2968
	}

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
2969 2970
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
	48 - strlen(#r) - strlen(p_names[i]), " ", \
2971 2972
	dispc_read_reg(DISPC_REG(i, r)))

2973
	p_names = mgr_names;
2974

2975 2976 2977 2978 2979
	/* DISPC channel specific registers */
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
2980

2981 2982
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
2983

2984 2985 2986 2987 2988 2989 2990
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
		DUMPREG(i, DISPC_SIZE_MGR);
2991

2992 2993 2994
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
2995

2996
		if (dss_has_feature(FEAT_CPR)) {
2997 2998 2999
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
3000
		}
3001
	}
T
Tomi Valkeinen 已提交
3002

3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038
	p_names = ovl_names;

	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);
3039
	}
3040 3041 3042 3043 3044 3045

#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
3046 3047
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
	46 - strlen(#name) - strlen(p_names[plane]), " ", \
3048 3049
	dispc_read_reg(DISPC_REG(plane, name, i)))

3050
	/* Video pipeline coefficient registers */
3051

3052 3053 3054 3055
	/* start from OMAP_DSS_VIDEO1 */
	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
3056

3057 3058
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
3059

3060 3061
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
3062

3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
3078
	}
T
Tomi Valkeinen 已提交
3079

3080
	dispc_runtime_put();
3081 3082

#undef DISPC_REG
T
Tomi Valkeinen 已提交
3083 3084 3085
#undef DUMPREG
}

3086 3087 3088
static void _dispc_mgr_set_pol_freq(enum omap_channel channel, bool onoff,
		bool rf, bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi,
		u8 acb)
T
Tomi Valkeinen 已提交
3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103
{
	u32 l = 0;

	DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
			onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);

	l |= FLD_VAL(onoff, 17, 17);
	l |= FLD_VAL(rf, 16, 16);
	l |= FLD_VAL(ieo, 15, 15);
	l |= FLD_VAL(ipc, 14, 14);
	l |= FLD_VAL(ihs, 13, 13);
	l |= FLD_VAL(ivs, 12, 12);
	l |= FLD_VAL(acbi, 11, 8);
	l |= FLD_VAL(acb, 7, 0);

3104
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
T
Tomi Valkeinen 已提交
3105 3106
}

3107
void dispc_mgr_set_pol_freq(enum omap_channel channel,
3108
		enum omap_panel_config config, u8 acbi, u8 acb)
T
Tomi Valkeinen 已提交
3109
{
3110
	_dispc_mgr_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
T
Tomi Valkeinen 已提交
3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122
			(config & OMAP_DSS_LCD_RF) != 0,
			(config & OMAP_DSS_LCD_IEO) != 0,
			(config & OMAP_DSS_LCD_IPC) != 0,
			(config & OMAP_DSS_LCD_IHS) != 0,
			(config & OMAP_DSS_LCD_IVS) != 0,
			acbi, acb);
}

/* with fck as input clock rate, find dispc dividers that produce req_pck */
void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
		struct dispc_clock_info *cinfo)
{
3123
	u16 pcd_min, pcd_max;
T
Tomi Valkeinen 已提交
3124 3125 3126 3127
	unsigned long best_pck;
	u16 best_ld, cur_ld;
	u16 best_pd, cur_pd;

3128 3129 3130 3131 3132 3133
	pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
	pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);

	if (!is_tft)
		pcd_min = 3;

T
Tomi Valkeinen 已提交
3134 3135 3136 3137 3138 3139 3140
	best_pck = 0;
	best_ld = 0;
	best_pd = 0;

	for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
		unsigned long lck = fck / cur_ld;

3141
		for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
T
Tomi Valkeinen 已提交
3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175
			unsigned long pck = lck / cur_pd;
			long old_delta = abs(best_pck - req_pck);
			long new_delta = abs(pck - req_pck);

			if (best_pck == 0 || new_delta < old_delta) {
				best_pck = pck;
				best_ld = cur_ld;
				best_pd = cur_pd;

				if (pck == req_pck)
					goto found;
			}

			if (pck < req_pck)
				break;
		}

		if (lck / pcd_min < req_pck)
			break;
	}

found:
	cinfo->lck_div = best_ld;
	cinfo->pck_div = best_pd;
	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
}

/* calculate clock rates using dividers in cinfo */
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo)
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
3176
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
3177 3178 3179 3180 3181 3182 3183 3184
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3185
int dispc_mgr_set_clock_div(enum omap_channel channel,
3186
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3187 3188 3189 3190
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

3191
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
3192 3193 3194 3195

	return 0;
}

3196
int dispc_mgr_get_clock_div(enum omap_channel channel,
3197
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3198 3199 3200 3201 3202
{
	unsigned long fck;

	fck = dispc_fclk_rate();

3203 3204
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
3205 3206 3207 3208 3209 3210 3211 3212 3213 3214 3215 3216 3217 3218 3219 3220 3221 3222 3223 3224 3225 3226 3227 3228 3229 3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272 3273 3274 3275 3276

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

/* dispc.irq_lock has to be locked by the caller */
static void _omap_dispc_set_irqs(void)
{
	u32 mask;
	u32 old_mask;
	int i;
	struct omap_dispc_isr_data *isr_data;

	mask = dispc.irq_error_mask;

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &dispc.registered_isr[i];

		if (isr_data->isr == NULL)
			continue;

		mask |= isr_data->mask;
	}

	old_mask = dispc_read_reg(DISPC_IRQENABLE);
	/* clear the irqstatus for newly enabled irqs */
	dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);

	dispc_write_reg(DISPC_IRQENABLE, mask);
}

int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
{
	int i;
	int ret;
	unsigned long flags;
	struct omap_dispc_isr_data *isr_data;

	if (isr == NULL)
		return -EINVAL;

	spin_lock_irqsave(&dispc.irq_lock, flags);

	/* check for duplicate entry */
	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &dispc.registered_isr[i];
		if (isr_data->isr == isr && isr_data->arg == arg &&
				isr_data->mask == mask) {
			ret = -EINVAL;
			goto err;
		}
	}

	isr_data = NULL;
	ret = -EBUSY;

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &dispc.registered_isr[i];

		if (isr_data->isr != NULL)
			continue;

		isr_data->isr = isr;
		isr_data->arg = arg;
		isr_data->mask = mask;
		ret = 0;

		break;
	}

3277 3278 3279
	if (ret)
		goto err;

T
Tomi Valkeinen 已提交
3280 3281 3282 3283 3284 3285 3286 3287 3288 3289 3290 3291 3292 3293 3294 3295 3296 3297 3298 3299 3300 3301 3302 3303 3304 3305 3306 3307 3308 3309 3310 3311 3312 3313 3314 3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325 3326 3327 3328 3329 3330 3331 3332 3333 3334 3335 3336 3337 3338 3339 3340
	_omap_dispc_set_irqs();

	spin_unlock_irqrestore(&dispc.irq_lock, flags);

	return 0;
err:
	spin_unlock_irqrestore(&dispc.irq_lock, flags);

	return ret;
}
EXPORT_SYMBOL(omap_dispc_register_isr);

int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
{
	int i;
	unsigned long flags;
	int ret = -EINVAL;
	struct omap_dispc_isr_data *isr_data;

	spin_lock_irqsave(&dispc.irq_lock, flags);

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &dispc.registered_isr[i];
		if (isr_data->isr != isr || isr_data->arg != arg ||
				isr_data->mask != mask)
			continue;

		/* found the correct isr */

		isr_data->isr = NULL;
		isr_data->arg = NULL;
		isr_data->mask = 0;

		ret = 0;
		break;
	}

	if (ret == 0)
		_omap_dispc_set_irqs();

	spin_unlock_irqrestore(&dispc.irq_lock, flags);

	return ret;
}
EXPORT_SYMBOL(omap_dispc_unregister_isr);

#ifdef DEBUG
static void print_irq_status(u32 status)
{
	if ((status & dispc.irq_error_mask) == 0)
		return;

	printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);

#define PIS(x) \
	if (status & DISPC_IRQ_##x) \
		printk(#x " ");
	PIS(GFX_FIFO_UNDERFLOW);
	PIS(OCP_ERR);
	PIS(VID1_FIFO_UNDERFLOW);
	PIS(VID2_FIFO_UNDERFLOW);
3341 3342
	if (dss_feat_get_num_ovls() > 3)
		PIS(VID3_FIFO_UNDERFLOW);
T
Tomi Valkeinen 已提交
3343 3344
	PIS(SYNC_LOST);
	PIS(SYNC_LOST_DIGIT);
3345 3346
	if (dss_has_feature(FEAT_MGR_LCD2))
		PIS(SYNC_LOST2);
T
Tomi Valkeinen 已提交
3347 3348 3349 3350 3351 3352 3353 3354 3355 3356
#undef PIS

	printk("\n");
}
#endif

/* Called from dss.c. Note that we don't touch clocks here,
 * but we presume they are on because we got an IRQ. However,
 * an irq handler may turn the clocks off, so we may not have
 * clock later in the function. */
3357
static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
T
Tomi Valkeinen 已提交
3358 3359
{
	int i;
3360
	u32 irqstatus, irqenable;
T
Tomi Valkeinen 已提交
3361 3362 3363 3364 3365 3366 3367 3368
	u32 handledirqs = 0;
	u32 unhandled_errors;
	struct omap_dispc_isr_data *isr_data;
	struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];

	spin_lock(&dispc.irq_lock);

	irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
3369 3370 3371 3372 3373 3374 3375
	irqenable = dispc_read_reg(DISPC_IRQENABLE);

	/* IRQ is not for us */
	if (!(irqstatus & irqenable)) {
		spin_unlock(&dispc.irq_lock);
		return IRQ_NONE;
	}
T
Tomi Valkeinen 已提交
3376

3377 3378 3379 3380 3381 3382 3383
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spin_lock(&dispc.irq_stats_lock);
	dispc.irq_stats.irq_count++;
	dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
	spin_unlock(&dispc.irq_stats_lock);
#endif

T
Tomi Valkeinen 已提交
3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426
#ifdef DEBUG
	if (dss_debug)
		print_irq_status(irqstatus);
#endif
	/* Ack the interrupt. Do it here before clocks are possibly turned
	 * off */
	dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
	/* flush posted write */
	dispc_read_reg(DISPC_IRQSTATUS);

	/* make a copy and unlock, so that isrs can unregister
	 * themselves */
	memcpy(registered_isr, dispc.registered_isr,
			sizeof(registered_isr));

	spin_unlock(&dispc.irq_lock);

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &registered_isr[i];

		if (!isr_data->isr)
			continue;

		if (isr_data->mask & irqstatus) {
			isr_data->isr(isr_data->arg, irqstatus);
			handledirqs |= isr_data->mask;
		}
	}

	spin_lock(&dispc.irq_lock);

	unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;

	if (unhandled_errors) {
		dispc.error_irqs |= unhandled_errors;

		dispc.irq_error_mask &= ~unhandled_errors;
		_omap_dispc_set_irqs();

		schedule_work(&dispc.error_work);
	}

	spin_unlock(&dispc.irq_lock);
3427 3428

	return IRQ_HANDLED;
T
Tomi Valkeinen 已提交
3429 3430 3431 3432 3433 3434 3435
}

static void dispc_error_worker(struct work_struct *work)
{
	int i;
	u32 errors;
	unsigned long flags;
3436 3437 3438 3439
	static const unsigned fifo_underflow_bits[] = {
		DISPC_IRQ_GFX_FIFO_UNDERFLOW,
		DISPC_IRQ_VID1_FIFO_UNDERFLOW,
		DISPC_IRQ_VID2_FIFO_UNDERFLOW,
3440
		DISPC_IRQ_VID3_FIFO_UNDERFLOW,
3441 3442
	};

T
Tomi Valkeinen 已提交
3443 3444 3445 3446 3447
	spin_lock_irqsave(&dispc.irq_lock, flags);
	errors = dispc.error_irqs;
	dispc.error_irqs = 0;
	spin_unlock_irqrestore(&dispc.irq_lock, flags);

3448 3449
	dispc_runtime_get();

3450 3451 3452
	for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
		struct omap_overlay *ovl;
		unsigned bit;
T
Tomi Valkeinen 已提交
3453

3454 3455
		ovl = omap_dss_get_overlay(i);
		bit = fifo_underflow_bits[i];
T
Tomi Valkeinen 已提交
3456

3457 3458 3459
		if (bit & errors) {
			DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
					ovl->name);
3460
			dispc_ovl_enable(ovl->id, false);
3461
			dispc_mgr_go(ovl->manager->id);
T
Tomi Valkeinen 已提交
3462 3463 3464 3465
			mdelay(50);
		}
	}

3466 3467 3468
	for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
		struct omap_overlay_manager *mgr;
		unsigned bit;
T
Tomi Valkeinen 已提交
3469

3470
		mgr = omap_dss_get_overlay_manager(i);
3471
		bit = mgr_desc[i].sync_lost_irq;
T
Tomi Valkeinen 已提交
3472

3473 3474 3475
		if (bit & errors) {
			struct omap_dss_device *dssdev = mgr->device;
			bool enable;
T
Tomi Valkeinen 已提交
3476

3477 3478 3479
			DSSERR("SYNC_LOST on channel %s, restarting the output "
					"with video overlays disabled\n",
					mgr->name);
3480

3481 3482
			enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
			dssdev->driver->disable(dssdev);
3483 3484 3485 3486 3487

			for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
				struct omap_overlay *ovl;
				ovl = omap_dss_get_overlay(i);

3488 3489
				if (ovl->id != OMAP_DSS_GFX &&
						ovl->manager == mgr)
3490
					dispc_ovl_enable(ovl->id, false);
3491 3492
			}

3493
			dispc_mgr_go(mgr->id);
3494
			mdelay(50);
3495

3496 3497 3498 3499 3500
			if (enable)
				dssdev->driver->enable(dssdev);
		}
	}

T
Tomi Valkeinen 已提交
3501 3502 3503 3504 3505
	if (errors & DISPC_IRQ_OCP_ERR) {
		DSSERR("OCP_ERR\n");
		for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
			struct omap_overlay_manager *mgr;
			mgr = omap_dss_get_overlay_manager(i);
3506 3507
			if (mgr->device && mgr->device->driver)
				mgr->device->driver->disable(mgr->device);
T
Tomi Valkeinen 已提交
3508 3509 3510 3511 3512 3513 3514
		}
	}

	spin_lock_irqsave(&dispc.irq_lock, flags);
	dispc.irq_error_mask |= errors;
	_omap_dispc_set_irqs();
	spin_unlock_irqrestore(&dispc.irq_lock, flags);
3515 3516

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3517 3518 3519 3520 3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531 3532 3533 3534 3535 3536 3537 3538 3539 3540 3541 3542 3543 3544 3545 3546 3547 3548 3549 3550 3551 3552 3553 3554 3555 3556 3557 3558 3559 3560 3561 3562 3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573 3574 3575 3576 3577 3578 3579 3580 3581 3582 3583 3584 3585 3586 3587
}

int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
{
	void dispc_irq_wait_handler(void *data, u32 mask)
	{
		complete((struct completion *)data);
	}

	int r;
	DECLARE_COMPLETION_ONSTACK(completion);

	r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
			irqmask);

	if (r)
		return r;

	timeout = wait_for_completion_timeout(&completion, timeout);

	omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);

	if (timeout == 0)
		return -ETIMEDOUT;

	if (timeout == -ERESTARTSYS)
		return -ERESTARTSYS;

	return 0;
}

int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
		unsigned long timeout)
{
	void dispc_irq_wait_handler(void *data, u32 mask)
	{
		complete((struct completion *)data);
	}

	int r;
	DECLARE_COMPLETION_ONSTACK(completion);

	r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
			irqmask);

	if (r)
		return r;

	timeout = wait_for_completion_interruptible_timeout(&completion,
			timeout);

	omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);

	if (timeout == 0)
		return -ETIMEDOUT;

	if (timeout == -ERESTARTSYS)
		return -ERESTARTSYS;

	return 0;
}

static void _omap_dispc_initialize_irq(void)
{
	unsigned long flags;

	spin_lock_irqsave(&dispc.irq_lock, flags);

	memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));

	dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
3588 3589
	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
3590 3591
	if (dss_feat_get_num_ovls() > 3)
		dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
T
Tomi Valkeinen 已提交
3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615

	/* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
	 * so clear it */
	dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));

	_omap_dispc_set_irqs();

	spin_unlock_irqrestore(&dispc.irq_lock, flags);
}

void dispc_enable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

void dispc_disable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

static void _omap_dispc_initial_config(void)
{
	u32 l;

3616 3617 3618 3619 3620 3621 3622 3623 3624
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
	}

T
Tomi Valkeinen 已提交
3625
	/* FUNCGATED */
3626 3627
	if (dss_has_feature(FEAT_FUNCGATED))
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3628 3629 3630 3631 3632 3633

	_dispc_setup_color_conv_coef();

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

	dispc_read_plane_fifo_sizes();
3634 3635

	dispc_configure_burst_sizes();
3636 3637

	dispc_ovl_enable_zorder_planes();
T
Tomi Valkeinen 已提交
3638 3639
}

3640
/* DISPC HW IP initialisation */
T
Tomi Valkeinen 已提交
3641
static int __init omap_dispchw_probe(struct platform_device *pdev)
3642 3643
{
	u32 rev;
3644
	int r = 0;
3645
	struct resource *dispc_mem;
3646
	struct clk *clk;
3647

3648 3649 3650 3651 3652 3653 3654 3655 3656 3657 3658
	dispc.pdev = pdev;

	spin_lock_init(&dispc.irq_lock);

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spin_lock_init(&dispc.irq_stats_lock);
	dispc.irq_stats.last_reset = jiffies;
#endif

	INIT_WORK(&dispc.error_work, dispc_error_worker);

3659 3660 3661
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
	if (!dispc_mem) {
		DSSERR("can't get IORESOURCE_MEM DISPC\n");
3662
		return -EINVAL;
3663
	}
3664

J
Julia Lawall 已提交
3665 3666
	dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
				  resource_size(dispc_mem));
3667 3668
	if (!dispc.base) {
		DSSERR("can't ioremap DISPC\n");
3669
		return -ENOMEM;
3670
	}
3671

3672 3673 3674
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
3675
		return -ENODEV;
3676 3677
	}

J
Julia Lawall 已提交
3678 3679
	r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
			     IRQF_SHARED, "OMAP DISPC", dispc.pdev);
3680 3681
	if (r < 0) {
		DSSERR("request_irq failed\n");
3682 3683 3684 3685 3686 3687 3688 3689
		return r;
	}

	clk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(clk)) {
		DSSERR("can't get fck\n");
		r = PTR_ERR(clk);
		return r;
3690 3691
	}

3692 3693
	dispc.dss_clk = clk;

3694 3695 3696 3697 3698
	pm_runtime_enable(&pdev->dev);

	r = dispc_runtime_get();
	if (r)
		goto err_runtime_get;
3699 3700 3701 3702 3703 3704

	_omap_dispc_initial_config();

	_omap_dispc_initialize_irq();

	rev = dispc_read_reg(DISPC_REVISION);
3705
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
3706 3707
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

3708
	dispc_runtime_put();
3709

3710 3711 3712 3713 3714
	dss_debugfs_create_file("dispc", dispc_dump_regs);

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	dss_debugfs_create_file("dispc_irq", dispc_dump_irqs);
#endif
3715
	return 0;
3716 3717 3718 3719

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
	clk_put(dispc.dss_clk);
3720
	return r;
3721 3722
}

T
Tomi Valkeinen 已提交
3723
static int __exit omap_dispchw_remove(struct platform_device *pdev)
3724
{
3725 3726 3727 3728
	pm_runtime_disable(&pdev->dev);

	clk_put(dispc.dss_clk);

3729 3730 3731
	return 0;
}

3732 3733 3734 3735 3736 3737 3738 3739 3740
static int dispc_runtime_suspend(struct device *dev)
{
	dispc_save_context();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
3741
	dispc_restore_context();
3742 3743 3744 3745 3746 3747 3748 3749 3750

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

3751
static struct platform_driver omap_dispchw_driver = {
T
Tomi Valkeinen 已提交
3752
	.remove         = __exit_p(omap_dispchw_remove),
3753 3754 3755
	.driver         = {
		.name   = "omapdss_dispc",
		.owner  = THIS_MODULE,
3756
		.pm	= &dispc_pm_ops,
3757 3758 3759
	},
};

T
Tomi Valkeinen 已提交
3760
int __init dispc_init_platform_driver(void)
3761
{
3762
	return platform_driver_probe(&omap_dispchw_driver, omap_dispchw_probe);
3763 3764
}

T
Tomi Valkeinen 已提交
3765
void __exit dispc_uninit_platform_driver(void)
3766
{
3767
	platform_driver_unregister(&omap_dispchw_driver);
3768
}