dispc.c 85.3 KB
Newer Older
T
Tomi Valkeinen 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 * linux/drivers/video/omap2/dss/dispc.c
 *
 * Copyright (C) 2009 Nokia Corporation
 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
 *
 * Some code and ideas taken from drivers/video/omap/ driver
 * by Imre Deak.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms of the GNU General Public License version 2 as published by
 * the Free Software Foundation.
 *
 * This program is distributed in the hope that it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program.  If not, see <http://www.gnu.org/licenses/>.
 */

#define DSS_SUBSYS_NAME "DISPC"

#include <linux/kernel.h>
#include <linux/dma-mapping.h>
#include <linux/vmalloc.h>
28
#include <linux/export.h>
T
Tomi Valkeinen 已提交
29 30 31 32 33 34
#include <linux/clk.h>
#include <linux/io.h>
#include <linux/jiffies.h>
#include <linux/seq_file.h>
#include <linux/delay.h>
#include <linux/workqueue.h>
35
#include <linux/hardirq.h>
36
#include <linux/interrupt.h>
37
#include <linux/platform_device.h>
38
#include <linux/pm_runtime.h>
T
Tomi Valkeinen 已提交
39 40 41

#include <plat/clock.h>

42
#include <video/omapdss.h>
T
Tomi Valkeinen 已提交
43 44

#include "dss.h"
45
#include "dss_features.h"
46
#include "dispc.h"
T
Tomi Valkeinen 已提交
47 48

/* DISPC */
49
#define DISPC_SZ_REGS			SZ_4K
T
Tomi Valkeinen 已提交
50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65

#define DISPC_IRQ_MASK_ERROR            (DISPC_IRQ_GFX_FIFO_UNDERFLOW | \
					 DISPC_IRQ_OCP_ERR | \
					 DISPC_IRQ_VID1_FIFO_UNDERFLOW | \
					 DISPC_IRQ_VID2_FIFO_UNDERFLOW | \
					 DISPC_IRQ_SYNC_LOST | \
					 DISPC_IRQ_SYNC_LOST_DIGIT)

#define DISPC_MAX_NR_ISRS		8

struct omap_dispc_isr_data {
	omap_dispc_isr_t	isr;
	void			*arg;
	u32			mask;
};

66 67 68 69 70 71
enum omap_burst_size {
	BURST_SIZE_X2 = 0,
	BURST_SIZE_X4 = 1,
	BURST_SIZE_X8 = 2,
};

T
Tomi Valkeinen 已提交
72 73 74 75 76 77
#define REG_GET(idx, start, end) \
	FLD_GET(dispc_read_reg(idx), start, end)

#define REG_FLD_MOD(idx, val, start, end)				\
	dispc_write_reg(idx, FLD_MOD(dispc_read_reg(idx), val, start, end))

78 79 80 81 82 83
struct dispc_irq_stats {
	unsigned long last_reset;
	unsigned irq_count;
	unsigned irqs[32];
};

T
Tomi Valkeinen 已提交
84
static struct {
85
	struct platform_device *pdev;
T
Tomi Valkeinen 已提交
86
	void __iomem    *base;
87 88 89

	int		ctx_loss_cnt;

90
	int irq;
91
	struct clk *dss_clk;
T
Tomi Valkeinen 已提交
92

93
	u32	fifo_size[MAX_DSS_OVERLAYS];
T
Tomi Valkeinen 已提交
94 95 96 97 98 99 100

	spinlock_t irq_lock;
	u32 irq_error_mask;
	struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];
	u32 error_irqs;
	struct work_struct error_work;

101
	bool		ctx_valid;
T
Tomi Valkeinen 已提交
102
	u32		ctx[DISPC_SZ_REGS / sizeof(u32)];
103 104 105 106 107

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spinlock_t irq_stats_lock;
	struct dispc_irq_stats irq_stats;
#endif
T
Tomi Valkeinen 已提交
108 109
} dispc;

110 111 112 113 114 115 116 117 118 119 120 121
enum omap_color_component {
	/* used for all color formats for OMAP3 and earlier
	 * and for RGB and Y color component on OMAP4
	 */
	DISPC_COLOR_COMPONENT_RGB_Y		= 1 << 0,
	/* used for UV component for
	 * OMAP_DSS_COLOR_YUV2, OMAP_DSS_COLOR_UYVY, OMAP_DSS_COLOR_NV12
	 * color formats on OMAP4
	 */
	DISPC_COLOR_COMPONENT_UV		= 1 << 1,
};

T
Tomi Valkeinen 已提交
122 123
static void _omap_dispc_set_irqs(void);

124
static inline void dispc_write_reg(const u16 idx, u32 val)
T
Tomi Valkeinen 已提交
125
{
126
	__raw_writel(val, dispc.base + idx);
T
Tomi Valkeinen 已提交
127 128
}

129
static inline u32 dispc_read_reg(const u16 idx)
T
Tomi Valkeinen 已提交
130
{
131
	return __raw_readl(dispc.base + idx);
T
Tomi Valkeinen 已提交
132 133
}

134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150
static int dispc_get_ctx_loss_count(void)
{
	struct device *dev = &dispc.pdev->dev;
	struct omap_display_platform_data *pdata = dev->platform_data;
	struct omap_dss_board_info *board_data = pdata->board_data;
	int cnt;

	if (!board_data->get_context_loss_count)
		return -ENOENT;

	cnt = board_data->get_context_loss_count(dev);

	WARN_ONCE(cnt < 0, "get_context_loss_count failed: %d\n", cnt);

	return cnt;
}

T
Tomi Valkeinen 已提交
151
#define SR(reg) \
152
	dispc.ctx[DISPC_##reg / sizeof(u32)] = dispc_read_reg(DISPC_##reg)
T
Tomi Valkeinen 已提交
153
#define RR(reg) \
154
	dispc_write_reg(DISPC_##reg, dispc.ctx[DISPC_##reg / sizeof(u32)])
T
Tomi Valkeinen 已提交
155

156
static void dispc_save_context(void)
T
Tomi Valkeinen 已提交
157
{
158
	int i, j;
T
Tomi Valkeinen 已提交
159

160 161
	DSSDBG("dispc_save_context\n");

T
Tomi Valkeinen 已提交
162 163 164 165
	SR(IRQENABLE);
	SR(CONTROL);
	SR(CONFIG);
	SR(LINE_NUMBER);
166 167
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
168
		SR(GLOBAL_ALPHA);
169 170 171 172
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		SR(CONTROL2);
		SR(CONFIG2);
	}
T
Tomi Valkeinen 已提交
173

174 175 176 177 178 179 180 181 182 183 184 185 186 187 188
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		SR(DEFAULT_COLOR(i));
		SR(TRANS_COLOR(i));
		SR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		SR(TIMING_H(i));
		SR(TIMING_V(i));
		SR(POL_FREQ(i));
		SR(DIVISORo(i));

		SR(DATA_CYCLE1(i));
		SR(DATA_CYCLE2(i));
		SR(DATA_CYCLE3(i));

189
		if (dss_has_feature(FEAT_CPR)) {
190 191 192
			SR(CPR_COEF_R(i));
			SR(CPR_COEF_G(i));
			SR(CPR_COEF_B(i));
193
		}
194
	}
T
Tomi Valkeinen 已提交
195

196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		SR(OVL_BA0(i));
		SR(OVL_BA1(i));
		SR(OVL_POSITION(i));
		SR(OVL_SIZE(i));
		SR(OVL_ATTRIBUTES(i));
		SR(OVL_FIFO_THRESHOLD(i));
		SR(OVL_ROW_INC(i));
		SR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			SR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			SR(OVL_WINDOW_SKIP(i));
			SR(OVL_TABLE_BA(i));
			continue;
		}
		SR(OVL_FIR(i));
		SR(OVL_PICTURE_SIZE(i));
		SR(OVL_ACCU0(i));
		SR(OVL_ACCU1(i));
216

217 218
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_H(i, j));
219

220 221
		for (j = 0; j < 8; j++)
			SR(OVL_FIR_COEF_HV(i, j));
222

223 224
		for (j = 0; j < 5; j++)
			SR(OVL_CONV_COEF(i, j));
225

226 227 228 229
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V(i, j));
		}
230

231 232 233 234 235 236
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			SR(OVL_BA0_UV(i));
			SR(OVL_BA1_UV(i));
			SR(OVL_FIR2(i));
			SR(OVL_ACCU2_0(i));
			SR(OVL_ACCU2_1(i));
237

238 239
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_H2(i, j));
240

241 242
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_HV2(i, j));
243

244 245 246 247 248
			for (j = 0; j < 8; j++)
				SR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			SR(OVL_ATTRIBUTES2(i));
249
	}
250 251 252

	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		SR(DIVISOR);
253 254 255 256 257

	dispc.ctx_loss_cnt = dispc_get_ctx_loss_count();
	dispc.ctx_valid = true;

	DSSDBG("context saved, ctx_loss_count %d\n", dispc.ctx_loss_cnt);
T
Tomi Valkeinen 已提交
258 259
}

260
static void dispc_restore_context(void)
T
Tomi Valkeinen 已提交
261
{
262
	int i, j, ctx;
263 264 265

	DSSDBG("dispc_restore_context\n");

266 267 268 269 270 271 272 273 274 275 276
	if (!dispc.ctx_valid)
		return;

	ctx = dispc_get_ctx_loss_count();

	if (ctx >= 0 && ctx == dispc.ctx_loss_cnt)
		return;

	DSSDBG("ctx_loss_count: saved %d, current %d\n",
			dispc.ctx_loss_cnt, ctx);

277
	/*RR(IRQENABLE);*/
T
Tomi Valkeinen 已提交
278 279 280
	/*RR(CONTROL);*/
	RR(CONFIG);
	RR(LINE_NUMBER);
281 282
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
283
		RR(GLOBAL_ALPHA);
284
	if (dss_has_feature(FEAT_MGR_LCD2))
285
		RR(CONFIG2);
T
Tomi Valkeinen 已提交
286

287 288 289 290 291 292 293 294 295 296 297 298 299 300
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		RR(DEFAULT_COLOR(i));
		RR(TRANS_COLOR(i));
		RR(SIZE_MGR(i));
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
		RR(TIMING_H(i));
		RR(TIMING_V(i));
		RR(POL_FREQ(i));
		RR(DIVISORo(i));

		RR(DATA_CYCLE1(i));
		RR(DATA_CYCLE2(i));
		RR(DATA_CYCLE3(i));
301

302
		if (dss_has_feature(FEAT_CPR)) {
303 304 305
			RR(CPR_COEF_R(i));
			RR(CPR_COEF_G(i));
			RR(CPR_COEF_B(i));
306
		}
307
	}
T
Tomi Valkeinen 已提交
308

309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328
	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		RR(OVL_BA0(i));
		RR(OVL_BA1(i));
		RR(OVL_POSITION(i));
		RR(OVL_SIZE(i));
		RR(OVL_ATTRIBUTES(i));
		RR(OVL_FIFO_THRESHOLD(i));
		RR(OVL_ROW_INC(i));
		RR(OVL_PIXEL_INC(i));
		if (dss_has_feature(FEAT_PRELOAD))
			RR(OVL_PRELOAD(i));
		if (i == OMAP_DSS_GFX) {
			RR(OVL_WINDOW_SKIP(i));
			RR(OVL_TABLE_BA(i));
			continue;
		}
		RR(OVL_FIR(i));
		RR(OVL_PICTURE_SIZE(i));
		RR(OVL_ACCU0(i));
		RR(OVL_ACCU1(i));
329

330 331
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_H(i, j));
332

333 334
		for (j = 0; j < 8; j++)
			RR(OVL_FIR_COEF_HV(i, j));
335

336 337
		for (j = 0; j < 5; j++)
			RR(OVL_CONV_COEF(i, j));
338

339 340 341 342
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V(i, j));
		}
343

344 345 346 347 348 349
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			RR(OVL_BA0_UV(i));
			RR(OVL_BA1_UV(i));
			RR(OVL_FIR2(i));
			RR(OVL_ACCU2_0(i));
			RR(OVL_ACCU2_1(i));
350

351 352
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_H2(i, j));
353

354 355
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_HV2(i, j));
356

357 358 359 360 361
			for (j = 0; j < 8; j++)
				RR(OVL_FIR_COEF_V2(i, j));
		}
		if (dss_has_feature(FEAT_ATTR2))
			RR(OVL_ATTRIBUTES2(i));
362
	}
T
Tomi Valkeinen 已提交
363

364 365 366
	if (dss_has_feature(FEAT_CORE_CLK_DIV))
		RR(DIVISOR);

T
Tomi Valkeinen 已提交
367 368
	/* enable last, because LCD & DIGIT enable are here */
	RR(CONTROL);
369 370
	if (dss_has_feature(FEAT_MGR_LCD2))
		RR(CONTROL2);
371 372 373 374 375 376 377 378
	/* clear spurious SYNC_LOST_DIGIT interrupts */
	dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);

	/*
	 * enable last so IRQs won't trigger before
	 * the context is fully restored
	 */
	RR(IRQENABLE);
379 380

	DSSDBG("context restored\n");
T
Tomi Valkeinen 已提交
381 382 383 384 385
}

#undef SR
#undef RR

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
int dispc_runtime_get(void)
{
	int r;

	DSSDBG("dispc_runtime_get\n");

	r = pm_runtime_get_sync(&dispc.pdev->dev);
	WARN_ON(r < 0);
	return r < 0 ? r : 0;
}

void dispc_runtime_put(void)
{
	int r;

	DSSDBG("dispc_runtime_put\n");

403
	r = pm_runtime_put_sync(&dispc.pdev->dev);
404
	WARN_ON(r < 0);
T
Tomi Valkeinen 已提交
405 406
}

407 408 409 410 411 412 413 414
static inline bool dispc_mgr_is_lcd(enum omap_channel channel)
{
	if (channel == OMAP_DSS_CHANNEL_LCD ||
			channel == OMAP_DSS_CHANNEL_LCD2)
		return true;
	else
		return false;
}
415

416 417 418 419 420 421 422 423
static struct omap_dss_device *dispc_mgr_get_device(enum omap_channel channel)
{
	struct omap_overlay_manager *mgr =
		omap_dss_get_overlay_manager(channel);

	return mgr ? mgr->device : NULL;
}

424 425 426 427 428 429 430 431 432 433 434 435 436 437
u32 dispc_mgr_get_vsync_irq(enum omap_channel channel)
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		return DISPC_IRQ_VSYNC;
	case OMAP_DSS_CHANNEL_LCD2:
		return DISPC_IRQ_VSYNC2;
	case OMAP_DSS_CHANNEL_DIGIT:
		return DISPC_IRQ_EVSYNC_ODD | DISPC_IRQ_EVSYNC_EVEN;
	default:
		BUG();
	}
}

438 439 440 441 442 443 444 445 446 447 448 449 450 451
u32 dispc_mgr_get_framedone_irq(enum omap_channel channel)
{
	switch (channel) {
	case OMAP_DSS_CHANNEL_LCD:
		return DISPC_IRQ_FRAMEDONE;
	case OMAP_DSS_CHANNEL_LCD2:
		return DISPC_IRQ_FRAMEDONE2;
	case OMAP_DSS_CHANNEL_DIGIT:
		return 0;
	default:
		BUG();
	}
}

452
bool dispc_mgr_go_busy(enum omap_channel channel)
T
Tomi Valkeinen 已提交
453 454 455
{
	int bit;

456
	if (dispc_mgr_is_lcd(channel))
T
Tomi Valkeinen 已提交
457 458 459 460
		bit = 5; /* GOLCD */
	else
		bit = 6; /* GODIGIT */

461 462 463 464
	if (channel == OMAP_DSS_CHANNEL_LCD2)
		return REG_GET(DISPC_CONTROL2, bit, bit) == 1;
	else
		return REG_GET(DISPC_CONTROL, bit, bit) == 1;
T
Tomi Valkeinen 已提交
465 466
}

467
void dispc_mgr_go(enum omap_channel channel)
T
Tomi Valkeinen 已提交
468 469
{
	int bit;
470
	bool enable_bit, go_bit;
T
Tomi Valkeinen 已提交
471

472
	if (dispc_mgr_is_lcd(channel))
T
Tomi Valkeinen 已提交
473 474 475 476 477
		bit = 0; /* LCDENABLE */
	else
		bit = 1; /* DIGITALENABLE */

	/* if the channel is not enabled, we don't need GO */
478 479 480 481 482 483
	if (channel == OMAP_DSS_CHANNEL_LCD2)
		enable_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
	else
		enable_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;

	if (!enable_bit)
484
		return;
T
Tomi Valkeinen 已提交
485

486
	if (dispc_mgr_is_lcd(channel))
T
Tomi Valkeinen 已提交
487 488 489 490
		bit = 5; /* GOLCD */
	else
		bit = 6; /* GODIGIT */

491 492 493 494 495 496
	if (channel == OMAP_DSS_CHANNEL_LCD2)
		go_bit = REG_GET(DISPC_CONTROL2, bit, bit) == 1;
	else
		go_bit = REG_GET(DISPC_CONTROL, bit, bit) == 1;

	if (go_bit) {
T
Tomi Valkeinen 已提交
497
		DSSERR("GO bit not down for channel %d\n", channel);
498
		return;
T
Tomi Valkeinen 已提交
499 500
	}

501 502
	DSSDBG("GO %s\n", channel == OMAP_DSS_CHANNEL_LCD ? "LCD" :
		(channel == OMAP_DSS_CHANNEL_LCD2 ? "LCD2" : "DIGIT"));
T
Tomi Valkeinen 已提交
503

504 505 506 507
	if (channel == OMAP_DSS_CHANNEL_LCD2)
		REG_FLD_MOD(DISPC_CONTROL2, 1, bit, bit);
	else
		REG_FLD_MOD(DISPC_CONTROL, 1, bit, bit);
T
Tomi Valkeinen 已提交
508 509
}

510
static void dispc_ovl_write_firh_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
511
{
512
	dispc_write_reg(DISPC_OVL_FIR_COEF_H(plane, reg), value);
T
Tomi Valkeinen 已提交
513 514
}

515
static void dispc_ovl_write_firhv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
516
{
517
	dispc_write_reg(DISPC_OVL_FIR_COEF_HV(plane, reg), value);
T
Tomi Valkeinen 已提交
518 519
}

520
static void dispc_ovl_write_firv_reg(enum omap_plane plane, int reg, u32 value)
T
Tomi Valkeinen 已提交
521
{
522
	dispc_write_reg(DISPC_OVL_FIR_COEF_V(plane, reg), value);
T
Tomi Valkeinen 已提交
523 524
}

525
static void dispc_ovl_write_firh2_reg(enum omap_plane plane, int reg, u32 value)
526 527 528 529 530 531
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_H2(plane, reg), value);
}

532 533
static void dispc_ovl_write_firhv2_reg(enum omap_plane plane, int reg,
		u32 value)
534 535 536 537 538 539
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_HV2(plane, reg), value);
}

540
static void dispc_ovl_write_firv2_reg(enum omap_plane plane, int reg, u32 value)
541 542 543 544 545 546
{
	BUG_ON(plane == OMAP_DSS_GFX);

	dispc_write_reg(DISPC_OVL_FIR_COEF_V2(plane, reg), value);
}

547 548 549
static void dispc_ovl_set_scale_coef(enum omap_plane plane, int fir_hinc,
				int fir_vinc, int five_taps,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
550
{
551
	const struct dispc_coef *h_coef, *v_coef;
T
Tomi Valkeinen 已提交
552 553
	int i;

554 555
	h_coef = dispc_ovl_get_scale_coef(fir_hinc, true);
	v_coef = dispc_ovl_get_scale_coef(fir_vinc, five_taps);
T
Tomi Valkeinen 已提交
556 557 558 559

	for (i = 0; i < 8; i++) {
		u32 h, hv;

560 561 562 563 564 565 566 567
		h = FLD_VAL(h_coef[i].hc0_vc00, 7, 0)
			| FLD_VAL(h_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(h_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(h_coef[i].hc3_vc2, 31, 24);
		hv = FLD_VAL(h_coef[i].hc4_vc22, 7, 0)
			| FLD_VAL(v_coef[i].hc1_vc0, 15, 8)
			| FLD_VAL(v_coef[i].hc2_vc1, 23, 16)
			| FLD_VAL(v_coef[i].hc3_vc2, 31, 24);
T
Tomi Valkeinen 已提交
568

569
		if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
570 571
			dispc_ovl_write_firh_reg(plane, i, h);
			dispc_ovl_write_firhv_reg(plane, i, hv);
572
		} else {
573 574
			dispc_ovl_write_firh2_reg(plane, i, h);
			dispc_ovl_write_firhv2_reg(plane, i, hv);
575 576
		}

T
Tomi Valkeinen 已提交
577 578
	}

579 580 581
	if (five_taps) {
		for (i = 0; i < 8; i++) {
			u32 v;
582 583
			v = FLD_VAL(v_coef[i].hc0_vc00, 7, 0)
				| FLD_VAL(v_coef[i].hc4_vc22, 15, 8);
584
			if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y)
585
				dispc_ovl_write_firv_reg(plane, i, v);
586
			else
587
				dispc_ovl_write_firv2_reg(plane, i, v);
588
		}
T
Tomi Valkeinen 已提交
589 590 591 592 593
	}
}

static void _dispc_setup_color_conv_coef(void)
{
594
	int i;
T
Tomi Valkeinen 已提交
595 596 597 598 599 600 601 602 603 604 605 606 607
	const struct color_conv_coef {
		int  ry,  rcr,  rcb,   gy,  gcr,  gcb,   by,  bcr,  bcb;
		int  full_range;
	}  ctbl_bt601_5 = {
		298,  409,    0,  298, -208, -100,  298,    0,  517, 0,
	};

	const struct color_conv_coef *ct;

#define CVAL(x, y) (FLD_VAL(x, 26, 16) | FLD_VAL(y, 10, 0))

	ct = &ctbl_bt601_5;

608 609 610 611 612 613 614 615 616 617 618 619 620 621 622
	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
		dispc_write_reg(DISPC_OVL_CONV_COEF(i, 0),
			CVAL(ct->rcr, ct->ry));
		dispc_write_reg(DISPC_OVL_CONV_COEF(i, 1),
			CVAL(ct->gy,  ct->rcb));
		dispc_write_reg(DISPC_OVL_CONV_COEF(i, 2),
			CVAL(ct->gcb, ct->gcr));
		dispc_write_reg(DISPC_OVL_CONV_COEF(i, 3),
			CVAL(ct->bcr, ct->by));
		dispc_write_reg(DISPC_OVL_CONV_COEF(i, 4),
			CVAL(0, ct->bcb));

		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), ct->full_range,
			11, 11);
	}
T
Tomi Valkeinen 已提交
623 624 625 626 627

#undef CVAL
}


628
static void dispc_ovl_set_ba0(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
629
{
630
	dispc_write_reg(DISPC_OVL_BA0(plane), paddr);
T
Tomi Valkeinen 已提交
631 632
}

633
static void dispc_ovl_set_ba1(enum omap_plane plane, u32 paddr)
T
Tomi Valkeinen 已提交
634
{
635
	dispc_write_reg(DISPC_OVL_BA1(plane), paddr);
T
Tomi Valkeinen 已提交
636 637
}

638
static void dispc_ovl_set_ba0_uv(enum omap_plane plane, u32 paddr)
639 640 641 642
{
	dispc_write_reg(DISPC_OVL_BA0_UV(plane), paddr);
}

643
static void dispc_ovl_set_ba1_uv(enum omap_plane plane, u32 paddr)
644 645 646 647
{
	dispc_write_reg(DISPC_OVL_BA1_UV(plane), paddr);
}

648
static void dispc_ovl_set_pos(enum omap_plane plane, int x, int y)
T
Tomi Valkeinen 已提交
649 650
{
	u32 val = FLD_VAL(y, 26, 16) | FLD_VAL(x, 10, 0);
651 652

	dispc_write_reg(DISPC_OVL_POSITION(plane), val);
T
Tomi Valkeinen 已提交
653 654
}

655
static void dispc_ovl_set_pic_size(enum omap_plane plane, int width, int height)
T
Tomi Valkeinen 已提交
656 657
{
	u32 val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
658 659 660 661 662

	if (plane == OMAP_DSS_GFX)
		dispc_write_reg(DISPC_OVL_SIZE(plane), val);
	else
		dispc_write_reg(DISPC_OVL_PICTURE_SIZE(plane), val);
T
Tomi Valkeinen 已提交
663 664
}

665
static void dispc_ovl_set_vid_size(enum omap_plane plane, int width, int height)
T
Tomi Valkeinen 已提交
666 667 668 669 670 671
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
672 673

	dispc_write_reg(DISPC_OVL_SIZE(plane), val);
T
Tomi Valkeinen 已提交
674 675
}

676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
static void dispc_ovl_set_zorder(enum omap_plane plane, u8 zorder)
{
	struct omap_overlay *ovl = omap_dss_get_overlay(plane);

	if ((ovl->caps & OMAP_DSS_OVL_CAP_ZORDER) == 0)
		return;

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), zorder, 27, 26);
}

static void dispc_ovl_enable_zorder_planes(void)
{
	int i;

	if (!dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
		return;

	for (i = 0; i < dss_feat_get_num_ovls(); i++)
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(i), 1, 25, 25);
}

697
static void dispc_ovl_set_pre_mult_alpha(enum omap_plane plane, bool enable)
698
{
699
	struct omap_overlay *ovl = omap_dss_get_overlay(plane);
700

701
	if ((ovl->caps & OMAP_DSS_OVL_CAP_PRE_MULT_ALPHA) == 0)
702 703
		return;

704
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 28, 28);
705 706
}

707
static void dispc_ovl_setup_global_alpha(enum omap_plane plane, u8 global_alpha)
T
Tomi Valkeinen 已提交
708
{
709
	static const unsigned shifts[] = { 0, 8, 16, 24, };
710
	int shift;
711
	struct omap_overlay *ovl = omap_dss_get_overlay(plane);
712

713
	if ((ovl->caps & OMAP_DSS_OVL_CAP_GLOBAL_ALPHA) == 0)
714
		return;
715

716 717
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_GLOBAL_ALPHA, global_alpha, shift + 7, shift);
T
Tomi Valkeinen 已提交
718 719
}

720
static void dispc_ovl_set_pix_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
721
{
722
	dispc_write_reg(DISPC_OVL_PIXEL_INC(plane), inc);
T
Tomi Valkeinen 已提交
723 724
}

725
static void dispc_ovl_set_row_inc(enum omap_plane plane, s32 inc)
T
Tomi Valkeinen 已提交
726
{
727
	dispc_write_reg(DISPC_OVL_ROW_INC(plane), inc);
T
Tomi Valkeinen 已提交
728 729
}

730
static void dispc_ovl_set_color_mode(enum omap_plane plane,
T
Tomi Valkeinen 已提交
731 732 733
		enum omap_color_mode color_mode)
{
	u32 m = 0;
734 735 736 737
	if (plane != OMAP_DSS_GFX) {
		switch (color_mode) {
		case OMAP_DSS_COLOR_NV12:
			m = 0x0; break;
738
		case OMAP_DSS_COLOR_RGBX16:
739 740 741
			m = 0x1; break;
		case OMAP_DSS_COLOR_RGBA16:
			m = 0x2; break;
742
		case OMAP_DSS_COLOR_RGB12U:
743 744 745 746 747 748 749 750 751 752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
		case OMAP_DSS_COLOR_YUV2:
			m = 0xa; break;
		case OMAP_DSS_COLOR_UYVY:
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
			BUG(); break;
		}
	} else {
		switch (color_mode) {
		case OMAP_DSS_COLOR_CLUT1:
			m = 0x0; break;
		case OMAP_DSS_COLOR_CLUT2:
			m = 0x1; break;
		case OMAP_DSS_COLOR_CLUT4:
			m = 0x2; break;
		case OMAP_DSS_COLOR_CLUT8:
			m = 0x3; break;
		case OMAP_DSS_COLOR_RGB12U:
			m = 0x4; break;
		case OMAP_DSS_COLOR_ARGB16:
			m = 0x5; break;
		case OMAP_DSS_COLOR_RGB16:
			m = 0x6; break;
		case OMAP_DSS_COLOR_ARGB16_1555:
			m = 0x7; break;
		case OMAP_DSS_COLOR_RGB24U:
			m = 0x8; break;
		case OMAP_DSS_COLOR_RGB24P:
			m = 0x9; break;
791
		case OMAP_DSS_COLOR_RGBX16:
792
			m = 0xa; break;
793
		case OMAP_DSS_COLOR_RGBA16:
794 795 796 797 798 799 800 801 802 803 804 805
			m = 0xb; break;
		case OMAP_DSS_COLOR_ARGB32:
			m = 0xc; break;
		case OMAP_DSS_COLOR_RGBA32:
			m = 0xd; break;
		case OMAP_DSS_COLOR_RGBX32:
			m = 0xe; break;
		case OMAP_DSS_COLOR_XRGB16_1555:
			m = 0xf; break;
		default:
			BUG(); break;
		}
T
Tomi Valkeinen 已提交
806 807
	}

808
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), m, 4, 1);
T
Tomi Valkeinen 已提交
809 810
}

811
void dispc_ovl_set_channel_out(enum omap_plane plane, enum omap_channel channel)
T
Tomi Valkeinen 已提交
812 813 814
{
	int shift;
	u32 val;
815
	int chan = 0, chan2 = 0;
T
Tomi Valkeinen 已提交
816 817 818 819 820 821 822

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
823
	case OMAP_DSS_VIDEO3:
T
Tomi Valkeinen 已提交
824 825 826 827 828 829 830
		shift = 16;
		break;
	default:
		BUG();
		return;
	}

831
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		switch (channel) {
		case OMAP_DSS_CHANNEL_LCD:
			chan = 0;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_DIGIT:
			chan = 1;
			chan2 = 0;
			break;
		case OMAP_DSS_CHANNEL_LCD2:
			chan = 0;
			chan2 = 1;
			break;
		default:
			BUG();
		}

		val = FLD_MOD(val, chan, shift, shift);
		val = FLD_MOD(val, chan2, 31, 30);
	} else {
		val = FLD_MOD(val, channel, shift, shift);
	}
855
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
856 857
}

858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887 888 889 890
static enum omap_channel dispc_ovl_get_channel_out(enum omap_plane plane)
{
	int shift;
	u32 val;
	enum omap_channel channel;

	switch (plane) {
	case OMAP_DSS_GFX:
		shift = 8;
		break;
	case OMAP_DSS_VIDEO1:
	case OMAP_DSS_VIDEO2:
	case OMAP_DSS_VIDEO3:
		shift = 16;
		break;
	default:
		BUG();
	}

	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));

	if (dss_has_feature(FEAT_MGR_LCD2)) {
		if (FLD_GET(val, 31, 30) == 0)
			channel = FLD_GET(val, shift, shift);
		else
			channel = OMAP_DSS_CHANNEL_LCD2;
	} else {
		channel = FLD_GET(val, shift, shift);
	}

	return channel;
}

891
static void dispc_ovl_set_burst_size(enum omap_plane plane,
T
Tomi Valkeinen 已提交
892 893
		enum omap_burst_size burst_size)
{
894
	static const unsigned shifts[] = { 6, 14, 14, 14, };
T
Tomi Valkeinen 已提交
895 896
	int shift;

897
	shift = shifts[plane];
898
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), burst_size, shift + 1, shift);
T
Tomi Valkeinen 已提交
899 900
}

901 902 903 904 905 906 907
static void dispc_configure_burst_sizes(void)
{
	int i;
	const int burst_size = BURST_SIZE_X8;

	/* Configure burst size always to maximum size */
	for (i = 0; i < omap_dss_get_num_overlays(); ++i)
908
		dispc_ovl_set_burst_size(i, burst_size);
909 910
}

911
static u32 dispc_ovl_get_burst_size(enum omap_plane plane)
912 913 914 915 916 917
{
	unsigned unit = dss_feat_get_burst_size_unit();
	/* burst multiplier is always x8 (see dispc_configure_burst_sizes()) */
	return unit * 8;
}

918 919 920 921 922 923 924 925 926 927 928 929 930 931
void dispc_enable_gamma_table(bool enable)
{
	/*
	 * This is partially implemented to support only disabling of
	 * the gamma table.
	 */
	if (enable) {
		DSSWARN("Gamma table enabling for TV not yet supported");
		return;
	}

	REG_FLD_MOD(DISPC_CONFIG, enable, 9, 9);
}

932
static void dispc_mgr_enable_cpr(enum omap_channel channel, bool enable)
933 934 935 936 937 938 939 940 941 942 943 944 945
{
	u16 reg;

	if (channel == OMAP_DSS_CHANNEL_LCD)
		reg = DISPC_CONFIG;
	else if (channel == OMAP_DSS_CHANNEL_LCD2)
		reg = DISPC_CONFIG2;
	else
		return;

	REG_FLD_MOD(reg, enable, 15, 15);
}

946
static void dispc_mgr_set_cpr_coef(enum omap_channel channel,
947 948 949 950
		struct omap_dss_cpr_coefs *coefs)
{
	u32 coef_r, coef_g, coef_b;

951
	if (!dispc_mgr_is_lcd(channel))
952 953 954 955 956 957 958 959 960 961 962 963 964 965
		return;

	coef_r = FLD_VAL(coefs->rr, 31, 22) | FLD_VAL(coefs->rg, 20, 11) |
		FLD_VAL(coefs->rb, 9, 0);
	coef_g = FLD_VAL(coefs->gr, 31, 22) | FLD_VAL(coefs->gg, 20, 11) |
		FLD_VAL(coefs->gb, 9, 0);
	coef_b = FLD_VAL(coefs->br, 31, 22) | FLD_VAL(coefs->bg, 20, 11) |
		FLD_VAL(coefs->bb, 9, 0);

	dispc_write_reg(DISPC_CPR_COEF_R(channel), coef_r);
	dispc_write_reg(DISPC_CPR_COEF_G(channel), coef_g);
	dispc_write_reg(DISPC_CPR_COEF_B(channel), coef_b);
}

966
static void dispc_ovl_set_vid_color_conv(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
967 968 969 970 971
{
	u32 val;

	BUG_ON(plane == OMAP_DSS_GFX);

972
	val = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
973
	val = FLD_MOD(val, enable, 9, 9);
974
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), val);
T
Tomi Valkeinen 已提交
975 976
}

977
static void dispc_ovl_enable_replication(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
978
{
979
	static const unsigned shifts[] = { 5, 10, 10, 10 };
980
	int shift;
T
Tomi Valkeinen 已提交
981

982 983
	shift = shifts[plane];
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable, shift, shift);
T
Tomi Valkeinen 已提交
984 985
}

986
static void dispc_mgr_set_size(enum omap_channel channel, u16 width,
987
		u16 height)
T
Tomi Valkeinen 已提交
988 989 990 991
{
	u32 val;

	val = FLD_VAL(height - 1, 26, 16) | FLD_VAL(width - 1, 10, 0);
992
	dispc_write_reg(DISPC_SIZE_MGR(channel), val);
T
Tomi Valkeinen 已提交
993 994 995 996 997 998
}

static void dispc_read_plane_fifo_sizes(void)
{
	u32 size;
	int plane;
999
	u8 start, end;
1000 1001 1002
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();
T
Tomi Valkeinen 已提交
1003

1004
	dss_feat_get_reg_field(FEAT_REG_FIFOSIZE, &start, &end);
T
Tomi Valkeinen 已提交
1005

1006
	for (plane = 0; plane < dss_feat_get_num_ovls(); ++plane) {
1007 1008
		size = REG_GET(DISPC_OVL_FIFO_SIZE_STATUS(plane), start, end);
		size *= unit;
T
Tomi Valkeinen 已提交
1009 1010 1011 1012
		dispc.fifo_size[plane] = size;
	}
}

1013
static u32 dispc_ovl_get_fifo_size(enum omap_plane plane)
T
Tomi Valkeinen 已提交
1014 1015 1016 1017
{
	return dispc.fifo_size[plane];
}

1018
void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high)
T
Tomi Valkeinen 已提交
1019
{
1020
	u8 hi_start, hi_end, lo_start, lo_end;
1021 1022 1023 1024 1025 1026 1027 1028 1029
	u32 unit;

	unit = dss_feat_get_buffer_size_unit();

	WARN_ON(low % unit != 0);
	WARN_ON(high % unit != 0);

	low /= unit;
	high /= unit;
1030

1031 1032 1033
	dss_feat_get_reg_field(FEAT_REG_FIFOHIGHTHRESHOLD, &hi_start, &hi_end);
	dss_feat_get_reg_field(FEAT_REG_FIFOLOWTHRESHOLD, &lo_start, &lo_end);

1034
	DSSDBG("fifo(%d) threshold (bytes), old %u/%u, new %u/%u\n",
T
Tomi Valkeinen 已提交
1035
			plane,
1036
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1037
				lo_start, lo_end) * unit,
1038
			REG_GET(DISPC_OVL_FIFO_THRESHOLD(plane),
1039 1040
				hi_start, hi_end) * unit,
			low * unit, high * unit);
T
Tomi Valkeinen 已提交
1041

1042
	dispc_write_reg(DISPC_OVL_FIFO_THRESHOLD(plane),
1043 1044
			FLD_VAL(high, hi_start, hi_end) |
			FLD_VAL(low, lo_start, lo_end));
T
Tomi Valkeinen 已提交
1045 1046 1047 1048
}

void dispc_enable_fifomerge(bool enable)
{
1049 1050 1051 1052 1053
	if (!dss_has_feature(FEAT_FIFO_MERGE)) {
		WARN_ON(enable);
		return;
	}

T
Tomi Valkeinen 已提交
1054 1055 1056 1057
	DSSDBG("FIFO merge %s\n", enable ? "enabled" : "disabled");
	REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 14, 14);
}

1058 1059 1060 1061 1062 1063 1064 1065 1066
void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
		u32 *fifo_low, u32 *fifo_high, bool use_fifomerge)
{
	/*
	 * All sizes are in bytes. Both the buffer and burst are made of
	 * buffer_units, and the fifo thresholds must be buffer_unit aligned.
	 */

	unsigned buf_unit = dss_feat_get_buffer_size_unit();
1067 1068
	unsigned ovl_fifo_size, total_fifo_size, burst_size;
	int i;
1069 1070

	burst_size = dispc_ovl_get_burst_size(plane);
1071
	ovl_fifo_size = dispc_ovl_get_fifo_size(plane);
1072

1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093
	if (use_fifomerge) {
		total_fifo_size = 0;
		for (i = 0; i < omap_dss_get_num_overlays(); ++i)
			total_fifo_size += dispc_ovl_get_fifo_size(i);
	} else {
		total_fifo_size = ovl_fifo_size;
	}

	/*
	 * We use the same low threshold for both fifomerge and non-fifomerge
	 * cases, but for fifomerge we calculate the high threshold using the
	 * combined fifo size
	 */

	if (dss_has_feature(FEAT_OMAP3_DSI_FIFO_BUG)) {
		*fifo_low = ovl_fifo_size - burst_size * 2;
		*fifo_high = total_fifo_size - burst_size;
	} else {
		*fifo_low = ovl_fifo_size - burst_size;
		*fifo_high = total_fifo_size - buf_unit;
	}
1094 1095
}

1096
static void dispc_ovl_set_fir(enum omap_plane plane,
1097 1098
				int hinc, int vinc,
				enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1099 1100 1101
{
	u32 val;

1102 1103
	if (color_comp == DISPC_COLOR_COMPONENT_RGB_Y) {
		u8 hinc_start, hinc_end, vinc_start, vinc_end;
1104

1105 1106 1107 1108 1109 1110
		dss_feat_get_reg_field(FEAT_REG_FIRHINC,
					&hinc_start, &hinc_end);
		dss_feat_get_reg_field(FEAT_REG_FIRVINC,
					&vinc_start, &vinc_end);
		val = FLD_VAL(vinc, vinc_start, vinc_end) |
				FLD_VAL(hinc, hinc_start, hinc_end);
1111

1112 1113 1114 1115 1116
		dispc_write_reg(DISPC_OVL_FIR(plane), val);
	} else {
		val = FLD_VAL(vinc, 28, 16) | FLD_VAL(hinc, 12, 0);
		dispc_write_reg(DISPC_OVL_FIR2(plane), val);
	}
T
Tomi Valkeinen 已提交
1117 1118
}

1119
static void dispc_ovl_set_vid_accu0(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1120 1121
{
	u32 val;
1122
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1123

1124 1125 1126 1127 1128 1129
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1130
	dispc_write_reg(DISPC_OVL_ACCU0(plane), val);
T
Tomi Valkeinen 已提交
1131 1132
}

1133
static void dispc_ovl_set_vid_accu1(enum omap_plane plane, int haccu, int vaccu)
T
Tomi Valkeinen 已提交
1134 1135
{
	u32 val;
1136
	u8 hor_start, hor_end, vert_start, vert_end;
T
Tomi Valkeinen 已提交
1137

1138 1139 1140 1141 1142 1143
	dss_feat_get_reg_field(FEAT_REG_HORIZONTALACCU, &hor_start, &hor_end);
	dss_feat_get_reg_field(FEAT_REG_VERTICALACCU, &vert_start, &vert_end);

	val = FLD_VAL(vaccu, vert_start, vert_end) |
			FLD_VAL(haccu, hor_start, hor_end);

1144
	dispc_write_reg(DISPC_OVL_ACCU1(plane), val);
T
Tomi Valkeinen 已提交
1145 1146
}

1147 1148
static void dispc_ovl_set_vid_accu2_0(enum omap_plane plane, int haccu,
		int vaccu)
1149 1150 1151 1152 1153 1154 1155
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_0(plane), val);
}

1156 1157
static void dispc_ovl_set_vid_accu2_1(enum omap_plane plane, int haccu,
		int vaccu)
1158 1159 1160 1161 1162 1163
{
	u32 val;

	val = FLD_VAL(vaccu, 26, 16) | FLD_VAL(haccu, 10, 0);
	dispc_write_reg(DISPC_OVL_ACCU2_1(plane), val);
}
T
Tomi Valkeinen 已提交
1164

1165
static void dispc_ovl_set_scale_param(enum omap_plane plane,
T
Tomi Valkeinen 已提交
1166 1167
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
1168 1169
		bool five_taps, u8 rotation,
		enum omap_color_component color_comp)
T
Tomi Valkeinen 已提交
1170
{
1171
	int fir_hinc, fir_vinc;
T
Tomi Valkeinen 已提交
1172

1173 1174
	fir_hinc = 1024 * orig_width / out_width;
	fir_vinc = 1024 * orig_height / out_height;
T
Tomi Valkeinen 已提交
1175

1176 1177
	dispc_ovl_set_scale_coef(plane, fir_hinc, fir_vinc, five_taps,
				color_comp);
1178
	dispc_ovl_set_fir(plane, fir_hinc, fir_vinc, color_comp);
1179 1180
}

1181
static void dispc_ovl_set_scaling_common(enum omap_plane plane,
1182 1183 1184 1185 1186 1187 1188 1189 1190
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int accu0 = 0;
	int accu1 = 0;
	u32 l;
T
Tomi Valkeinen 已提交
1191

1192
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1193 1194
				out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_RGB_Y);
1195
	l = dispc_read_reg(DISPC_OVL_ATTRIBUTES(plane));
T
Tomi Valkeinen 已提交
1196

1197 1198
	/* RESIZEENABLE and VERTICALTAPS */
	l &= ~((0x3 << 5) | (0x1 << 21));
1199 1200
	l |= (orig_width != out_width) ? (1 << 5) : 0;
	l |= (orig_height != out_height) ? (1 << 6) : 0;
1201
	l |= five_taps ? (1 << 21) : 0;
T
Tomi Valkeinen 已提交
1202

1203 1204 1205
	/* VRESIZECONF and HRESIZECONF */
	if (dss_has_feature(FEAT_RESIZECONF)) {
		l &= ~(0x3 << 7);
1206 1207
		l |= (orig_width <= out_width) ? 0 : (1 << 7);
		l |= (orig_height <= out_height) ? 0 : (1 << 8);
1208
	}
T
Tomi Valkeinen 已提交
1209

1210 1211 1212 1213 1214
	/* LINEBUFFERSPLIT */
	if (dss_has_feature(FEAT_LINEBUFFERSPLIT)) {
		l &= ~(0x1 << 22);
		l |= five_taps ? (1 << 22) : 0;
	}
T
Tomi Valkeinen 已提交
1215

1216
	dispc_write_reg(DISPC_OVL_ATTRIBUTES(plane), l);
T
Tomi Valkeinen 已提交
1217 1218 1219 1220 1221 1222 1223

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	if (ilace && !fieldmode) {
		accu1 = 0;
1224
		accu0 = ((1024 * orig_height / out_height) / 2) & 0x3ff;
T
Tomi Valkeinen 已提交
1225 1226 1227 1228 1229 1230
		if (accu0 >= 1024/2) {
			accu1 = 1024/2;
			accu0 -= accu1;
		}
	}

1231 1232
	dispc_ovl_set_vid_accu0(plane, 0, accu0);
	dispc_ovl_set_vid_accu1(plane, 0, accu1);
T
Tomi Valkeinen 已提交
1233 1234
}

1235
static void dispc_ovl_set_scaling_uv(enum omap_plane plane,
1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	int scale_x = out_width != orig_width;
	int scale_y = out_height != orig_height;

	if (!dss_has_feature(FEAT_HANDLE_UV_SEPARATE))
		return;
	if ((color_mode != OMAP_DSS_COLOR_YUV2 &&
			color_mode != OMAP_DSS_COLOR_UYVY &&
			color_mode != OMAP_DSS_COLOR_NV12)) {
		/* reset chroma resampling for RGB formats  */
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane), 0, 8, 8);
		return;
	}
	switch (color_mode) {
	case OMAP_DSS_COLOR_NV12:
		/* UV is subsampled by 2 vertically*/
		orig_height >>= 1;
		/* UV is subsampled by 2 horz.*/
		orig_width >>= 1;
		break;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		/*For YUV422 with 90/270 rotation,
		 *we don't upsample chroma
		 */
		if (rotation == OMAP_DSS_ROT_0 ||
			rotation == OMAP_DSS_ROT_180)
			/* UV is subsampled by 2 hrz*/
			orig_width >>= 1;
		/* must use FIR for YUV422 if rotated */
		if (rotation != OMAP_DSS_ROT_0)
			scale_x = scale_y = true;
		break;
	default:
		BUG();
	}

	if (out_width != orig_width)
		scale_x = true;
	if (out_height != orig_height)
		scale_y = true;

1283
	dispc_ovl_set_scale_param(plane, orig_width, orig_height,
1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
			out_width, out_height, five_taps,
				rotation, DISPC_COLOR_COMPONENT_UV);

	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES2(plane),
		(scale_x || scale_y) ? 1 : 0, 8, 8);
	/* set H scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_x ? 1 : 0, 5, 5);
	/* set V scaling */
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), scale_y ? 1 : 0, 6, 6);

1294 1295
	dispc_ovl_set_vid_accu2_0(plane, 0x80, 0);
	dispc_ovl_set_vid_accu2_1(plane, 0x80, 0);
1296 1297
}

1298
static void dispc_ovl_set_scaling(enum omap_plane plane,
1299 1300 1301 1302 1303 1304 1305 1306
		u16 orig_width, u16 orig_height,
		u16 out_width, u16 out_height,
		bool ilace, bool five_taps,
		bool fieldmode, enum omap_color_mode color_mode,
		u8 rotation)
{
	BUG_ON(plane == OMAP_DSS_GFX);

1307
	dispc_ovl_set_scaling_common(plane,
1308 1309 1310 1311 1312 1313
			orig_width, orig_height,
			out_width, out_height,
			ilace, five_taps,
			fieldmode, color_mode,
			rotation);

1314
	dispc_ovl_set_scaling_uv(plane,
1315 1316 1317 1318 1319 1320 1321
		orig_width, orig_height,
		out_width, out_height,
		ilace, five_taps,
		fieldmode, color_mode,
		rotation);
}

1322
static void dispc_ovl_set_rotation_attrs(enum omap_plane plane, u8 rotation,
T
Tomi Valkeinen 已提交
1323 1324
		bool mirroring, enum omap_color_mode color_mode)
{
1325 1326 1327
	bool row_repeat = false;
	int vidrot = 0;

T
Tomi Valkeinen 已提交
1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
	if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY) {

		if (mirroring) {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		} else {
			switch (rotation) {
			case OMAP_DSS_ROT_0:
				vidrot = 0;
				break;
			case OMAP_DSS_ROT_90:
				vidrot = 1;
				break;
			case OMAP_DSS_ROT_180:
				vidrot = 2;
				break;
			case OMAP_DSS_ROT_270:
				vidrot = 3;
				break;
			}
		}

		if (rotation == OMAP_DSS_ROT_90 || rotation == OMAP_DSS_ROT_270)
1364
			row_repeat = true;
T
Tomi Valkeinen 已提交
1365
		else
1366
			row_repeat = false;
T
Tomi Valkeinen 已提交
1367
	}
1368

1369
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), vidrot, 13, 12);
1370
	if (dss_has_feature(FEAT_ROWREPEATENABLE))
1371 1372
		REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane),
			row_repeat ? 1 : 0, 18, 18);
T
Tomi Valkeinen 已提交
1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384
}

static int color_mode_to_bpp(enum omap_color_mode color_mode)
{
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
		return 1;
	case OMAP_DSS_COLOR_CLUT2:
		return 2;
	case OMAP_DSS_COLOR_CLUT4:
		return 4;
	case OMAP_DSS_COLOR_CLUT8:
1385
	case OMAP_DSS_COLOR_NV12:
T
Tomi Valkeinen 已提交
1386 1387 1388 1389 1390 1391
		return 8;
	case OMAP_DSS_COLOR_RGB12U:
	case OMAP_DSS_COLOR_RGB16:
	case OMAP_DSS_COLOR_ARGB16:
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
1392 1393 1394 1395
	case OMAP_DSS_COLOR_RGBA16:
	case OMAP_DSS_COLOR_RGBX16:
	case OMAP_DSS_COLOR_ARGB16_1555:
	case OMAP_DSS_COLOR_XRGB16_1555:
T
Tomi Valkeinen 已提交
1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
		return 16;
	case OMAP_DSS_COLOR_RGB24P:
		return 24;
	case OMAP_DSS_COLOR_RGB24U:
	case OMAP_DSS_COLOR_ARGB32:
	case OMAP_DSS_COLOR_RGBA32:
	case OMAP_DSS_COLOR_RGBX32:
		return 32;
	default:
		BUG();
	}
}

static s32 pixinc(int pixels, u8 ps)
{
	if (pixels == 1)
		return 1;
	else if (pixels > 1)
		return 1 + (pixels - 1) * ps;
	else if (pixels < 0)
		return 1 - (-pixels + 1) * ps;
	else
		BUG();
}

static void calc_vrfb_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1427
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472
{
	u8 ps;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	case OMAP_DSS_COLOR_YUV2:
	case OMAP_DSS_COLOR_UYVY:
		ps = 4;
		break;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
	case OMAP_DSS_ROT_180:
		/*
		 * If the pixel format is YUV or UYVY divide the width
		 * of the image by 2 for 0 and 180 degree rotation.
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90:
	case OMAP_DSS_ROT_270:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;

1473 1474 1475 1476
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - x_predecim * width) +
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493
		break;

	case OMAP_DSS_ROT_0 + 4:
	case OMAP_DSS_ROT_180 + 4:
		/* If the pixel format is YUV or UYVY divide the width
		 * of the image by 2  for 0 degree and 180 degree
		 */
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			width = width >> 1;
	case OMAP_DSS_ROT_90 + 4:
	case OMAP_DSS_ROT_270 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = field_offset * screen_width * ps;
		else
			*offset0 = 0;
1494 1495 1496 1497
		*row_inc = pixinc(1 -
			(y_predecim * screen_width + x_predecim * width) -
			(fieldmode ? screen_width : 0), ps);
		*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
		break;

	default:
		BUG();
	}
}

static void calc_dma_rotation_offset(u8 rotation, bool mirror,
		u16 screen_width,
		u16 width, u16 height,
		enum omap_color_mode color_mode, bool fieldmode,
		unsigned int field_offset,
		unsigned *offset0, unsigned *offset1,
1511
		s32 *row_inc, s32 *pix_inc, int x_predecim, int y_predecim)
T
Tomi Valkeinen 已提交
1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552
{
	u8 ps;
	u16 fbw, fbh;

	/* FIXME CLUT formats */
	switch (color_mode) {
	case OMAP_DSS_COLOR_CLUT1:
	case OMAP_DSS_COLOR_CLUT2:
	case OMAP_DSS_COLOR_CLUT4:
	case OMAP_DSS_COLOR_CLUT8:
		BUG();
		return;
	default:
		ps = color_mode_to_bpp(color_mode) / 8;
		break;
	}

	DSSDBG("calc_rot(%d): scrw %d, %dx%d\n", rotation, screen_width,
			width, height);

	/* width & height are overlay sizes, convert to fb sizes */

	if (rotation == OMAP_DSS_ROT_0 || rotation == OMAP_DSS_ROT_180) {
		fbw = width;
		fbh = height;
	} else {
		fbw = height;
		fbh = width;
	}

	/*
	 * field 0 = even field = bottom field
	 * field 1 = odd field = top field
	 */
	switch (rotation + mirror * 4) {
	case OMAP_DSS_ROT_0:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1553 1554 1555 1556 1557 1558 1559 1560
		*row_inc = pixinc(1 +
			(y_predecim * screen_width - fbw * x_predecim) +
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1561 1562 1563 1564 1565 1566 1567
		break;
	case OMAP_DSS_ROT_90:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
1568 1569 1570
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1571 1572 1573 1574 1575 1576 1577 1578
		break;
	case OMAP_DSS_ROT_180:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
		*row_inc = pixinc(-1 -
1579 1580 1581 1582 1583 1584 1585
			(y_predecim * screen_width - fbw * x_predecim) -
			(fieldmode ? screen_width : 0),	ps);
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
1586 1587 1588 1589 1590 1591 1592
		break;
	case OMAP_DSS_ROT_270:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
1593 1594 1595
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0), ps);
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1596 1597 1598 1599 1600 1601 1602 1603 1604
		break;

	/* mirroring */
	case OMAP_DSS_ROT_0 + 4:
		*offset1 = (fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 + field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1605
		*row_inc = pixinc(y_predecim * screen_width * 2 - 1 +
T
Tomi Valkeinen 已提交
1606 1607
				(fieldmode ? screen_width : 0),
				ps);
1608 1609 1610 1611 1612
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(-x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(-x_predecim, ps);
T
Tomi Valkeinen 已提交
1613 1614 1615 1616 1617 1618 1619 1620
		break;

	case OMAP_DSS_ROT_90 + 4:
		*offset1 = 0;
		if (field_offset)
			*offset0 = *offset1 + field_offset * ps;
		else
			*offset0 = *offset1;
1621 1622
		*row_inc = pixinc(-screen_width * (fbh * x_predecim - 1) +
				y_predecim + (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
1623
				ps);
1624
		*pix_inc = pixinc(x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1625 1626 1627 1628 1629 1630 1631 1632
		break;

	case OMAP_DSS_ROT_180 + 4:
		*offset1 = screen_width * (fbh - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * screen_width * ps;
		else
			*offset0 = *offset1;
1633
		*row_inc = pixinc(1 - y_predecim * screen_width * 2 -
T
Tomi Valkeinen 已提交
1634 1635
				(fieldmode ? screen_width : 0),
				ps);
1636 1637 1638 1639 1640
		if (color_mode == OMAP_DSS_COLOR_YUV2 ||
			color_mode == OMAP_DSS_COLOR_UYVY)
			*pix_inc = pixinc(x_predecim, 2 * ps);
		else
			*pix_inc = pixinc(x_predecim, ps);
T
Tomi Valkeinen 已提交
1641 1642 1643 1644 1645 1646 1647 1648
		break;

	case OMAP_DSS_ROT_270 + 4:
		*offset1 = (screen_width * (fbh - 1) + fbw - 1) * ps;
		if (field_offset)
			*offset0 = *offset1 - field_offset * ps;
		else
			*offset0 = *offset1;
1649 1650
		*row_inc = pixinc(screen_width * (fbh * x_predecim - 1) -
				y_predecim - (fieldmode ? 1 : 0),
T
Tomi Valkeinen 已提交
1651
				ps);
1652
		*pix_inc = pixinc(-x_predecim * screen_width, ps);
T
Tomi Valkeinen 已提交
1653 1654 1655 1656 1657 1658 1659
		break;

	default:
		BUG();
	}
}

1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716
/*
 * This function is used to avoid synclosts in OMAP3, because of some
 * undocumented horizontal position and timing related limitations.
 */
static int check_horiz_timing_omap3(enum omap_channel channel, u16 pos_x,
		u16 width, u16 height, u16 out_width, u16 out_height)
{
	int DS = DIV_ROUND_UP(height, out_height);
	struct omap_dss_device *dssdev = dispc_mgr_get_device(channel);
	struct omap_video_timings t = dssdev->panel.timings;
	unsigned long nonactive, lclk, pclk;
	static const u8 limits[3] = { 8, 10, 20 };
	u64 val, blank;
	int i;

	nonactive = t.x_res + t.hfp + t.hsw + t.hbp - out_width;
	pclk = dispc_mgr_pclk_rate(channel);
	if (dispc_mgr_is_lcd(channel))
		lclk = dispc_mgr_lclk_rate(channel);
	else
		lclk = dispc_fclk_rate();

	i = 0;
	if (out_height < height)
		i++;
	if (out_width < width)
		i++;
	blank = div_u64((u64)(t.hbp + t.hsw + t.hfp) * lclk, pclk);
	DSSDBG("blanking period + ppl = %llu (limit = %u)\n", blank, limits[i]);
	if (blank <= limits[i])
		return -EINVAL;

	/*
	 * Pixel data should be prepared before visible display point starts.
	 * So, atleast DS-2 lines must have already been fetched by DISPC
	 * during nonactive - pos_x period.
	 */
	val = div_u64((u64)(nonactive - pos_x) * lclk, pclk);
	DSSDBG("(nonactive - pos_x) * pcd = %llu max(0, DS - 2) * width = %d\n",
		val, max(0, DS - 2) * width);
	if (val < max(0, DS - 2) * width)
		return -EINVAL;

	/*
	 * All lines need to be refilled during the nonactive period of which
	 * only one line can be loaded during the active period. So, atleast
	 * DS - 1 lines should be loaded during nonactive period.
	 */
	val =  div_u64((u64)nonactive * lclk, pclk);
	DSSDBG("nonactive * pcd  = %llu, max(0, DS - 1) * width = %d\n",
		val, max(0, DS - 1) * width);
	if (val < max(0, DS - 1) * width)
		return -EINVAL;

	return 0;
}

1717 1718 1719
static unsigned long calc_fclk_five_taps(enum omap_channel channel, u16 width,
		u16 height, u16 out_width, u16 out_height,
		enum omap_color_mode color_mode)
T
Tomi Valkeinen 已提交
1720 1721
{
	u32 fclk = 0;
1722
	u64 tmp, pclk = dispc_mgr_pclk_rate(channel);
T
Tomi Valkeinen 已提交
1723

1724 1725 1726
	if (height <= out_height && width <= out_width)
		return (unsigned long) pclk;

T
Tomi Valkeinen 已提交
1727
	if (height > out_height) {
1728 1729
		struct omap_dss_device *dssdev = dispc_mgr_get_device(channel);
		unsigned int ppl = dssdev->panel.timings.x_res;
T
Tomi Valkeinen 已提交
1730 1731 1732 1733 1734

		tmp = pclk * height * out_width;
		do_div(tmp, 2 * out_height * ppl);
		fclk = tmp;

1735 1736 1737 1738
		if (height > 2 * out_height) {
			if (ppl == out_width)
				return 0;

T
Tomi Valkeinen 已提交
1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756
			tmp = pclk * (height - 2 * out_height) * out_width;
			do_div(tmp, 2 * out_height * (ppl - out_width));
			fclk = max(fclk, (u32) tmp);
		}
	}

	if (width > out_width) {
		tmp = pclk * width;
		do_div(tmp, out_width);
		fclk = max(fclk, (u32) tmp);

		if (color_mode == OMAP_DSS_COLOR_RGB24U)
			fclk <<= 1;
	}

	return fclk;
}

1757 1758
static unsigned long calc_fclk(enum omap_channel channel, u16 width,
		u16 height, u16 out_width, u16 out_height)
T
Tomi Valkeinen 已提交
1759 1760
{
	unsigned int hf, vf;
1761
	unsigned long pclk = dispc_mgr_pclk_rate(channel);
T
Tomi Valkeinen 已提交
1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781

	/*
	 * FIXME how to determine the 'A' factor
	 * for the no downscaling case ?
	 */

	if (width > 3 * out_width)
		hf = 4;
	else if (width > 2 * out_width)
		hf = 3;
	else if (width > out_width)
		hf = 2;
	else
		hf = 1;

	if (height > out_height)
		vf = 2;
	else
		vf = 1;

1782 1783
	if (cpu_is_omap24xx()) {
		if (vf > 1 && hf > 1)
1784
			return pclk * 4;
1785
		else
1786
			return pclk * 2;
1787
	} else if (cpu_is_omap34xx()) {
1788
		return pclk * vf * hf;
1789
	} else {
1790 1791 1792 1793
		if (hf > 1)
			return DIV_ROUND_UP(pclk, out_width) * width;
		else
			return pclk;
1794
	}
T
Tomi Valkeinen 已提交
1795 1796
}

1797 1798 1799
static int dispc_ovl_calc_scaling(enum omap_plane plane,
		enum omap_channel channel, u16 width, u16 height,
		u16 out_width, u16 out_height,
1800
		enum omap_color_mode color_mode, bool *five_taps,
1801
		int *x_predecim, int *y_predecim, u16 pos_x)
1802 1803
{
	struct omap_overlay *ovl = omap_dss_get_overlay(plane);
1804
	const int maxdownscale = dss_feat_get_param_max(FEAT_PARAM_DOWNSCALE);
1805 1806
	const int maxsinglelinewidth =
				dss_feat_get_param_max(FEAT_PARAM_LINEWIDTH);
1807
	const int max_decim_limit = 16;
1808
	unsigned long fclk = 0;
1809 1810
	int decim_x, decim_y, error, min_factor;
	u16 in_width, in_height, in_width_max = 0;
1811

1812 1813 1814 1815 1816
	if (width == out_width && height == out_height)
		return 0;

	if ((ovl->caps & OMAP_DSS_OVL_CAP_SCALE) == 0)
		return -EINVAL;
1817

1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836
	*x_predecim = max_decim_limit;
	*y_predecim = max_decim_limit;

	if (color_mode == OMAP_DSS_COLOR_CLUT1 ||
	    color_mode == OMAP_DSS_COLOR_CLUT2 ||
	    color_mode == OMAP_DSS_COLOR_CLUT4 ||
	    color_mode == OMAP_DSS_COLOR_CLUT8) {
		*x_predecim = 1;
		*y_predecim = 1;
		*five_taps = false;
		return 0;
	}

	decim_x = DIV_ROUND_UP(DIV_ROUND_UP(width, out_width), maxdownscale);
	decim_y = DIV_ROUND_UP(DIV_ROUND_UP(height, out_height), maxdownscale);

	min_factor = min(decim_x, decim_y);

	if (decim_x > *x_predecim || out_width > width * 8)
1837 1838
		return -EINVAL;

1839
	if (decim_y > *y_predecim || out_height > height * 8)
1840 1841
		return -EINVAL;

1842 1843
	if (cpu_is_omap24xx()) {
		*five_taps = false;
1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868

		do {
			in_height = DIV_ROUND_UP(height, decim_y);
			in_width = DIV_ROUND_UP(width, decim_x);
			fclk = calc_fclk(channel, in_width, in_height,
					out_width, out_height);
			error = (in_width > maxsinglelinewidth || !fclk ||
				fclk > dispc_fclk_rate());
			if (error) {
				if (decim_x == decim_y) {
					decim_x = min_factor;
					decim_y++;
				} else {
					swap(decim_x, decim_y);
					if (decim_x < decim_y)
						decim_x++;
				}
			}
		} while (decim_x <= *x_predecim && decim_y <= *y_predecim &&
				error);

		if (in_width > maxsinglelinewidth) {
			DSSERR("Cannot scale max input width exceeded");
			return -EINVAL;
		}
1869
	} else if (cpu_is_omap34xx()) {
1870 1871 1872 1873 1874 1875 1876

		do {
			in_height = DIV_ROUND_UP(height, decim_y);
			in_width = DIV_ROUND_UP(width, decim_x);
			fclk = calc_fclk_five_taps(channel, in_width, in_height,
				out_width, out_height, color_mode);

1877 1878 1879
			error = check_horiz_timing_omap3(channel, pos_x,
				in_width, in_height, out_width, out_height);

1880 1881 1882 1883 1884 1885 1886
			if (in_width > maxsinglelinewidth)
				if (in_height > out_height &&
					in_height < out_height * 2)
					*five_taps = false;
			if (!*five_taps)
				fclk = calc_fclk(channel, in_width, in_height,
					out_width, out_height);
1887
			error = (error || in_width > maxsinglelinewidth * 2 ||
1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902
				(in_width > maxsinglelinewidth && *five_taps) ||
				!fclk || fclk > dispc_fclk_rate());
			if (error) {
				if (decim_x == decim_y) {
					decim_x = min_factor;
					decim_y++;
				} else {
					swap(decim_x, decim_y);
					if (decim_x < decim_y)
						decim_x++;
				}
			}
		} while (decim_x <= *x_predecim && decim_y <= *y_predecim
			&& error);

1903 1904 1905 1906 1907 1908
		if (check_horiz_timing_omap3(channel, pos_x, width, height,
			out_width, out_height)){
				DSSERR("horizontal timing too tight\n");
				return -EINVAL;
		}

1909
		if (in_width > (maxsinglelinewidth * 2)) {
1910 1911 1912 1913
			DSSERR("Cannot setup scaling");
			DSSERR("width exceeds maximum width possible");
			return -EINVAL;
		}
1914 1915 1916 1917

		if (in_width > maxsinglelinewidth && *five_taps) {
			DSSERR("cannot setup scaling with five taps");
			return -EINVAL;
1918 1919
		}
	} else {
1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934 1935 1936
		int decim_x_min = decim_x;
		in_height = DIV_ROUND_UP(height, decim_y);
		in_width_max = dispc_fclk_rate() /
				DIV_ROUND_UP(dispc_mgr_pclk_rate(channel),
						out_width);
		decim_x = DIV_ROUND_UP(width, in_width_max);

		decim_x = decim_x > decim_x_min ? decim_x : decim_x_min;
		if (decim_x > *x_predecim)
			return -EINVAL;

		do {
			in_width = DIV_ROUND_UP(width, decim_x);
		} while (decim_x <= *x_predecim &&
				in_width > maxsinglelinewidth && decim_x++);

		if (in_width > maxsinglelinewidth) {
1937 1938 1939
			DSSERR("Cannot scale width exceeds max line width");
			return -EINVAL;
		}
1940 1941

		fclk = calc_fclk(channel, in_width, in_height, out_width,
1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
				out_height);
	}

	DSSDBG("required fclk rate = %lu Hz\n", fclk);
	DSSDBG("current fclk rate = %lu Hz\n", dispc_fclk_rate());

	if (!fclk || fclk > dispc_fclk_rate()) {
		DSSERR("failed to set up scaling, "
			"required fclk rate = %lu Hz, "
			"current fclk rate = %lu Hz\n",
			fclk, dispc_fclk_rate());
		return -EINVAL;
	}

1956 1957
	*x_predecim = decim_x;
	*y_predecim = decim_y;
1958 1959 1960
	return 0;
}

1961
int dispc_ovl_setup(enum omap_plane plane, struct omap_overlay_info *oi,
1962
		bool ilace, bool replication)
T
Tomi Valkeinen 已提交
1963
{
1964
	struct omap_overlay *ovl = omap_dss_get_overlay(plane);
1965
	bool five_taps = true;
T
Tomi Valkeinen 已提交
1966
	bool fieldmode = 0;
1967
	int r, cconv = 0;
T
Tomi Valkeinen 已提交
1968 1969 1970
	unsigned offset0, offset1;
	s32 row_inc;
	s32 pix_inc;
1971
	u16 frame_height = oi->height;
T
Tomi Valkeinen 已提交
1972
	unsigned int field_offset = 0;
1973 1974 1975
	u16 in_height = oi->height;
	u16 in_width = oi->width;
	u16 out_width, out_height;
1976
	enum omap_channel channel;
1977
	int x_predecim = 1, y_predecim = 1;
1978 1979

	channel = dispc_ovl_get_channel_out(plane);
T
Tomi Valkeinen 已提交
1980

1981
	DSSDBG("dispc_ovl_setup %d, pa %x, pa_uv %x, sw %d, %d,%d, %dx%d -> "
1982 1983
		"%dx%d, cmode %x, rot %d, mir %d, ilace %d chan %d repl %d\n",
		plane, oi->paddr, oi->p_uv_addr,
1984 1985
		oi->screen_width, oi->pos_x, oi->pos_y, oi->width, oi->height,
		oi->out_width, oi->out_height, oi->color_mode, oi->rotation,
1986
		oi->mirror, ilace, channel, replication);
1987

1988
	if (oi->paddr == 0)
T
Tomi Valkeinen 已提交
1989 1990
		return -EINVAL;

1991 1992
	out_width = oi->out_width == 0 ? oi->width : oi->out_width;
	out_height = oi->out_height == 0 ? oi->height : oi->out_height;
1993

1994
	if (ilace && oi->height == out_height)
T
Tomi Valkeinen 已提交
1995 1996 1997 1998
		fieldmode = 1;

	if (ilace) {
		if (fieldmode)
1999
			in_height /= 2;
2000
		oi->pos_y /= 2;
2001
		out_height /= 2;
T
Tomi Valkeinen 已提交
2002 2003 2004

		DSSDBG("adjusting for ilace: height %d, pos_y %d, "
				"out_height %d\n",
2005
				in_height, oi->pos_y, out_height);
T
Tomi Valkeinen 已提交
2006 2007
	}

2008
	if (!dss_feat_color_mode_supported(plane, oi->color_mode))
2009 2010
		return -EINVAL;

2011 2012
	r = dispc_ovl_calc_scaling(plane, channel, in_width, in_height,
			out_width, out_height, oi->color_mode, &five_taps,
2013
			&x_predecim, &y_predecim, oi->pos_x);
2014 2015
	if (r)
		return r;
T
Tomi Valkeinen 已提交
2016

2017 2018 2019
	in_width = DIV_ROUND_UP(in_width, x_predecim);
	in_height = DIV_ROUND_UP(in_height, y_predecim);

2020 2021 2022 2023
	if (oi->color_mode == OMAP_DSS_COLOR_YUV2 ||
			oi->color_mode == OMAP_DSS_COLOR_UYVY ||
			oi->color_mode == OMAP_DSS_COLOR_NV12)
		cconv = 1;
T
Tomi Valkeinen 已提交
2024 2025 2026 2027 2028 2029 2030 2031 2032

	if (ilace && !fieldmode) {
		/*
		 * when downscaling the bottom field may have to start several
		 * source lines below the top field. Unfortunately ACCUI
		 * registers will only hold the fractional part of the offset
		 * so the integer part must be added to the base address of the
		 * bottom field.
		 */
2033
		if (!in_height || in_height == out_height)
T
Tomi Valkeinen 已提交
2034 2035
			field_offset = 0;
		else
2036
			field_offset = in_height / out_height / 2;
T
Tomi Valkeinen 已提交
2037 2038 2039 2040 2041 2042
	}

	/* Fields are independent but interleaved in memory. */
	if (fieldmode)
		field_offset = 1;

2043 2044
	if (oi->rotation_type == OMAP_DSS_ROT_DMA)
		calc_dma_rotation_offset(oi->rotation, oi->mirror,
2045
				oi->screen_width, in_width, frame_height,
2046
				oi->color_mode, fieldmode, field_offset,
2047 2048
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2049
	else
2050
		calc_vrfb_rotation_offset(oi->rotation, oi->mirror,
2051
				oi->screen_width, in_width, frame_height,
2052
				oi->color_mode, fieldmode, field_offset,
2053 2054
				&offset0, &offset1, &row_inc, &pix_inc,
				x_predecim, y_predecim);
T
Tomi Valkeinen 已提交
2055 2056 2057 2058

	DSSDBG("offset0 %u, offset1 %u, row_inc %d, pix_inc %d\n",
			offset0, offset1, row_inc, pix_inc);

2059
	dispc_ovl_set_color_mode(plane, oi->color_mode);
T
Tomi Valkeinen 已提交
2060

2061 2062
	dispc_ovl_set_ba0(plane, oi->paddr + offset0);
	dispc_ovl_set_ba1(plane, oi->paddr + offset1);
T
Tomi Valkeinen 已提交
2063

2064 2065 2066
	if (OMAP_DSS_COLOR_NV12 == oi->color_mode) {
		dispc_ovl_set_ba0_uv(plane, oi->p_uv_addr + offset0);
		dispc_ovl_set_ba1_uv(plane, oi->p_uv_addr + offset1);
2067 2068 2069
	}


2070 2071
	dispc_ovl_set_row_inc(plane, row_inc);
	dispc_ovl_set_pix_inc(plane, pix_inc);
T
Tomi Valkeinen 已提交
2072

2073 2074
	DSSDBG("%d,%d %dx%d -> %dx%d\n", oi->pos_x, oi->pos_y, in_width,
			in_height, out_width, out_height);
T
Tomi Valkeinen 已提交
2075

2076
	dispc_ovl_set_pos(plane, oi->pos_x, oi->pos_y);
T
Tomi Valkeinen 已提交
2077

2078
	dispc_ovl_set_pic_size(plane, in_width, in_height);
T
Tomi Valkeinen 已提交
2079

2080
	if (ovl->caps & OMAP_DSS_OVL_CAP_SCALE) {
2081 2082
		dispc_ovl_set_scaling(plane, in_width, in_height, out_width,
				   out_height, ilace, five_taps, fieldmode,
2083
				   oi->color_mode, oi->rotation);
2084
		dispc_ovl_set_vid_size(plane, out_width, out_height);
2085
		dispc_ovl_set_vid_color_conv(plane, cconv);
T
Tomi Valkeinen 已提交
2086 2087
	}

2088 2089
	dispc_ovl_set_rotation_attrs(plane, oi->rotation, oi->mirror,
			oi->color_mode);
T
Tomi Valkeinen 已提交
2090

2091
	dispc_ovl_set_zorder(plane, oi->zorder);
2092 2093
	dispc_ovl_set_pre_mult_alpha(plane, oi->pre_mult_alpha);
	dispc_ovl_setup_global_alpha(plane, oi->global_alpha);
T
Tomi Valkeinen 已提交
2094

2095 2096
	dispc_ovl_enable_replication(plane, replication);

T
Tomi Valkeinen 已提交
2097 2098 2099
	return 0;
}

2100
int dispc_ovl_enable(enum omap_plane plane, bool enable)
T
Tomi Valkeinen 已提交
2101
{
2102 2103
	DSSDBG("dispc_enable_plane %d, %d\n", plane, enable);

2104
	REG_FLD_MOD(DISPC_OVL_ATTRIBUTES(plane), enable ? 1 : 0, 0, 0);
2105 2106

	return 0;
T
Tomi Valkeinen 已提交
2107 2108 2109 2110 2111 2112 2113 2114
}

static void dispc_disable_isr(void *data, u32 mask)
{
	struct completion *compl = data;
	complete(compl);
}

2115
static void _enable_lcd_out(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2116
{
2117
	if (channel == OMAP_DSS_CHANNEL_LCD2) {
2118
		REG_FLD_MOD(DISPC_CONTROL2, enable ? 1 : 0, 0, 0);
2119 2120 2121
		/* flush posted write */
		dispc_read_reg(DISPC_CONTROL2);
	} else {
2122
		REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 0, 0);
2123 2124
		dispc_read_reg(DISPC_CONTROL);
	}
T
Tomi Valkeinen 已提交
2125 2126
}

2127
static void dispc_mgr_enable_lcd_out(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2128 2129 2130 2131
{
	struct completion frame_done_completion;
	bool is_on;
	int r;
2132
	u32 irq;
T
Tomi Valkeinen 已提交
2133 2134 2135 2136

	/* When we disable LCD output, we need to wait until frame is done.
	 * Otherwise the DSS is still working, and turning off the clocks
	 * prevents DSS from going to OFF mode */
2137 2138 2139 2140 2141 2142
	is_on = channel == OMAP_DSS_CHANNEL_LCD2 ?
			REG_GET(DISPC_CONTROL2, 0, 0) :
			REG_GET(DISPC_CONTROL, 0, 0);

	irq = channel == OMAP_DSS_CHANNEL_LCD2 ? DISPC_IRQ_FRAMEDONE2 :
			DISPC_IRQ_FRAMEDONE;
T
Tomi Valkeinen 已提交
2143 2144 2145 2146 2147

	if (!enable && is_on) {
		init_completion(&frame_done_completion);

		r = omap_dispc_register_isr(dispc_disable_isr,
2148
				&frame_done_completion, irq);
T
Tomi Valkeinen 已提交
2149 2150 2151 2152 2153

		if (r)
			DSSERR("failed to register FRAMEDONE isr\n");
	}

2154
	_enable_lcd_out(channel, enable);
T
Tomi Valkeinen 已提交
2155 2156 2157 2158 2159 2160 2161

	if (!enable && is_on) {
		if (!wait_for_completion_timeout(&frame_done_completion,
					msecs_to_jiffies(100)))
			DSSERR("timeout waiting for FRAME DONE\n");

		r = omap_dispc_unregister_isr(dispc_disable_isr,
2162
				&frame_done_completion, irq);
T
Tomi Valkeinen 已提交
2163 2164 2165 2166 2167 2168 2169 2170 2171

		if (r)
			DSSERR("failed to unregister FRAMEDONE isr\n");
	}
}

static void _enable_digit_out(bool enable)
{
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 1, 1);
2172 2173
	/* flush posted write */
	dispc_read_reg(DISPC_CONTROL);
T
Tomi Valkeinen 已提交
2174 2175
}

2176
static void dispc_mgr_enable_digit_out(bool enable)
T
Tomi Valkeinen 已提交
2177 2178
{
	struct completion frame_done_completion;
2179 2180 2181 2182
	enum dss_hdmi_venc_clk_source_select src;
	int r, i;
	u32 irq_mask;
	int num_irqs;
T
Tomi Valkeinen 已提交
2183

2184
	if (REG_GET(DISPC_CONTROL, 1, 1) == enable)
T
Tomi Valkeinen 已提交
2185 2186
		return;

2187 2188
	src = dss_get_hdmi_venc_clk_source();

T
Tomi Valkeinen 已提交
2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
	if (enable) {
		unsigned long flags;
		/* When we enable digit output, we'll get an extra digit
		 * sync lost interrupt, that we need to ignore */
		spin_lock_irqsave(&dispc.irq_lock, flags);
		dispc.irq_error_mask &= ~DISPC_IRQ_SYNC_LOST_DIGIT;
		_omap_dispc_set_irqs();
		spin_unlock_irqrestore(&dispc.irq_lock, flags);
	}

	/* When we disable digit output, we need to wait until fields are done.
	 * Otherwise the DSS is still working, and turning off the clocks
	 * prevents DSS from going to OFF mode. And when enabling, we need to
	 * wait for the extra sync losts */
	init_completion(&frame_done_completion);

2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215
	if (src == DSS_HDMI_M_PCLK && enable == false) {
		irq_mask = DISPC_IRQ_FRAMEDONETV;
		num_irqs = 1;
	} else {
		irq_mask = DISPC_IRQ_EVSYNC_EVEN | DISPC_IRQ_EVSYNC_ODD;
		/* XXX I understand from TRM that we should only wait for the
		 * current field to complete. But it seems we have to wait for
		 * both fields */
		num_irqs = 2;
	}

T
Tomi Valkeinen 已提交
2216
	r = omap_dispc_register_isr(dispc_disable_isr, &frame_done_completion,
2217
			irq_mask);
T
Tomi Valkeinen 已提交
2218
	if (r)
2219
		DSSERR("failed to register %x isr\n", irq_mask);
T
Tomi Valkeinen 已提交
2220 2221 2222

	_enable_digit_out(enable);

2223 2224 2225 2226 2227 2228
	for (i = 0; i < num_irqs; ++i) {
		if (!wait_for_completion_timeout(&frame_done_completion,
					msecs_to_jiffies(100)))
			DSSERR("timeout waiting for digit out to %s\n",
					enable ? "start" : "stop");
	}
T
Tomi Valkeinen 已提交
2229

2230 2231
	r = omap_dispc_unregister_isr(dispc_disable_isr, &frame_done_completion,
			irq_mask);
T
Tomi Valkeinen 已提交
2232
	if (r)
2233
		DSSERR("failed to unregister %x isr\n", irq_mask);
T
Tomi Valkeinen 已提交
2234 2235 2236 2237

	if (enable) {
		unsigned long flags;
		spin_lock_irqsave(&dispc.irq_lock, flags);
2238
		dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST_DIGIT;
T
Tomi Valkeinen 已提交
2239 2240 2241 2242 2243 2244
		dispc_write_reg(DISPC_IRQSTATUS, DISPC_IRQ_SYNC_LOST_DIGIT);
		_omap_dispc_set_irqs();
		spin_unlock_irqrestore(&dispc.irq_lock, flags);
	}
}

2245
bool dispc_mgr_is_enabled(enum omap_channel channel)
2246 2247 2248 2249 2250
{
	if (channel == OMAP_DSS_CHANNEL_LCD)
		return !!REG_GET(DISPC_CONTROL, 0, 0);
	else if (channel == OMAP_DSS_CHANNEL_DIGIT)
		return !!REG_GET(DISPC_CONTROL, 1, 1);
2251 2252
	else if (channel == OMAP_DSS_CHANNEL_LCD2)
		return !!REG_GET(DISPC_CONTROL2, 0, 0);
2253 2254 2255 2256
	else
		BUG();
}

2257
void dispc_mgr_enable(enum omap_channel channel, bool enable)
2258
{
2259
	if (dispc_mgr_is_lcd(channel))
2260
		dispc_mgr_enable_lcd_out(channel, enable);
2261
	else if (channel == OMAP_DSS_CHANNEL_DIGIT)
2262
		dispc_mgr_enable_digit_out(enable);
2263 2264 2265 2266
	else
		BUG();
}

T
Tomi Valkeinen 已提交
2267 2268
void dispc_lcd_enable_signal_polarity(bool act_high)
{
2269 2270 2271
	if (!dss_has_feature(FEAT_LCDENABLEPOL))
		return;

T
Tomi Valkeinen 已提交
2272 2273 2274 2275 2276
	REG_FLD_MOD(DISPC_CONTROL, act_high ? 1 : 0, 29, 29);
}

void dispc_lcd_enable_signal(bool enable)
{
2277 2278 2279
	if (!dss_has_feature(FEAT_LCDENABLESIGNAL))
		return;

T
Tomi Valkeinen 已提交
2280 2281 2282 2283 2284
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 28, 28);
}

void dispc_pck_free_enable(bool enable)
{
2285 2286 2287
	if (!dss_has_feature(FEAT_PCKFREEENABLE))
		return;

T
Tomi Valkeinen 已提交
2288 2289 2290
	REG_FLD_MOD(DISPC_CONTROL, enable ? 1 : 0, 27, 27);
}

2291
void dispc_mgr_enable_fifohandcheck(enum omap_channel channel, bool enable)
T
Tomi Valkeinen 已提交
2292
{
2293 2294 2295 2296
	if (channel == OMAP_DSS_CHANNEL_LCD2)
		REG_FLD_MOD(DISPC_CONFIG2, enable ? 1 : 0, 16, 16);
	else
		REG_FLD_MOD(DISPC_CONFIG, enable ? 1 : 0, 16, 16);
T
Tomi Valkeinen 已提交
2297 2298 2299
}


2300
void dispc_mgr_set_lcd_display_type(enum omap_channel channel,
2301
		enum omap_lcd_display_type type)
T
Tomi Valkeinen 已提交
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318
{
	int mode;

	switch (type) {
	case OMAP_DSS_LCD_DISPLAY_STN:
		mode = 0;
		break;

	case OMAP_DSS_LCD_DISPLAY_TFT:
		mode = 1;
		break;

	default:
		BUG();
		return;
	}

2319 2320 2321 2322
	if (channel == OMAP_DSS_CHANNEL_LCD2)
		REG_FLD_MOD(DISPC_CONTROL2, mode, 3, 3);
	else
		REG_FLD_MOD(DISPC_CONTROL, mode, 3, 3);
T
Tomi Valkeinen 已提交
2323 2324 2325 2326 2327 2328 2329 2330
}

void dispc_set_loadmode(enum omap_dss_load_mode mode)
{
	REG_FLD_MOD(DISPC_CONFIG, mode, 2, 1);
}


2331
static void dispc_mgr_set_default_color(enum omap_channel channel, u32 color)
T
Tomi Valkeinen 已提交
2332
{
2333
	dispc_write_reg(DISPC_DEFAULT_COLOR(channel), color);
T
Tomi Valkeinen 已提交
2334 2335
}

2336
static void dispc_mgr_set_trans_key(enum omap_channel ch,
T
Tomi Valkeinen 已提交
2337 2338 2339 2340 2341
		enum omap_dss_trans_key_type type,
		u32 trans_key)
{
	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, type, 11, 11);
2342
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2343
		REG_FLD_MOD(DISPC_CONFIG, type, 13, 13);
2344 2345
	else /* OMAP_DSS_CHANNEL_LCD2 */
		REG_FLD_MOD(DISPC_CONFIG2, type, 11, 11);
T
Tomi Valkeinen 已提交
2346

2347
	dispc_write_reg(DISPC_TRANS_COLOR(ch), trans_key);
T
Tomi Valkeinen 已提交
2348 2349
}

2350
static void dispc_mgr_enable_trans_key(enum omap_channel ch, bool enable)
T
Tomi Valkeinen 已提交
2351 2352 2353
{
	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 10, 10);
2354
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2355
		REG_FLD_MOD(DISPC_CONFIG, enable, 12, 12);
2356 2357
	else /* OMAP_DSS_CHANNEL_LCD2 */
		REG_FLD_MOD(DISPC_CONFIG2, enable, 10, 10);
T
Tomi Valkeinen 已提交
2358
}
2359

2360 2361
static void dispc_mgr_enable_alpha_fixed_zorder(enum omap_channel ch,
		bool enable)
T
Tomi Valkeinen 已提交
2362
{
2363
	if (!dss_has_feature(FEAT_ALPHA_FIXED_ZORDER))
T
Tomi Valkeinen 已提交
2364 2365 2366 2367
		return;

	if (ch == OMAP_DSS_CHANNEL_LCD)
		REG_FLD_MOD(DISPC_CONFIG, enable, 18, 18);
2368
	else if (ch == OMAP_DSS_CHANNEL_DIGIT)
T
Tomi Valkeinen 已提交
2369 2370
		REG_FLD_MOD(DISPC_CONFIG, enable, 19, 19);
}
2371

2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384
void dispc_mgr_setup(enum omap_channel channel,
		struct omap_overlay_manager_info *info)
{
	dispc_mgr_set_default_color(channel, info->default_color);
	dispc_mgr_set_trans_key(channel, info->trans_key_type, info->trans_key);
	dispc_mgr_enable_trans_key(channel, info->trans_enabled);
	dispc_mgr_enable_alpha_fixed_zorder(channel,
			info->partial_alpha_enabled);
	if (dss_has_feature(FEAT_CPR)) {
		dispc_mgr_enable_cpr(channel, info->cpr_enable);
		dispc_mgr_set_cpr_coef(channel, &info->cpr_coefs);
	}
}
T
Tomi Valkeinen 已提交
2385

2386
void dispc_mgr_set_tft_data_lines(enum omap_channel channel, u8 data_lines)
T
Tomi Valkeinen 已提交
2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407
{
	int code;

	switch (data_lines) {
	case 12:
		code = 0;
		break;
	case 16:
		code = 1;
		break;
	case 18:
		code = 2;
		break;
	case 24:
		code = 3;
		break;
	default:
		BUG();
		return;
	}

2408 2409 2410 2411
	if (channel == OMAP_DSS_CHANNEL_LCD2)
		REG_FLD_MOD(DISPC_CONTROL2, code, 9, 8);
	else
		REG_FLD_MOD(DISPC_CONTROL, code, 9, 8);
T
Tomi Valkeinen 已提交
2412 2413
}

2414
void dispc_mgr_set_io_pad_mode(enum dss_io_pad_mode mode)
T
Tomi Valkeinen 已提交
2415 2416
{
	u32 l;
2417
	int gpout0, gpout1;
T
Tomi Valkeinen 已提交
2418 2419

	switch (mode) {
2420 2421 2422
	case DSS_IO_PAD_MODE_RESET:
		gpout0 = 0;
		gpout1 = 0;
T
Tomi Valkeinen 已提交
2423
		break;
2424 2425
	case DSS_IO_PAD_MODE_RFBI:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2426 2427
		gpout1 = 0;
		break;
2428 2429
	case DSS_IO_PAD_MODE_BYPASS:
		gpout0 = 1;
T
Tomi Valkeinen 已提交
2430 2431 2432 2433 2434 2435 2436
		gpout1 = 1;
		break;
	default:
		BUG();
		return;
	}

2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448
	l = dispc_read_reg(DISPC_CONTROL);
	l = FLD_MOD(l, gpout0, 15, 15);
	l = FLD_MOD(l, gpout1, 16, 16);
	dispc_write_reg(DISPC_CONTROL, l);
}

void dispc_mgr_enable_stallmode(enum omap_channel channel, bool enable)
{
	if (channel == OMAP_DSS_CHANNEL_LCD2)
		REG_FLD_MOD(DISPC_CONTROL2, enable, 11, 11);
	else
		REG_FLD_MOD(DISPC_CONTROL, enable, 11, 11);
T
Tomi Valkeinen 已提交
2449 2450
}

2451 2452 2453 2454 2455 2456
static bool _dispc_mgr_size_ok(u16 width, u16 height)
{
	return width <= dss_feat_get_param_max(FEAT_PARAM_MGR_WIDTH) &&
		height <= dss_feat_get_param_max(FEAT_PARAM_MGR_HEIGHT);
}

T
Tomi Valkeinen 已提交
2457 2458 2459 2460 2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
static bool _dispc_lcd_timings_ok(int hsw, int hfp, int hbp,
		int vsw, int vfp, int vbp)
{
	if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
		if (hsw < 1 || hsw > 64 ||
				hfp < 1 || hfp > 256 ||
				hbp < 1 || hbp > 256 ||
				vsw < 1 || vsw > 64 ||
				vfp < 0 || vfp > 255 ||
				vbp < 0 || vbp > 255)
			return false;
	} else {
		if (hsw < 1 || hsw > 256 ||
				hfp < 1 || hfp > 4096 ||
				hbp < 1 || hbp > 4096 ||
				vsw < 1 || vsw > 256 ||
				vfp < 0 || vfp > 4095 ||
				vbp < 0 || vbp > 4095)
			return false;
	}

	return true;
}

2481 2482
bool dispc_mgr_timings_ok(enum omap_channel channel,
		struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
2483
{
2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494
	bool timings_ok;

	timings_ok = _dispc_mgr_size_ok(timings->x_res, timings->y_res);

	if (dispc_mgr_is_lcd(channel))
		timings_ok =  timings_ok && _dispc_lcd_timings_ok(timings->hsw,
						timings->hfp, timings->hbp,
						timings->vsw, timings->vfp,
						timings->vbp);

	return timings_ok;
T
Tomi Valkeinen 已提交
2495 2496
}

2497
static void _dispc_mgr_set_lcd_timings(enum omap_channel channel, int hsw,
2498
		int hfp, int hbp, int vsw, int vfp, int vbp)
T
Tomi Valkeinen 已提交
2499 2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515
{
	u32 timing_h, timing_v;

	if (cpu_is_omap24xx() || omap_rev() < OMAP3430_REV_ES3_0) {
		timing_h = FLD_VAL(hsw-1, 5, 0) | FLD_VAL(hfp-1, 15, 8) |
			FLD_VAL(hbp-1, 27, 20);

		timing_v = FLD_VAL(vsw-1, 5, 0) | FLD_VAL(vfp, 15, 8) |
			FLD_VAL(vbp, 27, 20);
	} else {
		timing_h = FLD_VAL(hsw-1, 7, 0) | FLD_VAL(hfp-1, 19, 8) |
			FLD_VAL(hbp-1, 31, 20);

		timing_v = FLD_VAL(vsw-1, 7, 0) | FLD_VAL(vfp, 19, 8) |
			FLD_VAL(vbp, 31, 20);
	}

2516 2517
	dispc_write_reg(DISPC_TIMING_H(channel), timing_h);
	dispc_write_reg(DISPC_TIMING_V(channel), timing_v);
T
Tomi Valkeinen 已提交
2518 2519 2520
}

/* change name to mode? */
2521
void dispc_mgr_set_timings(enum omap_channel channel,
2522
		struct omap_video_timings *timings)
T
Tomi Valkeinen 已提交
2523 2524 2525 2526
{
	unsigned xtot, ytot;
	unsigned long ht, vt;

2527 2528
	DSSDBG("channel %d xres %u yres %u\n", channel, timings->x_res,
			timings->y_res);
T
Tomi Valkeinen 已提交
2529

2530 2531
	if (!dispc_mgr_timings_ok(channel, timings))
		BUG();
T
Tomi Valkeinen 已提交
2532

2533
	if (dispc_mgr_is_lcd(channel)) {
2534 2535 2536
		_dispc_mgr_set_lcd_timings(channel, timings->hsw, timings->hfp,
				timings->hbp, timings->vsw, timings->vfp,
				timings->vbp);
T
Tomi Valkeinen 已提交
2537

2538 2539 2540 2541
		xtot = timings->x_res + timings->hfp + timings->hsw +
				timings->hbp;
		ytot = timings->y_res + timings->vfp + timings->vsw +
				timings->vbp;
T
Tomi Valkeinen 已提交
2542

2543 2544 2545 2546 2547
		ht = (timings->pixel_clock * 1000) / xtot;
		vt = (timings->pixel_clock * 1000) / xtot / ytot;

		DSSDBG("pck %u\n", timings->pixel_clock);
		DSSDBG("hsw %d hfp %d hbp %d vsw %d vfp %d vbp %d\n",
T
Tomi Valkeinen 已提交
2548 2549 2550
			timings->hsw, timings->hfp, timings->hbp,
			timings->vsw, timings->vfp, timings->vbp);

2551 2552
		DSSDBG("hsync %luHz, vsync %luHz\n", ht, vt);
	}
2553 2554

	dispc_mgr_set_size(channel, timings->x_res, timings->y_res);
T
Tomi Valkeinen 已提交
2555 2556
}

2557
static void dispc_mgr_set_lcd_divisor(enum omap_channel channel, u16 lck_div,
2558
		u16 pck_div)
T
Tomi Valkeinen 已提交
2559 2560
{
	BUG_ON(lck_div < 1);
2561
	BUG_ON(pck_div < 1);
T
Tomi Valkeinen 已提交
2562

2563
	dispc_write_reg(DISPC_DIVISORo(channel),
T
Tomi Valkeinen 已提交
2564 2565 2566
			FLD_VAL(lck_div, 23, 16) | FLD_VAL(pck_div, 7, 0));
}

2567
static void dispc_mgr_get_lcd_divisor(enum omap_channel channel, int *lck_div,
2568
		int *pck_div)
T
Tomi Valkeinen 已提交
2569 2570
{
	u32 l;
2571
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
2572 2573 2574 2575 2576 2577
	*lck_div = FLD_GET(l, 23, 16);
	*pck_div = FLD_GET(l, 7, 0);
}

unsigned long dispc_fclk_rate(void)
{
2578
	struct platform_device *dsidev;
T
Tomi Valkeinen 已提交
2579 2580
	unsigned long r = 0;

2581
	switch (dss_get_dispc_clk_source()) {
2582
	case OMAP_DSS_CLK_SRC_FCK:
2583
		r = clk_get_rate(dispc.dss_clk);
2584
		break;
2585
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
2586 2587
		dsidev = dsi_get_dsidev_from_id(0);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2588
		break;
2589 2590 2591 2592
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
		dsidev = dsi_get_dsidev_from_id(1);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
		break;
2593 2594 2595 2596
	default:
		BUG();
	}

T
Tomi Valkeinen 已提交
2597 2598 2599
	return r;
}

2600
unsigned long dispc_mgr_lclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2601
{
2602
	struct platform_device *dsidev;
T
Tomi Valkeinen 已提交
2603 2604 2605 2606
	int lcd;
	unsigned long r;
	u32 l;

2607
	l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
2608 2609 2610

	lcd = FLD_GET(l, 23, 16);

2611
	switch (dss_get_lcd_clk_source(channel)) {
2612
	case OMAP_DSS_CLK_SRC_FCK:
2613
		r = clk_get_rate(dispc.dss_clk);
2614
		break;
2615
	case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
2616 2617
		dsidev = dsi_get_dsidev_from_id(0);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
2618
		break;
2619 2620 2621 2622
	case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
		dsidev = dsi_get_dsidev_from_id(1);
		r = dsi_get_pll_hsdiv_dispc_rate(dsidev);
		break;
2623 2624 2625
	default:
		BUG();
	}
T
Tomi Valkeinen 已提交
2626 2627 2628 2629

	return r / lcd;
}

2630
unsigned long dispc_mgr_pclk_rate(enum omap_channel channel)
T
Tomi Valkeinen 已提交
2631 2632 2633
{
	unsigned long r;

2634 2635 2636
	if (dispc_mgr_is_lcd(channel)) {
		int pcd;
		u32 l;
T
Tomi Valkeinen 已提交
2637

2638
		l = dispc_read_reg(DISPC_DIVISORo(channel));
T
Tomi Valkeinen 已提交
2639

2640
		pcd = FLD_GET(l, 7, 0);
T
Tomi Valkeinen 已提交
2641

2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657
		r = dispc_mgr_lclk_rate(channel);

		return r / pcd;
	} else {
		struct omap_dss_device *dssdev =
			dispc_mgr_get_device(channel);

		switch (dssdev->type) {
		case OMAP_DISPLAY_TYPE_VENC:
			return venc_get_pixel_clock();
		case OMAP_DISPLAY_TYPE_HDMI:
			return hdmi_get_pixel_clock();
		default:
			BUG();
		}
	}
T
Tomi Valkeinen 已提交
2658 2659 2660 2661 2662
}

void dispc_dump_clocks(struct seq_file *s)
{
	int lcd, pcd;
2663
	u32 l;
2664 2665
	enum omap_dss_clk_source dispc_clk_src = dss_get_dispc_clk_source();
	enum omap_dss_clk_source lcd_clk_src;
T
Tomi Valkeinen 已提交
2666

2667 2668
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
2669 2670 2671

	seq_printf(s, "- DISPC -\n");

2672 2673 2674
	seq_printf(s, "dispc fclk source = %s (%s)\n",
			dss_get_generic_clk_source_name(dispc_clk_src),
			dss_feat_get_clk_source_name(dispc_clk_src));
T
Tomi Valkeinen 已提交
2675 2676

	seq_printf(s, "fck\t\t%-16lu\n", dispc_fclk_rate());
2677

2678 2679 2680 2681 2682 2683 2684 2685
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		seq_printf(s, "- DISPC-CORE-CLK -\n");
		l = dispc_read_reg(DISPC_DIVISOR);
		lcd = FLD_GET(l, 23, 16);

		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
				(dispc_fclk_rate()/lcd), lcd);
	}
2686 2687
	seq_printf(s, "- LCD1 -\n");

2688 2689 2690 2691 2692 2693
	lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD);

	seq_printf(s, "lcd1_clk source = %s (%s)\n",
		dss_get_generic_clk_source_name(lcd_clk_src),
		dss_feat_get_clk_source_name(lcd_clk_src));

2694
	dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD, &lcd, &pcd);
2695

2696
	seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2697
			dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD), lcd);
2698
	seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
2699
			dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD), pcd);
2700 2701 2702
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		seq_printf(s, "- LCD2 -\n");

2703 2704 2705 2706 2707 2708
		lcd_clk_src = dss_get_lcd_clk_source(OMAP_DSS_CHANNEL_LCD2);

		seq_printf(s, "lcd2_clk source = %s (%s)\n",
			dss_get_generic_clk_source_name(lcd_clk_src),
			dss_feat_get_clk_source_name(lcd_clk_src));

2709
		dispc_mgr_get_lcd_divisor(OMAP_DSS_CHANNEL_LCD2, &lcd, &pcd);
T
Tomi Valkeinen 已提交
2710

2711
		seq_printf(s, "lck\t\t%-16lulck div\t%u\n",
2712
				dispc_mgr_lclk_rate(OMAP_DSS_CHANNEL_LCD2), lcd);
2713
		seq_printf(s, "pck\t\t%-16lupck div\t%u\n",
2714
				dispc_mgr_pclk_rate(OMAP_DSS_CHANNEL_LCD2), pcd);
2715
	}
2716 2717

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
2718 2719
}

2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
void dispc_dump_irqs(struct seq_file *s)
{
	unsigned long flags;
	struct dispc_irq_stats stats;

	spin_lock_irqsave(&dispc.irq_stats_lock, flags);

	stats = dispc.irq_stats;
	memset(&dispc.irq_stats, 0, sizeof(dispc.irq_stats));
	dispc.irq_stats.last_reset = jiffies;

	spin_unlock_irqrestore(&dispc.irq_stats_lock, flags);

	seq_printf(s, "period %u ms\n",
			jiffies_to_msecs(jiffies - stats.last_reset));

	seq_printf(s, "irqs %d\n", stats.irq_count);
#define PIS(x) \
	seq_printf(s, "%-20s %10d\n", #x, stats.irqs[ffs(DISPC_IRQ_##x)-1]);

	PIS(FRAMEDONE);
	PIS(VSYNC);
	PIS(EVSYNC_EVEN);
	PIS(EVSYNC_ODD);
	PIS(ACBIAS_COUNT_STAT);
	PIS(PROG_LINE_NUM);
	PIS(GFX_FIFO_UNDERFLOW);
	PIS(GFX_END_WIN);
	PIS(PAL_GAMMA_MASK);
	PIS(OCP_ERR);
	PIS(VID1_FIFO_UNDERFLOW);
	PIS(VID1_END_WIN);
	PIS(VID2_FIFO_UNDERFLOW);
	PIS(VID2_END_WIN);
2755 2756 2757 2758
	if (dss_feat_get_num_ovls() > 3) {
		PIS(VID3_FIFO_UNDERFLOW);
		PIS(VID3_END_WIN);
	}
2759 2760 2761
	PIS(SYNC_LOST);
	PIS(SYNC_LOST_DIGIT);
	PIS(WAKEUP);
2762 2763 2764 2765 2766 2767
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		PIS(FRAMEDONE2);
		PIS(VSYNC2);
		PIS(ACBIAS_COUNT_STAT2);
		PIS(SYNC_LOST2);
	}
2768 2769 2770 2771
#undef PIS
}
#endif

T
Tomi Valkeinen 已提交
2772 2773
void dispc_dump_regs(struct seq_file *s)
{
2774 2775 2776 2777 2778 2779 2780 2781 2782 2783
	int i, j;
	const char *mgr_names[] = {
		[OMAP_DSS_CHANNEL_LCD]		= "LCD",
		[OMAP_DSS_CHANNEL_DIGIT]	= "TV",
		[OMAP_DSS_CHANNEL_LCD2]		= "LCD2",
	};
	const char *ovl_names[] = {
		[OMAP_DSS_GFX]		= "GFX",
		[OMAP_DSS_VIDEO1]	= "VID1",
		[OMAP_DSS_VIDEO2]	= "VID2",
2784
		[OMAP_DSS_VIDEO3]	= "VID3",
2785 2786 2787
	};
	const char **p_names;

2788
#define DUMPREG(r) seq_printf(s, "%-50s %08x\n", #r, dispc_read_reg(r))
T
Tomi Valkeinen 已提交
2789

2790 2791
	if (dispc_runtime_get())
		return;
T
Tomi Valkeinen 已提交
2792

2793
	/* DISPC common registers */
T
Tomi Valkeinen 已提交
2794 2795 2796 2797 2798 2799 2800 2801 2802 2803
	DUMPREG(DISPC_REVISION);
	DUMPREG(DISPC_SYSCONFIG);
	DUMPREG(DISPC_SYSSTATUS);
	DUMPREG(DISPC_IRQSTATUS);
	DUMPREG(DISPC_IRQENABLE);
	DUMPREG(DISPC_CONTROL);
	DUMPREG(DISPC_CONFIG);
	DUMPREG(DISPC_CAPABLE);
	DUMPREG(DISPC_LINE_STATUS);
	DUMPREG(DISPC_LINE_NUMBER);
2804 2805
	if (dss_has_feature(FEAT_ALPHA_FIXED_ZORDER) ||
			dss_has_feature(FEAT_ALPHA_FREE_ZORDER))
2806
		DUMPREG(DISPC_GLOBAL_ALPHA);
2807 2808 2809
	if (dss_has_feature(FEAT_MGR_LCD2)) {
		DUMPREG(DISPC_CONTROL2);
		DUMPREG(DISPC_CONFIG2);
2810 2811 2812 2813 2814
	}

#undef DUMPREG

#define DISPC_REG(i, name) name(i)
2815 2816
#define DUMPREG(i, r) seq_printf(s, "%s(%s)%*s %08x\n", #r, p_names[i], \
	48 - strlen(#r) - strlen(p_names[i]), " ", \
2817 2818
	dispc_read_reg(DISPC_REG(i, r)))

2819
	p_names = mgr_names;
2820

2821 2822 2823 2824 2825
	/* DISPC channel specific registers */
	for (i = 0; i < dss_feat_get_num_mgrs(); i++) {
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_SIZE_MGR);
T
Tomi Valkeinen 已提交
2826

2827 2828
		if (i == OMAP_DSS_CHANNEL_DIGIT)
			continue;
2829

2830 2831 2832 2833 2834 2835 2836
		DUMPREG(i, DISPC_DEFAULT_COLOR);
		DUMPREG(i, DISPC_TRANS_COLOR);
		DUMPREG(i, DISPC_TIMING_H);
		DUMPREG(i, DISPC_TIMING_V);
		DUMPREG(i, DISPC_POL_FREQ);
		DUMPREG(i, DISPC_DIVISORo);
		DUMPREG(i, DISPC_SIZE_MGR);
2837

2838 2839 2840
		DUMPREG(i, DISPC_DATA_CYCLE1);
		DUMPREG(i, DISPC_DATA_CYCLE2);
		DUMPREG(i, DISPC_DATA_CYCLE3);
2841

2842
		if (dss_has_feature(FEAT_CPR)) {
2843 2844 2845
			DUMPREG(i, DISPC_CPR_COEF_R);
			DUMPREG(i, DISPC_CPR_COEF_G);
			DUMPREG(i, DISPC_CPR_COEF_B);
2846
		}
2847
	}
T
Tomi Valkeinen 已提交
2848

2849 2850 2851 2852 2853 2854 2855 2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877 2878 2879 2880 2881 2882 2883 2884
	p_names = ovl_names;

	for (i = 0; i < dss_feat_get_num_ovls(); i++) {
		DUMPREG(i, DISPC_OVL_BA0);
		DUMPREG(i, DISPC_OVL_BA1);
		DUMPREG(i, DISPC_OVL_POSITION);
		DUMPREG(i, DISPC_OVL_SIZE);
		DUMPREG(i, DISPC_OVL_ATTRIBUTES);
		DUMPREG(i, DISPC_OVL_FIFO_THRESHOLD);
		DUMPREG(i, DISPC_OVL_FIFO_SIZE_STATUS);
		DUMPREG(i, DISPC_OVL_ROW_INC);
		DUMPREG(i, DISPC_OVL_PIXEL_INC);
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);

		if (i == OMAP_DSS_GFX) {
			DUMPREG(i, DISPC_OVL_WINDOW_SKIP);
			DUMPREG(i, DISPC_OVL_TABLE_BA);
			continue;
		}

		DUMPREG(i, DISPC_OVL_FIR);
		DUMPREG(i, DISPC_OVL_PICTURE_SIZE);
		DUMPREG(i, DISPC_OVL_ACCU0);
		DUMPREG(i, DISPC_OVL_ACCU1);
		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			DUMPREG(i, DISPC_OVL_BA0_UV);
			DUMPREG(i, DISPC_OVL_BA1_UV);
			DUMPREG(i, DISPC_OVL_FIR2);
			DUMPREG(i, DISPC_OVL_ACCU2_0);
			DUMPREG(i, DISPC_OVL_ACCU2_1);
		}
		if (dss_has_feature(FEAT_ATTR2))
			DUMPREG(i, DISPC_OVL_ATTRIBUTES2);
		if (dss_has_feature(FEAT_PRELOAD))
			DUMPREG(i, DISPC_OVL_PRELOAD);
2885
	}
2886 2887 2888 2889 2890 2891

#undef DISPC_REG
#undef DUMPREG

#define DISPC_REG(plane, name, i) name(plane, i)
#define DUMPREG(plane, name, i) \
2892 2893
	seq_printf(s, "%s_%d(%s)%*s %08x\n", #name, i, p_names[plane], \
	46 - strlen(#name) - strlen(p_names[plane]), " ", \
2894 2895
	dispc_read_reg(DISPC_REG(plane, name, i)))

2896
	/* Video pipeline coefficient registers */
2897

2898 2899 2900 2901
	/* start from OMAP_DSS_VIDEO1 */
	for (i = 1; i < dss_feat_get_num_ovls(); i++) {
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_H, j);
2902

2903 2904
		for (j = 0; j < 8; j++)
			DUMPREG(i, DISPC_OVL_FIR_COEF_HV, j);
2905

2906 2907
		for (j = 0; j < 5; j++)
			DUMPREG(i, DISPC_OVL_CONV_COEF, j);
2908

2909 2910 2911 2912 2913 2914 2915 2916 2917 2918 2919 2920 2921 2922 2923
		if (dss_has_feature(FEAT_FIR_COEF_V)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V, j);
		}

		if (dss_has_feature(FEAT_HANDLE_UV_SEPARATE)) {
			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_H2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_HV2, j);

			for (j = 0; j < 8; j++)
				DUMPREG(i, DISPC_OVL_FIR_COEF_V2, j);
		}
2924
	}
T
Tomi Valkeinen 已提交
2925

2926
	dispc_runtime_put();
2927 2928

#undef DISPC_REG
T
Tomi Valkeinen 已提交
2929 2930 2931
#undef DUMPREG
}

2932 2933 2934
static void _dispc_mgr_set_pol_freq(enum omap_channel channel, bool onoff,
		bool rf, bool ieo, bool ipc, bool ihs, bool ivs, u8 acbi,
		u8 acb)
T
Tomi Valkeinen 已提交
2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949
{
	u32 l = 0;

	DSSDBG("onoff %d rf %d ieo %d ipc %d ihs %d ivs %d acbi %d acb %d\n",
			onoff, rf, ieo, ipc, ihs, ivs, acbi, acb);

	l |= FLD_VAL(onoff, 17, 17);
	l |= FLD_VAL(rf, 16, 16);
	l |= FLD_VAL(ieo, 15, 15);
	l |= FLD_VAL(ipc, 14, 14);
	l |= FLD_VAL(ihs, 13, 13);
	l |= FLD_VAL(ivs, 12, 12);
	l |= FLD_VAL(acbi, 11, 8);
	l |= FLD_VAL(acb, 7, 0);

2950
	dispc_write_reg(DISPC_POL_FREQ(channel), l);
T
Tomi Valkeinen 已提交
2951 2952
}

2953
void dispc_mgr_set_pol_freq(enum omap_channel channel,
2954
		enum omap_panel_config config, u8 acbi, u8 acb)
T
Tomi Valkeinen 已提交
2955
{
2956
	_dispc_mgr_set_pol_freq(channel, (config & OMAP_DSS_LCD_ONOFF) != 0,
T
Tomi Valkeinen 已提交
2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968
			(config & OMAP_DSS_LCD_RF) != 0,
			(config & OMAP_DSS_LCD_IEO) != 0,
			(config & OMAP_DSS_LCD_IPC) != 0,
			(config & OMAP_DSS_LCD_IHS) != 0,
			(config & OMAP_DSS_LCD_IVS) != 0,
			acbi, acb);
}

/* with fck as input clock rate, find dispc dividers that produce req_pck */
void dispc_find_clk_divs(bool is_tft, unsigned long req_pck, unsigned long fck,
		struct dispc_clock_info *cinfo)
{
2969
	u16 pcd_min, pcd_max;
T
Tomi Valkeinen 已提交
2970 2971 2972 2973
	unsigned long best_pck;
	u16 best_ld, cur_ld;
	u16 best_pd, cur_pd;

2974 2975 2976 2977 2978 2979
	pcd_min = dss_feat_get_param_min(FEAT_PARAM_DSS_PCD);
	pcd_max = dss_feat_get_param_max(FEAT_PARAM_DSS_PCD);

	if (!is_tft)
		pcd_min = 3;

T
Tomi Valkeinen 已提交
2980 2981 2982 2983 2984 2985 2986
	best_pck = 0;
	best_ld = 0;
	best_pd = 0;

	for (cur_ld = 1; cur_ld <= 255; ++cur_ld) {
		unsigned long lck = fck / cur_ld;

2987
		for (cur_pd = pcd_min; cur_pd <= pcd_max; ++cur_pd) {
T
Tomi Valkeinen 已提交
2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021
			unsigned long pck = lck / cur_pd;
			long old_delta = abs(best_pck - req_pck);
			long new_delta = abs(pck - req_pck);

			if (best_pck == 0 || new_delta < old_delta) {
				best_pck = pck;
				best_ld = cur_ld;
				best_pd = cur_pd;

				if (pck == req_pck)
					goto found;
			}

			if (pck < req_pck)
				break;
		}

		if (lck / pcd_min < req_pck)
			break;
	}

found:
	cinfo->lck_div = best_ld;
	cinfo->pck_div = best_pd;
	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;
}

/* calculate clock rates using dividers in cinfo */
int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
		struct dispc_clock_info *cinfo)
{
	if (cinfo->lck_div > 255 || cinfo->lck_div == 0)
		return -EINVAL;
3022
	if (cinfo->pck_div < 1 || cinfo->pck_div > 255)
T
Tomi Valkeinen 已提交
3023 3024 3025 3026 3027 3028 3029 3030
		return -EINVAL;

	cinfo->lck = dispc_fclk_rate / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

3031
int dispc_mgr_set_clock_div(enum omap_channel channel,
3032
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3033 3034 3035 3036
{
	DSSDBG("lck = %lu (%u)\n", cinfo->lck, cinfo->lck_div);
	DSSDBG("pck = %lu (%u)\n", cinfo->pck, cinfo->pck_div);

3037
	dispc_mgr_set_lcd_divisor(channel, cinfo->lck_div, cinfo->pck_div);
T
Tomi Valkeinen 已提交
3038 3039 3040 3041

	return 0;
}

3042
int dispc_mgr_get_clock_div(enum omap_channel channel,
3043
		struct dispc_clock_info *cinfo)
T
Tomi Valkeinen 已提交
3044 3045 3046 3047 3048
{
	unsigned long fck;

	fck = dispc_fclk_rate();

3049 3050
	cinfo->lck_div = REG_GET(DISPC_DIVISORo(channel), 23, 16);
	cinfo->pck_div = REG_GET(DISPC_DIVISORo(channel), 7, 0);
T
Tomi Valkeinen 已提交
3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122

	cinfo->lck = fck / cinfo->lck_div;
	cinfo->pck = cinfo->lck / cinfo->pck_div;

	return 0;
}

/* dispc.irq_lock has to be locked by the caller */
static void _omap_dispc_set_irqs(void)
{
	u32 mask;
	u32 old_mask;
	int i;
	struct omap_dispc_isr_data *isr_data;

	mask = dispc.irq_error_mask;

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &dispc.registered_isr[i];

		if (isr_data->isr == NULL)
			continue;

		mask |= isr_data->mask;
	}

	old_mask = dispc_read_reg(DISPC_IRQENABLE);
	/* clear the irqstatus for newly enabled irqs */
	dispc_write_reg(DISPC_IRQSTATUS, (mask ^ old_mask) & mask);

	dispc_write_reg(DISPC_IRQENABLE, mask);
}

int omap_dispc_register_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
{
	int i;
	int ret;
	unsigned long flags;
	struct omap_dispc_isr_data *isr_data;

	if (isr == NULL)
		return -EINVAL;

	spin_lock_irqsave(&dispc.irq_lock, flags);

	/* check for duplicate entry */
	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &dispc.registered_isr[i];
		if (isr_data->isr == isr && isr_data->arg == arg &&
				isr_data->mask == mask) {
			ret = -EINVAL;
			goto err;
		}
	}

	isr_data = NULL;
	ret = -EBUSY;

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &dispc.registered_isr[i];

		if (isr_data->isr != NULL)
			continue;

		isr_data->isr = isr;
		isr_data->arg = arg;
		isr_data->mask = mask;
		ret = 0;

		break;
	}

3123 3124 3125
	if (ret)
		goto err;

T
Tomi Valkeinen 已提交
3126 3127 3128 3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147 3148 3149 3150 3151 3152 3153 3154 3155 3156 3157 3158 3159 3160 3161 3162 3163 3164 3165 3166 3167 3168 3169 3170 3171 3172 3173 3174 3175 3176 3177 3178 3179 3180 3181 3182 3183 3184 3185 3186
	_omap_dispc_set_irqs();

	spin_unlock_irqrestore(&dispc.irq_lock, flags);

	return 0;
err:
	spin_unlock_irqrestore(&dispc.irq_lock, flags);

	return ret;
}
EXPORT_SYMBOL(omap_dispc_register_isr);

int omap_dispc_unregister_isr(omap_dispc_isr_t isr, void *arg, u32 mask)
{
	int i;
	unsigned long flags;
	int ret = -EINVAL;
	struct omap_dispc_isr_data *isr_data;

	spin_lock_irqsave(&dispc.irq_lock, flags);

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &dispc.registered_isr[i];
		if (isr_data->isr != isr || isr_data->arg != arg ||
				isr_data->mask != mask)
			continue;

		/* found the correct isr */

		isr_data->isr = NULL;
		isr_data->arg = NULL;
		isr_data->mask = 0;

		ret = 0;
		break;
	}

	if (ret == 0)
		_omap_dispc_set_irqs();

	spin_unlock_irqrestore(&dispc.irq_lock, flags);

	return ret;
}
EXPORT_SYMBOL(omap_dispc_unregister_isr);

#ifdef DEBUG
static void print_irq_status(u32 status)
{
	if ((status & dispc.irq_error_mask) == 0)
		return;

	printk(KERN_DEBUG "DISPC IRQ: 0x%x: ", status);

#define PIS(x) \
	if (status & DISPC_IRQ_##x) \
		printk(#x " ");
	PIS(GFX_FIFO_UNDERFLOW);
	PIS(OCP_ERR);
	PIS(VID1_FIFO_UNDERFLOW);
	PIS(VID2_FIFO_UNDERFLOW);
3187 3188
	if (dss_feat_get_num_ovls() > 3)
		PIS(VID3_FIFO_UNDERFLOW);
T
Tomi Valkeinen 已提交
3189 3190
	PIS(SYNC_LOST);
	PIS(SYNC_LOST_DIGIT);
3191 3192
	if (dss_has_feature(FEAT_MGR_LCD2))
		PIS(SYNC_LOST2);
T
Tomi Valkeinen 已提交
3193 3194 3195 3196 3197 3198 3199 3200 3201 3202
#undef PIS

	printk("\n");
}
#endif

/* Called from dss.c. Note that we don't touch clocks here,
 * but we presume they are on because we got an IRQ. However,
 * an irq handler may turn the clocks off, so we may not have
 * clock later in the function. */
3203
static irqreturn_t omap_dispc_irq_handler(int irq, void *arg)
T
Tomi Valkeinen 已提交
3204 3205
{
	int i;
3206
	u32 irqstatus, irqenable;
T
Tomi Valkeinen 已提交
3207 3208 3209 3210 3211 3212 3213 3214
	u32 handledirqs = 0;
	u32 unhandled_errors;
	struct omap_dispc_isr_data *isr_data;
	struct omap_dispc_isr_data registered_isr[DISPC_MAX_NR_ISRS];

	spin_lock(&dispc.irq_lock);

	irqstatus = dispc_read_reg(DISPC_IRQSTATUS);
3215 3216 3217 3218 3219 3220 3221
	irqenable = dispc_read_reg(DISPC_IRQENABLE);

	/* IRQ is not for us */
	if (!(irqstatus & irqenable)) {
		spin_unlock(&dispc.irq_lock);
		return IRQ_NONE;
	}
T
Tomi Valkeinen 已提交
3222

3223 3224 3225 3226 3227 3228 3229
#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spin_lock(&dispc.irq_stats_lock);
	dispc.irq_stats.irq_count++;
	dss_collect_irq_stats(irqstatus, dispc.irq_stats.irqs);
	spin_unlock(&dispc.irq_stats_lock);
#endif

T
Tomi Valkeinen 已提交
3230 3231 3232 3233 3234 3235 3236 3237 3238 3239 3240 3241 3242 3243 3244 3245 3246 3247 3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259 3260 3261 3262 3263 3264 3265 3266 3267 3268 3269 3270 3271 3272
#ifdef DEBUG
	if (dss_debug)
		print_irq_status(irqstatus);
#endif
	/* Ack the interrupt. Do it here before clocks are possibly turned
	 * off */
	dispc_write_reg(DISPC_IRQSTATUS, irqstatus);
	/* flush posted write */
	dispc_read_reg(DISPC_IRQSTATUS);

	/* make a copy and unlock, so that isrs can unregister
	 * themselves */
	memcpy(registered_isr, dispc.registered_isr,
			sizeof(registered_isr));

	spin_unlock(&dispc.irq_lock);

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		isr_data = &registered_isr[i];

		if (!isr_data->isr)
			continue;

		if (isr_data->mask & irqstatus) {
			isr_data->isr(isr_data->arg, irqstatus);
			handledirqs |= isr_data->mask;
		}
	}

	spin_lock(&dispc.irq_lock);

	unhandled_errors = irqstatus & ~handledirqs & dispc.irq_error_mask;

	if (unhandled_errors) {
		dispc.error_irqs |= unhandled_errors;

		dispc.irq_error_mask &= ~unhandled_errors;
		_omap_dispc_set_irqs();

		schedule_work(&dispc.error_work);
	}

	spin_unlock(&dispc.irq_lock);
3273 3274

	return IRQ_HANDLED;
T
Tomi Valkeinen 已提交
3275 3276 3277 3278 3279 3280 3281
}

static void dispc_error_worker(struct work_struct *work)
{
	int i;
	u32 errors;
	unsigned long flags;
3282 3283 3284 3285
	static const unsigned fifo_underflow_bits[] = {
		DISPC_IRQ_GFX_FIFO_UNDERFLOW,
		DISPC_IRQ_VID1_FIFO_UNDERFLOW,
		DISPC_IRQ_VID2_FIFO_UNDERFLOW,
3286
		DISPC_IRQ_VID3_FIFO_UNDERFLOW,
3287 3288 3289 3290 3291 3292 3293
	};

	static const unsigned sync_lost_bits[] = {
		DISPC_IRQ_SYNC_LOST,
		DISPC_IRQ_SYNC_LOST_DIGIT,
		DISPC_IRQ_SYNC_LOST2,
	};
T
Tomi Valkeinen 已提交
3294 3295 3296 3297 3298 3299

	spin_lock_irqsave(&dispc.irq_lock, flags);
	errors = dispc.error_irqs;
	dispc.error_irqs = 0;
	spin_unlock_irqrestore(&dispc.irq_lock, flags);

3300 3301
	dispc_runtime_get();

3302 3303 3304
	for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
		struct omap_overlay *ovl;
		unsigned bit;
T
Tomi Valkeinen 已提交
3305

3306 3307
		ovl = omap_dss_get_overlay(i);
		bit = fifo_underflow_bits[i];
T
Tomi Valkeinen 已提交
3308

3309 3310 3311
		if (bit & errors) {
			DSSERR("FIFO UNDERFLOW on %s, disabling the overlay\n",
					ovl->name);
3312
			dispc_ovl_enable(ovl->id, false);
3313
			dispc_mgr_go(ovl->manager->id);
T
Tomi Valkeinen 已提交
3314 3315 3316 3317
			mdelay(50);
		}
	}

3318 3319 3320
	for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
		struct omap_overlay_manager *mgr;
		unsigned bit;
T
Tomi Valkeinen 已提交
3321

3322 3323
		mgr = omap_dss_get_overlay_manager(i);
		bit = sync_lost_bits[i];
T
Tomi Valkeinen 已提交
3324

3325 3326 3327
		if (bit & errors) {
			struct omap_dss_device *dssdev = mgr->device;
			bool enable;
T
Tomi Valkeinen 已提交
3328

3329 3330 3331
			DSSERR("SYNC_LOST on channel %s, restarting the output "
					"with video overlays disabled\n",
					mgr->name);
3332

3333 3334
			enable = dssdev->state == OMAP_DSS_DISPLAY_ACTIVE;
			dssdev->driver->disable(dssdev);
3335 3336 3337 3338 3339

			for (i = 0; i < omap_dss_get_num_overlays(); ++i) {
				struct omap_overlay *ovl;
				ovl = omap_dss_get_overlay(i);

3340 3341
				if (ovl->id != OMAP_DSS_GFX &&
						ovl->manager == mgr)
3342
					dispc_ovl_enable(ovl->id, false);
3343 3344
			}

3345
			dispc_mgr_go(mgr->id);
3346
			mdelay(50);
3347

3348 3349 3350 3351 3352
			if (enable)
				dssdev->driver->enable(dssdev);
		}
	}

T
Tomi Valkeinen 已提交
3353 3354 3355 3356 3357
	if (errors & DISPC_IRQ_OCP_ERR) {
		DSSERR("OCP_ERR\n");
		for (i = 0; i < omap_dss_get_num_overlay_managers(); ++i) {
			struct omap_overlay_manager *mgr;
			mgr = omap_dss_get_overlay_manager(i);
3358 3359
			if (mgr->device && mgr->device->driver)
				mgr->device->driver->disable(mgr->device);
T
Tomi Valkeinen 已提交
3360 3361 3362 3363 3364 3365 3366
		}
	}

	spin_lock_irqsave(&dispc.irq_lock, flags);
	dispc.irq_error_mask |= errors;
	_omap_dispc_set_irqs();
	spin_unlock_irqrestore(&dispc.irq_lock, flags);
3367 3368

	dispc_runtime_put();
T
Tomi Valkeinen 已提交
3369 3370 3371 3372 3373 3374 3375 3376 3377 3378 3379 3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395 3396 3397 3398 3399 3400 3401 3402 3403 3404 3405 3406 3407 3408 3409 3410 3411 3412 3413 3414 3415 3416 3417 3418 3419 3420 3421 3422 3423 3424 3425 3426 3427 3428 3429 3430 3431 3432 3433 3434 3435 3436
}

int omap_dispc_wait_for_irq_timeout(u32 irqmask, unsigned long timeout)
{
	void dispc_irq_wait_handler(void *data, u32 mask)
	{
		complete((struct completion *)data);
	}

	int r;
	DECLARE_COMPLETION_ONSTACK(completion);

	r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
			irqmask);

	if (r)
		return r;

	timeout = wait_for_completion_timeout(&completion, timeout);

	omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);

	if (timeout == 0)
		return -ETIMEDOUT;

	if (timeout == -ERESTARTSYS)
		return -ERESTARTSYS;

	return 0;
}

int omap_dispc_wait_for_irq_interruptible_timeout(u32 irqmask,
		unsigned long timeout)
{
	void dispc_irq_wait_handler(void *data, u32 mask)
	{
		complete((struct completion *)data);
	}

	int r;
	DECLARE_COMPLETION_ONSTACK(completion);

	r = omap_dispc_register_isr(dispc_irq_wait_handler, &completion,
			irqmask);

	if (r)
		return r;

	timeout = wait_for_completion_interruptible_timeout(&completion,
			timeout);

	omap_dispc_unregister_isr(dispc_irq_wait_handler, &completion, irqmask);

	if (timeout == 0)
		return -ETIMEDOUT;

	if (timeout == -ERESTARTSYS)
		return -ERESTARTSYS;

	return 0;
}

#ifdef CONFIG_OMAP2_DSS_FAKE_VSYNC
void dispc_fake_vsync_irq(void)
{
	u32 irqstatus = DISPC_IRQ_VSYNC;
	int i;

3437
	WARN_ON(!in_interrupt());
T
Tomi Valkeinen 已提交
3438 3439 3440 3441 3442 3443 3444 3445 3446 3447 3448 3449 3450 3451 3452 3453 3454 3455 3456 3457 3458 3459 3460

	for (i = 0; i < DISPC_MAX_NR_ISRS; i++) {
		struct omap_dispc_isr_data *isr_data;
		isr_data = &dispc.registered_isr[i];

		if (!isr_data->isr)
			continue;

		if (isr_data->mask & irqstatus)
			isr_data->isr(isr_data->arg, irqstatus);
	}
}
#endif

static void _omap_dispc_initialize_irq(void)
{
	unsigned long flags;

	spin_lock_irqsave(&dispc.irq_lock, flags);

	memset(dispc.registered_isr, 0, sizeof(dispc.registered_isr));

	dispc.irq_error_mask = DISPC_IRQ_MASK_ERROR;
3461 3462
	if (dss_has_feature(FEAT_MGR_LCD2))
		dispc.irq_error_mask |= DISPC_IRQ_SYNC_LOST2;
3463 3464
	if (dss_feat_get_num_ovls() > 3)
		dispc.irq_error_mask |= DISPC_IRQ_VID3_FIFO_UNDERFLOW;
T
Tomi Valkeinen 已提交
3465 3466 3467 3468 3469 3470 3471 3472 3473 3474 3475 3476 3477 3478 3479 3480 3481 3482 3483 3484 3485 3486 3487 3488

	/* there's SYNC_LOST_DIGIT waiting after enabling the DSS,
	 * so clear it */
	dispc_write_reg(DISPC_IRQSTATUS, dispc_read_reg(DISPC_IRQSTATUS));

	_omap_dispc_set_irqs();

	spin_unlock_irqrestore(&dispc.irq_lock, flags);
}

void dispc_enable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 2, 4, 3);	/* SIDLEMODE: smart idle */
}

void dispc_disable_sidle(void)
{
	REG_FLD_MOD(DISPC_SYSCONFIG, 1, 4, 3);	/* SIDLEMODE: no idle */
}

static void _omap_dispc_initial_config(void)
{
	u32 l;

3489 3490 3491 3492 3493 3494 3495 3496 3497
	/* Exclusively enable DISPC_CORE_CLK and set divider to 1 */
	if (dss_has_feature(FEAT_CORE_CLK_DIV)) {
		l = dispc_read_reg(DISPC_DIVISOR);
		/* Use DISPC_DIVISOR.LCD, instead of DISPC_DIVISOR1.LCD */
		l = FLD_MOD(l, 1, 0, 0);
		l = FLD_MOD(l, 1, 23, 16);
		dispc_write_reg(DISPC_DIVISOR, l);
	}

T
Tomi Valkeinen 已提交
3498
	/* FUNCGATED */
3499 3500
	if (dss_has_feature(FEAT_FUNCGATED))
		REG_FLD_MOD(DISPC_CONFIG, 1, 9, 9);
T
Tomi Valkeinen 已提交
3501 3502 3503 3504 3505 3506

	_dispc_setup_color_conv_coef();

	dispc_set_loadmode(OMAP_DSS_LOAD_FRAME_ONLY);

	dispc_read_plane_fifo_sizes();
3507 3508

	dispc_configure_burst_sizes();
3509 3510

	dispc_ovl_enable_zorder_planes();
T
Tomi Valkeinen 已提交
3511 3512
}

3513 3514 3515 3516
/* DISPC HW IP initialisation */
static int omap_dispchw_probe(struct platform_device *pdev)
{
	u32 rev;
3517
	int r = 0;
3518
	struct resource *dispc_mem;
3519
	struct clk *clk;
3520

3521 3522 3523 3524 3525 3526 3527 3528 3529 3530 3531
	dispc.pdev = pdev;

	spin_lock_init(&dispc.irq_lock);

#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
	spin_lock_init(&dispc.irq_stats_lock);
	dispc.irq_stats.last_reset = jiffies;
#endif

	INIT_WORK(&dispc.error_work, dispc_error_worker);

3532 3533 3534
	dispc_mem = platform_get_resource(dispc.pdev, IORESOURCE_MEM, 0);
	if (!dispc_mem) {
		DSSERR("can't get IORESOURCE_MEM DISPC\n");
3535
		return -EINVAL;
3536
	}
3537

J
Julia Lawall 已提交
3538 3539
	dispc.base = devm_ioremap(&pdev->dev, dispc_mem->start,
				  resource_size(dispc_mem));
3540 3541
	if (!dispc.base) {
		DSSERR("can't ioremap DISPC\n");
3542
		return -ENOMEM;
3543
	}
3544

3545 3546 3547
	dispc.irq = platform_get_irq(dispc.pdev, 0);
	if (dispc.irq < 0) {
		DSSERR("platform_get_irq failed\n");
3548
		return -ENODEV;
3549 3550
	}

J
Julia Lawall 已提交
3551 3552
	r = devm_request_irq(&pdev->dev, dispc.irq, omap_dispc_irq_handler,
			     IRQF_SHARED, "OMAP DISPC", dispc.pdev);
3553 3554
	if (r < 0) {
		DSSERR("request_irq failed\n");
3555 3556 3557 3558 3559 3560 3561 3562
		return r;
	}

	clk = clk_get(&pdev->dev, "fck");
	if (IS_ERR(clk)) {
		DSSERR("can't get fck\n");
		r = PTR_ERR(clk);
		return r;
3563 3564
	}

3565 3566
	dispc.dss_clk = clk;

3567 3568 3569 3570 3571
	pm_runtime_enable(&pdev->dev);

	r = dispc_runtime_get();
	if (r)
		goto err_runtime_get;
3572 3573 3574 3575 3576 3577

	_omap_dispc_initial_config();

	_omap_dispc_initialize_irq();

	rev = dispc_read_reg(DISPC_REVISION);
3578
	dev_dbg(&pdev->dev, "OMAP DISPC rev %d.%d\n",
3579 3580
	       FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));

3581
	dispc_runtime_put();
3582 3583

	return 0;
3584 3585 3586 3587

err_runtime_get:
	pm_runtime_disable(&pdev->dev);
	clk_put(dispc.dss_clk);
3588
	return r;
3589 3590 3591 3592
}

static int omap_dispchw_remove(struct platform_device *pdev)
{
3593 3594 3595 3596
	pm_runtime_disable(&pdev->dev);

	clk_put(dispc.dss_clk);

3597 3598 3599
	return 0;
}

3600 3601 3602 3603 3604 3605 3606 3607 3608 3609 3610 3611 3612 3613 3614 3615
static int dispc_runtime_suspend(struct device *dev)
{
	dispc_save_context();
	dss_runtime_put();

	return 0;
}

static int dispc_runtime_resume(struct device *dev)
{
	int r;

	r = dss_runtime_get();
	if (r < 0)
		return r;

3616
	dispc_restore_context();
3617 3618 3619 3620 3621 3622 3623 3624 3625

	return 0;
}

static const struct dev_pm_ops dispc_pm_ops = {
	.runtime_suspend = dispc_runtime_suspend,
	.runtime_resume = dispc_runtime_resume,
};

3626 3627 3628 3629 3630 3631
static struct platform_driver omap_dispchw_driver = {
	.probe          = omap_dispchw_probe,
	.remove         = omap_dispchw_remove,
	.driver         = {
		.name   = "omapdss_dispc",
		.owner  = THIS_MODULE,
3632
		.pm	= &dispc_pm_ops,
3633 3634 3635 3636 3637 3638 3639 3640 3641 3642 3643 3644
	},
};

int dispc_init_platform_driver(void)
{
	return platform_driver_register(&omap_dispchw_driver);
}

void dispc_uninit_platform_driver(void)
{
	return platform_driver_unregister(&omap_dispchw_driver);
}