igb.h 19.4 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/* Intel(R) Gigabit Ethernet Linux driver
 * Copyright(c) 2007-2014 Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, see <http://www.gnu.org/licenses/>.
 *
 * The full GNU General Public License is included in this distribution in
 * the file called "COPYING".
 *
 * Contact Information:
 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 */
23 24 25 26 27 28 29 30 31

/* Linux PRO/1000 Ethernet Driver main header file */

#ifndef _IGB_H_
#define _IGB_H_

#include "e1000_mac.h"
#include "e1000_82575.h"

32
#include <linux/timecounter.h>
33
#include <linux/net_tstamp.h>
34
#include <linux/ptp_clock_kernel.h>
J
Jiri Pirko 已提交
35 36
#include <linux/bitops.h>
#include <linux/if_vlan.h>
C
Carolyn Wyborny 已提交
37 38
#include <linux/i2c.h>
#include <linux/i2c-algo-bit.h>
39
#include <linux/pci.h>
40
#include <linux/mdio.h>
P
Patrick Ohly 已提交
41

42 43
struct igb_adapter;

44
#define E1000_PCS_CFG_IGN_SD	1
45

46
/* Interrupt defines */
47 48 49 50
#define IGB_START_ITR		648 /* ~6000 ints/sec */
#define IGB_4K_ITR		980
#define IGB_20K_ITR		196
#define IGB_70K_ITR		56
51 52

/* TX/RX descriptor defines */
53 54 55 56
#define IGB_DEFAULT_TXD		256
#define IGB_DEFAULT_TX_WORK	128
#define IGB_MIN_TXD		80
#define IGB_MAX_TXD		4096
57

58 59 60
#define IGB_DEFAULT_RXD		256
#define IGB_MIN_RXD		80
#define IGB_MAX_RXD		4096
61

62 63 64 65 66
#define IGB_DEFAULT_ITR		3 /* dynamic */
#define IGB_MAX_ITR_USECS	10000
#define IGB_MIN_ITR_USECS	10
#define NON_Q_VECTORS		1
#define MAX_Q_VECTORS		8
67
#define MAX_MSIX_ENTRIES	10
68 69

/* Transmit and receive queues */
70 71 72 73 74 75 76 77 78
#define IGB_MAX_RX_QUEUES	8
#define IGB_MAX_RX_QUEUES_82575	4
#define IGB_MAX_RX_QUEUES_I211	2
#define IGB_MAX_TX_QUEUES	8
#define IGB_MAX_VF_MC_ENTRIES	30
#define IGB_MAX_VF_FUNCTIONS	8
#define IGB_MAX_VFTA_ENTRIES	128
#define IGB_82576_VF_DEV_ID	0x10CA
#define IGB_I350_VF_DEV_ID	0x1520
79

80
/* NVM version defines */
81 82 83 84 85 86 87 88 89 90 91 92
#define IGB_MAJOR_MASK		0xF000
#define IGB_MINOR_MASK		0x0FF0
#define IGB_BUILD_MASK		0x000F
#define IGB_COMB_VER_MASK	0x00FF
#define IGB_MAJOR_SHIFT		12
#define IGB_MINOR_SHIFT		4
#define IGB_COMB_VER_SHFT	8
#define IGB_NVM_VER_INVALID	0xFFFF
#define IGB_ETRACK_SHIFT	16
#define NVM_ETRACK_WORD		0x0042
#define NVM_COMB_VER_OFF	0x0083
#define NVM_COMB_VER_PTR	0x003d
93

94 95 96 97 98 99 100 101
/* Transmit and receive latency (for PTP timestamps) */
#define IGB_I210_TX_LATENCY_10		9542
#define IGB_I210_TX_LATENCY_100		1024
#define IGB_I210_TX_LATENCY_1000	178
#define IGB_I210_RX_LATENCY_10		20662
#define IGB_I210_RX_LATENCY_100		2213
#define IGB_I210_RX_LATENCY_1000	448

102 103 104 105
struct vf_data_storage {
	unsigned char vf_mac_addresses[ETH_ALEN];
	u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
	u16 num_vf_mc_hashes;
106 107
	u32 flags;
	unsigned long last_nack;
108 109
	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
	u16 pf_qos;
110
	u16 tx_rate;
L
Lior Levy 已提交
111
	bool spoofchk_enabled;
112 113
};

114
#define IGB_VF_FLAG_CTS            0x00000001 /* VF is clear to send data */
115 116
#define IGB_VF_FLAG_UNI_PROMISC    0x00000002 /* VF has unicast promisc */
#define IGB_VF_FLAG_MULTI_PROMISC  0x00000004 /* VF has multicast promisc */
117
#define IGB_VF_FLAG_PF_SET_MAC     0x00000008 /* PF has set MAC address */
118

119 120 121 122 123 124 125 126 127 128 129
/* RX descriptor control thresholds.
 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
 *           descriptors available in its onboard memory.
 *           Setting this to 0 disables RX descriptor prefetch.
 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
 *           available in host memory.
 *           If PTHRESH is 0, this should also be 0.
 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
 *           descriptors until either it has this many to write back, or the
 *           ITR timer expires.
 */
130
#define IGB_RX_PTHRESH	((hw->mac.type == e1000_i354) ? 12 : 8)
131
#define IGB_RX_HTHRESH	8
132
#define IGB_TX_PTHRESH	((hw->mac.type == e1000_i354) ? 20 : 8)
133 134
#define IGB_TX_HTHRESH	1
#define IGB_RX_WTHRESH	((hw->mac.type == e1000_82576 && \
135
			  (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 4)
136
#define IGB_TX_WTHRESH	((hw->mac.type == e1000_82576 && \
137
			  (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 16)
138 139 140 141 142

/* this is the size past which hardware will drop packets when setting LPE=0 */
#define MAXIMUM_ETHERNET_VLAN_SIZE 1522

/* Supported Rx Buffer Sizes */
143 144
#define IGB_RXBUFFER_256	256
#define IGB_RXBUFFER_2048	2048
145
#define IGB_RXBUFFER_3072	3072
146
#define IGB_RX_HDR_LEN		IGB_RXBUFFER_256
147
#define IGB_TS_HDR_LEN		16
148

149 150 151 152 153 154 155 156
#define IGB_SKB_PAD		(NET_SKB_PAD + NET_IP_ALIGN)
#if (PAGE_SIZE < 8192)
#define IGB_MAX_FRAME_BUILD_SKB \
	(SKB_WITH_OVERHEAD(IGB_RXBUFFER_2048) - IGB_SKB_PAD - IGB_TS_HDR_LEN)
#else
#define IGB_MAX_FRAME_BUILD_SKB (IGB_RXBUFFER_2048 - IGB_TS_HDR_LEN)
#endif

157
/* How many Rx Buffers do we bundle into one write to the hardware ? */
158
#define IGB_RX_BUFFER_WRITE	16 /* Must be power of 2 */
159

160 161 162
#define IGB_RX_DMA_ATTR \
	(DMA_ATTR_SKIP_CPU_SYNC | DMA_ATTR_WEAK_ORDERING)

163 164
#define AUTO_ALL_MODES		0
#define IGB_EEPROM_APME		0x0400
165 166 167 168 169 170

#ifndef IGB_MASTER_SLAVE
/* Switch to override PHY master/slave setting */
#define IGB_MASTER_SLAVE	e1000_ms_hw_default
#endif

171
#define IGB_MNG_VLAN_NONE	-1
172

173 174 175 176 177 178 179 180 181 182 183 184
enum igb_tx_flags {
	/* cmd_type flags */
	IGB_TX_FLAGS_VLAN	= 0x01,
	IGB_TX_FLAGS_TSO	= 0x02,
	IGB_TX_FLAGS_TSTAMP	= 0x04,

	/* olinfo flags */
	IGB_TX_FLAGS_IPV4	= 0x10,
	IGB_TX_FLAGS_CSUM	= 0x20,
};

/* VLAN info */
185
#define IGB_TX_FLAGS_VLAN_MASK	0xffff0000
186 187
#define IGB_TX_FLAGS_VLAN_SHIFT	16

188
/* The largest size we can write to the descriptor is 65535.  In order to
189 190 191
 * maintain a power of two alignment we have to limit ourselves to 32K.
 */
#define IGB_MAX_TXD_PWR	15
192
#define IGB_MAX_DATA_PER_TXD	(1u << IGB_MAX_TXD_PWR)
193 194 195 196 197

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGB_MAX_DATA_PER_TXD)
#define DESC_NEEDED (MAX_SKB_FRAGS + 4)

198 199 200 201 202 203 204 205
/* EEPROM byte offsets */
#define IGB_SFF_8472_SWAP		0x5C
#define IGB_SFF_8472_COMP		0x5E

/* Bitmasks */
#define IGB_SFF_ADDRESSING_MODE		0x4
#define IGB_SFF_8472_UNSUP		0x00

206
/* wrapper around a pointer to a socket buffer,
207 208
 * so a DMA handle can be stored along with the buffer
 */
209
struct igb_tx_buffer {
210
	union e1000_adv_tx_desc *next_to_watch;
211 212 213 214
	unsigned long time_stamp;
	struct sk_buff *skb;
	unsigned int bytecount;
	u16 gso_segs;
215
	__be16 protocol;
216

217 218
	DEFINE_DMA_UNMAP_ADDR(dma);
	DEFINE_DMA_UNMAP_LEN(len);
219
	u32 tx_flags;
220 221 222
};

struct igb_rx_buffer {
223
	dma_addr_t dma;
224
	struct page *page;
225 226 227 228 229 230
#if (BITS_PER_LONG > 32) || (PAGE_SIZE >= 65536)
	__u32 page_offset;
#else
	__u16 page_offset;
#endif
	__u16 pagecnt_bias;
231 232
};

233
struct igb_tx_queue_stats {
234 235
	u64 packets;
	u64 bytes;
236
	u64 restart_queue;
E
Eric Dumazet 已提交
237
	u64 restart_queue2;
238 239
};

240 241 242 243
struct igb_rx_queue_stats {
	u64 packets;
	u64 bytes;
	u64 drops;
244 245
	u64 csum_err;
	u64 alloc_failed;
246 247
};

248 249 250 251 252 253 254 255 256
struct igb_ring_container {
	struct igb_ring *ring;		/* pointer to linked list of rings */
	unsigned int total_bytes;	/* total bytes processed this int */
	unsigned int total_packets;	/* total packets processed this int */
	u16 work_limit;			/* total work allowed per interrupt */
	u8 count;			/* total number of rings in vector */
	u8 itr;				/* current ITR setting for ring */
};

257
struct igb_ring {
258 259 260
	struct igb_q_vector *q_vector;	/* backlink to q_vector */
	struct net_device *netdev;	/* back pointer to net_device */
	struct device *dev;		/* device pointer for dma mapping */
261 262 263 264
	union {				/* array of buffer info structs */
		struct igb_tx_buffer *tx_buffer_info;
		struct igb_rx_buffer *rx_buffer_info;
	};
265 266 267
	void *desc;			/* descriptor ring memory */
	unsigned long flags;		/* ring specific flags */
	void __iomem *tail;		/* pointer to ring tail register */
268 269
	dma_addr_t dma;			/* phys address of the ring */
	unsigned int  size;		/* length of desc. ring in bytes */
270 271 272 273 274 275

	u16 count;			/* number of desc. in the ring */
	u8 queue_index;			/* logical index of the ring*/
	u8 reg_idx;			/* physical index of the ring */

	/* everything past this point are written often */
276
	u16 next_to_clean;
277
	u16 next_to_use;
278
	u16 next_to_alloc;
279 280 281 282

	union {
		/* TX */
		struct {
283
			struct igb_tx_queue_stats tx_stats;
E
Eric Dumazet 已提交
284 285
			struct u64_stats_sync tx_syncp;
			struct u64_stats_sync tx_syncp2;
286 287 288
		};
		/* RX */
		struct {
289
			struct sk_buff *skb;
290
			struct igb_rx_queue_stats rx_stats;
E
Eric Dumazet 已提交
291
			struct u64_stats_sync rx_syncp;
292 293
		};
	};
294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312
} ____cacheline_internodealigned_in_smp;

struct igb_q_vector {
	struct igb_adapter *adapter;	/* backlink */
	int cpu;			/* CPU for DCA */
	u32 eims_value;			/* EIMS mask value */

	u16 itr_val;
	u8 set_itr;
	void __iomem *itr_register;

	struct igb_ring_container rx, tx;

	struct napi_struct napi;
	struct rcu_head rcu;	/* to avoid race with update stats on free */
	char name[IFNAMSIZ + 9];

	/* for dynamic allocation of rings associated with this q_vector */
	struct igb_ring ring[0] ____cacheline_internodealigned_in_smp;
313 314
};

315
enum e1000_ring_flags_t {
316
	IGB_RING_FLAG_RX_3K_BUFFER,
317
	IGB_RING_FLAG_RX_BUILD_SKB_ENABLED,
318
	IGB_RING_FLAG_RX_SCTP_CSUM,
319
	IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
320 321 322
	IGB_RING_FLAG_TX_CTX_IDX,
	IGB_RING_FLAG_TX_DETECT_HANG
};
323

324 325 326 327 328 329 330
#define ring_uses_large_buffer(ring) \
	test_bit(IGB_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
#define set_ring_uses_large_buffer(ring) \
	set_bit(IGB_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)
#define clear_ring_uses_large_buffer(ring) \
	clear_bit(IGB_RING_FLAG_RX_3K_BUFFER, &(ring)->flags)

331 332 333 334 335 336 337
#define ring_uses_build_skb(ring) \
	test_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
#define set_ring_build_skb_enabled(ring) \
	set_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
#define clear_ring_build_skb_enabled(ring) \
	clear_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)

338 339 340 341 342
static inline unsigned int igb_rx_bufsz(struct igb_ring *ring)
{
#if (PAGE_SIZE < 8192)
	if (ring_uses_large_buffer(ring))
		return IGB_RXBUFFER_3072;
343 344 345

	if (ring_uses_build_skb(ring))
		return IGB_MAX_FRAME_BUILD_SKB + IGB_TS_HDR_LEN;
346 347 348 349 350 351 352 353 354 355 356 357 358 359 360
#endif
	return IGB_RXBUFFER_2048;
}

static inline unsigned int igb_rx_pg_order(struct igb_ring *ring)
{
#if (PAGE_SIZE < 8192)
	if (ring_uses_large_buffer(ring))
		return 1;
#endif
	return 0;
}

#define igb_rx_pg_size(_ring) (PAGE_SIZE << igb_rx_pg_order(_ring))

361
#define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
362

363
#define IGB_RX_DESC(R, i)	\
364
	(&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
365
#define IGB_TX_DESC(R, i)	\
366
	(&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
367
#define IGB_TX_CTXTDESC(R, i)	\
368
	(&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
369

370 371 372 373 374 375 376
/* igb_test_staterr - tests bits within Rx descriptor status and error fields */
static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
				      const u32 stat_err_bits)
{
	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
}

377 378 379 380 381 382 383 384 385
/* igb_desc_unused - calculate if we have unused descriptors */
static inline int igb_desc_unused(struct igb_ring *ring)
{
	if (ring->next_to_clean > ring->next_to_use)
		return ring->next_to_clean - ring->next_to_use - 1;

	return ring->count + ring->next_to_clean - ring->next_to_use - 1;
}

386 387 388 389 390 391 392 393 394 395 396 397 398 399 400
#ifdef CONFIG_IGB_HWMON

#define IGB_HWMON_TYPE_LOC	0
#define IGB_HWMON_TYPE_TEMP	1
#define IGB_HWMON_TYPE_CAUTION	2
#define IGB_HWMON_TYPE_MAX	3

struct hwmon_attr {
	struct device_attribute dev_attr;
	struct e1000_hw *hw;
	struct e1000_thermal_diode_data *sensor;
	char name[12];
	};

struct hwmon_buff {
401 402 403 404
	struct attribute_group group;
	const struct attribute_group *groups[2];
	struct attribute *attrs[E1000_MAX_SENSORS * 4 + 1];
	struct hwmon_attr hwmon_list[E1000_MAX_SENSORS * 4];
405 406 407 408
	unsigned int n_hwmon;
	};
#endif

409 410 411 412 413 414 415 416 417 418 419
/* The number of L2 ether-type filter registers, Index 3 is reserved
 * for PTP 1588 timestamp
 */
#define MAX_ETYPE_FILTER	(4 - 1)
/* ETQF filter list: one static filter per filter consumer. This is
 * to avoid filter collisions later. Add new filters here!!
 *
 * Current filters:		Filter 3
 */
#define IGB_ETQF_FILTER_1588	3

420 421 422
#define IGB_N_EXTTS	2
#define IGB_N_PEROUT	2
#define IGB_N_SDP	4
423 424
#define IGB_RETA_SIZE	128

425
enum igb_filter_match_flags {
426
	IGB_FILTER_FLAG_ETHER_TYPE = 0x1,
427
	IGB_FILTER_FLAG_VLAN_TCI   = 0x2,
428 429 430 431 432 433 434
};

#define IGB_MAX_RXNFC_FILTERS 16

/* RX network flow classification data structure */
struct igb_nfc_input {
	/* Byte layout in order, all values with MSB first:
435 436
	 * match_flags - 1 byte
	 * etype - 2 bytes
437
	 * vlan_tci - 2 bytes
438
	 */
439
	u8 match_flags;
440
	__be16 etype;
441
	__be16 vlan_tci;
442 443 444 445 446
};

struct igb_nfc_filter {
	struct hlist_node nfc_node;
	struct igb_nfc_input filter;
447
	u16 etype_reg_index;
448 449 450 451
	u16 sw_idx;
	u16 action;
};

452 453
/* board specific private data structure */
struct igb_adapter {
J
Jiri Pirko 已提交
454
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
455 456 457 458 459 460 461

	struct net_device *netdev;

	unsigned long state;
	unsigned int flags;

	unsigned int num_q_vectors;
462
	struct msix_entry msix_entries[MAX_MSIX_ENTRIES];
463

464
	/* Interrupt Throttle Rate */
465 466
	u32 rx_itr_setting;
	u32 tx_itr_setting;
467 468 469 470
	u16 tx_itr;
	u16 rx_itr;

	/* TX */
471
	u16 tx_work_limit;
472
	u32 tx_timeout_count;
473 474
	int num_tx_queues;
	struct igb_ring *tx_ring[16];
475 476 477

	/* RX */
	int num_rx_queues;
478
	struct igb_ring *rx_ring[16];
479 480 481 482

	u32 max_frame_size;
	u32 min_frame_size;

483 484 485 486 487 488 489 490 491 492
	struct timer_list watchdog_timer;
	struct timer_list phy_info_timer;

	u16 mng_vlan_id;
	u32 bd_number;
	u32 wol;
	u32 en_mng_pt;
	u16 link_speed;
	u16 link_duplex;

J
Jarod Wilson 已提交
493 494
	u8 __iomem *io_addr; /* Mainly for iounmap use */

495 496 497 498 499 500 501
	struct work_struct reset_task;
	struct work_struct watchdog_task;
	bool fc_autoneg;
	u8  tx_timeout_factor;
	struct timer_list blink_timer;
	unsigned long led_status;

502 503 504
	/* OS defined structs */
	struct pci_dev *pdev;

E
Eric Dumazet 已提交
505 506 507
	spinlock_t stats64_lock;
	struct rtnl_link_stats64 stats64;

508 509 510 511 512 513 514 515 516 517
	/* structs defined in e1000_hw.h */
	struct e1000_hw hw;
	struct e1000_hw_stats stats;
	struct e1000_phy_info phy_info;

	u32 test_icr;
	struct igb_ring test_tx_ring;
	struct igb_ring test_rx_ring;

	int msg_enable;
518 519

	struct igb_q_vector *q_vector[MAX_Q_VECTORS];
520
	u32 eims_enable_mask;
P
PJ Waskiewicz 已提交
521
	u32 eims_other;
522 523

	/* to not mess up cache alignment, always add to the bottom */
524 525
	u16 tx_ring_count;
	u16 rx_ring_count;
526
	unsigned int vfs_allocated_count;
527
	struct vf_data_storage *vf_data;
528
	int vf_rate_link_speed;
529
	u32 rss_queues;
G
Greg Rose 已提交
530
	u32 wvbr;
531
	u32 *shadow_vfta;
532 533

	struct ptp_clock *ptp_clock;
534 535
	struct ptp_clock_info ptp_caps;
	struct delayed_work ptp_overflow_work;
536 537
	struct work_struct ptp_tx_work;
	struct sk_buff *ptp_tx_skb;
538
	struct hwtstamp_config tstamp_config;
539
	unsigned long ptp_tx_start;
540
	unsigned long last_rx_ptp_check;
541
	unsigned long last_rx_timestamp;
542
	unsigned int ptp_flags;
543 544 545
	spinlock_t tmreg_lock;
	struct cyclecounter cc;
	struct timecounter tc;
546
	u32 tx_hwtstamp_timeouts;
547
	u32 rx_hwtstamp_cleared;
548
	bool pps_sys_wrap_on;
549

550 551
	struct ptp_pin_desc sdp_config[IGB_N_SDP];
	struct {
A
Arnd Bergmann 已提交
552 553
		struct timespec64 start;
		struct timespec64 period;
554 555
	} perout[IGB_N_PEROUT];

556
	char fw_version[32];
557
#ifdef CONFIG_IGB_HWMON
558
	struct hwmon_buff *igb_hwmon_buff;
559 560
	bool ets;
#endif
C
Carolyn Wyborny 已提交
561 562
	struct i2c_algo_bit_data i2c_algo;
	struct i2c_adapter i2c_adap;
563
	struct i2c_client *i2c_client;
564 565
	u32 rss_indir_tbl_init;
	u8 rss_indir_tbl[IGB_RETA_SIZE];
566 567

	unsigned long link_check_timeout;
568 569
	int copper_tries;
	struct e1000_info ei;
570
	u16 eee_advert;
571 572 573 574 575 576

	/* RX network flow classification support */
	struct hlist_head nfc_filter_list;
	unsigned int nfc_filter_count;
	/* lock for RX network flow classification filter */
	spinlock_t nfc_lock;
577
	bool etype_bitmap[MAX_ETYPE_FILTER];
578 579
};

580 581
/* flags controlling PTP/1588 function */
#define IGB_PTP_ENABLED		BIT(0)
582
#define IGB_PTP_OVERFLOW_CHECK	BIT(1)
583

584 585 586 587 588 589 590 591 592 593 594 595 596 597
#define IGB_FLAG_HAS_MSI		BIT(0)
#define IGB_FLAG_DCA_ENABLED		BIT(1)
#define IGB_FLAG_QUAD_PORT_A		BIT(2)
#define IGB_FLAG_QUEUE_PAIRS		BIT(3)
#define IGB_FLAG_DMAC			BIT(4)
#define IGB_FLAG_RSS_FIELD_IPV4_UDP	BIT(6)
#define IGB_FLAG_RSS_FIELD_IPV6_UDP	BIT(7)
#define IGB_FLAG_WOL_SUPPORTED		BIT(8)
#define IGB_FLAG_NEED_LINK_UPDATE	BIT(9)
#define IGB_FLAG_MEDIA_RESET		BIT(10)
#define IGB_FLAG_MAS_CAPABLE		BIT(11)
#define IGB_FLAG_MAS_ENABLE		BIT(12)
#define IGB_FLAG_HAS_MSIX		BIT(13)
#define IGB_FLAG_EEE			BIT(14)
598
#define IGB_FLAG_VLAN_PROMISC		BIT(15)
599
#define IGB_FLAG_RX_LEGACY		BIT(16)
600 601 602 603 604 605

/* Media Auto Sense */
#define IGB_MAS_ENABLE_0		0X0001
#define IGB_MAS_ENABLE_1		0X0002
#define IGB_MAS_ENABLE_2		0X0004
#define IGB_MAS_ENABLE_3		0X0008
606 607

/* DMA Coalescing defines */
608 609 610
#define IGB_MIN_TXPBSIZE	20408
#define IGB_TX_BUF_4096		4096
#define IGB_DMCTLX_DCFLUSH_DIS	0x80000000  /* Disable DMA Coal Flush */
611

612
#define IGB_82576_TSYNC_SHIFT	19
613 614 615
enum e1000_state_t {
	__IGB_TESTING,
	__IGB_RESETTING,
616 617
	__IGB_DOWN,
	__IGB_PTP_TX_IN_PROGRESS,
618 619 620 621 622 623 624 625 626
};

enum igb_boards {
	board_82575,
};

extern char igb_driver_name[];
extern char igb_driver_version[];

627 628
int igb_open(struct net_device *netdev);
int igb_close(struct net_device *netdev);
629 630 631 632
int igb_up(struct igb_adapter *);
void igb_down(struct igb_adapter *);
void igb_reinit_locked(struct igb_adapter *);
void igb_reset(struct igb_adapter *);
633
int igb_reinit_queues(struct igb_adapter *);
634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653
void igb_write_rss_indir_tbl(struct igb_adapter *);
int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
int igb_setup_tx_resources(struct igb_ring *);
int igb_setup_rx_resources(struct igb_ring *);
void igb_free_tx_resources(struct igb_ring *);
void igb_free_rx_resources(struct igb_ring *);
void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
void igb_setup_tctl(struct igb_adapter *);
void igb_setup_rctl(struct igb_adapter *);
netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
void igb_alloc_rx_buffers(struct igb_ring *, u16);
void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *);
bool igb_has_link(struct igb_adapter *adapter);
void igb_set_ethtool_ops(struct net_device *);
void igb_power_up_link(struct igb_adapter *);
void igb_set_fw_version(struct igb_adapter *);
void igb_ptp_init(struct igb_adapter *adapter);
void igb_ptp_stop(struct igb_adapter *adapter);
void igb_ptp_reset(struct igb_adapter *adapter);
J
Jacob Keller 已提交
654
void igb_ptp_suspend(struct igb_adapter *adapter);
655 656
void igb_ptp_rx_hang(struct igb_adapter *adapter);
void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector, struct sk_buff *skb);
657
void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector, void *va,
658
			 struct sk_buff *skb);
659 660
int igb_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
int igb_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
661
void igb_set_flag_queue_pairs(struct igb_adapter *, const u32);
662
#ifdef CONFIG_IGB_HWMON
663 664
void igb_sysfs_exit(struct igb_adapter *adapter);
int igb_sysfs_init(struct igb_adapter *adapter);
665
#endif
666 667
static inline s32 igb_reset_phy(struct e1000_hw *hw)
{
A
Alexander Duyck 已提交
668 669
	if (hw->phy.ops.reset)
		return hw->phy.ops.reset(hw);
670 671 672 673 674 675

	return 0;
}

static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
{
A
Alexander Duyck 已提交
676 677
	if (hw->phy.ops.read_reg)
		return hw->phy.ops.read_reg(hw, offset, data);
678 679 680 681 682 683

	return 0;
}

static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
{
A
Alexander Duyck 已提交
684 685
	if (hw->phy.ops.write_reg)
		return hw->phy.ops.write_reg(hw, offset, data);
686 687 688 689 690 691 692 693 694 695 696 697

	return 0;
}

static inline s32 igb_get_phy_info(struct e1000_hw *hw)
{
	if (hw->phy.ops.get_phy_info)
		return hw->phy.ops.get_phy_info(hw);

	return 0;
}

698 699 700 701 702
static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
{
	return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
}

703 704 705 706 707
int igb_add_filter(struct igb_adapter *adapter,
		   struct igb_nfc_filter *input);
int igb_erase_filter(struct igb_adapter *adapter,
		     struct igb_nfc_filter *input);

708
#endif /* _IGB_H_ */