igb.h 16.1 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22
/* Intel(R) Gigabit Ethernet Linux driver
 * Copyright(c) 2007-2014 Intel Corporation.
 *
 * This program is free software; you can redistribute it and/or modify it
 * under the terms and conditions of the GNU General Public License,
 * version 2, as published by the Free Software Foundation.
 *
 * This program is distributed in the hope it will be useful, but WITHOUT
 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 * more details.
 *
 * You should have received a copy of the GNU General Public License along with
 * this program; if not, see <http://www.gnu.org/licenses/>.
 *
 * The full GNU General Public License is included in this distribution in
 * the file called "COPYING".
 *
 * Contact Information:
 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
 */
23 24 25 26 27 28 29 30 31

/* Linux PRO/1000 Ethernet Driver main header file */

#ifndef _IGB_H_
#define _IGB_H_

#include "e1000_mac.h"
#include "e1000_82575.h"

32
#include <linux/timecounter.h>
33
#include <linux/net_tstamp.h>
34
#include <linux/ptp_clock_kernel.h>
J
Jiri Pirko 已提交
35 36
#include <linux/bitops.h>
#include <linux/if_vlan.h>
C
Carolyn Wyborny 已提交
37 38
#include <linux/i2c.h>
#include <linux/i2c-algo-bit.h>
39
#include <linux/pci.h>
40
#include <linux/mdio.h>
P
Patrick Ohly 已提交
41

42 43
struct igb_adapter;

44
#define E1000_PCS_CFG_IGN_SD	1
45

46
/* Interrupt defines */
47 48 49 50
#define IGB_START_ITR		648 /* ~6000 ints/sec */
#define IGB_4K_ITR		980
#define IGB_20K_ITR		196
#define IGB_70K_ITR		56
51 52

/* TX/RX descriptor defines */
53 54 55 56
#define IGB_DEFAULT_TXD		256
#define IGB_DEFAULT_TX_WORK	128
#define IGB_MIN_TXD		80
#define IGB_MAX_TXD		4096
57

58 59 60
#define IGB_DEFAULT_RXD		256
#define IGB_MIN_RXD		80
#define IGB_MAX_RXD		4096
61

62 63 64 65 66
#define IGB_DEFAULT_ITR		3 /* dynamic */
#define IGB_MAX_ITR_USECS	10000
#define IGB_MIN_ITR_USECS	10
#define NON_Q_VECTORS		1
#define MAX_Q_VECTORS		8
67
#define MAX_MSIX_ENTRIES	10
68 69

/* Transmit and receive queues */
70 71 72 73 74 75 76 77 78
#define IGB_MAX_RX_QUEUES	8
#define IGB_MAX_RX_QUEUES_82575	4
#define IGB_MAX_RX_QUEUES_I211	2
#define IGB_MAX_TX_QUEUES	8
#define IGB_MAX_VF_MC_ENTRIES	30
#define IGB_MAX_VF_FUNCTIONS	8
#define IGB_MAX_VFTA_ENTRIES	128
#define IGB_82576_VF_DEV_ID	0x10CA
#define IGB_I350_VF_DEV_ID	0x1520
79

80
/* NVM version defines */
81 82 83 84 85 86 87 88 89 90 91 92
#define IGB_MAJOR_MASK		0xF000
#define IGB_MINOR_MASK		0x0FF0
#define IGB_BUILD_MASK		0x000F
#define IGB_COMB_VER_MASK	0x00FF
#define IGB_MAJOR_SHIFT		12
#define IGB_MINOR_SHIFT		4
#define IGB_COMB_VER_SHFT	8
#define IGB_NVM_VER_INVALID	0xFFFF
#define IGB_ETRACK_SHIFT	16
#define NVM_ETRACK_WORD		0x0042
#define NVM_COMB_VER_OFF	0x0083
#define NVM_COMB_VER_PTR	0x003d
93

94 95 96 97
struct vf_data_storage {
	unsigned char vf_mac_addresses[ETH_ALEN];
	u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
	u16 num_vf_mc_hashes;
98 99
	u32 flags;
	unsigned long last_nack;
100 101
	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
	u16 pf_qos;
102
	u16 tx_rate;
L
Lior Levy 已提交
103
	bool spoofchk_enabled;
104 105
};

106
#define IGB_VF_FLAG_CTS            0x00000001 /* VF is clear to send data */
107 108
#define IGB_VF_FLAG_UNI_PROMISC    0x00000002 /* VF has unicast promisc */
#define IGB_VF_FLAG_MULTI_PROMISC  0x00000004 /* VF has multicast promisc */
109
#define IGB_VF_FLAG_PF_SET_MAC     0x00000008 /* PF has set MAC address */
110

111 112 113 114 115 116 117 118 119 120 121
/* RX descriptor control thresholds.
 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
 *           descriptors available in its onboard memory.
 *           Setting this to 0 disables RX descriptor prefetch.
 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
 *           available in host memory.
 *           If PTHRESH is 0, this should also be 0.
 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
 *           descriptors until either it has this many to write back, or the
 *           ITR timer expires.
 */
122
#define IGB_RX_PTHRESH	((hw->mac.type == e1000_i354) ? 12 : 8)
123
#define IGB_RX_HTHRESH	8
124
#define IGB_TX_PTHRESH	((hw->mac.type == e1000_i354) ? 20 : 8)
125 126
#define IGB_TX_HTHRESH	1
#define IGB_RX_WTHRESH	((hw->mac.type == e1000_82576 && \
127
			  (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 4)
128
#define IGB_TX_WTHRESH	((hw->mac.type == e1000_82576 && \
129
			  (adapter->flags & IGB_FLAG_HAS_MSIX)) ? 1 : 16)
130 131 132 133 134

/* this is the size past which hardware will drop packets when setting LPE=0 */
#define MAXIMUM_ETHERNET_VLAN_SIZE 1522

/* Supported Rx Buffer Sizes */
135 136 137 138
#define IGB_RXBUFFER_256	256
#define IGB_RXBUFFER_2048	2048
#define IGB_RX_HDR_LEN		IGB_RXBUFFER_256
#define IGB_RX_BUFSZ		IGB_RXBUFFER_2048
139 140

/* How many Rx Buffers do we bundle into one write to the hardware ? */
141
#define IGB_RX_BUFFER_WRITE	16 /* Must be power of 2 */
142

143 144
#define AUTO_ALL_MODES		0
#define IGB_EEPROM_APME		0x0400
145 146 147 148 149 150

#ifndef IGB_MASTER_SLAVE
/* Switch to override PHY master/slave setting */
#define IGB_MASTER_SLAVE	e1000_ms_hw_default
#endif

151
#define IGB_MNG_VLAN_NONE	-1
152

153 154 155 156 157 158 159 160 161 162 163 164
enum igb_tx_flags {
	/* cmd_type flags */
	IGB_TX_FLAGS_VLAN	= 0x01,
	IGB_TX_FLAGS_TSO	= 0x02,
	IGB_TX_FLAGS_TSTAMP	= 0x04,

	/* olinfo flags */
	IGB_TX_FLAGS_IPV4	= 0x10,
	IGB_TX_FLAGS_CSUM	= 0x20,
};

/* VLAN info */
165
#define IGB_TX_FLAGS_VLAN_MASK	0xffff0000
166 167
#define IGB_TX_FLAGS_VLAN_SHIFT	16

168
/* The largest size we can write to the descriptor is 65535.  In order to
169 170 171 172 173 174 175 176 177
 * maintain a power of two alignment we have to limit ourselves to 32K.
 */
#define IGB_MAX_TXD_PWR	15
#define IGB_MAX_DATA_PER_TXD	(1 << IGB_MAX_TXD_PWR)

/* Tx Descriptors needed, worst case */
#define TXD_USE_COUNT(S) DIV_ROUND_UP((S), IGB_MAX_DATA_PER_TXD)
#define DESC_NEEDED (MAX_SKB_FRAGS + 4)

178 179 180 181 182 183 184 185
/* EEPROM byte offsets */
#define IGB_SFF_8472_SWAP		0x5C
#define IGB_SFF_8472_COMP		0x5E

/* Bitmasks */
#define IGB_SFF_ADDRESSING_MODE		0x4
#define IGB_SFF_8472_UNSUP		0x00

186
/* wrapper around a pointer to a socket buffer,
187 188
 * so a DMA handle can be stored along with the buffer
 */
189
struct igb_tx_buffer {
190
	union e1000_adv_tx_desc *next_to_watch;
191 192 193 194
	unsigned long time_stamp;
	struct sk_buff *skb;
	unsigned int bytecount;
	u16 gso_segs;
195
	__be16 protocol;
196

197 198
	DEFINE_DMA_UNMAP_ADDR(dma);
	DEFINE_DMA_UNMAP_LEN(len);
199
	u32 tx_flags;
200 201 202
};

struct igb_rx_buffer {
203
	dma_addr_t dma;
204
	struct page *page;
205
	unsigned int page_offset;
206 207
};

208
struct igb_tx_queue_stats {
209 210
	u64 packets;
	u64 bytes;
211
	u64 restart_queue;
E
Eric Dumazet 已提交
212
	u64 restart_queue2;
213 214
};

215 216 217 218
struct igb_rx_queue_stats {
	u64 packets;
	u64 bytes;
	u64 drops;
219 220
	u64 csum_err;
	u64 alloc_failed;
221 222
};

223 224 225 226 227 228 229 230 231
struct igb_ring_container {
	struct igb_ring *ring;		/* pointer to linked list of rings */
	unsigned int total_bytes;	/* total bytes processed this int */
	unsigned int total_packets;	/* total packets processed this int */
	u16 work_limit;			/* total work allowed per interrupt */
	u8 count;			/* total number of rings in vector */
	u8 itr;				/* current ITR setting for ring */
};

232
struct igb_ring {
233 234 235
	struct igb_q_vector *q_vector;	/* backlink to q_vector */
	struct net_device *netdev;	/* back pointer to net_device */
	struct device *dev;		/* device pointer for dma mapping */
236 237 238 239
	union {				/* array of buffer info structs */
		struct igb_tx_buffer *tx_buffer_info;
		struct igb_rx_buffer *rx_buffer_info;
	};
240 241 242
	void *desc;			/* descriptor ring memory */
	unsigned long flags;		/* ring specific flags */
	void __iomem *tail;		/* pointer to ring tail register */
243 244
	dma_addr_t dma;			/* phys address of the ring */
	unsigned int  size;		/* length of desc. ring in bytes */
245 246 247 248 249 250

	u16 count;			/* number of desc. in the ring */
	u8 queue_index;			/* logical index of the ring*/
	u8 reg_idx;			/* physical index of the ring */

	/* everything past this point are written often */
251
	u16 next_to_clean;
252
	u16 next_to_use;
253
	u16 next_to_alloc;
254 255 256 257

	union {
		/* TX */
		struct {
258
			struct igb_tx_queue_stats tx_stats;
E
Eric Dumazet 已提交
259 260
			struct u64_stats_sync tx_syncp;
			struct u64_stats_sync tx_syncp2;
261 262 263
		};
		/* RX */
		struct {
264
			struct sk_buff *skb;
265
			struct igb_rx_queue_stats rx_stats;
E
Eric Dumazet 已提交
266
			struct u64_stats_sync rx_syncp;
267 268
		};
	};
269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287
} ____cacheline_internodealigned_in_smp;

struct igb_q_vector {
	struct igb_adapter *adapter;	/* backlink */
	int cpu;			/* CPU for DCA */
	u32 eims_value;			/* EIMS mask value */

	u16 itr_val;
	u8 set_itr;
	void __iomem *itr_register;

	struct igb_ring_container rx, tx;

	struct napi_struct napi;
	struct rcu_head rcu;	/* to avoid race with update stats on free */
	char name[IFNAMSIZ + 9];

	/* for dynamic allocation of rings associated with this q_vector */
	struct igb_ring ring[0] ____cacheline_internodealigned_in_smp;
288 289
};

290 291
enum e1000_ring_flags_t {
	IGB_RING_FLAG_RX_SCTP_CSUM,
292
	IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
293 294 295
	IGB_RING_FLAG_TX_CTX_IDX,
	IGB_RING_FLAG_TX_DETECT_HANG
};
296

297
#define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
298

299
#define IGB_RX_DESC(R, i)	\
300
	(&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
301
#define IGB_TX_DESC(R, i)	\
302
	(&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
303
#define IGB_TX_CTXTDESC(R, i)	\
304
	(&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
305

306 307 308 309 310 311 312
/* igb_test_staterr - tests bits within Rx descriptor status and error fields */
static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
				      const u32 stat_err_bits)
{
	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
}

313 314 315 316 317 318 319 320 321
/* igb_desc_unused - calculate if we have unused descriptors */
static inline int igb_desc_unused(struct igb_ring *ring)
{
	if (ring->next_to_clean > ring->next_to_use)
		return ring->next_to_clean - ring->next_to_use - 1;

	return ring->count + ring->next_to_clean - ring->next_to_use - 1;
}

322 323 324 325 326 327 328 329 330 331 332 333 334 335 336
#ifdef CONFIG_IGB_HWMON

#define IGB_HWMON_TYPE_LOC	0
#define IGB_HWMON_TYPE_TEMP	1
#define IGB_HWMON_TYPE_CAUTION	2
#define IGB_HWMON_TYPE_MAX	3

struct hwmon_attr {
	struct device_attribute dev_attr;
	struct e1000_hw *hw;
	struct e1000_thermal_diode_data *sensor;
	char name[12];
	};

struct hwmon_buff {
337 338 339 340
	struct attribute_group group;
	const struct attribute_group *groups[2];
	struct attribute *attrs[E1000_MAX_SENSORS * 4 + 1];
	struct hwmon_attr hwmon_list[E1000_MAX_SENSORS * 4];
341 342 343 344
	unsigned int n_hwmon;
	};
#endif

345 346 347
#define IGB_N_EXTTS	2
#define IGB_N_PEROUT	2
#define IGB_N_SDP	4
348 349
#define IGB_RETA_SIZE	128

350 351
/* board specific private data structure */
struct igb_adapter {
J
Jiri Pirko 已提交
352
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
353 354 355 356 357 358 359

	struct net_device *netdev;

	unsigned long state;
	unsigned int flags;

	unsigned int num_q_vectors;
360
	struct msix_entry msix_entries[MAX_MSIX_ENTRIES];
361

362
	/* Interrupt Throttle Rate */
363 364
	u32 rx_itr_setting;
	u32 tx_itr_setting;
365 366 367 368
	u16 tx_itr;
	u16 rx_itr;

	/* TX */
369
	u16 tx_work_limit;
370
	u32 tx_timeout_count;
371 372
	int num_tx_queues;
	struct igb_ring *tx_ring[16];
373 374 375

	/* RX */
	int num_rx_queues;
376
	struct igb_ring *rx_ring[16];
377 378 379 380

	u32 max_frame_size;
	u32 min_frame_size;

381 382 383 384 385 386 387 388 389 390
	struct timer_list watchdog_timer;
	struct timer_list phy_info_timer;

	u16 mng_vlan_id;
	u32 bd_number;
	u32 wol;
	u32 en_mng_pt;
	u16 link_speed;
	u16 link_duplex;

J
Jarod Wilson 已提交
391 392
	u8 __iomem *io_addr; /* Mainly for iounmap use */

393 394 395 396 397 398 399
	struct work_struct reset_task;
	struct work_struct watchdog_task;
	bool fc_autoneg;
	u8  tx_timeout_factor;
	struct timer_list blink_timer;
	unsigned long led_status;

400 401 402
	/* OS defined structs */
	struct pci_dev *pdev;

E
Eric Dumazet 已提交
403 404 405
	spinlock_t stats64_lock;
	struct rtnl_link_stats64 stats64;

406 407 408 409 410 411 412 413 414 415
	/* structs defined in e1000_hw.h */
	struct e1000_hw hw;
	struct e1000_hw_stats stats;
	struct e1000_phy_info phy_info;

	u32 test_icr;
	struct igb_ring test_tx_ring;
	struct igb_ring test_rx_ring;

	int msg_enable;
416 417

	struct igb_q_vector *q_vector[MAX_Q_VECTORS];
418
	u32 eims_enable_mask;
P
PJ Waskiewicz 已提交
419
	u32 eims_other;
420 421

	/* to not mess up cache alignment, always add to the bottom */
422 423
	u16 tx_ring_count;
	u16 rx_ring_count;
424
	unsigned int vfs_allocated_count;
425
	struct vf_data_storage *vf_data;
426
	int vf_rate_link_speed;
427
	u32 rss_queues;
G
Greg Rose 已提交
428
	u32 wvbr;
429
	u32 *shadow_vfta;
430 431

	struct ptp_clock *ptp_clock;
432 433
	struct ptp_clock_info ptp_caps;
	struct delayed_work ptp_overflow_work;
434 435
	struct work_struct ptp_tx_work;
	struct sk_buff *ptp_tx_skb;
436
	struct hwtstamp_config tstamp_config;
437
	unsigned long ptp_tx_start;
438
	unsigned long last_rx_ptp_check;
439
	unsigned long last_rx_timestamp;
440 441 442
	spinlock_t tmreg_lock;
	struct cyclecounter cc;
	struct timecounter tc;
443
	u32 tx_hwtstamp_timeouts;
444
	u32 rx_hwtstamp_cleared;
445

446 447
	struct ptp_pin_desc sdp_config[IGB_N_SDP];
	struct {
A
Arnd Bergmann 已提交
448 449
		struct timespec64 start;
		struct timespec64 period;
450 451
	} perout[IGB_N_PEROUT];

452
	char fw_version[32];
453
#ifdef CONFIG_IGB_HWMON
454
	struct hwmon_buff *igb_hwmon_buff;
455 456
	bool ets;
#endif
C
Carolyn Wyborny 已提交
457 458
	struct i2c_algo_bit_data i2c_algo;
	struct i2c_adapter i2c_adap;
459
	struct i2c_client *i2c_client;
460 461
	u32 rss_indir_tbl_init;
	u8 rss_indir_tbl[IGB_RETA_SIZE];
462 463

	unsigned long link_check_timeout;
464 465
	int copper_tries;
	struct e1000_info ei;
466
	u16 eee_advert;
467 468
};

469 470 471 472 473 474 475 476
#define IGB_FLAG_HAS_MSI		(1 << 0)
#define IGB_FLAG_DCA_ENABLED		(1 << 1)
#define IGB_FLAG_QUAD_PORT_A		(1 << 2)
#define IGB_FLAG_QUEUE_PAIRS		(1 << 3)
#define IGB_FLAG_DMAC			(1 << 4)
#define IGB_FLAG_PTP			(1 << 5)
#define IGB_FLAG_RSS_FIELD_IPV4_UDP	(1 << 6)
#define IGB_FLAG_RSS_FIELD_IPV6_UDP	(1 << 7)
477
#define IGB_FLAG_WOL_SUPPORTED		(1 << 8)
478
#define IGB_FLAG_NEED_LINK_UPDATE	(1 << 9)
479
#define IGB_FLAG_MEDIA_RESET		(1 << 10)
480 481
#define IGB_FLAG_MAS_CAPABLE		(1 << 11)
#define IGB_FLAG_MAS_ENABLE		(1 << 12)
482
#define IGB_FLAG_HAS_MSIX		(1 << 13)
483
#define IGB_FLAG_EEE			(1 << 14)
484
#define IGB_FLAG_VLAN_PROMISC		BIT(15)
485 486 487 488 489 490

/* Media Auto Sense */
#define IGB_MAS_ENABLE_0		0X0001
#define IGB_MAS_ENABLE_1		0X0002
#define IGB_MAS_ENABLE_2		0X0004
#define IGB_MAS_ENABLE_3		0X0008
491 492

/* DMA Coalescing defines */
493 494 495
#define IGB_MIN_TXPBSIZE	20408
#define IGB_TX_BUF_4096		4096
#define IGB_DMCTLX_DCFLUSH_DIS	0x80000000  /* Disable DMA Coal Flush */
496

497 498
#define IGB_82576_TSYNC_SHIFT	19
#define IGB_TS_HDR_LEN		16
499 500 501
enum e1000_state_t {
	__IGB_TESTING,
	__IGB_RESETTING,
502 503
	__IGB_DOWN,
	__IGB_PTP_TX_IN_PROGRESS,
504 505 506 507 508 509 510 511 512
};

enum igb_boards {
	board_82575,
};

extern char igb_driver_name[];
extern char igb_driver_version[];

513 514 515 516
int igb_up(struct igb_adapter *);
void igb_down(struct igb_adapter *);
void igb_reinit_locked(struct igb_adapter *);
void igb_reset(struct igb_adapter *);
517
int igb_reinit_queues(struct igb_adapter *);
518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542
void igb_write_rss_indir_tbl(struct igb_adapter *);
int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
int igb_setup_tx_resources(struct igb_ring *);
int igb_setup_rx_resources(struct igb_ring *);
void igb_free_tx_resources(struct igb_ring *);
void igb_free_rx_resources(struct igb_ring *);
void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
void igb_setup_tctl(struct igb_adapter *);
void igb_setup_rctl(struct igb_adapter *);
netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
void igb_unmap_and_free_tx_resource(struct igb_ring *, struct igb_tx_buffer *);
void igb_alloc_rx_buffers(struct igb_ring *, u16);
void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *);
bool igb_has_link(struct igb_adapter *adapter);
void igb_set_ethtool_ops(struct net_device *);
void igb_power_up_link(struct igb_adapter *);
void igb_set_fw_version(struct igb_adapter *);
void igb_ptp_init(struct igb_adapter *adapter);
void igb_ptp_stop(struct igb_adapter *adapter);
void igb_ptp_reset(struct igb_adapter *adapter);
void igb_ptp_rx_hang(struct igb_adapter *adapter);
void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector, struct sk_buff *skb);
void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector, unsigned char *va,
			 struct sk_buff *skb);
543 544
int igb_ptp_set_ts_config(struct net_device *netdev, struct ifreq *ifr);
int igb_ptp_get_ts_config(struct net_device *netdev, struct ifreq *ifr);
545
void igb_set_flag_queue_pairs(struct igb_adapter *, const u32);
546
#ifdef CONFIG_IGB_HWMON
547 548
void igb_sysfs_exit(struct igb_adapter *adapter);
int igb_sysfs_init(struct igb_adapter *adapter);
549
#endif
550 551
static inline s32 igb_reset_phy(struct e1000_hw *hw)
{
A
Alexander Duyck 已提交
552 553
	if (hw->phy.ops.reset)
		return hw->phy.ops.reset(hw);
554 555 556 557 558 559

	return 0;
}

static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
{
A
Alexander Duyck 已提交
560 561
	if (hw->phy.ops.read_reg)
		return hw->phy.ops.read_reg(hw, offset, data);
562 563 564 565 566 567

	return 0;
}

static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
{
A
Alexander Duyck 已提交
568 569
	if (hw->phy.ops.write_reg)
		return hw->phy.ops.write_reg(hw, offset, data);
570 571 572 573 574 575 576 577 578 579 580 581

	return 0;
}

static inline s32 igb_get_phy_info(struct e1000_hw *hw)
{
	if (hw->phy.ops.get_phy_info)
		return hw->phy.ops.get_phy_info(hw);

	return 0;
}

582 583 584 585 586
static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
{
	return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
}

587
#endif /* _IGB_H_ */