igb.h 16.2 KB
Newer Older
1 2 3
/*******************************************************************************

  Intel(R) Gigabit Ethernet Linux driver
4
  Copyright(c) 2007-2013 Intel Corporation.
5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36

  This program is free software; you can redistribute it and/or modify it
  under the terms and conditions of the GNU General Public License,
  version 2, as published by the Free Software Foundation.

  This program is distributed in the hope it will be useful, but WITHOUT
  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
  more details.

  You should have received a copy of the GNU General Public License along with
  this program; if not, write to the Free Software Foundation, Inc.,
  51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.

  The full GNU General Public License is included in this distribution in
  the file called "COPYING".

  Contact Information:
  e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497

*******************************************************************************/


/* Linux PRO/1000 Ethernet Driver main header file */

#ifndef _IGB_H_
#define _IGB_H_

#include "e1000_mac.h"
#include "e1000_82575.h"

P
Patrick Ohly 已提交
37
#include <linux/clocksource.h>
38
#include <linux/net_tstamp.h>
39
#include <linux/ptp_clock_kernel.h>
J
Jiri Pirko 已提交
40 41
#include <linux/bitops.h>
#include <linux/if_vlan.h>
C
Carolyn Wyborny 已提交
42 43
#include <linux/i2c.h>
#include <linux/i2c-algo-bit.h>
P
Patrick Ohly 已提交
44

45 46
struct igb_adapter;

47 48
#define E1000_PCS_CFG_IGN_SD               1

49 50 51 52 53
/* Interrupt defines */
#define IGB_START_ITR                    648 /* ~6000 ints/sec */
#define IGB_4K_ITR                       980
#define IGB_20K_ITR                      196
#define IGB_70K_ITR                       56
54 55 56

/* TX/RX descriptor defines */
#define IGB_DEFAULT_TXD                  256
57
#define IGB_DEFAULT_TX_WORK		 128
58 59 60 61 62 63 64 65 66 67
#define IGB_MIN_TXD                       80
#define IGB_MAX_TXD                     4096

#define IGB_DEFAULT_RXD                  256
#define IGB_MIN_RXD                       80
#define IGB_MAX_RXD                     4096

#define IGB_DEFAULT_ITR                    3 /* dynamic */
#define IGB_MAX_ITR_USECS              10000
#define IGB_MIN_ITR_USECS                 10
68 69
#define NON_Q_VECTORS                      1
#define MAX_Q_VECTORS                      8
70 71

/* Transmit and receive queues */
72 73
#define IGB_MAX_RX_QUEUES                  8
#define IGB_MAX_RX_QUEUES_82575            4
74
#define IGB_MAX_RX_QUEUES_I211             2
75
#define IGB_MAX_TX_QUEUES                  8
76 77 78
#define IGB_MAX_VF_MC_ENTRIES              30
#define IGB_MAX_VF_FUNCTIONS               8
#define IGB_MAX_VFTA_ENTRIES               128
79 80
#define IGB_82576_VF_DEV_ID                0x10CA
#define IGB_I350_VF_DEV_ID                 0x1520
81

82 83 84 85 86 87 88 89 90 91 92 93 94 95
/* NVM version defines */
#define IGB_MAJOR_MASK			0xF000
#define IGB_MINOR_MASK			0x0FF0
#define IGB_BUILD_MASK			0x000F
#define IGB_COMB_VER_MASK		0x00FF
#define IGB_MAJOR_SHIFT			12
#define IGB_MINOR_SHIFT			4
#define IGB_COMB_VER_SHFT		8
#define IGB_NVM_VER_INVALID		0xFFFF
#define IGB_ETRACK_SHIFT		16
#define NVM_ETRACK_WORD			0x0042
#define NVM_COMB_VER_OFF		0x0083
#define NVM_COMB_VER_PTR		0x003d

96 97 98 99
struct vf_data_storage {
	unsigned char vf_mac_addresses[ETH_ALEN];
	u16 vf_mc_hashes[IGB_MAX_VF_MC_ENTRIES];
	u16 num_vf_mc_hashes;
100
	u16 vlans_enabled;
101 102
	u32 flags;
	unsigned long last_nack;
103 104
	u16 pf_vlan; /* When set, guest VLAN config not allowed. */
	u16 pf_qos;
105
	u16 tx_rate;
106 107
};

108
#define IGB_VF_FLAG_CTS            0x00000001 /* VF is clear to send data */
109 110
#define IGB_VF_FLAG_UNI_PROMISC    0x00000002 /* VF has unicast promisc */
#define IGB_VF_FLAG_MULTI_PROMISC  0x00000004 /* VF has multicast promisc */
111
#define IGB_VF_FLAG_PF_SET_MAC     0x00000008 /* PF has set MAC address */
112

113 114 115 116 117 118 119 120 121 122 123
/* RX descriptor control thresholds.
 * PTHRESH - MAC will consider prefetch if it has fewer than this number of
 *           descriptors available in its onboard memory.
 *           Setting this to 0 disables RX descriptor prefetch.
 * HTHRESH - MAC will only prefetch if there are at least this many descriptors
 *           available in host memory.
 *           If PTHRESH is 0, this should also be 0.
 * WTHRESH - RX descriptor writeback threshold - MAC will delay writing back
 *           descriptors until either it has this many to write back, or the
 *           ITR timer expires.
 */
124
#define IGB_RX_PTHRESH                     8
125
#define IGB_RX_HTHRESH                     8
126 127
#define IGB_TX_PTHRESH                     8
#define IGB_TX_HTHRESH                     1
128 129
#define IGB_RX_WTHRESH                     ((hw->mac.type == e1000_82576 && \
					     adapter->msix_entries) ? 1 : 4)
130
#define IGB_TX_WTHRESH                     ((hw->mac.type == e1000_82576 && \
131
					     adapter->msix_entries) ? 1 : 16)
132 133 134 135 136

/* this is the size past which hardware will drop packets when setting LPE=0 */
#define MAXIMUM_ETHERNET_VLAN_SIZE 1522

/* Supported Rx Buffer Sizes */
137 138 139 140
#define IGB_RXBUFFER_256	256
#define IGB_RXBUFFER_2048	2048
#define IGB_RX_HDR_LEN		IGB_RXBUFFER_256
#define IGB_RX_BUFSZ		IGB_RXBUFFER_2048
141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156

/* How many Tx Descriptors do we need to call netif_wake_queue ? */
#define IGB_TX_QUEUE_WAKE	16
/* How many Rx Buffers do we bundle into one write to the hardware ? */
#define IGB_RX_BUFFER_WRITE	16	/* Must be power of 2 */

#define AUTO_ALL_MODES            0
#define IGB_EEPROM_APME         0x0400

#ifndef IGB_MASTER_SLAVE
/* Switch to override PHY master/slave setting */
#define IGB_MASTER_SLAVE	e1000_ms_hw_default
#endif

#define IGB_MNG_VLAN_NONE -1

157 158 159 160 161 162 163 164 165 166 167 168
enum igb_tx_flags {
	/* cmd_type flags */
	IGB_TX_FLAGS_VLAN	= 0x01,
	IGB_TX_FLAGS_TSO	= 0x02,
	IGB_TX_FLAGS_TSTAMP	= 0x04,

	/* olinfo flags */
	IGB_TX_FLAGS_IPV4	= 0x10,
	IGB_TX_FLAGS_CSUM	= 0x20,
};

/* VLAN info */
169 170 171
#define IGB_TX_FLAGS_VLAN_MASK		0xffff0000
#define IGB_TX_FLAGS_VLAN_SHIFT	16

172 173
/* wrapper around a pointer to a socket buffer,
 * so a DMA handle can be stored along with the buffer */
174
struct igb_tx_buffer {
175
	union e1000_adv_tx_desc *next_to_watch;
176 177 178 179
	unsigned long time_stamp;
	struct sk_buff *skb;
	unsigned int bytecount;
	u16 gso_segs;
180
	__be16 protocol;
181 182
	DEFINE_DMA_UNMAP_ADDR(dma);
	DEFINE_DMA_UNMAP_LEN(len);
183
	u32 tx_flags;
184 185 186
};

struct igb_rx_buffer {
187
	dma_addr_t dma;
188
	struct page *page;
189
	unsigned int page_offset;
190 191
};

192
struct igb_tx_queue_stats {
193 194
	u64 packets;
	u64 bytes;
195
	u64 restart_queue;
E
Eric Dumazet 已提交
196
	u64 restart_queue2;
197 198
};

199 200 201 202
struct igb_rx_queue_stats {
	u64 packets;
	u64 bytes;
	u64 drops;
203 204
	u64 csum_err;
	u64 alloc_failed;
205 206
};

207 208 209 210 211 212 213 214 215
struct igb_ring_container {
	struct igb_ring *ring;		/* pointer to linked list of rings */
	unsigned int total_bytes;	/* total bytes processed this int */
	unsigned int total_packets;	/* total packets processed this int */
	u16 work_limit;			/* total work allowed per interrupt */
	u8 count;			/* total number of rings in vector */
	u8 itr;				/* current ITR setting for ring */
};

216
struct igb_ring {
217 218 219
	struct igb_q_vector *q_vector;	/* backlink to q_vector */
	struct net_device *netdev;	/* back pointer to net_device */
	struct device *dev;		/* device pointer for dma mapping */
220 221 222 223
	union {				/* array of buffer info structs */
		struct igb_tx_buffer *tx_buffer_info;
		struct igb_rx_buffer *rx_buffer_info;
	};
224
	unsigned long last_rx_timestamp;
225 226 227
	void *desc;			/* descriptor ring memory */
	unsigned long flags;		/* ring specific flags */
	void __iomem *tail;		/* pointer to ring tail register */
228 229
	dma_addr_t dma;			/* phys address of the ring */
	unsigned int  size;		/* length of desc. ring in bytes */
230 231 232 233 234 235

	u16 count;			/* number of desc. in the ring */
	u8 queue_index;			/* logical index of the ring*/
	u8 reg_idx;			/* physical index of the ring */

	/* everything past this point are written often */
236
	u16 next_to_clean;
237
	u16 next_to_use;
238
	u16 next_to_alloc;
239 240 241 242

	union {
		/* TX */
		struct {
243
			struct igb_tx_queue_stats tx_stats;
E
Eric Dumazet 已提交
244 245
			struct u64_stats_sync tx_syncp;
			struct u64_stats_sync tx_syncp2;
246 247 248
		};
		/* RX */
		struct {
249
			struct sk_buff *skb;
250
			struct igb_rx_queue_stats rx_stats;
E
Eric Dumazet 已提交
251
			struct u64_stats_sync rx_syncp;
252 253
		};
	};
254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272
} ____cacheline_internodealigned_in_smp;

struct igb_q_vector {
	struct igb_adapter *adapter;	/* backlink */
	int cpu;			/* CPU for DCA */
	u32 eims_value;			/* EIMS mask value */

	u16 itr_val;
	u8 set_itr;
	void __iomem *itr_register;

	struct igb_ring_container rx, tx;

	struct napi_struct napi;
	struct rcu_head rcu;	/* to avoid race with update stats on free */
	char name[IFNAMSIZ + 9];

	/* for dynamic allocation of rings associated with this q_vector */
	struct igb_ring ring[0] ____cacheline_internodealigned_in_smp;
273 274
};

275 276
enum e1000_ring_flags_t {
	IGB_RING_FLAG_RX_SCTP_CSUM,
277
	IGB_RING_FLAG_RX_LB_VLAN_BSWAP,
278
	IGB_RING_FLAG_RX_BUILD_SKB_ENABLED,
279 280 281
	IGB_RING_FLAG_TX_CTX_IDX,
	IGB_RING_FLAG_TX_DETECT_HANG
};
282

283 284 285 286 287 288 289
#define ring_uses_build_skb(ring) \
	test_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
#define set_ring_build_skb_enabled(ring) \
	set_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)
#define clear_ring_build_skb_enabled(ring) \
	clear_bit(IGB_RING_FLAG_RX_BUILD_SKB_ENABLED, &(ring)->flags)

290
#define IGB_TXD_DCMD (E1000_ADVTXD_DCMD_EOP | E1000_ADVTXD_DCMD_RS)
291

292 293 294 295 296 297
#define IGB_RX_DESC(R, i)	    \
	(&(((union e1000_adv_rx_desc *)((R)->desc))[i]))
#define IGB_TX_DESC(R, i)	    \
	(&(((union e1000_adv_tx_desc *)((R)->desc))[i]))
#define IGB_TX_CTXTDESC(R, i)	    \
	(&(((struct e1000_adv_tx_context_desc *)((R)->desc))[i]))
298

299 300 301 302 303 304 305
/* igb_test_staterr - tests bits within Rx descriptor status and error fields */
static inline __le32 igb_test_staterr(union e1000_adv_rx_desc *rx_desc,
				      const u32 stat_err_bits)
{
	return rx_desc->wb.upper.status_error & cpu_to_le32(stat_err_bits);
}

306 307 308 309 310 311 312 313 314
/* igb_desc_unused - calculate if we have unused descriptors */
static inline int igb_desc_unused(struct igb_ring *ring)
{
	if (ring->next_to_clean > ring->next_to_use)
		return ring->next_to_clean - ring->next_to_use - 1;

	return ring->count + ring->next_to_clean - ring->next_to_use - 1;
}

C
Carolyn Wyborny 已提交
315 316 317 318 319
struct igb_i2c_client_list {
	struct i2c_client *client;
	struct igb_i2c_client_list *next;
};

320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340
#ifdef CONFIG_IGB_HWMON

#define IGB_HWMON_TYPE_LOC	0
#define IGB_HWMON_TYPE_TEMP	1
#define IGB_HWMON_TYPE_CAUTION	2
#define IGB_HWMON_TYPE_MAX	3

struct hwmon_attr {
	struct device_attribute dev_attr;
	struct e1000_hw *hw;
	struct e1000_thermal_diode_data *sensor;
	char name[12];
	};

struct hwmon_buff {
	struct device *device;
	struct hwmon_attr *hwmon_list;
	unsigned int n_hwmon;
	};
#endif

341 342
/* board specific private data structure */
struct igb_adapter {
J
Jiri Pirko 已提交
343
	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
344 345 346 347 348 349 350 351

	struct net_device *netdev;

	unsigned long state;
	unsigned int flags;

	unsigned int num_q_vectors;
	struct msix_entry *msix_entries;
352

353
	/* Interrupt Throttle Rate */
354 355
	u32 rx_itr_setting;
	u32 tx_itr_setting;
356 357 358 359
	u16 tx_itr;
	u16 rx_itr;

	/* TX */
360
	u16 tx_work_limit;
361
	u32 tx_timeout_count;
362 363
	int num_tx_queues;
	struct igb_ring *tx_ring[16];
364 365 366

	/* RX */
	int num_rx_queues;
367
	struct igb_ring *rx_ring[16];
368 369 370 371

	u32 max_frame_size;
	u32 min_frame_size;

372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388
	struct timer_list watchdog_timer;
	struct timer_list phy_info_timer;

	u16 mng_vlan_id;
	u32 bd_number;
	u32 wol;
	u32 en_mng_pt;
	u16 link_speed;
	u16 link_duplex;

	struct work_struct reset_task;
	struct work_struct watchdog_task;
	bool fc_autoneg;
	u8  tx_timeout_factor;
	struct timer_list blink_timer;
	unsigned long led_status;

389 390 391
	/* OS defined structs */
	struct pci_dev *pdev;

E
Eric Dumazet 已提交
392 393 394
	spinlock_t stats64_lock;
	struct rtnl_link_stats64 stats64;

395 396 397 398 399 400 401 402 403 404 405
	/* structs defined in e1000_hw.h */
	struct e1000_hw hw;
	struct e1000_hw_stats stats;
	struct e1000_phy_info phy_info;
	struct e1000_phy_stats phy_stats;

	u32 test_icr;
	struct igb_ring test_tx_ring;
	struct igb_ring test_rx_ring;

	int msg_enable;
406 407

	struct igb_q_vector *q_vector[MAX_Q_VECTORS];
408
	u32 eims_enable_mask;
P
PJ Waskiewicz 已提交
409
	u32 eims_other;
410 411

	/* to not mess up cache alignment, always add to the bottom */
412 413
	u16 tx_ring_count;
	u16 rx_ring_count;
414
	unsigned int vfs_allocated_count;
415
	struct vf_data_storage *vf_data;
416
	int vf_rate_link_speed;
417
	u32 rss_queues;
G
Greg Rose 已提交
418
	u32 wvbr;
419
	u32 *shadow_vfta;
420 421

	struct ptp_clock *ptp_clock;
422 423
	struct ptp_clock_info ptp_caps;
	struct delayed_work ptp_overflow_work;
424 425
	struct work_struct ptp_tx_work;
	struct sk_buff *ptp_tx_skb;
426
	unsigned long ptp_tx_start;
427
	unsigned long last_rx_ptp_check;
428 429 430
	spinlock_t tmreg_lock;
	struct cyclecounter cc;
	struct timecounter tc;
431
	u32 tx_hwtstamp_timeouts;
432
	u32 rx_hwtstamp_cleared;
433

434
	char fw_version[32];
435 436 437 438
#ifdef CONFIG_IGB_HWMON
	struct hwmon_buff igb_hwmon_buff;
	bool ets;
#endif
C
Carolyn Wyborny 已提交
439 440 441
	struct i2c_algo_bit_data i2c_algo;
	struct i2c_adapter i2c_adap;
	struct igb_i2c_client_list *i2c_clients;
442 443
};

444 445 446 447 448 449 450 451
#define IGB_FLAG_HAS_MSI		(1 << 0)
#define IGB_FLAG_DCA_ENABLED		(1 << 1)
#define IGB_FLAG_QUAD_PORT_A		(1 << 2)
#define IGB_FLAG_QUEUE_PAIRS		(1 << 3)
#define IGB_FLAG_DMAC			(1 << 4)
#define IGB_FLAG_PTP			(1 << 5)
#define IGB_FLAG_RSS_FIELD_IPV4_UDP	(1 << 6)
#define IGB_FLAG_RSS_FIELD_IPV6_UDP	(1 << 7)
452
#define IGB_FLAG_WOL_SUPPORTED		(1 << 8)
453 454 455 456 457

/* DMA Coalescing defines */
#define IGB_MIN_TXPBSIZE           20408
#define IGB_TX_BUF_4096            4096
#define IGB_DMCTLX_DCFLUSH_DIS     0x80000000  /* Disable DMA Coal Flush */
458

459
#define IGB_82576_TSYNC_SHIFT 19
N
Nick Nunley 已提交
460
#define IGB_TS_HDR_LEN        16
461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477
enum e1000_state_t {
	__IGB_TESTING,
	__IGB_RESETTING,
	__IGB_DOWN
};

enum igb_boards {
	board_82575,
};

extern char igb_driver_name[];
extern char igb_driver_version[];

extern int igb_up(struct igb_adapter *);
extern void igb_down(struct igb_adapter *);
extern void igb_reinit_locked(struct igb_adapter *);
extern void igb_reset(struct igb_adapter *);
478
extern int igb_set_spd_dplx(struct igb_adapter *, u32, u8);
479 480
extern int igb_setup_tx_resources(struct igb_ring *);
extern int igb_setup_rx_resources(struct igb_ring *);
481 482
extern void igb_free_tx_resources(struct igb_ring *);
extern void igb_free_rx_resources(struct igb_ring *);
483 484 485 486
extern void igb_configure_tx_ring(struct igb_adapter *, struct igb_ring *);
extern void igb_configure_rx_ring(struct igb_adapter *, struct igb_ring *);
extern void igb_setup_tctl(struct igb_adapter *);
extern void igb_setup_rctl(struct igb_adapter *);
487
extern netdev_tx_t igb_xmit_frame_ring(struct sk_buff *, struct igb_ring *);
488
extern void igb_unmap_and_free_tx_resource(struct igb_ring *,
489
					   struct igb_tx_buffer *);
490
extern void igb_alloc_rx_buffers(struct igb_ring *, u16);
E
Eric Dumazet 已提交
491
extern void igb_update_stats(struct igb_adapter *, struct rtnl_link_stats64 *);
492
extern bool igb_has_link(struct igb_adapter *adapter);
493
extern void igb_set_ethtool_ops(struct net_device *);
494
extern void igb_power_up_link(struct igb_adapter *);
495
extern void igb_set_fw_version(struct igb_adapter *);
496
extern void igb_ptp_init(struct igb_adapter *adapter);
497
extern void igb_ptp_stop(struct igb_adapter *adapter);
498 499
extern void igb_ptp_reset(struct igb_adapter *adapter);
extern void igb_ptp_tx_work(struct work_struct *work);
500
extern void igb_ptp_rx_hang(struct igb_adapter *adapter);
501
extern void igb_ptp_tx_hwtstamp(struct igb_adapter *adapter);
502
extern void igb_ptp_rx_rgtstamp(struct igb_q_vector *q_vector,
503
				struct sk_buff *skb);
504 505 506 507 508 509 510
extern void igb_ptp_rx_pktstamp(struct igb_q_vector *q_vector,
				unsigned char *va,
				struct sk_buff *skb);
static inline void igb_ptp_rx_hwtstamp(struct igb_q_vector *q_vector,
				       union e1000_adv_rx_desc *rx_desc,
				       struct sk_buff *skb)
{
511 512
	if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TS) &&
	    !igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))
513 514
		igb_ptp_rx_rgtstamp(q_vector, skb);
}
515

516 517
extern int igb_ptp_hwtstamp_ioctl(struct net_device *netdev,
				  struct ifreq *ifr, int cmd);
518 519 520 521
#ifdef CONFIG_IGB_HWMON
extern void igb_sysfs_exit(struct igb_adapter *adapter);
extern int igb_sysfs_init(struct igb_adapter *adapter);
#endif
522 523
static inline s32 igb_reset_phy(struct e1000_hw *hw)
{
A
Alexander Duyck 已提交
524 525
	if (hw->phy.ops.reset)
		return hw->phy.ops.reset(hw);
526 527 528 529 530 531

	return 0;
}

static inline s32 igb_read_phy_reg(struct e1000_hw *hw, u32 offset, u16 *data)
{
A
Alexander Duyck 已提交
532 533
	if (hw->phy.ops.read_reg)
		return hw->phy.ops.read_reg(hw, offset, data);
534 535 536 537 538 539

	return 0;
}

static inline s32 igb_write_phy_reg(struct e1000_hw *hw, u32 offset, u16 data)
{
A
Alexander Duyck 已提交
540 541
	if (hw->phy.ops.write_reg)
		return hw->phy.ops.write_reg(hw, offset, data);
542 543 544 545 546 547 548 549 550 551 552 553

	return 0;
}

static inline s32 igb_get_phy_info(struct e1000_hw *hw)
{
	if (hw->phy.ops.get_phy_info)
		return hw->phy.ops.get_phy_info(hw);

	return 0;
}

554 555 556 557 558
static inline struct netdev_queue *txring_txq(const struct igb_ring *tx_ring)
{
	return netdev_get_tx_queue(tx_ring->netdev, tx_ring->queue_index);
}

559
#endif /* _IGB_H_ */