intel_dp.c 61.5 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30 31 32 33 34 35 36
#include "drmP.h"
#include "drm.h"
#include "drm_crtc.h"
#include "drm_crtc_helper.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"
37
#include "drm_dp_helper.h"
38

39

40 41 42 43 44
#define DP_LINK_STATUS_SIZE	6
#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

#define DP_LINK_CONFIGURATION_SIZE	9

C
Chris Wilson 已提交
45 46
struct intel_dp {
	struct intel_encoder base;
47 48 49 50
	uint32_t output_reg;
	uint32_t DP;
	uint8_t  link_configuration[DP_LINK_CONFIGURATION_SIZE];
	bool has_audio;
51
	int force_audio;
52
	uint32_t color_range;
53
	int dpms_mode;
54 55
	uint8_t link_bw;
	uint8_t lane_count;
56
	uint8_t dpcd[8];
57 58
	struct i2c_adapter adapter;
	struct i2c_algo_dp_aux_data algo;
59
	bool is_pch_edp;
60 61
	uint8_t	train_set[4];
	uint8_t link_status[DP_LINK_STATUS_SIZE];
62 63 64 65 66
	int panel_power_up_delay;
	int panel_power_down_delay;
	int panel_power_cycle_delay;
	int backlight_on_delay;
	int backlight_off_delay;
67
	struct drm_display_mode *panel_fixed_mode;  /* for eDP */
68 69 70
	struct delayed_work panel_vdd_work;
	bool want_panel_vdd;
	unsigned long panel_off_jiffies;
71 72
};

73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
	return intel_dp->base.type == INTEL_OUTPUT_EDP;
}

/**
 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
 * @intel_dp: DP struct
 *
 * Returns true if the given DP struct corresponds to a PCH DP port attached
 * to an eDP panel, false otherwise.  Helpful for determining whether we
 * may need FDI resources for a given DP output or not.
 */
static bool is_pch_edp(struct intel_dp *intel_dp)
{
	return intel_dp->is_pch_edp;
}

C
Chris Wilson 已提交
98 99
static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
100
	return container_of(encoder, struct intel_dp, base.base);
C
Chris Wilson 已提交
101
}
102

103 104 105 106 107 108
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
	return container_of(intel_attached_encoder(connector),
			    struct intel_dp, base);
}

109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127
/**
 * intel_encoder_is_pch_edp - is the given encoder a PCH attached eDP?
 * @encoder: DRM encoder
 *
 * Return true if @encoder corresponds to a PCH attached eDP panel.  Needed
 * by intel_display.c.
 */
bool intel_encoder_is_pch_edp(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp;

	if (!encoder)
		return false;

	intel_dp = enc_to_intel_dp(encoder);

	return is_pch_edp(intel_dp);
}

128 129
static void intel_dp_start_link_train(struct intel_dp *intel_dp);
static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
C
Chris Wilson 已提交
130
static void intel_dp_link_down(struct intel_dp *intel_dp);
131

132
void
133
intel_edp_link_config(struct intel_encoder *intel_encoder,
C
Chris Wilson 已提交
134
		       int *lane_num, int *link_bw)
135
{
C
Chris Wilson 已提交
136
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
137

C
Chris Wilson 已提交
138 139
	*lane_num = intel_dp->lane_count;
	if (intel_dp->link_bw == DP_LINK_BW_1_62)
140
		*link_bw = 162000;
C
Chris Wilson 已提交
141
	else if (intel_dp->link_bw == DP_LINK_BW_2_7)
142 143 144
		*link_bw = 270000;
}

145
static int
C
Chris Wilson 已提交
146
intel_dp_max_lane_count(struct intel_dp *intel_dp)
147 148 149
{
	int max_lane_count = 4;

150 151
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
		max_lane_count = intel_dp->dpcd[DP_MAX_LANE_COUNT] & 0x1f;
152 153 154 155 156 157 158 159 160 161 162
		switch (max_lane_count) {
		case 1: case 2: case 4:
			break;
		default:
			max_lane_count = 4;
		}
	}
	return max_lane_count;
}

static int
C
Chris Wilson 已提交
163
intel_dp_max_link_bw(struct intel_dp *intel_dp)
164
{
165
	int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
	default:
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

static int
intel_dp_link_clock(uint8_t link_bw)
{
	if (link_bw == DP_LINK_BW_2_7)
		return 270000;
	else
		return 162000;
}

187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
/*
 * The units on the numbers in the next two are... bizarre.  Examples will
 * make it clearer; this one parallels an example in the eDP spec.
 *
 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
 *
 *     270000 * 1 * 8 / 10 == 216000
 *
 * The actual data capacity of that configuration is 2.16Gbit/s, so the
 * units are decakilobits.  ->clock in a drm_display_mode is in kilohertz -
 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
 * 119000.  At 18bpp that's 2142000 kilobits per second.
 *
 * Thus the strange-looking division by 10 in intel_dp_link_required, to
 * get the result in decakilobits instead of kilobits.
 */

204
static int
205
intel_dp_link_required(struct intel_dp *intel_dp, int pixel_clock)
206
{
207 208 209
	struct drm_crtc *crtc = intel_dp->base.base.crtc;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
	int bpp = 24;
210

211 212 213
	if (intel_crtc)
		bpp = intel_crtc->bpp;

214
	return (pixel_clock * bpp + 9) / 10;
215 216
}

217 218 219 220 221 222
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

223 224 225 226
static int
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
227
	struct intel_dp *intel_dp = intel_attached_dp(connector);
C
Chris Wilson 已提交
228 229
	int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
	int max_lanes = intel_dp_max_lane_count(intel_dp);
230

231 232
	if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
		if (mode->hdisplay > intel_dp->panel_fixed_mode->hdisplay)
233 234
			return MODE_PANEL;

235
		if (mode->vdisplay > intel_dp->panel_fixed_mode->vdisplay)
236 237 238
			return MODE_PANEL;
	}

239 240
	if (intel_dp_link_required(intel_dp, mode->clock)
	    > intel_dp_max_data_rate(max_link_clock, max_lanes))
241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
		return MODE_CLOCK_HIGH;

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	return (I915_READ(PCH_PP_STATUS) & PP_ON) != 0;
}

static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;

	return (I915_READ(PCH_PP_CONTROL) & EDP_FORCE_VDD) != 0;
}

318 319 320 321 322
static void
intel_dp_check_edp(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
323

324 325
	if (!is_edp(intel_dp))
		return;
326
	if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
327 328
		WARN(1, "eDP powered off while attempting aux channel communication.\n");
		DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
329
			      I915_READ(PCH_PP_STATUS),
330 331 332 333
			      I915_READ(PCH_PP_CONTROL));
	}
}

334
static int
C
Chris Wilson 已提交
335
intel_dp_aux_ch(struct intel_dp *intel_dp,
336 337 338
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
C
Chris Wilson 已提交
339
	uint32_t output_reg = intel_dp->output_reg;
340
	struct drm_device *dev = intel_dp->base.base.dev;
341 342 343 344 345 346
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = output_reg + 0x10;
	uint32_t ch_data = ch_ctl + 4;
	int i;
	int recv_bytes;
	uint32_t status;
347
	uint32_t aux_clock_divider;
348
	int try, precharge;
349

350
	intel_dp_check_edp(intel_dp);
351
	/* The clock divider is based off the hrawclk,
352 353
	 * and would like to run at 2MHz. So, take the
	 * hrawclk value and divide by 2 and use that
354 355 356
	 *
	 * Note that PCH attached eDP panels should use a 125MHz input
	 * clock divider.
357
	 */
358
	if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
359 360 361 362 363
		if (IS_GEN6(dev))
			aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
		else
			aux_clock_divider = 225; /* eDP input clock at 450Mhz */
	} else if (HAS_PCH_SPLIT(dev))
364
		aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
365 366 367
	else
		aux_clock_divider = intel_hrawclk(dev) / 2;

368 369 370 371 372
	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

373 374 375 376 377 378 379 380 381 382 383
	/* Try to wait for any previous AUX channel activity */
	for (try = 0; try < 3; try++) {
		status = I915_READ(ch_ctl);
		if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
			break;
		msleep(1);
	}

	if (try == 3) {
		WARN(1, "dp_aux_ch not started status 0x%08x\n",
		     I915_READ(ch_ctl));
384 385 386
		return -EBUSY;
	}

387 388 389
	/* Must try at least 3 times according to DP spec */
	for (try = 0; try < 5; try++) {
		/* Load the send data into the aux channel data registers */
390 391 392
		for (i = 0; i < send_bytes; i += 4)
			I915_WRITE(ch_data + i,
				   pack_aux(send + i, send_bytes - i));
393

394
		/* Send the command and wait for it to complete */
395 396 397 398 399 400 401 402 403
		I915_WRITE(ch_ctl,
			   DP_AUX_CH_CTL_SEND_BUSY |
			   DP_AUX_CH_CTL_TIME_OUT_400us |
			   (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
			   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
			   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
404 405 406 407
		for (;;) {
			status = I915_READ(ch_ctl);
			if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
				break;
408
			udelay(100);
409
		}
410

411
		/* Clear done status and any errors */
412 413 414 415 416 417
		I915_WRITE(ch_ctl,
			   status |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
		if (status & DP_AUX_CH_CTL_DONE)
418 419 420 421
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
422
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
423
		return -EBUSY;
424 425 426 427 428
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
429
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
430
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
431 432
		return -EIO;
	}
433 434 435

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
436
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
437
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
438
		return -ETIMEDOUT;
439 440 441 442 443 444 445
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
446

447 448 449
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
450 451 452 453 454 455

	return recv_bytes;
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
456
intel_dp_aux_native_write(struct intel_dp *intel_dp,
457 458 459 460 461 462 463
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

464
	intel_dp_check_edp(intel_dp);
465 466 467 468
	if (send_bytes > 16)
		return -1;
	msg[0] = AUX_NATIVE_WRITE << 4;
	msg[1] = address >> 8;
469
	msg[2] = address & 0xff;
470 471 472 473
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
474
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
475 476 477 478 479 480 481
		if (ret < 0)
			return ret;
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
			break;
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
482
			return -EIO;
483 484 485 486 487 488
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
489
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
490 491
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
492
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
493 494 495 496
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
497
intel_dp_aux_native_read(struct intel_dp *intel_dp,
498 499 500 501 502 503 504 505 506
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

507
	intel_dp_check_edp(intel_dp);
508 509 510 511 512 513 514 515 516
	msg[0] = AUX_NATIVE_READ << 4;
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
517
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
518
				      reply, reply_bytes);
519 520 521
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
522 523 524 525 526 527 528 529 530
			return ret;
		ack = reply[0];
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
531
			return -EIO;
532 533 534 535
	}
}

static int
536 537
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
538
{
539
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
540 541 542
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
543 544 545
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
546
	unsigned retry;
547 548 549 550
	int msg_bytes;
	int reply_bytes;
	int ret;

551
	intel_dp_check_edp(intel_dp);
552 553 554 555 556 557 558 559
	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
		msg[0] = AUX_I2C_READ << 4;
	else
		msg[0] = AUX_I2C_WRITE << 4;

	if (!(mode & MODE_I2C_STOP))
		msg[0] |= AUX_I2C_MOT << 4;
560

561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

582 583 584 585
	for (retry = 0; retry < 5; retry++) {
		ret = intel_dp_aux_ch(intel_dp,
				      msg, msg_bytes,
				      reply, reply_bytes);
586
		if (ret < 0) {
587
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
588 589
			return ret;
		}
590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608

		switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
		case AUX_NATIVE_REPLY_ACK:
			/* I2C-over-AUX Reply field is only valid
			 * when paired with AUX ACK.
			 */
			break;
		case AUX_NATIVE_REPLY_NACK:
			DRM_DEBUG_KMS("aux_ch native nack\n");
			return -EREMOTEIO;
		case AUX_NATIVE_REPLY_DEFER:
			udelay(100);
			continue;
		default:
			DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
				  reply[0]);
			return -EREMOTEIO;
		}

609 610 611 612 613 614 615
		switch (reply[0] & AUX_I2C_REPLY_MASK) {
		case AUX_I2C_REPLY_ACK:
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
			return reply_bytes - 1;
		case AUX_I2C_REPLY_NACK:
616
			DRM_DEBUG_KMS("aux_i2c nack\n");
617 618
			return -EREMOTEIO;
		case AUX_I2C_REPLY_DEFER:
619
			DRM_DEBUG_KMS("aux_i2c defer\n");
620 621 622
			udelay(100);
			break;
		default:
623
			DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
624 625 626
			return -EREMOTEIO;
		}
	}
627 628 629

	DRM_ERROR("too many retries, giving up\n");
	return -EREMOTEIO;
630 631
}

632
static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp);
633
static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
634

635
static int
C
Chris Wilson 已提交
636
intel_dp_i2c_init(struct intel_dp *intel_dp,
637
		  struct intel_connector *intel_connector, const char *name)
638
{
639 640
	int	ret;

Z
Zhenyu Wang 已提交
641
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
642 643 644 645
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

646
	memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
C
Chris Wilson 已提交
647 648
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
649
	strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
C
Chris Wilson 已提交
650 651 652 653
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
	intel_dp->adapter.dev.parent = &intel_connector->base.kdev;

654 655
	ironlake_edp_panel_vdd_on(intel_dp);
	ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
656
	ironlake_edp_panel_vdd_off(intel_dp, false);
657
	return ret;
658 659 660 661 662 663
}

static bool
intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
		    struct drm_display_mode *adjusted_mode)
{
664
	struct drm_device *dev = encoder->dev;
C
Chris Wilson 已提交
665
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
666
	int lane_count, clock;
C
Chris Wilson 已提交
667 668
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
	int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
669 670
	static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };

671 672
	if (is_edp(intel_dp) && intel_dp->panel_fixed_mode) {
		intel_fixed_panel_mode(intel_dp->panel_fixed_mode, adjusted_mode);
673 674
		intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
					mode, adjusted_mode);
675 676 677 678
		/*
		 * the mode->clock is used to calculate the Data&Link M/N
		 * of the pipe. For the eDP the fixed clock should be used.
		 */
679
		mode->clock = intel_dp->panel_fixed_mode->clock;
680 681
	}

682 683
	for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
		for (clock = 0; clock <= max_clock; clock++) {
684
			int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
685

686
			if (intel_dp_link_required(intel_dp, mode->clock)
687
					<= link_avail) {
C
Chris Wilson 已提交
688 689 690
				intel_dp->link_bw = bws[clock];
				intel_dp->lane_count = lane_count;
				adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
691 692
				DRM_DEBUG_KMS("Display port link bw %02x lane "
						"count %d clock %d\n",
C
Chris Wilson 已提交
693
				       intel_dp->link_bw, intel_dp->lane_count,
694 695 696 697 698
				       adjusted_mode->clock);
				return true;
			}
		}
	}
699

700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717 718 719 720
	return false;
}

struct intel_dp_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

static void
intel_reduce_ratio(uint32_t *num, uint32_t *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
721
intel_dp_compute_m_n(int bpp,
722 723 724 725 726 727
		     int nlanes,
		     int pixel_clock,
		     int link_clock,
		     struct intel_dp_m_n *m_n)
{
	m_n->tu = 64;
728
	m_n->gmch_m = (pixel_clock * bpp) >> 3;
729 730 731 732 733 734 735 736 737 738 739 740 741
	m_n->gmch_n = link_clock * nlanes;
	intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
	intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
}

void
intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
		 struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
742
	struct drm_encoder *encoder;
743 744
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
745
	int lane_count = 4;
746
	struct intel_dp_m_n m_n;
747
	int pipe = intel_crtc->pipe;
748 749

	/*
750
	 * Find the lane count in the intel_encoder private
751
	 */
752
	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
753
		struct intel_dp *intel_dp;
754

755
		if (encoder->crtc != crtc)
756 757
			continue;

C
Chris Wilson 已提交
758 759 760
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			lane_count = intel_dp->lane_count;
761 762 763
			break;
		} else if (is_edp(intel_dp)) {
			lane_count = dev_priv->edp.lanes;
764 765 766 767 768 769 770 771 772
			break;
		}
	}

	/*
	 * Compute the GMCH and Link ratios. The '3' here is
	 * the number of bytes_per_pixel post-LUT, which we always
	 * set up for 8-bits of R/G/B, or 3 bytes total.
	 */
773
	intel_dp_compute_m_n(intel_crtc->bpp, lane_count,
774 775
			     mode->clock, adjusted_mode->clock, &m_n);

776
	if (HAS_PCH_SPLIT(dev)) {
777 778 779 780 781 782
		I915_WRITE(TRANSDATA_M1(pipe),
			   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
			   m_n.gmch_m);
		I915_WRITE(TRANSDATA_N1(pipe), m_n.gmch_n);
		I915_WRITE(TRANSDPLINK_M1(pipe), m_n.link_m);
		I915_WRITE(TRANSDPLINK_N1(pipe), m_n.link_n);
783
	} else {
784 785 786 787 788 789
		I915_WRITE(PIPE_GMCH_DATA_M(pipe),
			   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
			   m_n.gmch_m);
		I915_WRITE(PIPE_GMCH_DATA_N(pipe), m_n.gmch_n);
		I915_WRITE(PIPE_DP_LINK_M(pipe), m_n.link_m);
		I915_WRITE(PIPE_DP_LINK_N(pipe), m_n.link_n);
790 791 792
	}
}

793 794 795
static void ironlake_edp_pll_on(struct drm_encoder *encoder);
static void ironlake_edp_pll_off(struct drm_encoder *encoder);

796 797 798 799
static void
intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		  struct drm_display_mode *adjusted_mode)
{
800
	struct drm_device *dev = encoder->dev;
C
Chris Wilson 已提交
801
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
802
	struct drm_crtc *crtc = intel_dp->base.base.crtc;
803 804
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

805 806 807 808 809 810 811 812
	/* Turn on the eDP PLL if needed */
	if (is_edp(intel_dp)) {
		if (!is_pch_edp(intel_dp))
			ironlake_edp_pll_on(encoder);
		else
			ironlake_edp_pll_off(encoder);
	}

813 814
	intel_dp->DP = DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
	intel_dp->DP |= intel_dp->color_range;
815 816

	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
C
Chris Wilson 已提交
817
		intel_dp->DP |= DP_SYNC_HS_HIGH;
818
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
C
Chris Wilson 已提交
819
		intel_dp->DP |= DP_SYNC_VS_HIGH;
820

821
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
C
Chris Wilson 已提交
822
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
823
	else
C
Chris Wilson 已提交
824
		intel_dp->DP |= DP_LINK_TRAIN_OFF;
825

C
Chris Wilson 已提交
826
	switch (intel_dp->lane_count) {
827
	case 1:
C
Chris Wilson 已提交
828
		intel_dp->DP |= DP_PORT_WIDTH_1;
829 830
		break;
	case 2:
C
Chris Wilson 已提交
831
		intel_dp->DP |= DP_PORT_WIDTH_2;
832 833
		break;
	case 4:
C
Chris Wilson 已提交
834
		intel_dp->DP |= DP_PORT_WIDTH_4;
835 836
		break;
	}
837 838 839
	if (intel_dp->has_audio) {
		DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
				 pipe_name(intel_crtc->pipe));
C
Chris Wilson 已提交
840
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
841 842
		intel_write_eld(encoder, adjusted_mode);
	}
843

C
Chris Wilson 已提交
844 845 846
	memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
	intel_dp->link_configuration[0] = intel_dp->link_bw;
	intel_dp->link_configuration[1] = intel_dp->lane_count;
847
	intel_dp->link_configuration[8] = DP_SET_ANSI_8B10B;
848 849

	/*
850
	 * Check for DPCD version > 1.1 and enhanced framing support
851
	 */
852 853
	if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
	    (intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_ENHANCED_FRAME_CAP)) {
C
Chris Wilson 已提交
854 855
		intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
		intel_dp->DP |= DP_ENHANCED_FRAMING;
856 857
	}

858 859
	/* CPT DP's pipe select is decided in TRANS_DP_CTL */
	if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
C
Chris Wilson 已提交
860
		intel_dp->DP |= DP_PIPEB_SELECT;
861

862
	if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
863
		/* don't miss out required setting for eDP */
C
Chris Wilson 已提交
864
		intel_dp->DP |= DP_PLL_ENABLE;
865
		if (adjusted_mode->clock < 200000)
C
Chris Wilson 已提交
866
			intel_dp->DP |= DP_PLL_FREQ_160MHZ;
867
		else
C
Chris Wilson 已提交
868
			intel_dp->DP |= DP_PLL_FREQ_270MHZ;
869
	}
870 871
}

872 873 874 875
static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
{
	unsigned long	off_time;
	unsigned long	delay;
876

877
	DRM_DEBUG_KMS("Wait for panel power off time\n");
878 879 880 881 882 883 884 885

	if (ironlake_edp_have_panel_power(intel_dp) ||
	    ironlake_edp_have_panel_vdd(intel_dp))
	{
		DRM_DEBUG_KMS("Panel still on, no delay needed\n");
		return;
	}

886 887 888 889 890 891 892 893 894 895 896 897
	off_time = intel_dp->panel_off_jiffies + msecs_to_jiffies(intel_dp->panel_power_down_delay);
	if (time_after(jiffies, off_time)) {
		DRM_DEBUG_KMS("Time already passed");
		return;
	}
	delay = jiffies_to_msecs(off_time - jiffies);
	if (delay > intel_dp->panel_power_down_delay)
		delay = intel_dp->panel_power_down_delay;
	DRM_DEBUG_KMS("Waiting an additional %ld ms\n", delay);
	msleep(delay);
}

898 899 900 901 902 903
static void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

904 905
	if (!is_edp(intel_dp))
		return;
906
	DRM_DEBUG_KMS("Turn eDP VDD on\n");
907

908 909 910 911 912 913 914 915 916 917
	WARN(intel_dp->want_panel_vdd,
	     "eDP VDD already requested on\n");

	intel_dp->want_panel_vdd = true;
	if (ironlake_edp_have_panel_vdd(intel_dp)) {
		DRM_DEBUG_KMS("eDP VDD already on\n");
		return;
	}

	ironlake_wait_panel_off(intel_dp);
918
	pp = I915_READ(PCH_PP_CONTROL);
919 920
	pp &= ~PANEL_UNLOCK_MASK;
	pp |= PANEL_UNLOCK_REGS;
921 922 923
	pp |= EDP_FORCE_VDD;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);
924 925
	DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
		      I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
926 927 928 929 930

	/*
	 * If the panel wasn't on, delay before accessing aux channel
	 */
	if (!ironlake_edp_have_panel_power(intel_dp)) {
931
		DRM_DEBUG_KMS("eDP was not running\n");
932 933
		msleep(intel_dp->panel_power_up_delay);
	}
934 935
}

936
static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
937 938 939 940 941
{
	struct drm_device *dev = intel_dp->base.base.dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

942 943 944 945 946 947 948 949 950 951 952 953 954 955
	if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
		pp = I915_READ(PCH_PP_CONTROL);
		pp &= ~PANEL_UNLOCK_MASK;
		pp |= PANEL_UNLOCK_REGS;
		pp &= ~EDP_FORCE_VDD;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);

		/* Make sure sequencer is idle before allowing subsequent activity */
		DRM_DEBUG_KMS("PCH_PP_STATUS: 0x%08x PCH_PP_CONTROL: 0x%08x\n",
			      I915_READ(PCH_PP_STATUS), I915_READ(PCH_PP_CONTROL));
		intel_dp->panel_off_jiffies = jiffies;
	}
}
956

957 958 959 960 961 962 963 964 965 966 967 968 969
static void ironlake_panel_vdd_work(struct work_struct *__work)
{
	struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
						 struct intel_dp, panel_vdd_work);
	struct drm_device *dev = intel_dp->base.base.dev;

	mutex_lock(&dev->struct_mutex);
	ironlake_panel_vdd_off_sync(intel_dp);
	mutex_unlock(&dev->struct_mutex);
}

static void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
{
970 971
	if (!is_edp(intel_dp))
		return;
972

973 974 975 976 977 978 979 980 981 982 983 984 985 986 987 988
	DRM_DEBUG_KMS("Turn eDP VDD off %d\n", intel_dp->want_panel_vdd);
	WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
	
	intel_dp->want_panel_vdd = false;

	if (sync) {
		ironlake_panel_vdd_off_sync(intel_dp);
	} else {
		/*
		 * Queue the timer to fire a long
		 * time from now (relative to the power down delay)
		 * to keep the panel power up across a sequence of operations
		 */
		schedule_delayed_work(&intel_dp->panel_vdd_work,
				      msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
	}
989 990
}

J
Jesse Barnes 已提交
991
/* Returns true if the panel was already on when called */
992
static void ironlake_edp_panel_on(struct intel_dp *intel_dp)
993
{
994
	struct drm_device *dev = intel_dp->base.base.dev;
995
	struct drm_i915_private *dev_priv = dev->dev_private;
996
	u32 pp, idle_on_mask = PP_ON | PP_SEQUENCE_STATE_ON_IDLE;
997

998
	if (!is_edp(intel_dp))
999
		return;
1000
	if (ironlake_edp_have_panel_power(intel_dp))
1001
		return;
1002

1003
	ironlake_wait_panel_off(intel_dp);
1004
	pp = I915_READ(PCH_PP_CONTROL);
1005 1006
	pp &= ~PANEL_UNLOCK_MASK;
	pp |= PANEL_UNLOCK_REGS;
1007

1008 1009 1010 1011 1012 1013
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1014

1015
	pp |= POWER_TARGET_ON;
1016
	I915_WRITE(PCH_PP_CONTROL, pp);
1017
	POSTING_READ(PCH_PP_CONTROL);
1018

1019 1020
	if (wait_for((I915_READ(PCH_PP_STATUS) & idle_on_mask) == idle_on_mask,
		     5000))
1021 1022
		DRM_ERROR("panel on wait timed out: 0x%08x\n",
			  I915_READ(PCH_PP_STATUS));
1023

1024 1025 1026 1027 1028
	if (IS_GEN5(dev)) {
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1029 1030
}

1031
static void ironlake_edp_panel_off(struct drm_encoder *encoder)
1032
{
1033 1034
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = encoder->dev;
1035
	struct drm_i915_private *dev_priv = dev->dev_private;
1036 1037
	u32 pp, idle_off_mask = PP_ON | PP_SEQUENCE_MASK |
		PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK;
1038

1039 1040
	if (!is_edp(intel_dp))
		return;
1041
	pp = I915_READ(PCH_PP_CONTROL);
1042 1043
	pp &= ~PANEL_UNLOCK_MASK;
	pp |= PANEL_UNLOCK_REGS;
1044

1045 1046 1047 1048 1049 1050
	if (IS_GEN5(dev)) {
		/* ILK workaround: disable reset around power sequence */
		pp &= ~PANEL_POWER_RESET;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1051

1052
	intel_dp->panel_off_jiffies = jiffies;
1053

1054 1055 1056 1057 1058 1059 1060 1061
	if (IS_GEN5(dev)) {
		pp &= ~POWER_TARGET_ON;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
		pp &= ~POWER_TARGET_ON;
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
		msleep(intel_dp->panel_power_cycle_delay);
1062

1063 1064 1065
		if (wait_for((I915_READ(PCH_PP_STATUS) & idle_off_mask) == 0, 5000))
			DRM_ERROR("panel off wait timed out: 0x%08x\n",
				  I915_READ(PCH_PP_STATUS));
1066

1067 1068 1069 1070
		pp |= PANEL_POWER_RESET; /* restore panel reset bit */
		I915_WRITE(PCH_PP_CONTROL, pp);
		POSTING_READ(PCH_PP_CONTROL);
	}
1071 1072
}

1073
static void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
1074
{
1075
	struct drm_device *dev = intel_dp->base.base.dev;
1076 1077 1078
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1079 1080 1081
	if (!is_edp(intel_dp))
		return;

1082
	DRM_DEBUG_KMS("\n");
1083 1084 1085 1086 1087 1088
	/*
	 * If we enable the backlight right away following a panel power
	 * on, we may see slight flicker as the panel syncs with the eDP
	 * link.  So delay a bit to make sure the image is solid before
	 * allowing it to appear.
	 */
1089
	msleep(intel_dp->backlight_on_delay);
1090
	pp = I915_READ(PCH_PP_CONTROL);
1091 1092
	pp &= ~PANEL_UNLOCK_MASK;
	pp |= PANEL_UNLOCK_REGS;
1093 1094
	pp |= EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
1095
	POSTING_READ(PCH_PP_CONTROL);
1096 1097
}

1098
static void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
1099
{
1100
	struct drm_device *dev = intel_dp->base.base.dev;
1101 1102 1103
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

1104 1105 1106
	if (!is_edp(intel_dp))
		return;

1107
	DRM_DEBUG_KMS("\n");
1108
	pp = I915_READ(PCH_PP_CONTROL);
1109 1110
	pp &= ~PANEL_UNLOCK_MASK;
	pp |= PANEL_UNLOCK_REGS;
1111 1112
	pp &= ~EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
1113 1114
	POSTING_READ(PCH_PP_CONTROL);
	msleep(intel_dp->backlight_off_delay);
1115
}
1116

1117 1118 1119 1120 1121 1122 1123 1124
static void ironlake_edp_pll_on(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
1125
	dpa_ctl |= DP_PLL_ENABLE;
1126
	I915_WRITE(DP_A, dpa_ctl);
1127 1128
	POSTING_READ(DP_A);
	udelay(200);
1129 1130 1131 1132 1133 1134 1135 1136 1137
}

static void ironlake_edp_pll_off(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	dpa_ctl = I915_READ(DP_A);
1138
	dpa_ctl &= ~DP_PLL_ENABLE;
1139
	I915_WRITE(DP_A, dpa_ctl);
1140
	POSTING_READ(DP_A);
1141 1142 1143
	udelay(200);
}

1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173
/* If the sink supports it, try to set the power state appropriately */
static void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
{
	int ret, i;

	/* Should have a valid DPCD by this point */
	if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
		return;

	if (mode != DRM_MODE_DPMS_ON) {
		ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
						  DP_SET_POWER_D3);
		if (ret != 1)
			DRM_DEBUG_DRIVER("failed to write sink power state\n");
	} else {
		/*
		 * When turning on, we need to retry for 1ms to give the sink
		 * time to wake up.
		 */
		for (i = 0; i < 3; i++) {
			ret = intel_dp_aux_native_write_1(intel_dp,
							  DP_SET_POWER,
							  DP_SET_POWER_D0);
			if (ret == 1)
				break;
			msleep(1);
		}
	}
}

1174 1175 1176 1177
static void intel_dp_prepare(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

1178
	/* Wake up the sink first */
1179
	ironlake_edp_panel_vdd_on(intel_dp);
1180
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1181
	ironlake_edp_panel_vdd_off(intel_dp, false);
1182

1183 1184 1185 1186
	/* Make sure the panel is off before trying to
	 * change the mode
	 */
	ironlake_edp_backlight_off(intel_dp);
1187
	intel_dp_link_down(intel_dp);
1188
	ironlake_edp_panel_off(encoder);
1189 1190 1191 1192 1193
}

static void intel_dp_commit(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1194 1195
	struct drm_device *dev = encoder->dev;
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
1196

1197
	ironlake_edp_panel_vdd_on(intel_dp);
1198
	intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1199
	intel_dp_start_link_train(intel_dp);
1200
	ironlake_edp_panel_on(intel_dp);
1201
	ironlake_edp_panel_vdd_off(intel_dp, true);
1202 1203

	intel_dp_complete_link_train(intel_dp);
1204
	ironlake_edp_backlight_on(intel_dp);
1205 1206

	intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
1207 1208 1209

	if (HAS_PCH_CPT(dev))
		intel_cpt_verify_modeset(dev, intel_crtc->pipe);
1210 1211
}

1212 1213 1214
static void
intel_dp_dpms(struct drm_encoder *encoder, int mode)
{
C
Chris Wilson 已提交
1215
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
1216
	struct drm_device *dev = encoder->dev;
1217
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1218
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
1219 1220

	if (mode != DRM_MODE_DPMS_ON) {
1221
		ironlake_edp_panel_vdd_on(intel_dp);
1222
		if (is_edp(intel_dp))
1223
			ironlake_edp_backlight_off(intel_dp);
1224
		intel_dp_sink_dpms(intel_dp, mode);
1225
		intel_dp_link_down(intel_dp);
1226
		ironlake_edp_panel_off(encoder);
1227
		if (is_edp(intel_dp) && !is_pch_edp(intel_dp))
1228
			ironlake_edp_pll_off(encoder);
1229
		ironlake_edp_panel_vdd_off(intel_dp, false);
1230
	} else {
1231
		ironlake_edp_panel_vdd_on(intel_dp);
1232
		intel_dp_sink_dpms(intel_dp, mode);
1233
		if (!(dp_reg & DP_PORT_EN)) {
1234
			intel_dp_start_link_train(intel_dp);
1235
			ironlake_edp_panel_on(intel_dp);
1236
			ironlake_edp_panel_vdd_off(intel_dp, true);
1237
			intel_dp_complete_link_train(intel_dp);
1238
			ironlake_edp_backlight_on(intel_dp);
1239
		} else
1240 1241
			ironlake_edp_panel_vdd_off(intel_dp, false);
		ironlake_edp_backlight_on(intel_dp);
1242
	}
1243
	intel_dp->dpms_mode = mode;
1244 1245 1246
}

/*
1247 1248
 * Native read with retry for link status and receiver capability reads for
 * cases where the sink may still be asleep.
1249 1250
 */
static bool
1251 1252
intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
			       uint8_t *recv, int recv_bytes)
1253
{
1254 1255
	int ret, i;

1256 1257 1258 1259
	/*
	 * Sinks are *supposed* to come up within 1ms from an off state,
	 * but we're also supposed to retry 3 times per the spec.
	 */
1260
	for (i = 0; i < 3; i++) {
1261 1262 1263
		ret = intel_dp_aux_native_read(intel_dp, address, recv,
					       recv_bytes);
		if (ret == recv_bytes)
1264 1265 1266
			return true;
		msleep(1);
	}
1267

1268
	return false;
1269 1270 1271 1272 1273 1274 1275
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
1276
intel_dp_get_link_status(struct intel_dp *intel_dp)
1277
{
1278 1279 1280 1281
	return intel_dp_aux_native_read_retry(intel_dp,
					      DP_LANE0_1_STATUS,
					      intel_dp->link_status,
					      DP_LINK_STATUS_SIZE);
1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352
}

static uint8_t
intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
		     int r)
{
	return link_status[r - DP_LANE0_1_STATUS];
}

static uint8_t
intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
				 int lane)
{
	int	    i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
	int	    s = ((lane & 1) ?
			 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
			 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
	uint8_t l = intel_dp_link_status(link_status, i);

	return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
}

static uint8_t
intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
				      int lane)
{
	int	    i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
	int	    s = ((lane & 1) ?
			 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
			 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
	uint8_t l = intel_dp_link_status(link_status, i);

	return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
}


#if 0
static char	*voltage_names[] = {
	"0.4V", "0.6V", "0.8V", "1.2V"
};
static char	*pre_emph_names[] = {
	"0dB", "3.5dB", "6dB", "9.5dB"
};
static char	*link_train_names[] = {
	"pattern 1", "pattern 2", "idle", "off"
};
#endif

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */
#define I830_DP_VOLTAGE_MAX	    DP_TRAIN_VOLTAGE_SWING_800

static uint8_t
intel_dp_pre_emphasis_max(uint8_t voltage_swing)
{
	switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_400:
		return DP_TRAIN_PRE_EMPHASIS_6;
	case DP_TRAIN_VOLTAGE_SWING_600:
		return DP_TRAIN_PRE_EMPHASIS_6;
	case DP_TRAIN_VOLTAGE_SWING_800:
		return DP_TRAIN_PRE_EMPHASIS_3_5;
	case DP_TRAIN_VOLTAGE_SWING_1200:
	default:
		return DP_TRAIN_PRE_EMPHASIS_0;
	}
}

static void
1353
intel_get_adjust_train(struct intel_dp *intel_dp)
1354 1355 1356 1357 1358
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;

1359 1360 1361
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
		uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
		uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
1362 1363 1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

	if (v >= I830_DP_VOLTAGE_MAX)
		v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;

	if (p >= intel_dp_pre_emphasis_max(v))
		p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;

	for (lane = 0; lane < 4; lane++)
1376
		intel_dp->train_set[lane] = v | p;
1377 1378 1379
}

static uint32_t
1380
intel_dp_signal_levels(uint8_t train_set, int lane_count)
1381
{
1382
	uint32_t	signal_levels = 0;
1383

1384
	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
1399
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

1417 1418 1419 1420
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
1421 1422 1423
	int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
					 DP_TRAIN_PRE_EMPHASIS_MASK);
	switch (signal_levels) {
1424
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
1425 1426 1427 1428
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
1429
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
1430 1431
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
1432
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
1433 1434
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
1435
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
1436 1437
	case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
1438
	default:
1439 1440 1441
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
			      "0x%x\n", signal_levels);
		return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
1442 1443 1444
	}
}

1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475
static uint8_t
intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
		      int lane)
{
	int i = DP_LANE0_1_STATUS + (lane >> 1);
	int s = (lane & 1) * 4;
	uint8_t l = intel_dp_link_status(link_status, i);

	return (l >> s) & 0xf;
}

/* Check for clock recovery is done on all channels */
static bool
intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
{
	int lane;
	uint8_t lane_status;

	for (lane = 0; lane < lane_count; lane++) {
		lane_status = intel_get_lane_status(link_status, lane);
		if ((lane_status & DP_LANE_CR_DONE) == 0)
			return false;
	}
	return true;
}

/* Check to see if channel eq is done on all channels */
#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
			 DP_LANE_CHANNEL_EQ_DONE|\
			 DP_LANE_SYMBOL_LOCKED)
static bool
1476
intel_channel_eq_ok(struct intel_dp *intel_dp)
1477 1478 1479 1480 1481
{
	uint8_t lane_align;
	uint8_t lane_status;
	int lane;

1482
	lane_align = intel_dp_link_status(intel_dp->link_status,
1483 1484 1485
					  DP_LANE_ALIGN_STATUS_UPDATED);
	if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
		return false;
1486 1487
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
		lane_status = intel_get_lane_status(intel_dp->link_status, lane);
1488 1489 1490 1491 1492 1493 1494
		if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
			return false;
	}
	return true;
}

static bool
C
Chris Wilson 已提交
1495
intel_dp_set_link_train(struct intel_dp *intel_dp,
1496
			uint32_t dp_reg_value,
1497
			uint8_t dp_train_pat)
1498
{
1499
	struct drm_device *dev = intel_dp->base.base.dev;
1500 1501 1502
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

C
Chris Wilson 已提交
1503 1504
	I915_WRITE(intel_dp->output_reg, dp_reg_value);
	POSTING_READ(intel_dp->output_reg);
1505

C
Chris Wilson 已提交
1506
	intel_dp_aux_native_write_1(intel_dp,
1507 1508 1509
				    DP_TRAINING_PATTERN_SET,
				    dp_train_pat);

C
Chris Wilson 已提交
1510
	ret = intel_dp_aux_native_write(intel_dp,
1511 1512
					DP_TRAINING_LANE0_SET,
					intel_dp->train_set, 4);
1513 1514 1515 1516 1517 1518
	if (ret != 4)
		return false;

	return true;
}

1519
/* Enable corresponding port and start training pattern 1 */
1520
static void
1521
intel_dp_start_link_train(struct intel_dp *intel_dp)
1522
{
1523
	struct drm_device *dev = intel_dp->base.base.dev;
1524
	struct drm_i915_private *dev_priv = dev->dev_private;
1525
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
1526 1527 1528 1529
	int i;
	uint8_t voltage;
	bool clock_recovery = false;
	int tries;
1530
	u32 reg;
C
Chris Wilson 已提交
1531
	uint32_t DP = intel_dp->DP;
1532

1533 1534 1535 1536 1537 1538 1539 1540 1541 1542
	/*
	 * On CPT we have to enable the port in training pattern 1, which
	 * will happen below in intel_dp_set_link_train.  Otherwise, enable
	 * the port and wait for it to become active.
	 */
	if (!HAS_PCH_CPT(dev)) {
		I915_WRITE(intel_dp->output_reg, intel_dp->DP);
		POSTING_READ(intel_dp->output_reg);
		intel_wait_for_vblank(dev, intel_crtc->pipe);
	}
1543

1544 1545 1546 1547
	/* Write the link configuration data */
	intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
				  intel_dp->link_configuration,
				  DP_LINK_CONFIGURATION_SIZE);
1548 1549

	DP |= DP_PORT_EN;
1550
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1551 1552 1553
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
	else
		DP &= ~DP_LINK_TRAIN_MASK;
1554
	memset(intel_dp->train_set, 0, 4);
1555 1556 1557 1558
	voltage = 0xff;
	tries = 0;
	clock_recovery = false;
	for (;;) {
1559
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1560
		uint32_t    signal_levels;
1561
		if (IS_GEN6(dev) && is_edp(intel_dp)) {
1562
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1563 1564
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1565
			signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
1566 1567
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}
1568

1569
		if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1570 1571 1572 1573
			reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
		else
			reg = DP | DP_LINK_TRAIN_PAT_1;

C
Chris Wilson 已提交
1574
		if (!intel_dp_set_link_train(intel_dp, reg,
1575 1576
					     DP_TRAINING_PATTERN_1 |
					     DP_LINK_SCRAMBLING_DISABLE))
1577 1578 1579
			break;
		/* Set training pattern 1 */

1580 1581
		udelay(100);
		if (!intel_dp_get_link_status(intel_dp))
1582 1583
			break;

1584 1585 1586 1587 1588 1589 1590 1591
		if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
			clock_recovery = true;
			break;
		}

		/* Check to see if we've tried the max voltage */
		for (i = 0; i < intel_dp->lane_count; i++)
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1592
				break;
1593 1594
		if (i == intel_dp->lane_count)
			break;
1595

1596 1597 1598 1599
		/* Check to see if we've tried the same voltage 5 times */
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
			++tries;
			if (tries == 5)
1600
				break;
1601 1602 1603
		} else
			tries = 0;
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1604

1605 1606
		/* Compute new intel_dp->train_set as requested by target */
		intel_get_adjust_train(intel_dp);
1607 1608
	}

1609 1610 1611 1612 1613 1614
	intel_dp->DP = DP;
}

static void
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
1615
	struct drm_device *dev = intel_dp->base.base.dev;
1616 1617
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool channel_eq = false;
1618
	int tries, cr_tries;
1619 1620 1621
	u32 reg;
	uint32_t DP = intel_dp->DP;

1622 1623
	/* channel equalization */
	tries = 0;
1624
	cr_tries = 0;
1625 1626
	channel_eq = false;
	for (;;) {
1627
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1628 1629
		uint32_t    signal_levels;

1630 1631 1632 1633 1634 1635
		if (cr_tries > 5) {
			DRM_ERROR("failed to train DP, aborting\n");
			intel_dp_link_down(intel_dp);
			break;
		}

1636
		if (IS_GEN6(dev) && is_edp(intel_dp)) {
1637
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1638 1639
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1640
			signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
1641 1642 1643
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}

1644
		if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1645 1646 1647
			reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
		else
			reg = DP | DP_LINK_TRAIN_PAT_2;
1648 1649

		/* channel eq pattern */
C
Chris Wilson 已提交
1650
		if (!intel_dp_set_link_train(intel_dp, reg,
1651 1652
					     DP_TRAINING_PATTERN_2 |
					     DP_LINK_SCRAMBLING_DISABLE))
1653 1654
			break;

1655 1656
		udelay(400);
		if (!intel_dp_get_link_status(intel_dp))
1657 1658
			break;

1659 1660 1661 1662 1663 1664 1665
		/* Make sure clock is still ok */
		if (!intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
			intel_dp_start_link_train(intel_dp);
			cr_tries++;
			continue;
		}

1666 1667 1668 1669
		if (intel_channel_eq_ok(intel_dp)) {
			channel_eq = true;
			break;
		}
1670

1671 1672 1673 1674 1675 1676 1677 1678
		/* Try 5 times, then try clock recovery if that fails */
		if (tries > 5) {
			intel_dp_link_down(intel_dp);
			intel_dp_start_link_train(intel_dp);
			tries = 0;
			cr_tries++;
			continue;
		}
1679

1680 1681 1682
		/* Compute new intel_dp->train_set as requested by target */
		intel_get_adjust_train(intel_dp);
		++tries;
1683
	}
1684

1685
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1686 1687 1688 1689
		reg = DP | DP_LINK_TRAIN_OFF_CPT;
	else
		reg = DP | DP_LINK_TRAIN_OFF;

C
Chris Wilson 已提交
1690 1691 1692
	I915_WRITE(intel_dp->output_reg, reg);
	POSTING_READ(intel_dp->output_reg);
	intel_dp_aux_native_write_1(intel_dp,
1693 1694 1695 1696
				    DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
}

static void
C
Chris Wilson 已提交
1697
intel_dp_link_down(struct intel_dp *intel_dp)
1698
{
1699
	struct drm_device *dev = intel_dp->base.base.dev;
1700
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1701
	uint32_t DP = intel_dp->DP;
1702

1703 1704 1705
	if ((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0)
		return;

1706
	DRM_DEBUG_KMS("\n");
1707

1708
	if (is_edp(intel_dp)) {
1709
		DP &= ~DP_PLL_ENABLE;
C
Chris Wilson 已提交
1710 1711
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);
1712 1713 1714
		udelay(100);
	}

1715
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
1716
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
1717
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
1718 1719
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
1720
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
1721
	}
1722
	POSTING_READ(intel_dp->output_reg);
1723

1724
	msleep(17);
1725

1726
	if (is_edp(intel_dp))
1727
		DP |= DP_LINK_TRAIN_OFF;
1728

1729 1730
	if (!HAS_PCH_CPT(dev) &&
	    I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
1731 1732
		struct drm_crtc *crtc = intel_dp->base.base.crtc;

1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
		/* Hardware workaround: leaving our transcoder select
		 * set to transcoder B while it's off will prevent the
		 * corresponding HDMI output on transcoder A.
		 *
		 * Combine this with another hardware workaround:
		 * transcoder select bit can only be cleared while the
		 * port is enabled.
		 */
		DP &= ~DP_PIPEB_SELECT;
		I915_WRITE(intel_dp->output_reg, DP);

		/* Changes to enable or select take place the vblank
		 * after being written.
		 */
1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759
		if (crtc == NULL) {
			/* We can arrive here never having been attached
			 * to a CRTC, for instance, due to inheriting
			 * random state from the BIOS.
			 *
			 * If the pipe is not running, play safe and
			 * wait for the clocks to stabilise before
			 * continuing.
			 */
			POSTING_READ(intel_dp->output_reg);
			msleep(50);
		} else
			intel_wait_for_vblank(dev, to_intel_crtc(crtc)->pipe);
1760 1761
	}

C
Chris Wilson 已提交
1762 1763
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
1764
	msleep(intel_dp->panel_power_down_delay);
1765 1766
}

1767 1768
static bool
intel_dp_get_dpcd(struct intel_dp *intel_dp)
1769 1770
{
	if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
1771
					   sizeof(intel_dp->dpcd)) &&
1772
	    (intel_dp->dpcd[DP_DPCD_REV] != 0)) {
1773
		return true;
1774 1775
	}

1776
	return false;
1777 1778
}

1779 1780 1781 1782 1783 1784 1785 1786 1787 1788
/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

static void
C
Chris Wilson 已提交
1789
intel_dp_check_link_status(struct intel_dp *intel_dp)
1790
{
1791 1792
	if (intel_dp->dpms_mode != DRM_MODE_DPMS_ON)
		return;
1793

1794
	if (!intel_dp->base.base.crtc)
1795 1796
		return;

1797
	/* Try to read receiver status if the link appears to be up */
1798
	if (!intel_dp_get_link_status(intel_dp)) {
C
Chris Wilson 已提交
1799
		intel_dp_link_down(intel_dp);
1800 1801 1802
		return;
	}

1803
	/* Now read the DPCD to see if it's actually running */
1804
	if (!intel_dp_get_dpcd(intel_dp)) {
1805 1806 1807 1808
		intel_dp_link_down(intel_dp);
		return;
	}

1809
	if (!intel_channel_eq_ok(intel_dp)) {
1810 1811
		DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
			      drm_get_encoder_name(&intel_dp->base.base));
1812 1813 1814
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
	}
1815 1816
}

1817
static enum drm_connector_status
1818
intel_dp_detect_dpcd(struct intel_dp *intel_dp)
1819
{
1820 1821 1822
	if (intel_dp_get_dpcd(intel_dp))
		return connector_status_connected;
	return connector_status_disconnected;
1823 1824
}

1825
static enum drm_connector_status
Z
Zhenyu Wang 已提交
1826
ironlake_dp_detect(struct intel_dp *intel_dp)
1827 1828 1829
{
	enum drm_connector_status status;

1830 1831 1832 1833 1834 1835 1836
	/* Can't disconnect eDP, but you can close the lid... */
	if (is_edp(intel_dp)) {
		status = intel_panel_detect(intel_dp->base.base.dev);
		if (status == connector_status_unknown)
			status = connector_status_connected;
		return status;
	}
1837

1838
	return intel_dp_detect_dpcd(intel_dp);
1839 1840
}

1841
static enum drm_connector_status
Z
Zhenyu Wang 已提交
1842
g4x_dp_detect(struct intel_dp *intel_dp)
1843
{
1844
	struct drm_device *dev = intel_dp->base.base.dev;
1845
	struct drm_i915_private *dev_priv = dev->dev_private;
Z
Zhenyu Wang 已提交
1846
	uint32_t temp, bit;
1847

C
Chris Wilson 已提交
1848
	switch (intel_dp->output_reg) {
1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864 1865 1866
	case DP_B:
		bit = DPB_HOTPLUG_INT_STATUS;
		break;
	case DP_C:
		bit = DPC_HOTPLUG_INT_STATUS;
		break;
	case DP_D:
		bit = DPD_HOTPLUG_INT_STATUS;
		break;
	default:
		return connector_status_unknown;
	}

	temp = I915_READ(PORT_HOTPLUG_STAT);

	if ((temp & bit) == 0)
		return connector_status_disconnected;

1867
	return intel_dp_detect_dpcd(intel_dp);
Z
Zhenyu Wang 已提交
1868 1869
}

1870 1871 1872 1873 1874 1875 1876 1877
static struct edid *
intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct edid	*edid;

	ironlake_edp_panel_vdd_on(intel_dp);
	edid = drm_get_edid(connector, adapter);
1878
	ironlake_edp_panel_vdd_off(intel_dp, false);
1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889
	return edid;
}

static int
intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	int	ret;

	ironlake_edp_panel_vdd_on(intel_dp);
	ret = intel_ddc_get_modes(connector, adapter);
1890
	ironlake_edp_panel_vdd_off(intel_dp, false);
1891 1892 1893 1894
	return ret;
}


Z
Zhenyu Wang 已提交
1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914
/**
 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
 *
 * \return true if DP port is connected.
 * \return false if DP port is disconnected.
 */
static enum drm_connector_status
intel_dp_detect(struct drm_connector *connector, bool force)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct drm_device *dev = intel_dp->base.base.dev;
	enum drm_connector_status status;
	struct edid *edid = NULL;

	intel_dp->has_audio = false;

	if (HAS_PCH_SPLIT(dev))
		status = ironlake_dp_detect(intel_dp);
	else
		status = g4x_dp_detect(intel_dp);
1915

1916 1917 1918 1919
	DRM_DEBUG_KMS("DPCD: %02hx%02hx%02hx%02hx%02hx%02hx%02hx%02hx\n",
		      intel_dp->dpcd[0], intel_dp->dpcd[1], intel_dp->dpcd[2],
		      intel_dp->dpcd[3], intel_dp->dpcd[4], intel_dp->dpcd[5],
		      intel_dp->dpcd[6], intel_dp->dpcd[7]);
1920

Z
Zhenyu Wang 已提交
1921 1922 1923
	if (status != connector_status_connected)
		return status;

1924 1925 1926
	if (intel_dp->force_audio) {
		intel_dp->has_audio = intel_dp->force_audio > 0;
	} else {
1927
		edid = intel_dp_get_edid(connector, &intel_dp->adapter);
1928 1929 1930 1931 1932
		if (edid) {
			intel_dp->has_audio = drm_detect_monitor_audio(edid);
			connector->display_info.raw_edid = NULL;
			kfree(edid);
		}
Z
Zhenyu Wang 已提交
1933 1934 1935
	}

	return connector_status_connected;
1936 1937 1938 1939
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
1940
	struct intel_dp *intel_dp = intel_attached_dp(connector);
1941
	struct drm_device *dev = intel_dp->base.base.dev;
1942 1943
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
1944 1945 1946 1947

	/* We should parse the EDID data and find out if it has an audio sink
	 */

1948
	ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
1949
	if (ret) {
1950
		if (is_edp(intel_dp) && !intel_dp->panel_fixed_mode) {
1951 1952 1953
			struct drm_display_mode *newmode;
			list_for_each_entry(newmode, &connector->probed_modes,
					    head) {
1954 1955
				if ((newmode->type & DRM_MODE_TYPE_PREFERRED)) {
					intel_dp->panel_fixed_mode =
1956 1957 1958 1959 1960
						drm_mode_duplicate(dev, newmode);
					break;
				}
			}
		}
1961
		return ret;
1962
	}
1963 1964

	/* if eDP has no EDID, try to use fixed panel mode from VBT */
1965
	if (is_edp(intel_dp)) {
1966
		/* initialize panel mode from VBT if available for eDP */
1967 1968
		if (intel_dp->panel_fixed_mode == NULL && dev_priv->lfp_lvds_vbt_mode != NULL) {
			intel_dp->panel_fixed_mode =
1969
				drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
1970 1971
			if (intel_dp->panel_fixed_mode) {
				intel_dp->panel_fixed_mode->type |=
1972 1973 1974
					DRM_MODE_TYPE_PREFERRED;
			}
		}
1975
		if (intel_dp->panel_fixed_mode) {
1976
			struct drm_display_mode *mode;
1977
			mode = drm_mode_duplicate(dev, intel_dp->panel_fixed_mode);
1978 1979 1980 1981 1982
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
1983 1984
}

1985 1986 1987 1988 1989 1990 1991
static bool
intel_dp_detect_audio(struct drm_connector *connector)
{
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	struct edid *edid;
	bool has_audio = false;

1992
	edid = intel_dp_get_edid(connector, &intel_dp->adapter);
1993 1994 1995 1996 1997 1998 1999 2000 2001 2002
	if (edid) {
		has_audio = drm_detect_monitor_audio(edid);

		connector->display_info.raw_edid = NULL;
		kfree(edid);
	}

	return has_audio;
}

2003 2004 2005 2006 2007
static int
intel_dp_set_property(struct drm_connector *connector,
		      struct drm_property *property,
		      uint64_t val)
{
2008
	struct drm_i915_private *dev_priv = connector->dev->dev_private;
2009 2010 2011 2012 2013 2014 2015
	struct intel_dp *intel_dp = intel_attached_dp(connector);
	int ret;

	ret = drm_connector_property_set_value(connector, property, val);
	if (ret)
		return ret;

2016
	if (property == dev_priv->force_audio_property) {
2017 2018 2019 2020
		int i = val;
		bool has_audio;

		if (i == intel_dp->force_audio)
2021 2022
			return 0;

2023
		intel_dp->force_audio = i;
2024

2025 2026 2027 2028 2029 2030
		if (i == 0)
			has_audio = intel_dp_detect_audio(connector);
		else
			has_audio = i > 0;

		if (has_audio == intel_dp->has_audio)
2031 2032
			return 0;

2033
		intel_dp->has_audio = has_audio;
2034 2035 2036
		goto done;
	}

2037 2038 2039 2040 2041 2042 2043 2044
	if (property == dev_priv->broadcast_rgb_property) {
		if (val == !!intel_dp->color_range)
			return 0;

		intel_dp->color_range = val ? DP_COLOR_RANGE_16_235 : 0;
		goto done;
	}

2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057
	return -EINVAL;

done:
	if (intel_dp->base.base.crtc) {
		struct drm_crtc *crtc = intel_dp->base.base.crtc;
		drm_crtc_helper_set_mode(crtc, &crtc->mode,
					 crtc->x, crtc->y,
					 crtc->fb);
	}

	return 0;
}

2058
static void
2059
intel_dp_destroy(struct drm_connector *connector)
2060
{
2061 2062 2063 2064 2065
	struct drm_device *dev = connector->dev;

	if (intel_dpd_is_edp(dev))
		intel_panel_destroy_backlight(dev);

2066 2067
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
2068
	kfree(connector);
2069 2070
}

2071 2072 2073 2074 2075 2076
static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
2077 2078 2079 2080
	if (is_edp(intel_dp)) {
		cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
		ironlake_panel_vdd_off_sync(intel_dp);
	}
2081 2082 2083
	kfree(intel_dp);
}

2084 2085 2086
static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
	.dpms = intel_dp_dpms,
	.mode_fixup = intel_dp_mode_fixup,
2087
	.prepare = intel_dp_prepare,
2088
	.mode_set = intel_dp_mode_set,
2089
	.commit = intel_dp_commit,
2090 2091 2092 2093 2094 2095
};

static const struct drm_connector_funcs intel_dp_connector_funcs = {
	.dpms = drm_helper_connector_dpms,
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
2096
	.set_property = intel_dp_set_property,
2097 2098 2099 2100 2101 2102
	.destroy = intel_dp_destroy,
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
2103
	.best_encoder = intel_best_encoder,
2104 2105 2106
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
2107
	.destroy = intel_dp_encoder_destroy,
2108 2109
};

2110
static void
2111
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
2112
{
C
Chris Wilson 已提交
2113
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
2114

2115
	intel_dp_check_link_status(intel_dp);
2116
}
2117

2118 2119
/* Return which DP Port should be selected for Transcoder DP control */
int
2120
intel_trans_dp_port_sel(struct drm_crtc *crtc)
2121 2122 2123 2124 2125 2126
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
2127 2128
		struct intel_dp *intel_dp;

2129
		if (encoder->crtc != crtc)
2130 2131
			continue;

C
Chris Wilson 已提交
2132 2133 2134
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
			return intel_dp->output_reg;
2135
	}
C
Chris Wilson 已提交
2136

2137 2138 2139
	return -1;
}

2140
/* check the VBT to see whether the eDP is on DP-D port */
2141
bool intel_dpd_is_edp(struct drm_device *dev)
2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct child_device_config *p_child;
	int i;

	if (!dev_priv->child_dev_num)
		return false;

	for (i = 0; i < dev_priv->child_dev_num; i++) {
		p_child = dev_priv->child_dev + i;

		if (p_child->dvo_port == PORT_IDPD &&
		    p_child->device_type == DEVICE_TYPE_eDP)
			return true;
	}
	return false;
}

2160 2161 2162
static void
intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
{
2163
	intel_attach_force_audio_property(connector);
2164
	intel_attach_broadcast_rgb_property(connector);
2165 2166
}

2167 2168 2169 2170 2171
void
intel_dp_init(struct drm_device *dev, int output_reg)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
C
Chris Wilson 已提交
2172
	struct intel_dp *intel_dp;
2173
	struct intel_encoder *intel_encoder;
2174
	struct intel_connector *intel_connector;
2175
	const char *name = NULL;
2176
	int type;
2177

C
Chris Wilson 已提交
2178 2179
	intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
	if (!intel_dp)
2180 2181
		return;

2182
	intel_dp->output_reg = output_reg;
2183
	intel_dp->dpms_mode = -1;
2184

2185 2186
	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
C
Chris Wilson 已提交
2187
		kfree(intel_dp);
2188 2189
		return;
	}
C
Chris Wilson 已提交
2190
	intel_encoder = &intel_dp->base;
2191

C
Chris Wilson 已提交
2192
	if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
2193
		if (intel_dpd_is_edp(dev))
C
Chris Wilson 已提交
2194
			intel_dp->is_pch_edp = true;
2195

2196
	if (output_reg == DP_A || is_pch_edp(intel_dp)) {
2197 2198 2199 2200 2201 2202 2203
		type = DRM_MODE_CONNECTOR_eDP;
		intel_encoder->type = INTEL_OUTPUT_EDP;
	} else {
		type = DRM_MODE_CONNECTOR_DisplayPort;
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
	}

2204
	connector = &intel_connector->base;
2205
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
2206 2207
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

2208 2209
	connector->polled = DRM_CONNECTOR_POLL_HPD;

2210
	if (output_reg == DP_B || output_reg == PCH_DP_B)
2211
		intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
2212
	else if (output_reg == DP_C || output_reg == PCH_DP_C)
2213
		intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
2214
	else if (output_reg == DP_D || output_reg == PCH_DP_D)
2215
		intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
2216

2217
	if (is_edp(intel_dp)) {
2218
		intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
2219 2220 2221
		INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
				  ironlake_panel_vdd_work);
	}
Z
Zhenyu Wang 已提交
2222

J
Jesse Barnes 已提交
2223
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
2224 2225 2226
	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

2227
	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
2228
			 DRM_MODE_ENCODER_TMDS);
2229
	drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
2230

2231
	intel_connector_attach_encoder(intel_connector, intel_encoder);
2232 2233 2234
	drm_sysfs_connector_add(connector);

	/* Set up the DDC bus. */
2235
	switch (output_reg) {
2236 2237 2238
		case DP_A:
			name = "DPDDC-A";
			break;
2239 2240
		case DP_B:
		case PCH_DP_B:
2241 2242
			dev_priv->hotplug_supported_mask |=
				HDMIB_HOTPLUG_INT_STATUS;
2243 2244 2245 2246
			name = "DPDDC-B";
			break;
		case DP_C:
		case PCH_DP_C:
2247 2248
			dev_priv->hotplug_supported_mask |=
				HDMIC_HOTPLUG_INT_STATUS;
2249 2250 2251 2252
			name = "DPDDC-C";
			break;
		case DP_D:
		case PCH_DP_D:
2253 2254
			dev_priv->hotplug_supported_mask |=
				HDMID_HOTPLUG_INT_STATUS;
2255 2256 2257 2258
			name = "DPDDC-D";
			break;
	}

J
Jesse Barnes 已提交
2259 2260
	/* Cache some DPCD data in the eDP case */
	if (is_edp(intel_dp)) {
2261
		bool ret;
2262 2263
		struct edp_power_seq	cur, vbt;
		u32 pp_on, pp_off, pp_div;
2264 2265

		pp_on = I915_READ(PCH_PP_ON_DELAYS);
2266
		pp_off = I915_READ(PCH_PP_OFF_DELAYS);
2267
		pp_div = I915_READ(PCH_PP_DIVISOR);
J
Jesse Barnes 已提交
2268

2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306
		/* Pull timing values out of registers */
		cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
			PANEL_POWER_UP_DELAY_SHIFT;

		cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
			PANEL_LIGHT_ON_DELAY_SHIFT;
		
		cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
			PANEL_LIGHT_OFF_DELAY_SHIFT;

		cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
			PANEL_POWER_DOWN_DELAY_SHIFT;

		cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
			       PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;

		DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
			      cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);

		vbt = dev_priv->edp.pps;

		DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
			      vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);

#define get_delay(field)	((max(cur.field, vbt.field) + 9) / 10)

		intel_dp->panel_power_up_delay = get_delay(t1_t3);
		intel_dp->backlight_on_delay = get_delay(t8);
		intel_dp->backlight_off_delay = get_delay(t9);
		intel_dp->panel_power_down_delay = get_delay(t10);
		intel_dp->panel_power_cycle_delay = get_delay(t11_t12);

		DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
			      intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
			      intel_dp->panel_power_cycle_delay);

		DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
			      intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
2307

2308
		intel_dp->panel_off_jiffies = jiffies - intel_dp->panel_power_down_delay;
2309 2310

		ironlake_edp_panel_vdd_on(intel_dp);
2311
		ret = intel_dp_get_dpcd(intel_dp);
2312
		ironlake_edp_panel_vdd_off(intel_dp, false);
2313
		if (ret) {
2314 2315 2316
			if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
				dev_priv->no_aux_handshake =
					intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
J
Jesse Barnes 已提交
2317 2318
					DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
		} else {
2319
			/* if this fails, presume the device is a ghost */
2320
			DRM_INFO("failed to retrieve link info, disabling eDP\n");
2321
			intel_dp_encoder_destroy(&intel_dp->base.base);
2322
			intel_dp_destroy(&intel_connector->base);
2323
			return;
J
Jesse Barnes 已提交
2324 2325 2326
		}
	}

2327 2328
	intel_dp_i2c_init(intel_dp, intel_connector, name);

2329
	intel_encoder->hot_plug = intel_dp_hot_plug;
2330

2331
	if (is_edp(intel_dp)) {
2332 2333
		dev_priv->int_edp_connector = connector;
		intel_panel_setup_backlight(dev);
2334 2335
	}

2336 2337
	intel_dp_add_properties(intel_dp, connector);

2338 2339 2340 2341 2342 2343 2344 2345 2346
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}