intel_dp.c 45.3 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
/*
 * Copyright © 2008 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Keith Packard <keithp@keithp.com>
 *
 */

#include <linux/i2c.h>
29
#include <linux/slab.h>
30 31 32 33 34 35 36
#include "drmP.h"
#include "drm.h"
#include "drm_crtc.h"
#include "drm_crtc_helper.h"
#include "intel_drv.h"
#include "i915_drm.h"
#include "i915_drv.h"
37
#include "drm_dp_helper.h"
38

39

40 41 42 43 44
#define DP_LINK_STATUS_SIZE	6
#define DP_LINK_CHECK_TIMEOUT	(10 * 1000)

#define DP_LINK_CONFIGURATION_SIZE	9

C
Chris Wilson 已提交
45 46
struct intel_dp {
	struct intel_encoder base;
47 48 49 50
	uint32_t output_reg;
	uint32_t DP;
	uint8_t  link_configuration[DP_LINK_CONFIGURATION_SIZE];
	bool has_audio;
51
	int dpms_mode;
52 53 54 55 56
	uint8_t link_bw;
	uint8_t lane_count;
	uint8_t dpcd[4];
	struct i2c_adapter adapter;
	struct i2c_algo_dp_aux_data algo;
57
	bool is_pch_edp;
58 59
	uint8_t	train_set[4];
	uint8_t link_status[DP_LINK_STATUS_SIZE];
60 61
};

62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86
/**
 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
 * @intel_dp: DP struct
 *
 * If a CPU or PCH DP output is attached to an eDP panel, this function
 * will return true, and false otherwise.
 */
static bool is_edp(struct intel_dp *intel_dp)
{
	return intel_dp->base.type == INTEL_OUTPUT_EDP;
}

/**
 * is_pch_edp - is the port on the PCH and attached to an eDP panel?
 * @intel_dp: DP struct
 *
 * Returns true if the given DP struct corresponds to a PCH DP port attached
 * to an eDP panel, false otherwise.  Helpful for determining whether we
 * may need FDI resources for a given DP output or not.
 */
static bool is_pch_edp(struct intel_dp *intel_dp)
{
	return intel_dp->is_pch_edp;
}

C
Chris Wilson 已提交
87 88
static struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
{
89
	return container_of(encoder, struct intel_dp, base.base);
C
Chris Wilson 已提交
90
}
91

92 93 94 95 96 97
static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
{
	return container_of(intel_attached_encoder(connector),
			    struct intel_dp, base);
}

98 99
static void intel_dp_start_link_train(struct intel_dp *intel_dp);
static void intel_dp_complete_link_train(struct intel_dp *intel_dp);
C
Chris Wilson 已提交
100
static void intel_dp_link_down(struct intel_dp *intel_dp);
101

102
void
103
intel_edp_link_config (struct intel_encoder *intel_encoder,
C
Chris Wilson 已提交
104
		       int *lane_num, int *link_bw)
105
{
C
Chris Wilson 已提交
106
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
107

C
Chris Wilson 已提交
108 109
	*lane_num = intel_dp->lane_count;
	if (intel_dp->link_bw == DP_LINK_BW_1_62)
110
		*link_bw = 162000;
C
Chris Wilson 已提交
111
	else if (intel_dp->link_bw == DP_LINK_BW_2_7)
112 113 114
		*link_bw = 270000;
}

115
static int
C
Chris Wilson 已提交
116
intel_dp_max_lane_count(struct intel_dp *intel_dp)
117 118 119
{
	int max_lane_count = 4;

C
Chris Wilson 已提交
120 121
	if (intel_dp->dpcd[0] >= 0x11) {
		max_lane_count = intel_dp->dpcd[2] & 0x1f;
122 123 124 125 126 127 128 129 130 131 132
		switch (max_lane_count) {
		case 1: case 2: case 4:
			break;
		default:
			max_lane_count = 4;
		}
	}
	return max_lane_count;
}

static int
C
Chris Wilson 已提交
133
intel_dp_max_link_bw(struct intel_dp *intel_dp)
134
{
C
Chris Wilson 已提交
135
	int max_link_bw = intel_dp->dpcd[1];
136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158

	switch (max_link_bw) {
	case DP_LINK_BW_1_62:
	case DP_LINK_BW_2_7:
		break;
	default:
		max_link_bw = DP_LINK_BW_1_62;
		break;
	}
	return max_link_bw;
}

static int
intel_dp_link_clock(uint8_t link_bw)
{
	if (link_bw == DP_LINK_BW_2_7)
		return 270000;
	else
		return 162000;
}

/* I think this is a fiction */
static int
C
Chris Wilson 已提交
159
intel_dp_link_required(struct drm_device *dev, struct intel_dp *intel_dp, int pixel_clock)
160
{
161 162
	struct drm_i915_private *dev_priv = dev->dev_private;

163
	if (is_edp(intel_dp))
164
		return (pixel_clock * dev_priv->edp.bpp + 7) / 8;
165 166
	else
		return pixel_clock * 3;
167 168
}

169 170 171 172 173 174
static int
intel_dp_max_data_rate(int max_link_clock, int max_lanes)
{
	return (max_link_clock * max_lanes * 8) / 10;
}

175 176 177 178
static int
intel_dp_mode_valid(struct drm_connector *connector,
		    struct drm_display_mode *mode)
{
179
	struct intel_dp *intel_dp = intel_attached_dp(connector);
180 181
	struct drm_device *dev = connector->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
182 183
	int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_dp));
	int max_lanes = intel_dp_max_lane_count(intel_dp);
184

185
	if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
186 187 188 189 190 191 192
		if (mode->hdisplay > dev_priv->panel_fixed_mode->hdisplay)
			return MODE_PANEL;

		if (mode->vdisplay > dev_priv->panel_fixed_mode->vdisplay)
			return MODE_PANEL;
	}

193 194
	/* only refuse the mode on non eDP since we have seen some wierd eDP panels
	   which are outside spec tolerances but somehow work by magic */
195
	if (!is_edp(intel_dp) &&
C
Chris Wilson 已提交
196
	    (intel_dp_link_required(connector->dev, intel_dp, mode->clock)
197
	     > intel_dp_max_data_rate(max_link_clock, max_lanes)))
198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228
		return MODE_CLOCK_HIGH;

	if (mode->clock < 10000)
		return MODE_CLOCK_LOW;

	return MODE_OK;
}

static uint32_t
pack_aux(uint8_t *src, int src_bytes)
{
	int	i;
	uint32_t v = 0;

	if (src_bytes > 4)
		src_bytes = 4;
	for (i = 0; i < src_bytes; i++)
		v |= ((uint32_t) src[i]) << ((3-i) * 8);
	return v;
}

static void
unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
{
	int i;
	if (dst_bytes > 4)
		dst_bytes = 4;
	for (i = 0; i < dst_bytes; i++)
		dst[i] = src >> ((3-i) * 8);
}

229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258
/* hrawclock is 1/4 the FSB frequency */
static int
intel_hrawclk(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t clkcfg;

	clkcfg = I915_READ(CLKCFG);
	switch (clkcfg & CLKCFG_FSB_MASK) {
	case CLKCFG_FSB_400:
		return 100;
	case CLKCFG_FSB_533:
		return 133;
	case CLKCFG_FSB_667:
		return 166;
	case CLKCFG_FSB_800:
		return 200;
	case CLKCFG_FSB_1067:
		return 266;
	case CLKCFG_FSB_1333:
		return 333;
	/* these two are just a guess; one of them might be right */
	case CLKCFG_FSB_1600:
	case CLKCFG_FSB_1600_ALT:
		return 400;
	default:
		return 133;
	}
}

259
static int
C
Chris Wilson 已提交
260
intel_dp_aux_ch(struct intel_dp *intel_dp,
261 262 263
		uint8_t *send, int send_bytes,
		uint8_t *recv, int recv_size)
{
C
Chris Wilson 已提交
264
	uint32_t output_reg = intel_dp->output_reg;
265
	struct drm_device *dev = intel_dp->base.base.dev;
266 267 268 269 270 271
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t ch_ctl = output_reg + 0x10;
	uint32_t ch_data = ch_ctl + 4;
	int i;
	int recv_bytes;
	uint32_t status;
272
	uint32_t aux_clock_divider;
273
	int try, precharge;
274 275

	/* The clock divider is based off the hrawclk,
276 277
	 * and would like to run at 2MHz. So, take the
	 * hrawclk value and divide by 2 and use that
278 279 280
	 *
	 * Note that PCH attached eDP panels should use a 125MHz input
	 * clock divider.
281
	 */
282
	if (is_edp(intel_dp) && !is_pch_edp(intel_dp)) {
283 284 285 286 287
		if (IS_GEN6(dev))
			aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
		else
			aux_clock_divider = 225; /* eDP input clock at 450Mhz */
	} else if (HAS_PCH_SPLIT(dev))
288
		aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
289 290 291
	else
		aux_clock_divider = intel_hrawclk(dev) / 2;

292 293 294 295 296
	if (IS_GEN6(dev))
		precharge = 3;
	else
		precharge = 5;

297 298 299 300 301 302
	if (I915_READ(ch_ctl) & DP_AUX_CH_CTL_SEND_BUSY) {
		DRM_ERROR("dp_aux_ch not started status 0x%08x\n",
			  I915_READ(ch_ctl));
		return -EBUSY;
	}

303 304 305
	/* Must try at least 3 times according to DP spec */
	for (try = 0; try < 5; try++) {
		/* Load the send data into the aux channel data registers */
306 307 308
		for (i = 0; i < send_bytes; i += 4)
			I915_WRITE(ch_data + i,
				   pack_aux(send + i, send_bytes - i));
309 310
	
		/* Send the command and wait for it to complete */
311 312 313 314 315 316 317 318 319
		I915_WRITE(ch_ctl,
			   DP_AUX_CH_CTL_SEND_BUSY |
			   DP_AUX_CH_CTL_TIME_OUT_400us |
			   (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
			   (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
			   (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
320 321 322 323
		for (;;) {
			status = I915_READ(ch_ctl);
			if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
				break;
324
			udelay(100);
325 326 327
		}
	
		/* Clear done status and any errors */
328 329 330 331 332 333
		I915_WRITE(ch_ctl,
			   status |
			   DP_AUX_CH_CTL_DONE |
			   DP_AUX_CH_CTL_TIME_OUT_ERROR |
			   DP_AUX_CH_CTL_RECEIVE_ERROR);
		if (status & DP_AUX_CH_CTL_DONE)
334 335 336 337
			break;
	}

	if ((status & DP_AUX_CH_CTL_DONE) == 0) {
338
		DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
339
		return -EBUSY;
340 341 342 343 344
	}

	/* Check for timeout or receive error.
	 * Timeouts occur when the sink is not connected
	 */
345
	if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
346
		DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
347 348
		return -EIO;
	}
349 350 351

	/* Timeouts occur when the device isn't connected, so they're
	 * "normal" -- don't fill the kernel log with these */
352
	if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
353
		DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
354
		return -ETIMEDOUT;
355 356 357 358 359 360 361 362
	}

	/* Unload any bytes sent back from the other side */
	recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
		      DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
	if (recv_bytes > recv_size)
		recv_bytes = recv_size;
	
363 364 365
	for (i = 0; i < recv_bytes; i += 4)
		unpack_aux(I915_READ(ch_data + i),
			   recv + i, recv_bytes - i);
366 367 368 369 370 371

	return recv_bytes;
}

/* Write data to the aux channel in native mode */
static int
C
Chris Wilson 已提交
372
intel_dp_aux_native_write(struct intel_dp *intel_dp,
373 374 375 376 377 378 379 380 381 382 383
			  uint16_t address, uint8_t *send, int send_bytes)
{
	int ret;
	uint8_t	msg[20];
	int msg_bytes;
	uint8_t	ack;

	if (send_bytes > 16)
		return -1;
	msg[0] = AUX_NATIVE_WRITE << 4;
	msg[1] = address >> 8;
384
	msg[2] = address & 0xff;
385 386 387 388
	msg[3] = send_bytes - 1;
	memcpy(&msg[4], send, send_bytes);
	msg_bytes = send_bytes + 4;
	for (;;) {
C
Chris Wilson 已提交
389
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
390 391 392 393 394 395 396
		if (ret < 0)
			return ret;
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
			break;
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
397
			return -EIO;
398 399 400 401 402 403
	}
	return send_bytes;
}

/* Write a single byte to the aux channel in native mode */
static int
C
Chris Wilson 已提交
404
intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
405 406
			    uint16_t address, uint8_t byte)
{
C
Chris Wilson 已提交
407
	return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
408 409 410 411
}

/* read bytes from a native aux channel */
static int
C
Chris Wilson 已提交
412
intel_dp_aux_native_read(struct intel_dp *intel_dp,
413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430
			 uint16_t address, uint8_t *recv, int recv_bytes)
{
	uint8_t msg[4];
	int msg_bytes;
	uint8_t reply[20];
	int reply_bytes;
	uint8_t ack;
	int ret;

	msg[0] = AUX_NATIVE_READ << 4;
	msg[1] = address >> 8;
	msg[2] = address & 0xff;
	msg[3] = recv_bytes - 1;

	msg_bytes = 4;
	reply_bytes = recv_bytes + 1;

	for (;;) {
C
Chris Wilson 已提交
431
		ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
432
				      reply, reply_bytes);
433 434 435
		if (ret == 0)
			return -EPROTO;
		if (ret < 0)
436 437 438 439 440 441 442 443 444
			return ret;
		ack = reply[0];
		if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
			memcpy(recv, reply + 1, ret - 1);
			return ret - 1;
		}
		else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
			udelay(100);
		else
445
			return -EIO;
446 447 448 449
	}
}

static int
450 451
intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
		    uint8_t write_byte, uint8_t *read_byte)
452
{
453
	struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
C
Chris Wilson 已提交
454 455 456
	struct intel_dp *intel_dp = container_of(adapter,
						struct intel_dp,
						adapter);
457 458 459 460 461 462 463 464 465 466 467 468 469 470 471
	uint16_t address = algo_data->address;
	uint8_t msg[5];
	uint8_t reply[2];
	int msg_bytes;
	int reply_bytes;
	int ret;

	/* Set up the command byte */
	if (mode & MODE_I2C_READ)
		msg[0] = AUX_I2C_READ << 4;
	else
		msg[0] = AUX_I2C_WRITE << 4;

	if (!(mode & MODE_I2C_STOP))
		msg[0] |= AUX_I2C_MOT << 4;
472

473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494
	msg[1] = address >> 8;
	msg[2] = address;

	switch (mode) {
	case MODE_I2C_WRITE:
		msg[3] = 0;
		msg[4] = write_byte;
		msg_bytes = 5;
		reply_bytes = 1;
		break;
	case MODE_I2C_READ:
		msg[3] = 0;
		msg_bytes = 4;
		reply_bytes = 2;
		break;
	default:
		msg_bytes = 3;
		reply_bytes = 1;
		break;
	}

	for (;;) {
C
Chris Wilson 已提交
495
	  ret = intel_dp_aux_ch(intel_dp,
496 497 498
				msg, msg_bytes,
				reply, reply_bytes);
		if (ret < 0) {
499
			DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
500 501 502 503 504 505 506 507 508
			return ret;
		}
		switch (reply[0] & AUX_I2C_REPLY_MASK) {
		case AUX_I2C_REPLY_ACK:
			if (mode == MODE_I2C_READ) {
				*read_byte = reply[1];
			}
			return reply_bytes - 1;
		case AUX_I2C_REPLY_NACK:
509
			DRM_DEBUG_KMS("aux_ch nack\n");
510 511
			return -EREMOTEIO;
		case AUX_I2C_REPLY_DEFER:
512
			DRM_DEBUG_KMS("aux_ch defer\n");
513 514 515 516 517 518 519
			udelay(100);
			break;
		default:
			DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
			return -EREMOTEIO;
		}
	}
520 521 522
}

static int
C
Chris Wilson 已提交
523
intel_dp_i2c_init(struct intel_dp *intel_dp,
524
		  struct intel_connector *intel_connector, const char *name)
525
{
Z
Zhenyu Wang 已提交
526
	DRM_DEBUG_KMS("i2c_init %s\n", name);
C
Chris Wilson 已提交
527 528 529 530 531 532 533 534 535 536 537 538 539
	intel_dp->algo.running = false;
	intel_dp->algo.address = 0;
	intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;

	memset(&intel_dp->adapter, '\0', sizeof (intel_dp->adapter));
	intel_dp->adapter.owner = THIS_MODULE;
	intel_dp->adapter.class = I2C_CLASS_DDC;
	strncpy (intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
	intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
	intel_dp->adapter.algo_data = &intel_dp->algo;
	intel_dp->adapter.dev.parent = &intel_connector->base.kdev;

	return i2c_dp_aux_add_bus(&intel_dp->adapter);
540 541 542 543 544 545
}

static bool
intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
		    struct drm_display_mode *adjusted_mode)
{
546 547
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
548
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
549
	int lane_count, clock;
C
Chris Wilson 已提交
550 551
	int max_lane_count = intel_dp_max_lane_count(intel_dp);
	int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
552 553
	static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };

554
	if (is_edp(intel_dp) && dev_priv->panel_fixed_mode) {
555 556 557
		intel_fixed_panel_mode(dev_priv->panel_fixed_mode, adjusted_mode);
		intel_pch_panel_fitting(dev, DRM_MODE_SCALE_FULLSCREEN,
					mode, adjusted_mode);
558 559 560 561 562 563 564
		/*
		 * the mode->clock is used to calculate the Data&Link M/N
		 * of the pipe. For the eDP the fixed clock should be used.
		 */
		mode->clock = dev_priv->panel_fixed_mode->clock;
	}

565 566
	for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
		for (clock = 0; clock <= max_clock; clock++) {
567
			int link_avail = intel_dp_max_data_rate(intel_dp_link_clock(bws[clock]), lane_count);
568

C
Chris Wilson 已提交
569
			if (intel_dp_link_required(encoder->dev, intel_dp, mode->clock)
570
					<= link_avail) {
C
Chris Wilson 已提交
571 572 573
				intel_dp->link_bw = bws[clock];
				intel_dp->lane_count = lane_count;
				adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
574 575
				DRM_DEBUG_KMS("Display port link bw %02x lane "
						"count %d clock %d\n",
C
Chris Wilson 已提交
576
				       intel_dp->link_bw, intel_dp->lane_count,
577 578 579 580 581
				       adjusted_mode->clock);
				return true;
			}
		}
	}
582

583
	if (is_edp(intel_dp)) {
584
		/* okay we failed just pick the highest */
C
Chris Wilson 已提交
585 586 587
		intel_dp->lane_count = max_lane_count;
		intel_dp->link_bw = bws[max_clock];
		adjusted_mode->clock = intel_dp_link_clock(intel_dp->link_bw);
588 589
		DRM_DEBUG_KMS("Force picking display port link bw %02x lane "
			      "count %d clock %d\n",
C
Chris Wilson 已提交
590
			      intel_dp->link_bw, intel_dp->lane_count,
591
			      adjusted_mode->clock);
592

593 594
		return true;
	}
595

596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
	return false;
}

struct intel_dp_m_n {
	uint32_t	tu;
	uint32_t	gmch_m;
	uint32_t	gmch_n;
	uint32_t	link_m;
	uint32_t	link_n;
};

static void
intel_reduce_ratio(uint32_t *num, uint32_t *den)
{
	while (*num > 0xffffff || *den > 0xffffff) {
		*num >>= 1;
		*den >>= 1;
	}
}

static void
617
intel_dp_compute_m_n(int bpp,
618 619 620 621 622 623
		     int nlanes,
		     int pixel_clock,
		     int link_clock,
		     struct intel_dp_m_n *m_n)
{
	m_n->tu = 64;
624
	m_n->gmch_m = (pixel_clock * bpp) >> 3;
625 626 627 628 629 630 631
	m_n->gmch_n = link_clock * nlanes;
	intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
	m_n->link_m = pixel_clock;
	m_n->link_n = link_clock;
	intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
}

632 633 634 635 636 637 638
bool intel_pch_has_edp(struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
639
		struct intel_dp *intel_dp;
640

C
Chris Wilson 已提交
641
		if (encoder->crtc != crtc)
642 643
			continue;

C
Chris Wilson 已提交
644 645 646
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
			return intel_dp->is_pch_edp;
647 648 649 650
	}
	return false;
}

651 652 653 654 655 656
void
intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
		 struct drm_display_mode *adjusted_mode)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
657
	struct drm_encoder *encoder;
658 659
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
660
	int lane_count = 4, bpp = 24;
661 662 663
	struct intel_dp_m_n m_n;

	/*
664
	 * Find the lane count in the intel_encoder private
665
	 */
666
	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
667
		struct intel_dp *intel_dp;
668

669
		if (encoder->crtc != crtc)
670 671
			continue;

C
Chris Wilson 已提交
672 673 674
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT) {
			lane_count = intel_dp->lane_count;
675
			if (is_pch_edp(intel_dp))
676
				bpp = dev_priv->edp.bpp;
677 678 679 680 681 682 683 684 685
			break;
		}
	}

	/*
	 * Compute the GMCH and Link ratios. The '3' here is
	 * the number of bytes_per_pixel post-LUT, which we always
	 * set up for 8-bits of R/G/B, or 3 bytes total.
	 */
686
	intel_dp_compute_m_n(bpp, lane_count,
687 688
			     mode->clock, adjusted_mode->clock, &m_n);

689
	if (HAS_PCH_SPLIT(dev)) {
690 691 692 693 694 695 696 697 698 699 700 701 702 703 704
		if (intel_crtc->pipe == 0) {
			I915_WRITE(TRANSA_DATA_M1,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
			I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
			I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
		} else {
			I915_WRITE(TRANSB_DATA_M1,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
			I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
			I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
		}
705
	} else {
706 707 708 709 710 711 712 713 714 715 716 717 718 719 720 721 722
		if (intel_crtc->pipe == 0) {
			I915_WRITE(PIPEA_GMCH_DATA_M,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(PIPEA_GMCH_DATA_N,
				   m_n.gmch_n);
			I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
			I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
		} else {
			I915_WRITE(PIPEB_GMCH_DATA_M,
				   ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
				   m_n.gmch_m);
			I915_WRITE(PIPEB_GMCH_DATA_N,
					m_n.gmch_n);
			I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
			I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
		}
723 724 725 726 727 728 729
	}
}

static void
intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
		  struct drm_display_mode *adjusted_mode)
{
730
	struct drm_device *dev = encoder->dev;
C
Chris Wilson 已提交
731
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
732
	struct drm_crtc *crtc = intel_dp->base.base.crtc;
733 734
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);

C
Chris Wilson 已提交
735
	intel_dp->DP = (DP_VOLTAGE_0_4 |
736 737 738
		       DP_PRE_EMPHASIS_0);

	if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
C
Chris Wilson 已提交
739
		intel_dp->DP |= DP_SYNC_HS_HIGH;
740
	if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
C
Chris Wilson 已提交
741
		intel_dp->DP |= DP_SYNC_VS_HIGH;
742

743
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
C
Chris Wilson 已提交
744
		intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
745
	else
C
Chris Wilson 已提交
746
		intel_dp->DP |= DP_LINK_TRAIN_OFF;
747

C
Chris Wilson 已提交
748
	switch (intel_dp->lane_count) {
749
	case 1:
C
Chris Wilson 已提交
750
		intel_dp->DP |= DP_PORT_WIDTH_1;
751 752
		break;
	case 2:
C
Chris Wilson 已提交
753
		intel_dp->DP |= DP_PORT_WIDTH_2;
754 755
		break;
	case 4:
C
Chris Wilson 已提交
756
		intel_dp->DP |= DP_PORT_WIDTH_4;
757 758
		break;
	}
C
Chris Wilson 已提交
759 760
	if (intel_dp->has_audio)
		intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
761

C
Chris Wilson 已提交
762 763 764
	memset(intel_dp->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
	intel_dp->link_configuration[0] = intel_dp->link_bw;
	intel_dp->link_configuration[1] = intel_dp->lane_count;
765 766

	/*
767
	 * Check for DPCD version > 1.1 and enhanced framing support
768
	 */
C
Chris Wilson 已提交
769 770 771
	if (intel_dp->dpcd[0] >= 0x11 && (intel_dp->dpcd[2] & DP_ENHANCED_FRAME_CAP)) {
		intel_dp->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
		intel_dp->DP |= DP_ENHANCED_FRAMING;
772 773
	}

774 775
	/* CPT DP's pipe select is decided in TRANS_DP_CTL */
	if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
C
Chris Wilson 已提交
776
		intel_dp->DP |= DP_PIPEB_SELECT;
777

778
	if (is_edp(intel_dp)) {
779
		/* don't miss out required setting for eDP */
C
Chris Wilson 已提交
780
		intel_dp->DP |= DP_PLL_ENABLE;
781
		if (adjusted_mode->clock < 200000)
C
Chris Wilson 已提交
782
			intel_dp->DP |= DP_PLL_FREQ_160MHZ;
783
		else
C
Chris Wilson 已提交
784
			intel_dp->DP |= DP_PLL_FREQ_270MHZ;
785
	}
786 787
}

J
Jesse Barnes 已提交
788 789
/* Returns true if the panel was already on when called */
static bool ironlake_edp_panel_on (struct drm_device *dev)
790 791
{
	struct drm_i915_private *dev_priv = dev->dev_private;
792
	u32 pp;
793

794
	if (I915_READ(PCH_PP_STATUS) & PP_ON)
J
Jesse Barnes 已提交
795
		return true;
796 797

	pp = I915_READ(PCH_PP_CONTROL);
798 799 800 801 802 803

	/* ILK workaround: disable reset around power sequence */
	pp &= ~PANEL_POWER_RESET;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);

J
Jesse Barnes 已提交
804
	pp |= POWER_TARGET_ON;
805 806
	I915_WRITE(PCH_PP_CONTROL, pp);

807 808 809 810 811
	/* Ouch. We need to wait here for some panels, like Dell e6510
	 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
	 */
	msleep(300);

812
	if (wait_for(I915_READ(PCH_PP_STATUS) & PP_ON, 5000))
813 814
		DRM_ERROR("panel on wait timed out: 0x%08x\n",
			  I915_READ(PCH_PP_STATUS));
815

816
	pp &= ~(PANEL_UNLOCK_REGS);
817
	pp |= PANEL_POWER_RESET; /* restore panel reset bit */
818
	I915_WRITE(PCH_PP_CONTROL, pp);
819
	POSTING_READ(PCH_PP_CONTROL);
J
Jesse Barnes 已提交
820 821

	return false;
822 823 824 825 826
}

static void ironlake_edp_panel_off (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
827
	u32 pp;
828 829

	pp = I915_READ(PCH_PP_CONTROL);
830 831 832 833 834 835

	/* ILK workaround: disable reset around power sequence */
	pp &= ~PANEL_POWER_RESET;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);

836 837 838
	pp &= ~POWER_TARGET_ON;
	I915_WRITE(PCH_PP_CONTROL, pp);

839
	if (wait_for((I915_READ(PCH_PP_STATUS) & PP_ON) == 0, 5000))
840 841
		DRM_ERROR("panel off wait timed out: 0x%08x\n",
			  I915_READ(PCH_PP_STATUS));
842 843

	/* Make sure VDD is enabled so DP AUX will work */
844
	pp |= PANEL_POWER_RESET; /* restore panel reset bit */
845
	I915_WRITE(PCH_PP_CONTROL, pp);
846
	POSTING_READ(PCH_PP_CONTROL);
847 848 849 850 851

	/* Ouch. We need to wait here for some panels, like Dell e6510
	 * https://bugs.freedesktop.org/show_bug.cgi?id=29278i
	 */
	msleep(300);
852 853
}

854 855 856 857 858 859 860 861 862
static void ironlake_edp_panel_vdd_on(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

	pp = I915_READ(PCH_PP_CONTROL);
	pp |= EDP_FORCE_VDD;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);
863
	msleep(300);
864 865 866 867 868 869 870 871 872 873 874
}

static void ironlake_edp_panel_vdd_off(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

	pp = I915_READ(PCH_PP_CONTROL);
	pp &= ~EDP_FORCE_VDD;
	I915_WRITE(PCH_PP_CONTROL, pp);
	POSTING_READ(PCH_PP_CONTROL);
875
	msleep(300);
876 877
}

878
static void ironlake_edp_backlight_on (struct drm_device *dev)
879 880 881 882
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

883
	DRM_DEBUG_KMS("\n");
884 885 886 887 888
	pp = I915_READ(PCH_PP_CONTROL);
	pp |= EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
}

889
static void ironlake_edp_backlight_off (struct drm_device *dev)
890 891 892 893
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 pp;

894
	DRM_DEBUG_KMS("\n");
895 896 897 898
	pp = I915_READ(PCH_PP_CONTROL);
	pp &= ~EDP_BLC_ENABLE;
	I915_WRITE(PCH_PP_CONTROL, pp);
}
899

900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920
static void ironlake_edp_pll_on(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	DRM_DEBUG_KMS("\n");
	dpa_ctl = I915_READ(DP_A);
	dpa_ctl &= ~DP_PLL_ENABLE;
	I915_WRITE(DP_A, dpa_ctl);
}

static void ironlake_edp_pll_off(struct drm_encoder *encoder)
{
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 dpa_ctl;

	dpa_ctl = I915_READ(DP_A);
	dpa_ctl |= DP_PLL_ENABLE;
	I915_WRITE(DP_A, dpa_ctl);
921
	POSTING_READ(DP_A);
922 923 924 925 926 927 928 929 930 931
	udelay(200);
}

static void intel_dp_prepare(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = encoder->dev;
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);

932
	if (is_edp(intel_dp)) {
933
		ironlake_edp_panel_off(dev);
934
		ironlake_edp_backlight_off(dev);
935
		ironlake_edp_panel_vdd_on(dev);
936 937 938 939 940 941 942 943 944 945 946
		ironlake_edp_pll_on(encoder);
	}
	if (dp_reg & DP_PORT_EN)
		intel_dp_link_down(intel_dp);
}

static void intel_dp_commit(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
	struct drm_device *dev = encoder->dev;

947 948
	intel_dp_start_link_train(intel_dp);

949
	if (is_edp(intel_dp))
950
		ironlake_edp_panel_on(dev);
951 952 953

	intel_dp_complete_link_train(intel_dp);

954
	if (is_edp(intel_dp))
955 956 957
		ironlake_edp_backlight_on(dev);
}

958 959 960
static void
intel_dp_dpms(struct drm_encoder *encoder, int mode)
{
C
Chris Wilson 已提交
961
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);
962
	struct drm_device *dev = encoder->dev;
963
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
964
	uint32_t dp_reg = I915_READ(intel_dp->output_reg);
965 966

	if (mode != DRM_MODE_DPMS_ON) {
967
		if (is_edp(intel_dp)) {
968 969
			ironlake_edp_backlight_off(dev);
			ironlake_edp_panel_off(dev);
970
		}
971 972
		if (dp_reg & DP_PORT_EN)
			intel_dp_link_down(intel_dp);
973
		if (is_edp(intel_dp))
974
			ironlake_edp_pll_off(encoder);
975
	} else {
976
		if (!(dp_reg & DP_PORT_EN)) {
977
			intel_dp_start_link_train(intel_dp);
978
			if (is_edp(intel_dp))
979
				ironlake_edp_panel_on(dev);
980
			intel_dp_complete_link_train(intel_dp);
981
			if (is_edp(intel_dp))
982
				ironlake_edp_backlight_on(dev);
983
		}
984
	}
C
Chris Wilson 已提交
985
	intel_dp->dpms_mode = mode;
986 987 988 989 990 991 992
}

/*
 * Fetch AUX CH registers 0x202 - 0x207 which contain
 * link status information
 */
static bool
993
intel_dp_get_link_status(struct intel_dp *intel_dp)
994 995 996
{
	int ret;

C
Chris Wilson 已提交
997
	ret = intel_dp_aux_native_read(intel_dp,
998
				       DP_LANE0_1_STATUS,
999
				       intel_dp->link_status, DP_LINK_STATUS_SIZE);
1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
	if (ret != DP_LINK_STATUS_SIZE)
		return false;
	return true;
}

static uint8_t
intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
		     int r)
{
	return link_status[r - DP_LANE0_1_STATUS];
}

static uint8_t
intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
				 int lane)
{
	int	    i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
	int	    s = ((lane & 1) ?
			 DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
			 DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
	uint8_t l = intel_dp_link_status(link_status, i);

	return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
}

static uint8_t
intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
				      int lane)
{
	int	    i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
	int	    s = ((lane & 1) ?
			 DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
			 DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
	uint8_t l = intel_dp_link_status(link_status, i);

	return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
}


#if 0
static char	*voltage_names[] = {
	"0.4V", "0.6V", "0.8V", "1.2V"
};
static char	*pre_emph_names[] = {
	"0dB", "3.5dB", "6dB", "9.5dB"
};
static char	*link_train_names[] = {
	"pattern 1", "pattern 2", "idle", "off"
};
#endif

/*
 * These are source-specific values; current Intel hardware supports
 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
 */
#define I830_DP_VOLTAGE_MAX	    DP_TRAIN_VOLTAGE_SWING_800

static uint8_t
intel_dp_pre_emphasis_max(uint8_t voltage_swing)
{
	switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_400:
		return DP_TRAIN_PRE_EMPHASIS_6;
	case DP_TRAIN_VOLTAGE_SWING_600:
		return DP_TRAIN_PRE_EMPHASIS_6;
	case DP_TRAIN_VOLTAGE_SWING_800:
		return DP_TRAIN_PRE_EMPHASIS_3_5;
	case DP_TRAIN_VOLTAGE_SWING_1200:
	default:
		return DP_TRAIN_PRE_EMPHASIS_0;
	}
}

static void
1074
intel_get_adjust_train(struct intel_dp *intel_dp)
1075 1076 1077 1078 1079
{
	uint8_t v = 0;
	uint8_t p = 0;
	int lane;

1080 1081 1082
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
		uint8_t this_v = intel_get_adjust_request_voltage(intel_dp->link_status, lane);
		uint8_t this_p = intel_get_adjust_request_pre_emphasis(intel_dp->link_status, lane);
1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096

		if (this_v > v)
			v = this_v;
		if (this_p > p)
			p = this_p;
	}

	if (v >= I830_DP_VOLTAGE_MAX)
		v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;

	if (p >= intel_dp_pre_emphasis_max(v))
		p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;

	for (lane = 0; lane < 4; lane++)
1097
		intel_dp->train_set[lane] = v | p;
1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137
}

static uint32_t
intel_dp_signal_levels(uint8_t train_set, int lane_count)
{
	uint32_t	signal_levels = 0;

	switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
	case DP_TRAIN_VOLTAGE_SWING_400:
	default:
		signal_levels |= DP_VOLTAGE_0_4;
		break;
	case DP_TRAIN_VOLTAGE_SWING_600:
		signal_levels |= DP_VOLTAGE_0_6;
		break;
	case DP_TRAIN_VOLTAGE_SWING_800:
		signal_levels |= DP_VOLTAGE_0_8;
		break;
	case DP_TRAIN_VOLTAGE_SWING_1200:
		signal_levels |= DP_VOLTAGE_1_2;
		break;
	}
	switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
	case DP_TRAIN_PRE_EMPHASIS_0:
	default:
		signal_levels |= DP_PRE_EMPHASIS_0;
		break;
	case DP_TRAIN_PRE_EMPHASIS_3_5:
		signal_levels |= DP_PRE_EMPHASIS_3_5;
		break;
	case DP_TRAIN_PRE_EMPHASIS_6:
		signal_levels |= DP_PRE_EMPHASIS_6;
		break;
	case DP_TRAIN_PRE_EMPHASIS_9_5:
		signal_levels |= DP_PRE_EMPHASIS_9_5;
		break;
	}
	return signal_levels;
}

1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156
/* Gen6's DP voltage swing and pre-emphasis control */
static uint32_t
intel_gen6_edp_signal_levels(uint8_t train_set)
{
	switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
		return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
		return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
	case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
		return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
	default:
		DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
		return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
	}
}

1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187
static uint8_t
intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
		      int lane)
{
	int i = DP_LANE0_1_STATUS + (lane >> 1);
	int s = (lane & 1) * 4;
	uint8_t l = intel_dp_link_status(link_status, i);

	return (l >> s) & 0xf;
}

/* Check for clock recovery is done on all channels */
static bool
intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
{
	int lane;
	uint8_t lane_status;

	for (lane = 0; lane < lane_count; lane++) {
		lane_status = intel_get_lane_status(link_status, lane);
		if ((lane_status & DP_LANE_CR_DONE) == 0)
			return false;
	}
	return true;
}

/* Check to see if channel eq is done on all channels */
#define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
			 DP_LANE_CHANNEL_EQ_DONE|\
			 DP_LANE_SYMBOL_LOCKED)
static bool
1188
intel_channel_eq_ok(struct intel_dp *intel_dp)
1189 1190 1191 1192 1193
{
	uint8_t lane_align;
	uint8_t lane_status;
	int lane;

1194
	lane_align = intel_dp_link_status(intel_dp->link_status,
1195 1196 1197
					  DP_LANE_ALIGN_STATUS_UPDATED);
	if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
		return false;
1198 1199
	for (lane = 0; lane < intel_dp->lane_count; lane++) {
		lane_status = intel_get_lane_status(intel_dp->link_status, lane);
1200 1201 1202 1203 1204 1205 1206
		if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
			return false;
	}
	return true;
}

static bool
C
Chris Wilson 已提交
1207
intel_dp_set_link_train(struct intel_dp *intel_dp,
1208
			uint32_t dp_reg_value,
1209
			uint8_t dp_train_pat)
1210
{
1211
	struct drm_device *dev = intel_dp->base.base.dev;
1212 1213 1214
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;

C
Chris Wilson 已提交
1215 1216
	I915_WRITE(intel_dp->output_reg, dp_reg_value);
	POSTING_READ(intel_dp->output_reg);
1217

C
Chris Wilson 已提交
1218
	intel_dp_aux_native_write_1(intel_dp,
1219 1220 1221
				    DP_TRAINING_PATTERN_SET,
				    dp_train_pat);

C
Chris Wilson 已提交
1222
	ret = intel_dp_aux_native_write(intel_dp,
1223 1224
					DP_TRAINING_LANE0_SET,
					intel_dp->train_set, 4);
1225 1226 1227 1228 1229 1230
	if (ret != 4)
		return false;

	return true;
}

1231
/* Enable corresponding port and start training pattern 1 */
1232
static void
1233
intel_dp_start_link_train(struct intel_dp *intel_dp)
1234
{
1235
	struct drm_device *dev = intel_dp->base.base.dev;
1236
	struct drm_i915_private *dev_priv = dev->dev_private;
1237
	struct intel_crtc *intel_crtc = to_intel_crtc(intel_dp->base.base.crtc);
1238 1239 1240 1241
	int i;
	uint8_t voltage;
	bool clock_recovery = false;
	int tries;
1242
	u32 reg;
C
Chris Wilson 已提交
1243
	uint32_t DP = intel_dp->DP;
1244

1245 1246 1247 1248
	/* Enable output, wait for it to become active */
	I915_WRITE(intel_dp->output_reg, intel_dp->DP);
	POSTING_READ(intel_dp->output_reg);
	intel_wait_for_vblank(dev, intel_crtc->pipe);
1249 1250

	/* Write the link configuration data */
C
Chris Wilson 已提交
1251 1252 1253
	intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET,
				  intel_dp->link_configuration,
				  DP_LINK_CONFIGURATION_SIZE);
1254 1255

	DP |= DP_PORT_EN;
1256
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1257 1258 1259
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
	else
		DP &= ~DP_LINK_TRAIN_MASK;
1260
	memset(intel_dp->train_set, 0, 4);
1261 1262 1263 1264
	voltage = 0xff;
	tries = 0;
	clock_recovery = false;
	for (;;) {
1265
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1266
		uint32_t    signal_levels;
1267
		if (IS_GEN6(dev) && is_edp(intel_dp)) {
1268
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1269 1270
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1271
			signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
1272 1273
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}
1274

1275
		if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1276 1277 1278 1279
			reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
		else
			reg = DP | DP_LINK_TRAIN_PAT_1;

C
Chris Wilson 已提交
1280
		if (!intel_dp_set_link_train(intel_dp, reg,
1281
					     DP_TRAINING_PATTERN_1))
1282 1283 1284 1285
			break;
		/* Set training pattern 1 */

		udelay(100);
1286
		if (!intel_dp_get_link_status(intel_dp))
1287 1288
			break;

1289
		if (intel_clock_recovery_ok(intel_dp->link_status, intel_dp->lane_count)) {
1290 1291 1292 1293 1294
			clock_recovery = true;
			break;
		}

		/* Check to see if we've tried the max voltage */
C
Chris Wilson 已提交
1295
		for (i = 0; i < intel_dp->lane_count; i++)
1296
			if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
1297
				break;
C
Chris Wilson 已提交
1298
		if (i == intel_dp->lane_count)
1299 1300 1301
			break;

		/* Check to see if we've tried the same voltage 5 times */
1302
		if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
1303 1304 1305 1306 1307
			++tries;
			if (tries == 5)
				break;
		} else
			tries = 0;
1308
		voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
1309

1310 1311
		/* Compute new intel_dp->train_set as requested by target */
		intel_get_adjust_train(intel_dp);
1312 1313
	}

1314 1315 1316 1317 1318 1319
	intel_dp->DP = DP;
}

static void
intel_dp_complete_link_train(struct intel_dp *intel_dp)
{
1320
	struct drm_device *dev = intel_dp->base.base.dev;
1321 1322 1323 1324 1325 1326
	struct drm_i915_private *dev_priv = dev->dev_private;
	bool channel_eq = false;
	int tries;
	u32 reg;
	uint32_t DP = intel_dp->DP;

1327 1328 1329 1330
	/* channel equalization */
	tries = 0;
	channel_eq = false;
	for (;;) {
1331
		/* Use intel_dp->train_set[0] to set the voltage and pre emphasis values */
1332 1333
		uint32_t    signal_levels;

1334
		if (IS_GEN6(dev) && is_edp(intel_dp)) {
1335
			signal_levels = intel_gen6_edp_signal_levels(intel_dp->train_set[0]);
1336 1337
			DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
		} else {
1338
			signal_levels = intel_dp_signal_levels(intel_dp->train_set[0], intel_dp->lane_count);
1339 1340 1341
			DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
		}

1342
		if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1343 1344 1345
			reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
		else
			reg = DP | DP_LINK_TRAIN_PAT_2;
1346 1347

		/* channel eq pattern */
C
Chris Wilson 已提交
1348
		if (!intel_dp_set_link_train(intel_dp, reg,
1349
					     DP_TRAINING_PATTERN_2))
1350 1351 1352
			break;

		udelay(400);
1353
		if (!intel_dp_get_link_status(intel_dp))
1354 1355
			break;

1356
		if (intel_channel_eq_ok(intel_dp)) {
1357 1358 1359 1360 1361 1362 1363 1364
			channel_eq = true;
			break;
		}

		/* Try 5 times */
		if (tries > 5)
			break;

1365 1366
		/* Compute new intel_dp->train_set as requested by target */
		intel_get_adjust_train(intel_dp);
1367 1368 1369
		++tries;
	}

1370
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp))
1371 1372 1373 1374
		reg = DP | DP_LINK_TRAIN_OFF_CPT;
	else
		reg = DP | DP_LINK_TRAIN_OFF;

C
Chris Wilson 已提交
1375 1376 1377
	I915_WRITE(intel_dp->output_reg, reg);
	POSTING_READ(intel_dp->output_reg);
	intel_dp_aux_native_write_1(intel_dp,
1378 1379 1380 1381
				    DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
}

static void
C
Chris Wilson 已提交
1382
intel_dp_link_down(struct intel_dp *intel_dp)
1383
{
1384
	struct drm_device *dev = intel_dp->base.base.dev;
1385
	struct drm_i915_private *dev_priv = dev->dev_private;
C
Chris Wilson 已提交
1386
	uint32_t DP = intel_dp->DP;
1387

1388
	DRM_DEBUG_KMS("\n");
1389

1390
	if (is_edp(intel_dp)) {
1391
		DP &= ~DP_PLL_ENABLE;
C
Chris Wilson 已提交
1392 1393
		I915_WRITE(intel_dp->output_reg, DP);
		POSTING_READ(intel_dp->output_reg);
1394 1395 1396
		udelay(100);
	}

1397
	if (HAS_PCH_CPT(dev) && !is_edp(intel_dp)) {
1398
		DP &= ~DP_LINK_TRAIN_MASK_CPT;
C
Chris Wilson 已提交
1399
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
1400 1401
	} else {
		DP &= ~DP_LINK_TRAIN_MASK;
C
Chris Wilson 已提交
1402
		I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
1403
	}
1404
	POSTING_READ(intel_dp->output_reg);
1405

1406
	msleep(17);
1407

1408
	if (is_edp(intel_dp))
1409
		DP |= DP_LINK_TRAIN_OFF;
C
Chris Wilson 已提交
1410 1411
	I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
	POSTING_READ(intel_dp->output_reg);
1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422 1423
}

/*
 * According to DP spec
 * 5.1.2:
 *  1. Read DPCD
 *  2. Configure link according to Receiver Capabilities
 *  3. Use Link Training from 2.5.3.3 and 3.5.1.3
 *  4. Check link status on receipt of hot-plug interrupt
 */

static void
C
Chris Wilson 已提交
1424
intel_dp_check_link_status(struct intel_dp *intel_dp)
1425
{
1426
	if (!intel_dp->base.base.crtc)
1427 1428
		return;

1429
	if (!intel_dp_get_link_status(intel_dp)) {
C
Chris Wilson 已提交
1430
		intel_dp_link_down(intel_dp);
1431 1432 1433
		return;
	}

1434 1435 1436 1437
	if (!intel_channel_eq_ok(intel_dp)) {
		intel_dp_start_link_train(intel_dp);
		intel_dp_complete_link_train(intel_dp);
	}
1438 1439
}

1440
static enum drm_connector_status
1441
ironlake_dp_detect(struct drm_connector *connector)
1442
{
1443
	struct intel_dp *intel_dp = intel_attached_dp(connector);
1444 1445
	enum drm_connector_status status;

J
Jesse Barnes 已提交
1446
	/* Panel needs power for AUX to work */
1447
	if (is_edp(intel_dp))
1448
		ironlake_edp_panel_vdd_on(connector->dev);
1449
	status = connector_status_disconnected;
C
Chris Wilson 已提交
1450 1451 1452
	if (intel_dp_aux_native_read(intel_dp,
				     0x000, intel_dp->dpcd,
				     sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
1453
	{
C
Chris Wilson 已提交
1454
		if (intel_dp->dpcd[0] != 0)
1455 1456
			status = connector_status_connected;
	}
C
Chris Wilson 已提交
1457 1458
	DRM_DEBUG_KMS("DPCD: %hx%hx%hx%hx\n", intel_dp->dpcd[0],
		      intel_dp->dpcd[1], intel_dp->dpcd[2], intel_dp->dpcd[3]);
1459
	if (is_edp(intel_dp))
1460
		ironlake_edp_panel_vdd_off(connector->dev);
1461 1462 1463
	return status;
}

1464 1465 1466 1467 1468 1469 1470
/**
 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
 *
 * \return true if DP port is connected.
 * \return false if DP port is disconnected.
 */
static enum drm_connector_status
1471
intel_dp_detect(struct drm_connector *connector, bool force)
1472
{
1473
	struct intel_dp *intel_dp = intel_attached_dp(connector);
1474
	struct drm_device *dev = intel_dp->base.base.dev;
1475 1476 1477 1478
	struct drm_i915_private *dev_priv = dev->dev_private;
	uint32_t temp, bit;
	enum drm_connector_status status;

C
Chris Wilson 已提交
1479
	intel_dp->has_audio = false;
1480

1481
	if (HAS_PCH_SPLIT(dev))
1482
		return ironlake_dp_detect(connector);
1483

C
Chris Wilson 已提交
1484
	switch (intel_dp->output_reg) {
1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503
	case DP_B:
		bit = DPB_HOTPLUG_INT_STATUS;
		break;
	case DP_C:
		bit = DPC_HOTPLUG_INT_STATUS;
		break;
	case DP_D:
		bit = DPD_HOTPLUG_INT_STATUS;
		break;
	default:
		return connector_status_unknown;
	}

	temp = I915_READ(PORT_HOTPLUG_STAT);

	if ((temp & bit) == 0)
		return connector_status_disconnected;

	status = connector_status_disconnected;
C
Chris Wilson 已提交
1504 1505 1506
	if (intel_dp_aux_native_read(intel_dp,
				     0x000, intel_dp->dpcd,
				     sizeof (intel_dp->dpcd)) == sizeof (intel_dp->dpcd))
1507
	{
C
Chris Wilson 已提交
1508
		if (intel_dp->dpcd[0] != 0)
1509 1510 1511 1512 1513 1514 1515
			status = connector_status_connected;
	}
	return status;
}

static int intel_dp_get_modes(struct drm_connector *connector)
{
1516
	struct intel_dp *intel_dp = intel_attached_dp(connector);
1517
	struct drm_device *dev = intel_dp->base.base.dev;
1518 1519
	struct drm_i915_private *dev_priv = dev->dev_private;
	int ret;
1520 1521 1522 1523

	/* We should parse the EDID data and find out if it has an audio sink
	 */

1524
	ret = intel_ddc_get_modes(connector, &intel_dp->adapter);
1525
	if (ret) {
1526
		if (is_edp(intel_dp) && !dev_priv->panel_fixed_mode) {
1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
			struct drm_display_mode *newmode;
			list_for_each_entry(newmode, &connector->probed_modes,
					    head) {
				if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
					dev_priv->panel_fixed_mode =
						drm_mode_duplicate(dev, newmode);
					break;
				}
			}
		}

1538
		return ret;
1539
	}
1540 1541

	/* if eDP has no EDID, try to use fixed panel mode from VBT */
1542
	if (is_edp(intel_dp)) {
1543 1544 1545 1546 1547 1548 1549 1550
		if (dev_priv->panel_fixed_mode != NULL) {
			struct drm_display_mode *mode;
			mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
			drm_mode_probed_add(connector, mode);
			return 1;
		}
	}
	return 0;
1551 1552 1553 1554 1555 1556 1557
}

static void
intel_dp_destroy (struct drm_connector *connector)
{
	drm_sysfs_connector_remove(connector);
	drm_connector_cleanup(connector);
1558
	kfree(connector);
1559 1560
}

1561 1562 1563 1564 1565 1566 1567 1568 1569
static void intel_dp_encoder_destroy(struct drm_encoder *encoder)
{
	struct intel_dp *intel_dp = enc_to_intel_dp(encoder);

	i2c_del_adapter(&intel_dp->adapter);
	drm_encoder_cleanup(encoder);
	kfree(intel_dp);
}

1570 1571 1572
static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
	.dpms = intel_dp_dpms,
	.mode_fixup = intel_dp_mode_fixup,
1573
	.prepare = intel_dp_prepare,
1574
	.mode_set = intel_dp_mode_set,
1575
	.commit = intel_dp_commit,
1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587
};

static const struct drm_connector_funcs intel_dp_connector_funcs = {
	.dpms = drm_helper_connector_dpms,
	.detect = intel_dp_detect,
	.fill_modes = drm_helper_probe_single_connector_modes,
	.destroy = intel_dp_destroy,
};

static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
	.get_modes = intel_dp_get_modes,
	.mode_valid = intel_dp_mode_valid,
1588
	.best_encoder = intel_best_encoder,
1589 1590 1591
};

static const struct drm_encoder_funcs intel_dp_enc_funcs = {
1592
	.destroy = intel_dp_encoder_destroy,
1593 1594
};

1595
static void
1596
intel_dp_hot_plug(struct intel_encoder *intel_encoder)
1597
{
C
Chris Wilson 已提交
1598
	struct intel_dp *intel_dp = container_of(intel_encoder, struct intel_dp, base);
1599

C
Chris Wilson 已提交
1600 1601
	if (intel_dp->dpms_mode == DRM_MODE_DPMS_ON)
		intel_dp_check_link_status(intel_dp);
1602
}
1603

1604 1605 1606 1607 1608 1609 1610 1611 1612
/* Return which DP Port should be selected for Transcoder DP control */
int
intel_trans_dp_port_sel (struct drm_crtc *crtc)
{
	struct drm_device *dev = crtc->dev;
	struct drm_mode_config *mode_config = &dev->mode_config;
	struct drm_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, head) {
C
Chris Wilson 已提交
1613 1614
		struct intel_dp *intel_dp;

1615
		if (encoder->crtc != crtc)
1616 1617
			continue;

C
Chris Wilson 已提交
1618 1619 1620
		intel_dp = enc_to_intel_dp(encoder);
		if (intel_dp->base.type == INTEL_OUTPUT_DISPLAYPORT)
			return intel_dp->output_reg;
1621
	}
C
Chris Wilson 已提交
1622

1623 1624 1625
	return -1;
}

1626
/* check the VBT to see whether the eDP is on DP-D port */
1627
bool intel_dpd_is_edp(struct drm_device *dev)
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct child_device_config *p_child;
	int i;

	if (!dev_priv->child_dev_num)
		return false;

	for (i = 0; i < dev_priv->child_dev_num; i++) {
		p_child = dev_priv->child_dev + i;

		if (p_child->dvo_port == PORT_IDPD &&
		    p_child->device_type == DEVICE_TYPE_eDP)
			return true;
	}
	return false;
}

1646 1647 1648 1649 1650
void
intel_dp_init(struct drm_device *dev, int output_reg)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_connector *connector;
C
Chris Wilson 已提交
1651
	struct intel_dp *intel_dp;
1652
	struct intel_encoder *intel_encoder;
1653
	struct intel_connector *intel_connector;
1654
	const char *name = NULL;
1655
	int type;
1656

C
Chris Wilson 已提交
1657 1658
	intel_dp = kzalloc(sizeof(struct intel_dp), GFP_KERNEL);
	if (!intel_dp)
1659 1660
		return;

1661 1662
	intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
	if (!intel_connector) {
C
Chris Wilson 已提交
1663
		kfree(intel_dp);
1664 1665
		return;
	}
C
Chris Wilson 已提交
1666
	intel_encoder = &intel_dp->base;
1667

C
Chris Wilson 已提交
1668
	if (HAS_PCH_SPLIT(dev) && output_reg == PCH_DP_D)
1669
		if (intel_dpd_is_edp(dev))
C
Chris Wilson 已提交
1670
			intel_dp->is_pch_edp = true;
1671

1672
	if (output_reg == DP_A || is_pch_edp(intel_dp)) {
1673 1674 1675 1676 1677 1678 1679
		type = DRM_MODE_CONNECTOR_eDP;
		intel_encoder->type = INTEL_OUTPUT_EDP;
	} else {
		type = DRM_MODE_CONNECTOR_DisplayPort;
		intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
	}

1680
	connector = &intel_connector->base;
1681
	drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
1682 1683
	drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);

1684 1685
	connector->polled = DRM_CONNECTOR_POLL_HPD;

1686
	if (output_reg == DP_B || output_reg == PCH_DP_B)
1687
		intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
1688
	else if (output_reg == DP_C || output_reg == PCH_DP_C)
1689
		intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
1690
	else if (output_reg == DP_D || output_reg == PCH_DP_D)
1691
		intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
1692

1693
	if (is_edp(intel_dp))
1694
		intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
Z
Zhenyu Wang 已提交
1695

1696
	intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
1697 1698 1699
	connector->interlace_allowed = true;
	connector->doublescan_allowed = 0;

C
Chris Wilson 已提交
1700 1701 1702
	intel_dp->output_reg = output_reg;
	intel_dp->has_audio = false;
	intel_dp->dpms_mode = DRM_MODE_DPMS_ON;
1703

1704
	drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
1705
			 DRM_MODE_ENCODER_TMDS);
1706
	drm_encoder_helper_add(&intel_encoder->base, &intel_dp_helper_funcs);
1707

1708
	intel_connector_attach_encoder(intel_connector, intel_encoder);
1709 1710 1711
	drm_sysfs_connector_add(connector);

	/* Set up the DDC bus. */
1712
	switch (output_reg) {
1713 1714 1715
		case DP_A:
			name = "DPDDC-A";
			break;
1716 1717
		case DP_B:
		case PCH_DP_B:
1718 1719
			dev_priv->hotplug_supported_mask |=
				HDMIB_HOTPLUG_INT_STATUS;
1720 1721 1722 1723
			name = "DPDDC-B";
			break;
		case DP_C:
		case PCH_DP_C:
1724 1725
			dev_priv->hotplug_supported_mask |=
				HDMIC_HOTPLUG_INT_STATUS;
1726 1727 1728 1729
			name = "DPDDC-C";
			break;
		case DP_D:
		case PCH_DP_D:
1730 1731
			dev_priv->hotplug_supported_mask |=
				HDMID_HOTPLUG_INT_STATUS;
1732 1733 1734 1735
			name = "DPDDC-D";
			break;
	}

C
Chris Wilson 已提交
1736
	intel_dp_i2c_init(intel_dp, intel_connector, name);
1737

1738
	intel_encoder->hot_plug = intel_dp_hot_plug;
1739

1740
	if (is_edp(intel_dp)) {
1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751
		/* initialize panel mode from VBT if available for eDP */
		if (dev_priv->lfp_lvds_vbt_mode) {
			dev_priv->panel_fixed_mode =
				drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
			if (dev_priv->panel_fixed_mode) {
				dev_priv->panel_fixed_mode->type |=
					DRM_MODE_TYPE_PREFERRED;
			}
		}
	}

1752 1753 1754 1755 1756 1757 1758 1759 1760
	/* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
	 * 0xd.  Failure to do so will result in spurious interrupts being
	 * generated on the port when a cable is not attached.
	 */
	if (IS_G4X(dev) && !IS_GM45(dev)) {
		u32 temp = I915_READ(PEG_BAND_GAP_DATA);
		I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
	}
}