io_apic_32.c 65.6 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
 *	Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/bootmem.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/pci.h>
35
#include <linux/msi.h>
36
#include <linux/htirq.h>
37
#include <linux/freezer.h>
38
#include <linux/kthread.h>
39
#include <linux/jiffies.h>	/* time_after() */
40

L
Linus Torvalds 已提交
41 42 43 44
#include <asm/io.h>
#include <asm/smp.h>
#include <asm/desc.h>
#include <asm/timer.h>
45
#include <asm/i8259.h>
46
#include <asm/nmi.h>
47
#include <asm/msidef.h>
48
#include <asm/hypertransport.h>
49
#include <asm/setup.h>
L
Linus Torvalds 已提交
50 51

#include <mach_apic.h>
52
#include <mach_apicdef.h>
L
Linus Torvalds 已提交
53

54 55
#define __apicdebuginit(type) static type __init

L
Linus Torvalds 已提交
56 57 58
int (*ioapic_renumber_irq)(int ioapic, int irq);
atomic_t irq_mis_count;

59 60 61
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

L
Linus Torvalds 已提交
62
static DEFINE_SPINLOCK(ioapic_lock);
63
DEFINE_SPINLOCK(vector_lock);
L
Linus Torvalds 已提交
64

65
int timer_through_8259 __initdata;
66

L
Linus Torvalds 已提交
67 68 69 70 71 72
/*
 *	Is the SiS APIC rmw bug present ?
 *	-1 = don't know, 0 = no, 1 = yes
 */
int sis_apic_bug = -1;

Y
Yinghai Lu 已提交
73
int first_free_entry;
L
Linus Torvalds 已提交
74 75 76 77 78
/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

79
/* I/O APIC entries */
80
struct mp_config_ioapic mp_ioapics[MAX_IO_APICS];
81 82
int nr_ioapics;

83
/* MP IRQ source entries */
84
struct mp_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
85 86 87 88

/* # of MP IRQ source entries */
int mp_irq_entries;

89 90 91 92 93 94
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

95
static int disable_timer_pin_1 __initdata;
96

97 98
struct irq_cfg;

Y
Yinghai Lu 已提交
99
struct irq_cfg {
100 101
	unsigned int irq;
	struct irq_cfg *next;
Y
Yinghai Lu 已提交
102 103 104 105 106 107
	u8 vector;
};


/* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
static struct irq_cfg irq_cfg_legacy[] __initdata = {
108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123
	[0]  = { .irq =  0, .vector = IRQ0_VECTOR,  },
	[1]  = { .irq =  1, .vector = IRQ1_VECTOR,  },
	[2]  = { .irq =  2, .vector = IRQ2_VECTOR,  },
	[3]  = { .irq =  3, .vector = IRQ3_VECTOR,  },
	[4]  = { .irq =  4, .vector = IRQ4_VECTOR,  },
	[5]  = { .irq =  5, .vector = IRQ5_VECTOR,  },
	[6]  = { .irq =  6, .vector = IRQ6_VECTOR,  },
	[7]  = { .irq =  7, .vector = IRQ7_VECTOR,  },
	[8]  = { .irq =  8, .vector = IRQ8_VECTOR,  },
	[9]  = { .irq =  9, .vector = IRQ9_VECTOR,  },
	[10] = { .irq = 10, .vector = IRQ10_VECTOR, },
	[11] = { .irq = 11, .vector = IRQ11_VECTOR, },
	[12] = { .irq = 12, .vector = IRQ12_VECTOR, },
	[13] = { .irq = 13, .vector = IRQ13_VECTOR, },
	[14] = { .irq = 14, .vector = IRQ14_VECTOR, },
	[15] = { .irq = 15, .vector = IRQ15_VECTOR, },
Y
Yinghai Lu 已提交
124 125
};

126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148
static struct irq_cfg irq_cfg_init = { .irq =  -1U, };
/* need to be biger than size of irq_cfg_legacy */
static int nr_irq_cfg = 32;

static int __init parse_nr_irq_cfg(char *arg)
{
	if (arg) {
		nr_irq_cfg = simple_strtoul(arg, NULL, 0);
		if (nr_irq_cfg < 32)
			nr_irq_cfg = 32;
	}
	return 0;
}

early_param("nr_irq_cfg", parse_nr_irq_cfg);

static void init_one_irq_cfg(struct irq_cfg *cfg)
{
	memcpy(cfg, &irq_cfg_init, sizeof(struct irq_cfg));
}

static struct irq_cfg *irq_cfgx;
static struct irq_cfg *irq_cfgx_free;
Y
Yinghai Lu 已提交
149 150
static void __init init_work(void *data)
{
151 152 153 154 155 156
	struct dyn_array *da = data;
	struct irq_cfg *cfg;
	int legacy_count;
	int i;

	cfg = *da->name;
Y
Yinghai Lu 已提交
157

158
	memcpy(cfg, irq_cfg_legacy, sizeof(irq_cfg_legacy));
Y
Yinghai Lu 已提交
159

160 161 162
	legacy_count = sizeof(irq_cfg_legacy)/sizeof(irq_cfg_legacy[0]);
	for (i = legacy_count; i < *da->nr; i++)
		init_one_irq_cfg(&cfg[i]);
Y
Yinghai Lu 已提交
163

164 165
	for (i = 1; i < *da->nr; i++)
		cfg[i-1].next = &cfg[i];
Y
Yinghai Lu 已提交
166

167 168
	irq_cfgx_free = &irq_cfgx[legacy_count];
	irq_cfgx[legacy_count - 1].next = NULL;
Y
Yinghai Lu 已提交
169 170
}

171 172 173 174
#define for_each_irq_cfg(cfg)           \
	for (cfg = irq_cfgx; cfg; cfg = cfg->next)

DEFINE_DYN_ARRAY(irq_cfgx, sizeof(struct irq_cfg), nr_irq_cfg, PAGE_SIZE, init_work);
Y
Yinghai Lu 已提交
175 176 177

static struct irq_cfg *irq_cfg(unsigned int irq)
{
178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219
	struct irq_cfg *cfg;

	cfg = irq_cfgx;
	while (cfg) {
		if (cfg->irq == irq)
			return cfg;

		cfg = cfg->next;
	}

	return NULL;
}

static struct irq_cfg *irq_cfg_alloc(unsigned int irq)
{
	struct irq_cfg *cfg, *cfg_pri;
	int i;
	int count = 0;

	cfg_pri = cfg = irq_cfgx;
	while (cfg) {
		if (cfg->irq == irq)
			return cfg;

		cfg_pri = cfg;
		cfg = cfg->next;
		count++;
	}

	if (!irq_cfgx_free) {
		unsigned long phys;
		unsigned long total_bytes;
		/*
		 *  we run out of pre-allocate ones, allocate more
		 */
		printk(KERN_DEBUG "try to get more irq_cfg %d\n", nr_irq_cfg);

		total_bytes = sizeof(struct irq_cfg) * nr_irq_cfg;
		if (after_bootmem)
			cfg = kzalloc(total_bytes, GFP_ATOMIC);
		else
			cfg = __alloc_bootmem_nopanic(total_bytes, PAGE_SIZE, 0);
Y
Yinghai Lu 已提交
220

221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262
		if (!cfg)
			panic("please boot with nr_irq_cfg= %d\n", count * 2);

		phys = __pa(cfg);
		printk(KERN_DEBUG "irq_irq ==> [%#lx - %#lx]\n", phys, phys + total_bytes);

		for (i = 0; i < nr_irq_cfg; i++)
			init_one_irq_cfg(&cfg[i]);

		for (i = 1; i < nr_irq_cfg; i++)
			cfg[i-1].next = &cfg[i];

		irq_cfgx_free = cfg;
	}

	cfg = irq_cfgx_free;
	irq_cfgx_free = irq_cfgx_free->next;
	cfg->next = NULL;
	if (cfg_pri)
		cfg_pri->next = cfg;
	else
		irq_cfgx = cfg;
	cfg->irq = irq;
	printk(KERN_DEBUG "found new irq_cfg for irq %d\n", cfg->irq);

#ifdef CONFIG_HAVE_SPARSE_IRQ_DEBUG
	{
		/* dump the results */
		struct irq_cfg *cfg;
		unsigned long phys;
		unsigned long bytes = sizeof(struct irq_cfg);

		printk(KERN_DEBUG "=========================== %d\n", irq);
		printk(KERN_DEBUG "irq_cfg dump after get that for %d\n", irq);
		for_each_irq_cfg(cfg) {
			phys = __pa(cfg);
			printk(KERN_DEBUG "irq_cfg %d ==> [%#lx - %#lx]\n", cfg->irq, phys, phys + bytes);
		}
		printk(KERN_DEBUG "===========================\n");
	}
#endif
	return cfg;
Y
Yinghai Lu 已提交
263 264
}

L
Linus Torvalds 已提交
265 266 267 268
/*
 * Rough estimation of how many shared IRQs there are, can
 * be changed anytime.
 */
Y
Yinghai Lu 已提交
269
int pin_map_size;
Y
Yinghai Lu 已提交
270

L
Linus Torvalds 已提交
271 272 273 274 275 276 277 278 279
/*
 * This is performance-critical, we want to do it O(1)
 *
 * the indexing order of this array favors 1:1 mappings
 * between pins and IRQs.
 */

static struct irq_pin_list {
	int apic, pin, next;
Y
Yinghai Lu 已提交
280 281 282
} *irq_2_pin;

DEFINE_DYN_ARRAY(irq_2_pin, sizeof(struct irq_pin_list), pin_map_size, 16, NULL);
L
Linus Torvalds 已提交
283

L
Linus Torvalds 已提交
284 285 286 287 288 289 290 291 292
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
293
		+ (mp_ioapics[idx].mp_apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317
}

static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
318
	volatile struct io_apic __iomem *io_apic = io_apic_base(apic);
L
Linus Torvalds 已提交
319 320 321 322 323
	if (sis_apic_bug)
		writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
	spin_unlock_irqrestore(&ioapic_lock, flags);
	return eu.entry;
}

340 341 342 343 344 345
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
346 347
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
348 349 350
{
	union entry_union eu;
	eu.entry = e;
351 352
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
353 354 355 356 357 358 359
}

static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
{
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	__ioapic_write_entry(apic, pin, e);
360 361 362 363 364 365 366 367 368 369 370 371 372
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

373 374 375 376 377 378
	spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
379 380 381 382 383 384 385 386 387
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
static void add_pin_to_irq(unsigned int irq, int apic, int pin)
{
	struct irq_pin_list *entry = irq_2_pin + irq;

388
	irq_cfg_alloc(irq);
L
Linus Torvalds 已提交
389 390 391 392 393 394
	while (entry->next)
		entry = irq_2_pin + entry->next;

	if (entry->pin != -1) {
		entry->next = first_free_entry;
		entry = irq_2_pin + entry->next;
Y
Yinghai Lu 已提交
395
		if (++first_free_entry >= pin_map_size)
L
Linus Torvalds 已提交
396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421
			panic("io_apic.c: whoops");
	}
	entry->apic = apic;
	entry->pin = pin;
}

/*
 * Reroute an IRQ to a different pin.
 */
static void __init replace_pin_at_irq(unsigned int irq,
				      int oldapic, int oldpin,
				      int newapic, int newpin)
{
	struct irq_pin_list *entry = irq_2_pin + irq;

	while (1) {
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
		}
		if (!entry->next)
			break;
		entry = irq_2_pin + entry->next;
	}
}

422
static void __modify_IO_APIC_irq(unsigned int irq, unsigned long enable, unsigned long disable)
L
Linus Torvalds 已提交
423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441
{
	struct irq_pin_list *entry = irq_2_pin + irq;
	unsigned int pin, reg;

	for (;;) {
		pin = entry->pin;
		if (pin == -1)
			break;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		reg &= ~disable;
		reg |= enable;
		io_apic_modify(entry->apic, 0x10 + pin*2, reg);
		if (!entry->next)
			break;
		entry = irq_2_pin + entry->next;
	}
}

/* mask = 1 */
442
static void __mask_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
443
{
444
	__modify_IO_APIC_irq(irq, IO_APIC_REDIR_MASKED, 0);
L
Linus Torvalds 已提交
445 446 447
}

/* mask = 0 */
448
static void __unmask_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
449
{
450
	__modify_IO_APIC_irq(irq, 0, IO_APIC_REDIR_MASKED);
L
Linus Torvalds 已提交
451 452 453
}

/* mask = 1, trigger = 0 */
454
static void __mask_and_edge_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
455
{
456 457
	__modify_IO_APIC_irq(irq, IO_APIC_REDIR_MASKED,
				IO_APIC_REDIR_LEVEL_TRIGGER);
L
Linus Torvalds 已提交
458 459 460
}

/* mask = 0, trigger = 1 */
461
static void __unmask_and_level_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
462
{
463 464
	__modify_IO_APIC_irq(irq, IO_APIC_REDIR_LEVEL_TRIGGER,
				IO_APIC_REDIR_MASKED);
L
Linus Torvalds 已提交
465 466
}

467
static void mask_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
468 469 470 471 472 473 474 475
{
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	__mask_IO_APIC_irq(irq);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

476
static void unmask_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
477 478 479 480 481 482 483 484 485 486 487
{
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	__unmask_IO_APIC_irq(irq);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
488

L
Linus Torvalds 已提交
489
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
490
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
491 492 493 494 495 496
	if (entry.delivery_mode == dest_SMI)
		return;

	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
497
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
498 499
}

500
static void clear_IO_APIC(void)
L
Linus Torvalds 已提交
501 502 503 504 505 506 507 508
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

509
#ifdef CONFIG_SMP
L
Linus Torvalds 已提交
510 511 512 513 514 515
static void set_ioapic_affinity_irq(unsigned int irq, cpumask_t cpumask)
{
	unsigned long flags;
	int pin;
	struct irq_pin_list *entry = irq_2_pin + irq;
	unsigned int apicid_value;
516
	cpumask_t tmp;
517
	struct irq_desc *desc;
518

519 520 521 522 523 524
	cpus_and(tmp, cpumask, cpu_online_map);
	if (cpus_empty(tmp))
		tmp = TARGET_CPUS;

	cpus_and(cpumask, tmp, CPU_MASK_ALL);

L
Linus Torvalds 已提交
525 526 527 528 529 530 531 532 533 534 535 536 537
	apicid_value = cpu_mask_to_apicid(cpumask);
	/* Prepare to do the io_apic_write */
	apicid_value = apicid_value << 24;
	spin_lock_irqsave(&ioapic_lock, flags);
	for (;;) {
		pin = entry->pin;
		if (pin == -1)
			break;
		io_apic_write(entry->apic, 0x10 + 1 + pin*2, apicid_value);
		if (!entry->next)
			break;
		entry = irq_2_pin + entry->next;
	}
538 539
	desc = irq_to_desc(irq);
	desc->affinity = cpumask;
L
Linus Torvalds 已提交
540 541 542
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

543
#endif /* CONFIG_SMP */
L
Linus Torvalds 已提交
544 545

#ifndef CONFIG_SMP
546
void send_IPI_self(int vector)
L
Linus Torvalds 已提交
547 548 549 550 551 552 553 554 555 556 557
{
	unsigned int cfg;

	/*
	 * Wait for idle.
	 */
	apic_wait_icr_idle();
	cfg = APIC_DM_FIXED | APIC_DEST_SELF | vector | APIC_DEST_LOGICAL;
	/*
	 * Send the IPI. The write to APIC_ICR fires this off.
	 */
558
	apic_write(APIC_ICR, cfg);
L
Linus Torvalds 已提交
559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
}
#endif /* !CONFIG_SMP */


/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
static int pirq_entries [MAX_PIRQS];
static int pirqs_enabled;
int skip_ioapic_setup;

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	for (i = 0; i < MAX_PIRQS; i++)
		pirq_entries[i] = -1;

	pirqs_enabled = 1;
	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
611 612 613 614
		if (mp_irqs[i].mp_irqtype == type &&
		    (mp_irqs[i].mp_dstapic == mp_ioapics[apic].mp_apicid ||
		     mp_irqs[i].mp_dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].mp_dstirq == pin)
L
Linus Torvalds 已提交
615 616 617 618 619 620 621 622
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
623
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
624 625 626 627
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
628
		int lbus = mp_irqs[i].mp_srcbus;
L
Linus Torvalds 已提交
629

A
Alexey Starikovskiy 已提交
630
		if (test_bit(lbus, mp_bus_not_pci) &&
631 632
		    (mp_irqs[i].mp_irqtype == type) &&
		    (mp_irqs[i].mp_srcbusirq == irq))
L
Linus Torvalds 已提交
633

634
			return mp_irqs[i].mp_dstirq;
L
Linus Torvalds 已提交
635 636 637 638
	}
	return -1;
}

639 640 641 642 643
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
644
		int lbus = mp_irqs[i].mp_srcbus;
645

A
Alexey Starikovskiy 已提交
646
		if (test_bit(lbus, mp_bus_not_pci) &&
647 648
		    (mp_irqs[i].mp_irqtype == type) &&
		    (mp_irqs[i].mp_srcbusirq == irq))
649 650 651 652
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
653
		for (apic = 0; apic < nr_ioapics; apic++) {
654
			if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic)
655 656 657 658 659 660 661
				return apic;
		}
	}

	return -1;
}

L
Linus Torvalds 已提交
662 663 664 665 666 667 668 669 670 671 672 673
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
static int pin_2_irq(int idx, int apic, int pin);

int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, "
		"slot:%d, pin:%d.\n", bus, slot, pin);
674
	if (test_bit(bus, mp_bus_not_pci)) {
L
Linus Torvalds 已提交
675 676 677 678
		printk(KERN_WARNING "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
679
		int lbus = mp_irqs[i].mp_srcbus;
L
Linus Torvalds 已提交
680 681

		for (apic = 0; apic < nr_ioapics; apic++)
682 683
			if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic ||
			    mp_irqs[i].mp_dstapic == MP_APIC_ALL)
L
Linus Torvalds 已提交
684 685
				break;

A
Alexey Starikovskiy 已提交
686
		if (!test_bit(lbus, mp_bus_not_pci) &&
687
		    !mp_irqs[i].mp_irqtype &&
L
Linus Torvalds 已提交
688
		    (bus == lbus) &&
689
		    (slot == ((mp_irqs[i].mp_srcbusirq >> 2) & 0x1f))) {
690
			int irq = pin_2_irq(i, apic, mp_irqs[i].mp_dstirq);
L
Linus Torvalds 已提交
691 692 693 694

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

695
			if (pin == (mp_irqs[i].mp_srcbusirq & 3))
L
Linus Torvalds 已提交
696 697 698 699 700 701 702 703 704 705 706
				return irq;
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0)
				best_guess = irq;
		}
	}
	return best_guess;
}
707
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
L
Linus Torvalds 已提交
708 709

/*
710
 * This function currently is only a helper for the i386 smp boot process where
L
Linus Torvalds 已提交
711 712 713
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
 * so mask in all cases should simply be TARGET_CPUS
 */
714
#ifdef CONFIG_SMP
L
Linus Torvalds 已提交
715 716 717 718 719 720 721 722 723 724 725 726 727 728 729 730 731 732
void __init setup_ioapic_dest(void)
{
	int pin, ioapic, irq, irq_entry;

	if (skip_ioapic_setup == 1)
		return;

	for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
		for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
			irq_entry = find_irq_entry(ioapic, pin, mp_INT);
			if (irq_entry == -1)
				continue;
			irq = pin_2_irq(irq_entry, ioapic, pin);
			set_ioapic_affinity_irq(irq, TARGET_CPUS);
		}

	}
}
733
#endif
L
Linus Torvalds 已提交
734

735
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
736 737 738 739 740 741 742 743 744 745 746 747 748
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
	if (irq < 16) {
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
749
#endif
L
Linus Torvalds 已提交
750

A
Alexey Starikovskiy 已提交
751 752 753 754 755 756
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
757 758 759 760 761
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

762
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].mp_srcbusirq))
A
Alexey Starikovskiy 已提交
763
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
764 765 766 767 768 769 770 771 772 773 774

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
775
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
776

777
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
778
{
779
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
780 781 782 783 784
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
785
	switch (mp_irqs[idx].mp_irqflag & 3) {
786
	case 0: /* conforms, ie. bus-type dependent polarity */
L
Linus Torvalds 已提交
787
	{
788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
		polarity = test_bit(bus, mp_bus_not_pci)?
			default_ISA_polarity(idx):
			default_PCI_polarity(idx);
		break;
	}
	case 1: /* high active */
	{
		polarity = 0;
		break;
	}
	case 2: /* reserved */
	{
		printk(KERN_WARNING "broken BIOS!!\n");
		polarity = 1;
		break;
	}
	case 3: /* low active */
	{
		polarity = 1;
		break;
	}
	default: /* invalid */
	{
		printk(KERN_WARNING "broken BIOS!!\n");
		polarity = 1;
		break;
	}
L
Linus Torvalds 已提交
815 816 817 818 819 820
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
821
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
822 823 824 825 826
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
827
	switch ((mp_irqs[idx].mp_irqflag>>2) & 3) {
828
	case 0: /* conforms, ie. bus-type dependent */
L
Linus Torvalds 已提交
829
	{
830 831 832
		trigger = test_bit(bus, mp_bus_not_pci)?
				default_ISA_trigger(idx):
				default_PCI_trigger(idx);
833
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
834 835 836 837
		switch (mp_bus_id_to_type[bus]) {
		case MP_BUS_ISA: /* ISA pin */
		{
			/* set before the switch */
L
Linus Torvalds 已提交
838 839
			break;
		}
840
		case MP_BUS_EISA: /* EISA pin */
L
Linus Torvalds 已提交
841
		{
842
			trigger = default_EISA_trigger(idx);
L
Linus Torvalds 已提交
843 844
			break;
		}
845
		case MP_BUS_PCI: /* PCI pin */
L
Linus Torvalds 已提交
846
		{
847
			/* set before the switch */
L
Linus Torvalds 已提交
848 849
			break;
		}
850
		case MP_BUS_MCA: /* MCA pin */
L
Linus Torvalds 已提交
851
		{
852
			trigger = default_MCA_trigger(idx);
L
Linus Torvalds 已提交
853 854
			break;
		}
855
		default:
L
Linus Torvalds 已提交
856 857
		{
			printk(KERN_WARNING "broken BIOS!!\n");
858
			trigger = 1;
L
Linus Torvalds 已提交
859 860 861
			break;
		}
	}
862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882 883 884 885 886 887
#endif
		break;
	}
	case 1: /* edge */
	{
		trigger = 0;
		break;
	}
	case 2: /* reserved */
	{
		printk(KERN_WARNING "broken BIOS!!\n");
		trigger = 1;
		break;
	}
	case 3: /* level */
	{
		trigger = 1;
		break;
	}
	default: /* invalid */
	{
		printk(KERN_WARNING "broken BIOS!!\n");
		trigger = 0;
		break;
	}
	}
L
Linus Torvalds 已提交
888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

static int pin_2_irq(int idx, int apic, int pin)
{
	int irq, i;
904
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
905 906 907 908

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
909
	if (mp_irqs[idx].mp_dstirq != pin)
L
Linus Torvalds 已提交
910 911
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

A
Alexey Starikovskiy 已提交
912
	if (test_bit(bus, mp_bus_not_pci))
913
		irq = mp_irqs[idx].mp_srcbusirq;
A
Alexey Starikovskiy 已提交
914 915 916 917 918 919 920 921
	else {
		/*
		 * PCI IRQs are mapped in order
		 */
		i = irq = 0;
		while (i < apic)
			irq += nr_ioapic_registers[i++];
		irq += pin;
L
Linus Torvalds 已提交
922

A
Alexey Starikovskiy 已提交
923 924 925 926 927
		/*
		 * For MPS mode, so far only needed by ES7000 platform
		 */
		if (ioapic_renumber_irq)
			irq = ioapic_renumber_irq(apic, irq);
L
Linus Torvalds 已提交
928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954
	}

	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
	return irq;
}

static inline int IO_APIC_irq_trigger(int irq)
{
	int apic, idx, pin;

	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
955 956
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
L
Linus Torvalds 已提交
957 958 959 960 961 962 963 964 965 966
				return irq_trigger(idx);
		}
	}
	/*
	 * nonexistent IRQs are edge default
	 */
	return 0;
}


967
static int __assign_irq_vector(int irq)
L
Linus Torvalds 已提交
968
{
969
	static int current_vector = FIRST_DEVICE_VECTOR, current_offset;
970
	int vector, offset;
971
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
972

Y
Yinghai Lu 已提交
973
	BUG_ON((unsigned)irq >= nr_irqs);
974

975 976 977
	cfg = irq_cfg(irq);
	if (cfg->vector > 0)
		return cfg->vector;
978

979
	vector = current_vector;
980 981 982
	offset = current_offset;
next:
	vector += 8;
983
	if (vector >= first_system_vector) {
984 985 986 987 988
		offset = (offset + 1) % 8;
		vector = FIRST_DEVICE_VECTOR + offset;
	}
	if (vector == current_vector)
		return -ENOSPC;
989
	if (test_and_set_bit(vector, used_vectors))
990 991 992 993
		goto next;

	current_vector = vector;
	current_offset = offset;
994
	cfg->vector = vector;
995 996 997

	return vector;
}
998

999 1000 1001 1002 1003 1004 1005
static int assign_irq_vector(int irq)
{
	unsigned long flags;
	int vector;

	spin_lock_irqsave(&vector_lock, flags);
	vector = __assign_irq_vector(irq);
1006
	spin_unlock_irqrestore(&vector_lock, flags);
L
Linus Torvalds 已提交
1007

1008
	return vector;
L
Linus Torvalds 已提交
1009
}
1010

1011
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1012 1013 1014 1015 1016

#define IOAPIC_AUTO	-1
#define IOAPIC_EDGE	0
#define IOAPIC_LEVEL	1

1017
static void ioapic_register_intr(int irq, int vector, unsigned long trigger)
L
Linus Torvalds 已提交
1018
{
1019 1020 1021
	struct irq_desc *desc;

	desc = irq_to_desc(irq);
1022
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1023
	    trigger == IOAPIC_LEVEL) {
1024
		desc->status |= IRQ_LEVEL;
1025 1026
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
					 handle_fasteoi_irq, "fasteoi");
1027
	} else {
1028
		desc->status &= ~IRQ_LEVEL;
1029 1030
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
					 handle_edge_irq, "edge");
1031
	}
1032
	set_intr_gate(vector, interrupt[irq]);
L
Linus Torvalds 已提交
1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046 1047
}

static void __init setup_IO_APIC_irqs(void)
{
	struct IO_APIC_route_entry entry;
	int apic, pin, idx, irq, first_notcon = 1, vector;

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

	for (apic = 0; apic < nr_ioapics; apic++) {
	for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {

		/*
		 * add it to the IO-APIC irq-routing table:
		 */
1048
		memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1049 1050 1051 1052

		entry.delivery_mode = INT_DELIVERY_MODE;
		entry.dest_mode = INT_DEST_MODE;
		entry.mask = 0;				/* enable IRQ */
1053
		entry.dest.logical.logical_dest =
L
Linus Torvalds 已提交
1054 1055
					cpu_mask_to_apicid(TARGET_CPUS);

1056
		idx = find_irq_entry(apic, pin, mp_INT);
L
Linus Torvalds 已提交
1057 1058 1059 1060
		if (idx == -1) {
			if (first_notcon) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						" IO-APIC (apicid-pin) %d-%d",
1061
						mp_ioapics[apic].mp_apicid,
L
Linus Torvalds 已提交
1062 1063 1064 1065
						pin);
				first_notcon = 0;
			} else
				apic_printk(APIC_VERBOSE, ", %d-%d",
1066
					mp_ioapics[apic].mp_apicid, pin);
L
Linus Torvalds 已提交
1067 1068 1069
			continue;
		}

1070 1071 1072 1073 1074
		if (!first_notcon) {
			apic_printk(APIC_VERBOSE, " not connected.\n");
			first_notcon = 1;
		}

L
Linus Torvalds 已提交
1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099
		entry.trigger = irq_trigger(idx);
		entry.polarity = irq_polarity(idx);

		if (irq_trigger(idx)) {
			entry.trigger = 1;
			entry.mask = 1;
		}

		irq = pin_2_irq(idx, apic, pin);
		/*
		 * skip adding the timer int on secondary nodes, which causes
		 * a small but painful rift in the time-space continuum
		 */
		if (multi_timer_check(apic, irq))
			continue;
		else
			add_pin_to_irq(irq, apic, pin);

		if (!apic && !IO_APIC_IRQ(irq))
			continue;

		if (IO_APIC_IRQ(irq)) {
			vector = assign_irq_vector(irq);
			entry.vector = vector;
			ioapic_register_intr(irq, vector, IOAPIC_AUTO);
1100

L
Linus Torvalds 已提交
1101 1102 1103
			if (!apic && (irq < 16))
				disable_8259A_irq(irq);
		}
1104
		ioapic_write_entry(apic, pin, entry);
L
Linus Torvalds 已提交
1105 1106 1107 1108 1109 1110 1111 1112
	}
	}

	if (!first_notcon)
		apic_printk(APIC_VERBOSE, " not connected.\n");
}

/*
1113
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1114
 */
1115 1116
static void __init setup_timer_IRQ0_pin(unsigned int apic, unsigned int pin,
					int vector)
L
Linus Torvalds 已提交
1117 1118 1119
{
	struct IO_APIC_route_entry entry;

1120
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1121 1122 1123 1124 1125 1126

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
	entry.dest_mode = INT_DEST_MODE;
1127
	entry.mask = 1;					/* mask IRQ now */
L
Linus Torvalds 已提交
1128 1129 1130 1131 1132 1133 1134 1135
	entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
	entry.delivery_mode = INT_DELIVERY_MODE;
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1136
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1137
	 */
1138
	ioapic_register_intr(0, vector, IOAPIC_EDGE);
L
Linus Torvalds 已提交
1139 1140 1141 1142

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1143
	ioapic_write_entry(apic, pin, entry);
L
Linus Torvalds 已提交
1144 1145
}

1146 1147

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

	if (apic_verbosity == APIC_QUIET)
		return;

1159
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1160 1161
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1162
		       mp_ioapics[i].mp_apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
	spin_unlock_irqrestore(&ioapic_lock, flags);

1181
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

	printk(KERN_DEBUG ".... register #01: %08X\n", reg_01.raw);
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

	printk(KERN_DEBUG " NR Log Phy Mask Trig IRR Pol"
			  " Stat Dest Deli Vect:   \n");

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1222
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242

		printk(KERN_DEBUG " %02x %03X %02X  ",
			i,
			entry.dest.logical.logical_dest,
			entry.dest.physical.physical_dest
		);

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
Y
Yinghai Lu 已提交
1243
	for (i = 0; i < nr_irqs; i++) {
L
Linus Torvalds 已提交
1244 1245 1246
		struct irq_pin_list *entry = irq_2_pin + i;
		if (entry->pin < 0)
			continue;
1247
		printk(KERN_DEBUG "IRQ%d ", i);
L
Linus Torvalds 已提交
1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261
		for (;;) {
			printk("-> %d:%d", entry->apic, entry->pin);
			if (!entry->next)
				break;
			entry = irq_2_pin + entry->next;
		}
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1262
__apicdebuginit(void) print_APIC_bitfield(int base)
L
Linus Torvalds 已提交
1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282
{
	unsigned int v;
	int i, j;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
	for (i = 0; i < 8; i++) {
		v = apic_read(base + i*0x10);
		for (j = 0; j < 32; j++) {
			if (v & (1<<j))
				printk("1");
			else
				printk("0");
		}
		printk("\n");
	}
}

1283
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1284 1285
{
	unsigned int v, ver, maxlvt;
1286
	u64 icr;
L
Linus Torvalds 已提交
1287 1288 1289 1290 1291 1292

	if (apic_verbosity == APIC_QUIET)
		return;

	printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
		smp_processor_id(), hard_smp_processor_id());
1293
	v = apic_read(APIC_ID);
1294
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v,
1295
			GET_APIC_ID(v));
L
Linus Torvalds 已提交
1296 1297 1298
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1299
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334 1335 1336

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

	if (APIC_INTEGRATED(ver)) {			/* !82489DX */
		v = apic_read(APIC_ARBPRI);
		printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			v & APIC_ARBPRI_MASK);
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

	v = apic_read(APIC_EOI);
	printk(KERN_DEBUG "... APIC EOI: %08x\n", v);
	v = apic_read(APIC_RRR);
	printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
	v = apic_read(APIC_DFR);
	printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
	print_APIC_bitfield(APIC_ISR);
	printk(KERN_DEBUG "... APIC TMR field:\n");
	print_APIC_bitfield(APIC_TMR);
	printk(KERN_DEBUG "... APIC IRR field:\n");
	print_APIC_bitfield(APIC_IRR);

	if (APIC_INTEGRATED(ver)) {		/* !82489DX */
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP. */
			apic_write(APIC_ESR, 0);
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1337 1338 1339
	icr = apic_icr_read();
	printk(KERN_DEBUG "... APIC ICR: %08x\n", icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", icr >> 32);
L
Linus Torvalds 已提交
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
	printk("\n");
}

1367
__apicdebuginit(void) print_all_local_APICs(void)
L
Linus Torvalds 已提交
1368
{
1369
	on_each_cpu(print_local_APIC, NULL, 1);
L
Linus Torvalds 已提交
1370 1371
}

1372
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1373 1374 1375 1376 1377 1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
{
	unsigned int v;
	unsigned long flags;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

	spin_lock_irqsave(&i8259A_lock, flags);

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1390 1391
	outb(0x0b, 0xa0);
	outb(0x0b, 0x20);
L
Linus Torvalds 已提交
1392
	v = inb(0xa0) << 8 | inb(0x20);
1393 1394
	outb(0x0a, 0xa0);
	outb(0x0a, 0x20);
L
Linus Torvalds 已提交
1395 1396 1397 1398 1399 1400 1401 1402 1403

	spin_unlock_irqrestore(&i8259A_lock, flags);

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
__apicdebuginit(int) print_all_ICs(void)
{
	print_PIC();
	print_all_local_APICs();
	print_IO_APIC();

	return 0;
}

fs_initcall(print_all_ICs);

L
Linus Torvalds 已提交
1415 1416 1417 1418

static void __init enable_IO_APIC(void)
{
	union IO_APIC_reg_01 reg_01;
1419 1420
	int i8259_apic, i8259_pin;
	int i, apic;
L
Linus Torvalds 已提交
1421 1422
	unsigned long flags;

Y
Yinghai Lu 已提交
1423
	for (i = 0; i < pin_map_size; i++) {
L
Linus Torvalds 已提交
1424 1425 1426 1427 1428 1429 1430 1431 1432 1433
		irq_2_pin[i].pin = -1;
		irq_2_pin[i].next = 0;
	}
	if (!pirqs_enabled)
		for (i = 0; i < MAX_PIRQS; i++)
			pirq_entries[i] = -1;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
1434
	for (apic = 0; apic < nr_ioapics; apic++) {
L
Linus Torvalds 已提交
1435
		spin_lock_irqsave(&ioapic_lock, flags);
1436
		reg_01.raw = io_apic_read(apic, 1);
L
Linus Torvalds 已提交
1437
		spin_unlock_irqrestore(&ioapic_lock, flags);
1438 1439
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}
1440
	for (apic = 0; apic < nr_ioapics; apic++) {
1441 1442
		int pin;
		/* See if any of the pins is in ExtINT mode */
1443
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1444
			struct IO_APIC_route_entry entry;
1445
			entry = ioapic_read_entry(apic, pin);
1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476


			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1495
	/*
1496
	 * If the i8259 is routed through an IOAPIC
1497
	 * Put that IOAPIC in virtual wire mode
1498
	 * so legacy interrupts can be delivered.
1499
	 */
1500
	if (ioapic_i8259.pin != -1) {
1501 1502 1503 1504 1505 1506 1507 1508 1509
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1510
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1511
		entry.vector          = 0;
1512
		entry.dest.physical.physical_dest = read_apic_id();
1513 1514 1515 1516

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1517
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1518
	}
1519
	disconnect_bsp_APIC(ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537
}

/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

static void __init setup_ioapic_ids_from_mpc(void)
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
	int apic;
	int i;
	unsigned char old_id;
	unsigned long flags;

1538
	if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
1539 1540
		return;

1541 1542 1543 1544
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
1545 1546
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
1547
		return;
L
Linus Torvalds 已提交
1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
	phys_id_present_map = ioapic_phys_id_map(phys_cpu_present_map);

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
	for (apic = 0; apic < nr_ioapics; apic++) {

		/* Read the register 0 value */
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_00.raw = io_apic_read(apic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);
1563

1564
		old_id = mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
1565

1566
		if (mp_ioapics[apic].mp_apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1567
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1568
				apic, mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1569 1570
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
1571
			mp_ioapics[apic].mp_apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
1572 1573 1574 1575 1576 1577 1578 1579
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
		if (check_apicid_used(phys_id_present_map,
1580
					mp_ioapics[apic].mp_apicid)) {
L
Linus Torvalds 已提交
1581
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1582
				apic, mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1583 1584 1585 1586 1587 1588 1589 1590
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
1591
			mp_ioapics[apic].mp_apicid = i;
L
Linus Torvalds 已提交
1592 1593
		} else {
			physid_mask_t tmp;
1594
			tmp = apicid_to_cpu_present(mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1595 1596
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
1597
					mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1598 1599 1600 1601 1602 1603 1604 1605
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
1606
		if (old_id != mp_ioapics[apic].mp_apicid)
L
Linus Torvalds 已提交
1607
			for (i = 0; i < mp_irq_entries; i++)
1608 1609
				if (mp_irqs[i].mp_dstapic == old_id)
					mp_irqs[i].mp_dstapic
1610
						= mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
1611 1612 1613 1614

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
1615
		 */
L
Linus Torvalds 已提交
1616 1617
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
1618
			mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1619

1620
		reg_00.bits.ID = mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
1621 1622 1623 1624 1625 1626 1627 1628 1629 1630
		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(apic, 0, reg_00.raw);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/*
		 * Sanity check
		 */
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_00.raw = io_apic_read(apic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);
1631
		if (reg_00.bits.ID != mp_ioapics[apic].mp_apicid)
L
Linus Torvalds 已提交
1632 1633 1634 1635 1636 1637
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}

1638
int no_timer_check __initdata;
1639 1640 1641 1642 1643 1644 1645 1646

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
1647 1648 1649 1650 1651 1652 1653 1654
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
1655
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
1656 1657
{
	unsigned long t1 = jiffies;
1658
	unsigned long flags;
L
Linus Torvalds 已提交
1659

1660 1661 1662
	if (no_timer_check)
		return 1;

1663
	local_save_flags(flags);
L
Linus Torvalds 已提交
1664 1665 1666
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
1667
	local_irq_restore(flags);
L
Linus Torvalds 已提交
1668 1669 1670 1671 1672 1673 1674 1675

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
1676
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
1677 1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
		return 1;

	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
1696 1697
 * Startup quirk:
 *
L
Linus Torvalds 已提交
1698 1699 1700 1701 1702 1703 1704
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
1705 1706
 *
 * (We do this for level-triggered IRQs too - it cannot hurt.)
L
Linus Torvalds 已提交
1707
 */
1708
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723 1724
{
	int was_pending = 0;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	if (irq < 16) {
		disable_8259A_irq(irq);
		if (i8259A_irq_pending(irq))
			was_pending = 1;
	}
	__unmask_IO_APIC_irq(irq);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return was_pending;
}

1725
static void ack_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
1726
{
1727
	move_native_irq(irq);
L
Linus Torvalds 已提交
1728 1729 1730
	ack_APIC_irq();
}

1731
static void ack_ioapic_quirk_irq(unsigned int irq)
L
Linus Torvalds 已提交
1732 1733 1734 1735
{
	unsigned long v;
	int i;

1736
	move_native_irq(irq);
L
Linus Torvalds 已提交
1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755
/*
 * It appears there is an erratum which affects at least version 0x11
 * of I/O APIC (that's the 82093AA and cores integrated into various
 * chipsets).  Under certain conditions a level-triggered interrupt is
 * erroneously delivered as edge-triggered one but the respective IRR
 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
 * message but it will never arrive and further interrupts are blocked
 * from the source.  The exact reason is so far unknown, but the
 * phenomenon was observed when two consecutive interrupt requests
 * from a given source get delivered to the same CPU and the source is
 * temporarily disabled in between.
 *
 * A workaround is to simulate an EOI message manually.  We achieve it
 * by setting the trigger mode to edge and then to level when the edge
 * trigger mode gets detected in the TMR of a local APIC for a
 * level-triggered interrupt.  We mask the source for the time of the
 * operation to prevent an edge-triggered interrupt escaping meanwhile.
 * The idea is from Manfred Spraul.  --macro
 */
Y
Yinghai Lu 已提交
1756
	i = irq_cfg(irq)->vector;
L
Linus Torvalds 已提交
1757 1758 1759 1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770

	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

	ack_APIC_irq();

	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);
		spin_lock(&ioapic_lock);
		__mask_and_edge_IO_APIC_irq(irq);
		__unmask_and_level_IO_APIC_irq(irq);
		spin_unlock(&ioapic_lock);
	}
}

1771
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
1772
{
Y
Yinghai Lu 已提交
1773
	send_IPI_self(irq_cfg(irq)->vector);
1774 1775 1776 1777

	return 1;
}

1778 1779
static struct irq_chip ioapic_chip __read_mostly = {
	.name 		= "IO-APIC",
1780 1781 1782 1783 1784
	.startup 	= startup_ioapic_irq,
	.mask	 	= mask_IO_APIC_irq,
	.unmask	 	= unmask_IO_APIC_irq,
	.ack 		= ack_ioapic_irq,
	.eoi 		= ack_ioapic_quirk_irq,
1785
#ifdef CONFIG_SMP
1786
	.set_affinity 	= set_ioapic_affinity_irq,
1787
#endif
1788
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
1789 1790 1791 1792 1793 1794
};


static inline void init_IO_APIC_traps(void)
{
	int irq;
1795
	struct irq_desc *desc;
1796
	struct irq_cfg *cfg;
L
Linus Torvalds 已提交
1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
1809 1810 1811
	for_each_irq_cfg(cfg) {
		irq = cfg->irq;
		if (IO_APIC_IRQ(irq) && !cfg->vector) {
L
Linus Torvalds 已提交
1812 1813 1814 1815 1816 1817 1818
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
			if (irq < 16)
				make_8259A_irq(irq);
1819 1820
			else {
				desc = irq_to_desc(irq);
L
Linus Torvalds 已提交
1821
				/* Strange. Oh, well.. */
1822 1823
				desc->chip = &no_irq_chip;
			}
L
Linus Torvalds 已提交
1824 1825 1826 1827
		}
	}
}

1828 1829 1830
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
1831

1832
static void ack_lapic_irq(unsigned int irq)
1833 1834
{
	ack_APIC_irq();
L
Linus Torvalds 已提交
1835 1836
}

1837
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
1838 1839 1840 1841
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
1842
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
1843 1844
}

1845
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
1846
{
1847
	unsigned long v;
L
Linus Torvalds 已提交
1848

1849
	v = apic_read(APIC_LVT0);
1850
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
1851
}
L
Linus Torvalds 已提交
1852

1853
static struct irq_chip lapic_chip __read_mostly = {
1854
	.name		= "local-APIC",
1855 1856
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
1857
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
1858 1859
};

1860 1861
static void lapic_register_intr(int irq, int vector)
{
1862 1863 1864 1865
	struct irq_desc *desc;

	desc = irq_to_desc(irq);
	desc->status &= ~IRQ_LEVEL;
1866 1867 1868 1869 1870
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
	set_intr_gate(vector, interrupt[irq]);
}

1871
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
1872 1873
{
	/*
1874
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
1875 1876 1877 1878 1879 1880
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
1881
	 */
L
Linus Torvalds 已提交
1882 1883
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

1884
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
1896
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
1897
{
1898
	int apic, pin, i;
L
Linus Torvalds 已提交
1899 1900 1901
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

1902
	pin  = find_isa_irq_pin(8, mp_INT);
1903 1904 1905 1906
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
1907
	apic = find_isa_irq_apic(8, mp_INT);
1908 1909
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
1910
		return;
1911
	}
L
Linus Torvalds 已提交
1912

1913
	entry0 = ioapic_read_entry(apic, pin);
1914
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
	entry1.dest.physical.physical_dest = hard_smp_processor_id();
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

1926
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
1943
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
1944

1945
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
1946 1947 1948 1949 1950 1951 1952 1953
}

/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
 */
1954
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
1955
{
1956
	int apic1, pin1, apic2, pin2;
1957
	int no_pin1 = 0;
L
Linus Torvalds 已提交
1958
	int vector;
I
Ingo Molnar 已提交
1959
	unsigned int ver;
1960 1961 1962
	unsigned long flags;

	local_irq_save(flags);
1963

I
Ingo Molnar 已提交
1964 1965 1966
	ver = apic_read(APIC_LVR);
	ver = GET_APIC_VERSION(ver);

L
Linus Torvalds 已提交
1967 1968 1969 1970 1971 1972 1973 1974
	/*
	 * get/set the timer IRQ vector:
	 */
	disable_8259A_irq(0);
	vector = assign_irq_vector(0);
	set_intr_gate(vector, interrupt[0]);

	/*
1975 1976 1977 1978 1979 1980 1981
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
1982
	 */
1983
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
L
Linus Torvalds 已提交
1984
	init_8259A(1);
1985
	timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
L
Linus Torvalds 已提交
1986

1987 1988 1989 1990
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
1991

1992 1993 1994
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
		    vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
1995

1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2012 2013 2014 2015
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2016 2017 2018 2019
		if (no_pin1) {
			add_pin_to_irq(0, apic1, pin1);
			setup_timer_IRQ0_pin(apic1, pin1, vector);
		}
L
Linus Torvalds 已提交
2020 2021 2022 2023 2024 2025
		unmask_IO_APIC_irq(0);
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
				enable_8259A_irq(0);
			}
2026 2027
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2028
			goto out;
L
Linus Torvalds 已提交
2029
		}
2030
		clear_IO_APIC_pin(apic1, pin1);
2031
		if (!no_pin1)
2032 2033
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2034

2035 2036 2037 2038
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2039 2040 2041
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2042
		replace_pin_at_irq(0, apic1, pin1, apic2, pin2);
2043
		setup_timer_IRQ0_pin(apic2, pin2, vector);
2044
		unmask_IO_APIC_irq(0);
2045
		enable_8259A_irq(0);
L
Linus Torvalds 已提交
2046
		if (timer_irq_works()) {
2047
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2048
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
2049
			if (nmi_watchdog == NMI_IO_APIC) {
2050
				disable_8259A_irq(0);
L
Linus Torvalds 已提交
2051
				setup_nmi();
2052
				enable_8259A_irq(0);
L
Linus Torvalds 已提交
2053
			}
2054
			goto out;
L
Linus Torvalds 已提交
2055 2056 2057 2058
		}
		/*
		 * Cleanup, just in case ...
		 */
2059
		disable_8259A_irq(0);
2060
		clear_IO_APIC_pin(apic2, pin2);
2061
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2062 2063 2064
	}

	if (nmi_watchdog == NMI_IO_APIC) {
2065 2066
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
2067
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
2068
	}
2069
	timer_ack = 0;
L
Linus Torvalds 已提交
2070

2071 2072
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2073

2074
	lapic_register_intr(0, vector);
2075
	apic_write(APIC_LVT0, APIC_DM_FIXED | vector);	/* Fixed mode */
L
Linus Torvalds 已提交
2076 2077 2078
	enable_8259A_irq(0);

	if (timer_irq_works()) {
2079
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2080
		goto out;
L
Linus Torvalds 已提交
2081
	}
2082
	disable_8259A_irq(0);
2083
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | vector);
2084
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2085

2086 2087
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2088 2089 2090

	init_8259A(0);
	make_8259A_irq(0);
2091
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2092 2093 2094 2095

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2096
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2097
		goto out;
L
Linus Torvalds 已提交
2098
	}
2099
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
2100
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2101
		"report.  Then try booting with the 'noapic' option.\n");
2102 2103
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2104 2105 2106
}

/*
2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2122 2123 2124 2125 2126
 */
#define PIC_IRQS	(1 << PIC_CASCADE_IR)

void __init setup_IO_APIC(void)
{
2127 2128 2129
	int i;

	/* Reserve all the system vectors. */
2130
	for (i = first_system_vector; i < NR_VECTORS; i++)
2131 2132
		set_bit(i, used_vectors);

L
Linus Torvalds 已提交
2133 2134
	enable_IO_APIC();

2135
	io_apic_irqs = ~PIC_IRQS;
L
Linus Torvalds 已提交
2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146

	printk("ENABLING IO-APIC IRQs\n");

	/*
	 * Set up IO-APIC IRQ routing.
	 */
	if (!acpi_ioapic)
		setup_ioapic_ids_from_mpc();
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2147
	check_timer();
L
Linus Torvalds 已提交
2148 2149 2150 2151 2152 2153
}

/*
 *	Called after all the initialization is done. If we didnt find any
 *	APIC bugs then we can allow the modify fast path
 */
2154

L
Linus Torvalds 已提交
2155 2156
static int __init io_apic_bug_finalize(void)
{
2157
	if (sis_apic_bug == -1)
L
Linus Torvalds 已提交
2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
		sis_apic_bug = 0;
	return 0;
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
2168
static struct sysfs_ioapic_data *mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
2169

2170
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
2171 2172 2173 2174
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
2175

L
Linus Torvalds 已提交
2176 2177
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
2178
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
2179
		entry[i] = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
2191

L
Linus Torvalds 已提交
2192 2193 2194 2195 2196
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(dev->id, 0);
2197 2198
	if (reg_00.bits.ID != mp_ioapics[dev->id].mp_apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].mp_apicid;
L
Linus Torvalds 已提交
2199 2200 2201
		io_apic_write(dev->id, 0, reg_00.raw);
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
2202
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
2203
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
2204 2205 2206 2207 2208

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
2209
	.name = "ioapic",
L
Linus Torvalds 已提交
2210 2211 2212 2213 2214 2215
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
2216
	struct sys_device *dev;
L
Linus Torvalds 已提交
2217 2218 2219 2220 2221 2222
	int i, size, error = 0;

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

2223 2224
	for (i = 0; i < nr_ioapics; i++) {
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
2225
			* sizeof(struct IO_APIC_route_entry);
2226
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
2227 2228 2229 2230 2231
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
2232
		dev->id = i;
L
Linus Torvalds 已提交
2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

2248
/*
2249
 * Dynamic irq allocate and deallocation
2250 2251 2252
 */
int create_irq(void)
{
2253
	/* Allocate an unused irq */
A
Andi Kleen 已提交
2254
	int irq, new, vector = 0;
2255
	unsigned long flags;
2256
	struct irq_cfg *cfg_new;
2257

2258 2259
	irq = -ENOSPC;
	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
2260
	for (new = (nr_irqs - 1); new >= 0; new--) {
2261 2262
		if (platform_legacy_irq(new))
			continue;
2263 2264
		cfg_new = irq_cfg(new);
		if (cfg_new && cfg_new->vector != 0)
2265
			continue;
2266 2267
		if (!cfg_new)
			cfg_new = irq_cfg_alloc(new);
2268 2269 2270 2271 2272 2273
		vector = __assign_irq_vector(new);
		if (likely(vector > 0))
			irq = new;
		break;
	}
	spin_unlock_irqrestore(&vector_lock, flags);
2274

2275
	if (irq >= 0) {
2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288
		set_intr_gate(vector, interrupt[irq]);
		dynamic_irq_init(irq);
	}
	return irq;
}

void destroy_irq(unsigned int irq)
{
	unsigned long flags;

	dynamic_irq_cleanup(irq);

	spin_lock_irqsave(&vector_lock, flags);
Y
Yinghai Lu 已提交
2289 2290
	clear_bit(irq_cfg(irq)->vector, used_vectors);
	irq_cfg(irq)->vector = 0;
2291 2292 2293
	spin_unlock_irqrestore(&vector_lock, flags);
}

2294
/*
S
Simon Arlott 已提交
2295
 * MSI message composition
2296 2297
 */
#ifdef CONFIG_PCI_MSI
2298
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310
{
	int vector;
	unsigned dest;

	vector = assign_irq_vector(irq);
	if (vector >= 0) {
		dest = cpu_mask_to_apicid(TARGET_CPUS);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->address_lo =
			MSI_ADDR_BASE_LO |
			((INT_DEST_MODE == 0) ?
2311
MSI_ADDR_DEST_MODE_PHYSICAL:
2312 2313 2314 2315 2316 2317 2318 2319 2320 2321
				MSI_ADDR_DEST_MODE_LOGICAL) |
			((INT_DELIVERY_MODE != dest_LowestPrio) ?
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);

		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
			((INT_DELIVERY_MODE != dest_LowestPrio) ?
2322
MSI_DATA_DELIVERY_FIXED:
2323 2324 2325 2326 2327 2328
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(vector);
	}
	return vector;
}

2329 2330
#ifdef CONFIG_SMP
static void set_msi_irq_affinity(unsigned int irq, cpumask_t mask)
2331
{
2332 2333 2334
	struct msi_msg msg;
	unsigned int dest;
	cpumask_t tmp;
2335
	int vector;
2336
	struct irq_desc *desc;
2337 2338 2339 2340

	cpus_and(tmp, mask, cpu_online_map);
	if (cpus_empty(tmp))
		tmp = TARGET_CPUS;
2341 2342

	vector = assign_irq_vector(irq);
2343 2344
	if (vector < 0)
		return;
2345

2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
	dest = cpu_mask_to_apicid(mask);

	read_msi_msg(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	write_msi_msg(irq, &msg);
2356 2357
	desc = irq_to_desc(irq);
	desc->affinity = mask;
2358
}
2359
#endif /* CONFIG_SMP */
2360

2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
	.ack		= ack_ioapic_irq,
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
2374 2375
};

2376
int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
2377 2378
{
	struct msi_msg msg;
2379 2380 2381 2382 2383
	int irq, ret;
	irq = create_irq();
	if (irq < 0)
		return irq;

2384
	ret = msi_compose_msg(dev, irq, &msg);
2385 2386
	if (ret < 0) {
		destroy_irq(irq);
2387
		return ret;
2388
	}
2389

2390
	set_irq_msi(irq, desc);
2391 2392
	write_msi_msg(irq, &msg);

2393 2394
	set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq,
				      "edge");
2395

2396
	return 0;
2397 2398 2399 2400
}

void arch_teardown_msi_irq(unsigned int irq)
{
2401
	destroy_irq(irq);
2402 2403
}

2404 2405
#endif /* CONFIG_PCI_MSI */

2406 2407 2408 2409 2410 2411 2412 2413 2414
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

static void target_ht_irq(unsigned int irq, unsigned int dest)
{
2415 2416
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
2417

2418 2419
	msg.address_lo &= ~(HT_IRQ_LOW_DEST_ID_MASK);
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
2420

2421 2422
	msg.address_lo |= HT_IRQ_LOW_DEST_ID(dest);
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
2423

2424
	write_ht_irq_msg(irq, &msg);
2425 2426 2427 2428 2429 2430
}

static void set_ht_irq_affinity(unsigned int irq, cpumask_t mask)
{
	unsigned int dest;
	cpumask_t tmp;
2431
	struct irq_desc *desc;
2432 2433 2434 2435 2436 2437 2438 2439 2440 2441

	cpus_and(tmp, mask, cpu_online_map);
	if (cpus_empty(tmp))
		tmp = TARGET_CPUS;

	cpus_and(mask, tmp, CPU_MASK_ALL);

	dest = cpu_mask_to_apicid(mask);

	target_ht_irq(irq, dest);
2442 2443
	desc = irq_to_desc(irq);
	desc->affinity = mask;
2444 2445 2446
}
#endif

2447
static struct irq_chip ht_irq_chip = {
2448 2449 2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
	.ack		= ack_ioapic_irq,
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
	int vector;

	vector = assign_irq_vector(irq);
	if (vector >= 0) {
2464
		struct ht_irq_msg msg;
2465 2466 2467 2468 2469 2470 2471
		unsigned dest;
		cpumask_t tmp;

		cpus_clear(tmp);
		cpu_set(vector >> 8, tmp);
		dest = cpu_mask_to_apicid(tmp);

2472
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
2473

2474 2475
		msg.address_lo =
			HT_IRQ_LOW_BASE |
2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486
			HT_IRQ_LOW_DEST_ID(dest) |
			HT_IRQ_LOW_VECTOR(vector) |
			((INT_DEST_MODE == 0) ?
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
			((INT_DELIVERY_MODE != dest_LowestPrio) ?
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

2487
		write_ht_irq_msg(irq, &msg);
2488

2489 2490
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
2491 2492 2493 2494 2495
	}
	return vector;
}
#endif /* CONFIG_HT_IRQ */

L
Linus Torvalds 已提交
2496
/* --------------------------------------------------------------------------
2497
			ACPI-based IOAPIC Configuration
L
Linus Torvalds 已提交
2498 2499
   -------------------------------------------------------------------------- */

L
Len Brown 已提交
2500
#ifdef CONFIG_ACPI
L
Linus Torvalds 已提交
2501

2502
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
2503 2504 2505 2506 2507 2508 2509 2510
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
2511 2512
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
2513
	 * supports up to 16 on one shared APIC bus.
2514
	 *
L
Linus Torvalds 已提交
2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529 2530 2531 2532
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
		apic_id_map = ioapic_phys_id_map(phys_cpu_present_map);

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(ioapic, 0);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
2533
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547 2548 2549
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
	if (check_apicid_used(apic_id_map, apic_id)) {

		for (i = 0; i < get_physical_broadcast(); i++) {
			if (!check_apicid_used(apic_id_map, i))
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
2550
	}
L
Linus Torvalds 已提交
2551 2552 2553 2554 2555 2556 2557 2558 2559 2560 2561 2562 2563

	tmp = apicid_to_cpu_present(apic_id);
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/* Sanity check */
2564 2565 2566 2567
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
2568 2569 2570 2571 2572 2573 2574 2575 2576
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}


2577
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
2578 2579 2580 2581 2582 2583 2584 2585 2586 2587 2588 2589
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.version;
}


2590
int __init io_apic_get_redir_entries(int ioapic)
L
Linus Torvalds 已提交
2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601 2602
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.entries;
}


2603
int io_apic_set_pci_routing(int ioapic, int pin, int irq, int edge_level, int active_high_low)
L
Linus Torvalds 已提交
2604 2605 2606 2607 2608 2609 2610 2611 2612 2613 2614 2615 2616 2617 2618
{
	struct IO_APIC_route_entry entry;

	if (!IO_APIC_IRQ(irq)) {
		printk(KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
			ioapic);
		return -EINVAL;
	}

	/*
	 * Generate a PCI IRQ routing entry and program the IOAPIC accordingly.
	 * Note that we mask (disable) IRQs now -- these get enabled when the
	 * corresponding device driver registers for this IRQ.
	 */

2619
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
2620 2621 2622 2623 2624 2625 2626 2627 2628 2629 2630 2631 2632 2633 2634 2635 2636 2637

	entry.delivery_mode = INT_DELIVERY_MODE;
	entry.dest_mode = INT_DEST_MODE;
	entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
	entry.trigger = edge_level;
	entry.polarity = active_high_low;
	entry.mask  = 1;

	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
	if (irq >= 16)
		add_pin_to_irq(irq, ioapic, pin);

	entry.vector = assign_irq_vector(irq);

	apic_printk(APIC_DEBUG, KERN_DEBUG "IOAPIC[%d]: Set PCI routing entry "
		"(%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i)\n", ioapic,
2638
		mp_ioapics[ioapic].mp_apicid, pin, entry.vector, irq,
L
Linus Torvalds 已提交
2639 2640 2641 2642 2643 2644 2645
		edge_level, active_high_low);

	ioapic_register_intr(irq, entry.vector, edge_level);

	if (!ioapic && (irq < 16))
		disable_8259A_irq(irq);

2646
	ioapic_write_entry(ioapic, pin, entry);
L
Linus Torvalds 已提交
2647 2648 2649 2650

	return 0;
}

2651 2652 2653 2654 2655 2656 2657 2658
int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
{
	int i;

	if (skip_ioapic_setup)
		return -1;

	for (i = 0; i < mp_irq_entries; i++)
2659 2660
		if (mp_irqs[i].mp_irqtype == mp_INT &&
		    mp_irqs[i].mp_srcbusirq == bus_irq)
2661 2662 2663 2664 2665 2666 2667 2668 2669
			break;
	if (i >= mp_irq_entries)
		return -1;

	*trigger = irq_trigger(i);
	*polarity = irq_polarity(i);
	return 0;
}

L
Len Brown 已提交
2670
#endif /* CONFIG_ACPI */
2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692

static int __init parse_disable_timer_pin_1(char *arg)
{
	disable_timer_pin_1 = 1;
	return 0;
}
early_param("disable_timer_pin_1", parse_disable_timer_pin_1);

static int __init parse_enable_timer_pin_1(char *arg)
{
	disable_timer_pin_1 = -1;
	return 0;
}
early_param("enable_timer_pin_1", parse_enable_timer_pin_1);

static int __init parse_noapic(char *arg)
{
	/* disable IO-APIC */
	disable_ioapic_setup();
	return 0;
}
early_param("noapic", parse_noapic);
2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723

void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
	int i;

	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
			ioapic_phys = mp_ioapics[i].mp_apicaddr;
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
		} else {
fake_ioapic_page:
			ioapic_phys = (unsigned long)
				      alloc_bootmem_pages(PAGE_SIZE);
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
		printk(KERN_DEBUG "mapped IOAPIC to %08lx (%08lx)\n",
		       __fix_to_virt(idx), ioapic_phys);
		idx++;
	}
}