io_apic_32.c 71.2 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
/*
 *	Intel IO-APIC support for multi-Pentium hosts.
 *
 *	Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
 *
 *	Many thanks to Stig Venaas for trying out countless experimental
 *	patches and reporting/debugging problems patiently!
 *
 *	(c) 1999, Multiple IO-APIC support, developed by
 *	Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
 *      Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
 *	further tested and cleaned up by Zach Brown <zab@redhat.com>
 *	and Ingo Molnar <mingo@redhat.com>
 *
 *	Fixes
 *	Maciej W. Rozycki	:	Bits for genuine 82489DX APICs;
 *					thanks to Eric Gilmore
 *					and Rolf G. Tews
 *					for testing these extensively
 *	Paul Diefenbaugh	:	Added full ACPI support
 */

#include <linux/mm.h>
#include <linux/interrupt.h>
#include <linux/init.h>
#include <linux/delay.h>
#include <linux/sched.h>
28
#include <linux/bootmem.h>
L
Linus Torvalds 已提交
29 30 31
#include <linux/mc146818rtc.h>
#include <linux/compiler.h>
#include <linux/acpi.h>
32
#include <linux/module.h>
L
Linus Torvalds 已提交
33
#include <linux/sysdev.h>
34
#include <linux/pci.h>
35
#include <linux/msi.h>
36
#include <linux/htirq.h>
37
#include <linux/freezer.h>
38
#include <linux/kthread.h>
39
#include <linux/jiffies.h>	/* time_after() */
40

L
Linus Torvalds 已提交
41 42 43 44
#include <asm/io.h>
#include <asm/smp.h>
#include <asm/desc.h>
#include <asm/timer.h>
45
#include <asm/i8259.h>
46
#include <asm/nmi.h>
47
#include <asm/msidef.h>
48
#include <asm/hypertransport.h>
49
#include <asm/setup.h>
L
Linus Torvalds 已提交
50 51

#include <mach_apic.h>
52
#include <mach_apicdef.h>
L
Linus Torvalds 已提交
53

54 55
#define __apicdebuginit(type) static type __init

L
Linus Torvalds 已提交
56 57 58
int (*ioapic_renumber_irq)(int ioapic, int irq);
atomic_t irq_mis_count;

59 60 61
/* Where if anywhere is the i8259 connect in external int mode */
static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };

L
Linus Torvalds 已提交
62
static DEFINE_SPINLOCK(ioapic_lock);
63
DEFINE_SPINLOCK(vector_lock);
L
Linus Torvalds 已提交
64

65
int timer_through_8259 __initdata;
66

L
Linus Torvalds 已提交
67 68 69 70 71 72 73 74 75 76 77
/*
 *	Is the SiS APIC rmw bug present ?
 *	-1 = don't know, 0 = no, 1 = yes
 */
int sis_apic_bug = -1;

/*
 * # of IRQ routing registers
 */
int nr_ioapic_registers[MAX_IO_APICS];

78
/* I/O APIC entries */
79
struct mp_config_ioapic mp_ioapics[MAX_IO_APICS];
80 81
int nr_ioapics;

82
/* MP IRQ source entries */
83
struct mp_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
84 85 86 87

/* # of MP IRQ source entries */
int mp_irq_entries;

88 89 90 91 92 93
#if defined (CONFIG_MCA) || defined (CONFIG_EISA)
int mp_bus_id_to_type[MAX_MP_BUSSES];
#endif

DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);

94
static int disable_timer_pin_1 __initdata;
95

L
Linus Torvalds 已提交
96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113
/*
 * Rough estimation of how many shared IRQs there are, can
 * be changed anytime.
 */
#define MAX_PLUS_SHARED_IRQS NR_IRQS
#define PIN_MAP_SIZE (MAX_PLUS_SHARED_IRQS + NR_IRQS)

/*
 * This is performance-critical, we want to do it O(1)
 *
 * the indexing order of this array favors 1:1 mappings
 * between pins and IRQs.
 */

static struct irq_pin_list {
	int apic, pin, next;
} irq_2_pin[PIN_MAP_SIZE];

L
Linus Torvalds 已提交
114 115 116 117 118 119 120 121 122
struct io_apic {
	unsigned int index;
	unsigned int unused[3];
	unsigned int data;
};

static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
{
	return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
123
		+ (mp_ioapics[idx].mp_apicaddr & ~PAGE_MASK);
L
Linus Torvalds 已提交
124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147
}

static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	return readl(&io_apic->data);
}

static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
{
	struct io_apic __iomem *io_apic = io_apic_base(apic);
	writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

/*
 * Re-write a value: to be used for read-modify-write
 * cycles where the read already set up the index register.
 *
 * Older SiS APIC requires we rewrite the index register
 */
static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
{
148
	volatile struct io_apic __iomem *io_apic = io_apic_base(apic);
L
Linus Torvalds 已提交
149 150 151 152 153
	if (sis_apic_bug)
		writel(reg, &io_apic->index);
	writel(value, &io_apic->data);
}

154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169
union entry_union {
	struct { u32 w1, w2; };
	struct IO_APIC_route_entry entry;
};

static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
{
	union entry_union eu;
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
	eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
	spin_unlock_irqrestore(&ioapic_lock, flags);
	return eu.entry;
}

170 171 172 173 174 175
/*
 * When we write a new IO APIC routing entry, we need to write the high
 * word first! If the mask bit in the low word is clear, we will enable
 * the interrupt, and we need to make sure the entry is fully populated
 * before that happens.
 */
176 177
static void
__ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
178 179 180
{
	union entry_union eu;
	eu.entry = e;
181 182
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
183 184 185 186 187 188 189
}

static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
{
	unsigned long flags;
	spin_lock_irqsave(&ioapic_lock, flags);
	__ioapic_write_entry(apic, pin, e);
190 191 192 193 194 195 196 197 198 199 200 201 202
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

/*
 * When we mask an IO APIC routing entry, we need to write the low
 * word first, in order to set the mask bit before we change the
 * high bits!
 */
static void ioapic_mask_entry(int apic, int pin)
{
	unsigned long flags;
	union entry_union eu = { .entry.mask = 1 };

203 204 205 206 207 208
	spin_lock_irqsave(&ioapic_lock, flags);
	io_apic_write(apic, 0x10 + 2*pin, eu.w1);
	io_apic_write(apic, 0x11 + 2*pin, eu.w2);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

L
Linus Torvalds 已提交
209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
/*
 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
 * shared ISA-space IRQs, so we have to support them. We are super
 * fast in the common case, and fast for shared ISA-space IRQs.
 */
static void add_pin_to_irq(unsigned int irq, int apic, int pin)
{
	static int first_free_entry = NR_IRQS;
	struct irq_pin_list *entry = irq_2_pin + irq;

	while (entry->next)
		entry = irq_2_pin + entry->next;

	if (entry->pin != -1) {
		entry->next = first_free_entry;
		entry = irq_2_pin + entry->next;
		if (++first_free_entry >= PIN_MAP_SIZE)
			panic("io_apic.c: whoops");
	}
	entry->apic = apic;
	entry->pin = pin;
}

/*
 * Reroute an IRQ to a different pin.
 */
static void __init replace_pin_at_irq(unsigned int irq,
				      int oldapic, int oldpin,
				      int newapic, int newpin)
{
	struct irq_pin_list *entry = irq_2_pin + irq;

	while (1) {
		if (entry->apic == oldapic && entry->pin == oldpin) {
			entry->apic = newapic;
			entry->pin = newpin;
		}
		if (!entry->next)
			break;
		entry = irq_2_pin + entry->next;
	}
}

252
static void __modify_IO_APIC_irq(unsigned int irq, unsigned long enable, unsigned long disable)
L
Linus Torvalds 已提交
253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271
{
	struct irq_pin_list *entry = irq_2_pin + irq;
	unsigned int pin, reg;

	for (;;) {
		pin = entry->pin;
		if (pin == -1)
			break;
		reg = io_apic_read(entry->apic, 0x10 + pin*2);
		reg &= ~disable;
		reg |= enable;
		io_apic_modify(entry->apic, 0x10 + pin*2, reg);
		if (!entry->next)
			break;
		entry = irq_2_pin + entry->next;
	}
}

/* mask = 1 */
272
static void __mask_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
273
{
274
	__modify_IO_APIC_irq(irq, IO_APIC_REDIR_MASKED, 0);
L
Linus Torvalds 已提交
275 276 277
}

/* mask = 0 */
278
static void __unmask_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
279
{
280
	__modify_IO_APIC_irq(irq, 0, IO_APIC_REDIR_MASKED);
L
Linus Torvalds 已提交
281 282 283
}

/* mask = 1, trigger = 0 */
284
static void __mask_and_edge_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
285
{
286 287
	__modify_IO_APIC_irq(irq, IO_APIC_REDIR_MASKED,
				IO_APIC_REDIR_LEVEL_TRIGGER);
L
Linus Torvalds 已提交
288 289 290
}

/* mask = 0, trigger = 1 */
291
static void __unmask_and_level_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
292
{
293 294
	__modify_IO_APIC_irq(irq, IO_APIC_REDIR_LEVEL_TRIGGER,
				IO_APIC_REDIR_MASKED);
L
Linus Torvalds 已提交
295 296
}

297
static void mask_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
298 299 300 301 302 303 304 305
{
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	__mask_IO_APIC_irq(irq);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

306
static void unmask_IO_APIC_irq(unsigned int irq)
L
Linus Torvalds 已提交
307 308 309 310 311 312 313 314 315 316 317
{
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	__unmask_IO_APIC_irq(irq);
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
{
	struct IO_APIC_route_entry entry;
318

L
Linus Torvalds 已提交
319
	/* Check delivery_mode to be sure we're not clearing an SMI pin */
320
	entry = ioapic_read_entry(apic, pin);
L
Linus Torvalds 已提交
321 322 323 324 325 326
	if (entry.delivery_mode == dest_SMI)
		return;

	/*
	 * Disable it in the IO-APIC irq-routing table:
	 */
327
	ioapic_mask_entry(apic, pin);
L
Linus Torvalds 已提交
328 329
}

330
static void clear_IO_APIC(void)
L
Linus Torvalds 已提交
331 332 333 334 335 336 337 338
{
	int apic, pin;

	for (apic = 0; apic < nr_ioapics; apic++)
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
			clear_IO_APIC_pin(apic, pin);
}

339
#ifdef CONFIG_SMP
L
Linus Torvalds 已提交
340 341 342 343 344 345
static void set_ioapic_affinity_irq(unsigned int irq, cpumask_t cpumask)
{
	unsigned long flags;
	int pin;
	struct irq_pin_list *entry = irq_2_pin + irq;
	unsigned int apicid_value;
346
	cpumask_t tmp;
347

348 349 350 351 352 353
	cpus_and(tmp, cpumask, cpu_online_map);
	if (cpus_empty(tmp))
		tmp = TARGET_CPUS;

	cpus_and(cpumask, tmp, CPU_MASK_ALL);

L
Linus Torvalds 已提交
354 355 356 357 358 359 360 361 362 363 364 365 366
	apicid_value = cpu_mask_to_apicid(cpumask);
	/* Prepare to do the io_apic_write */
	apicid_value = apicid_value << 24;
	spin_lock_irqsave(&ioapic_lock, flags);
	for (;;) {
		pin = entry->pin;
		if (pin == -1)
			break;
		io_apic_write(entry->apic, 0x10 + 1 + pin*2, apicid_value);
		if (!entry->next)
			break;
		entry = irq_2_pin + entry->next;
	}
367
	irq_desc[irq].affinity = cpumask;
L
Linus Torvalds 已提交
368 369 370 371 372 373 374
	spin_unlock_irqrestore(&ioapic_lock, flags);
}

#if defined(CONFIG_IRQBALANCE)
# include <asm/processor.h>	/* kernel_thread() */
# include <linux/kernel_stat.h>	/* kstat */
# include <linux/slab.h>		/* kmalloc() */
375
# include <linux/timer.h>
376

L
Linus Torvalds 已提交
377
#define IRQBALANCE_CHECK_ARCH -999
378 379 380 381 382 383 384 385
#define MAX_BALANCED_IRQ_INTERVAL	(5*HZ)
#define MIN_BALANCED_IRQ_INTERVAL	(HZ/2)
#define BALANCED_IRQ_MORE_DELTA		(HZ/10)
#define BALANCED_IRQ_LESS_DELTA		(HZ)

static int irqbalance_disabled __read_mostly = IRQBALANCE_CHECK_ARCH;
static int physical_balance __read_mostly;
static long balanced_irq_interval __read_mostly = MAX_BALANCED_IRQ_INTERVAL;
L
Linus Torvalds 已提交
386 387

static struct irq_cpu_info {
388 389
	unsigned long *last_irq;
	unsigned long *irq_delta;
L
Linus Torvalds 已提交
390 391 392 393
	unsigned long irq;
} irq_cpu_data[NR_CPUS];

#define CPU_IRQ(cpu)		(irq_cpu_data[cpu].irq)
394 395
#define LAST_CPU_IRQ(cpu, irq)   (irq_cpu_data[cpu].last_irq[irq])
#define IRQ_DELTA(cpu, irq) 	(irq_cpu_data[cpu].irq_delta[irq])
L
Linus Torvalds 已提交
396 397 398 399 400 401

#define IDLE_ENOUGH(cpu,now) \
	(idle_cpu(cpu) && ((now) - per_cpu(irq_stat, (cpu)).idle_timestamp > 1))

#define IRQ_ALLOWED(cpu, allowed_mask)	cpu_isset(cpu, allowed_mask)

402
#define CPU_TO_PACKAGEINDEX(i) (first_cpu(per_cpu(cpu_sibling_map, i)))
L
Linus Torvalds 已提交
403

404 405 406
static cpumask_t balance_irq_affinity[NR_IRQS] = {
	[0 ... NR_IRQS-1] = CPU_MASK_ALL
};
L
Linus Torvalds 已提交
407

408 409 410 411
void set_balance_irq_affinity(unsigned int irq, cpumask_t mask)
{
	balance_irq_affinity[irq] = mask;
}
L
Linus Torvalds 已提交
412 413 414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433

static unsigned long move(int curr_cpu, cpumask_t allowed_mask,
			unsigned long now, int direction)
{
	int search_idle = 1;
	int cpu = curr_cpu;

	goto inside;

	do {
		if (unlikely(cpu == curr_cpu))
			search_idle = 0;
inside:
		if (direction == 1) {
			cpu++;
			if (cpu >= NR_CPUS)
				cpu = 0;
		} else {
			cpu--;
			if (cpu == -1)
				cpu = NR_CPUS-1;
		}
434 435
	} while (!cpu_online(cpu) || !IRQ_ALLOWED(cpu, allowed_mask) ||
			(search_idle && !IDLE_ENOUGH(cpu, now)));
L
Linus Torvalds 已提交
436 437 438 439 440 441 442 443 444

	return cpu;
}

static inline void balance_irq(int cpu, int irq)
{
	unsigned long now = jiffies;
	cpumask_t allowed_mask;
	unsigned int new_cpu;
445

L
Linus Torvalds 已提交
446
	if (irqbalance_disabled)
447
		return;
L
Linus Torvalds 已提交
448

449
	cpus_and(allowed_mask, cpu_online_map, balance_irq_affinity[irq]);
L
Linus Torvalds 已提交
450
	new_cpu = move(cpu, allowed_mask, now, 1);
451
	if (cpu != new_cpu)
452
		set_pending_irq(irq, cpumask_of_cpu(new_cpu));
L
Linus Torvalds 已提交
453 454 455 456 457
}

static inline void rotate_irqs_among_cpus(unsigned long useful_load_threshold)
{
	int i, j;
458

459 460
	for_each_online_cpu(i) {
		for (j = 0; j < NR_IRQS; j++) {
L
Linus Torvalds 已提交
461 462 463
			if (!irq_desc[j].action)
				continue;
			/* Is it a significant load ?  */
464
			if (IRQ_DELTA(CPU_TO_PACKAGEINDEX(i), j) <
L
Linus Torvalds 已提交
465 466 467 468 469 470
						useful_load_threshold)
				continue;
			balance_irq(i, j);
		}
	}
	balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
471
		balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
L
Linus Torvalds 已提交
472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488
	return;
}

static void do_irq_balance(void)
{
	int i, j;
	unsigned long max_cpu_irq = 0, min_cpu_irq = (~0);
	unsigned long move_this_load = 0;
	int max_loaded = 0, min_loaded = 0;
	int load;
	unsigned long useful_load_threshold = balanced_irq_interval + 10;
	int selected_irq;
	int tmp_loaded, first_attempt = 1;
	unsigned long tmp_cpu_irq;
	unsigned long imbalance = 0;
	cpumask_t allowed_mask, target_cpu_mask, tmp;

489
	for_each_possible_cpu(i) {
L
Linus Torvalds 已提交
490 491 492 493 494 495 496
		int package_index;
		CPU_IRQ(i) = 0;
		if (!cpu_online(i))
			continue;
		package_index = CPU_TO_PACKAGEINDEX(i);
		for (j = 0; j < NR_IRQS; j++) {
			unsigned long value_now, delta;
497 498
			/* Is this an active IRQ or balancing disabled ? */
			if (!irq_desc[j].action || irq_balancing_disabled(j))
L
Linus Torvalds 已提交
499
				continue;
500 501
			if (package_index == i)
				IRQ_DELTA(package_index, j) = 0;
L
Linus Torvalds 已提交
502 503 504 505
			/* Determine the total count per processor per IRQ */
			value_now = (unsigned long) kstat_cpu(i).irqs[j];

			/* Determine the activity per processor per IRQ */
506
			delta = value_now - LAST_CPU_IRQ(i, j);
L
Linus Torvalds 已提交
507 508

			/* Update last_cpu_irq[][] for the next time */
509
			LAST_CPU_IRQ(i, j) = value_now;
L
Linus Torvalds 已提交
510 511 512 513 514

			/* Ignore IRQs whose rate is less than the clock */
			if (delta < useful_load_threshold)
				continue;
			/* update the load for the processor or package total */
515
			IRQ_DELTA(package_index, j) += delta;
L
Linus Torvalds 已提交
516 517 518 519 520 521 522 523 524 525 526 527 528 529

			/* Keep track of the higher numbered sibling as well */
			if (i != package_index)
				CPU_IRQ(i) += delta;
			/*
			 * We have sibling A and sibling B in the package
			 *
			 * cpu_irq[A] = load for cpu A + load for cpu B
			 * cpu_irq[B] = load for cpu B
			 */
			CPU_IRQ(package_index) += delta;
		}
	}
	/* Find the least loaded processor package */
530
	for_each_online_cpu(i) {
L
Linus Torvalds 已提交
531 532 533 534 535 536 537 538 539 540
		if (i != CPU_TO_PACKAGEINDEX(i))
			continue;
		if (min_cpu_irq > CPU_IRQ(i)) {
			min_cpu_irq = CPU_IRQ(i);
			min_loaded = i;
		}
	}
	max_cpu_irq = ULONG_MAX;

tryanothercpu:
541 542
	/*
	 * Look for heaviest loaded processor.
L
Linus Torvalds 已提交
543 544 545 546 547
	 * We may come back to get the next heaviest loaded processor.
	 * Skip processors with trivial loads.
	 */
	tmp_cpu_irq = 0;
	tmp_loaded = -1;
548
	for_each_online_cpu(i) {
L
Linus Torvalds 已提交
549 550
		if (i != CPU_TO_PACKAGEINDEX(i))
			continue;
551
		if (max_cpu_irq <= CPU_IRQ(i))
L
Linus Torvalds 已提交
552 553 554 555 556 557 558 559
			continue;
		if (tmp_cpu_irq < CPU_IRQ(i)) {
			tmp_cpu_irq = CPU_IRQ(i);
			tmp_loaded = i;
		}
	}

	if (tmp_loaded == -1) {
560 561 562
	 /*
	  * In the case of small number of heavy interrupt sources,
	  * loading some of the cpus too much. We use Ingo's original
L
Linus Torvalds 已提交
563 564 565 566 567 568 569 570
	  * approach to rotate them around.
	  */
		if (!first_attempt && imbalance >= useful_load_threshold) {
			rotate_irqs_among_cpus(useful_load_threshold);
			return;
		}
		goto not_worth_the_effort;
	}
571

L
Linus Torvalds 已提交
572 573 574 575
	first_attempt = 0;		/* heaviest search */
	max_cpu_irq = tmp_cpu_irq;	/* load */
	max_loaded = tmp_loaded;	/* processor */
	imbalance = (max_cpu_irq - min_cpu_irq) / 2;
576 577 578

	/*
	 * if imbalance is less than approx 10% of max load, then
L
Linus Torvalds 已提交
579 580
	 * observe diminishing returns action. - quit
	 */
581
	if (imbalance < (max_cpu_irq >> 3))
L
Linus Torvalds 已提交
582 583 584 585 586 587 588 589 590 591 592 593
		goto not_worth_the_effort;

tryanotherirq:
	/* if we select an IRQ to move that can't go where we want, then
	 * see if there is another one to try.
	 */
	move_this_load = 0;
	selected_irq = -1;
	for (j = 0; j < NR_IRQS; j++) {
		/* Is this an active IRQ? */
		if (!irq_desc[j].action)
			continue;
594
		if (imbalance <= IRQ_DELTA(max_loaded, j))
L
Linus Torvalds 已提交
595 596 597 598
			continue;
		/* Try to find the IRQ that is closest to the imbalance
		 * without going over.
		 */
599 600
		if (move_this_load < IRQ_DELTA(max_loaded, j)) {
			move_this_load = IRQ_DELTA(max_loaded, j);
L
Linus Torvalds 已提交
601 602 603
			selected_irq = j;
		}
	}
604
	if (selected_irq == -1)
L
Linus Torvalds 已提交
605 606 607
		goto tryanothercpu;

	imbalance = move_this_load;
608

S
Simon Arlott 已提交
609
	/* For physical_balance case, we accumulated both load
L
Linus Torvalds 已提交
610 611
	 * values in the one of the siblings cpu_irq[],
	 * to use the same code for physical and logical processors
612
	 * as much as possible.
L
Linus Torvalds 已提交
613 614 615 616 617 618 619 620 621 622
	 *
	 * NOTE: the cpu_irq[] array holds the sum of the load for
	 * sibling A and sibling B in the slot for the lowest numbered
	 * sibling (A), _AND_ the load for sibling B in the slot for
	 * the higher numbered sibling.
	 *
	 * We seek the least loaded sibling by making the comparison
	 * (A+B)/2 vs B
	 */
	load = CPU_IRQ(min_loaded) >> 1;
623
	for_each_cpu_mask(j, per_cpu(cpu_sibling_map, min_loaded)) {
L
Linus Torvalds 已提交
624 625 626 627 628 629 630
		if (load > CPU_IRQ(j)) {
			/* This won't change cpu_sibling_map[min_loaded] */
			load = CPU_IRQ(j);
			min_loaded = j;
		}
	}

631 632 633
	cpus_and(allowed_mask,
		cpu_online_map,
		balance_irq_affinity[selected_irq]);
L
Linus Torvalds 已提交
634 635 636 637 638
	target_cpu_mask = cpumask_of_cpu(min_loaded);
	cpus_and(tmp, target_cpu_mask, allowed_mask);

	if (!cpus_empty(tmp)) {
		/* mark for change destination */
639 640
		set_pending_irq(selected_irq, cpumask_of_cpu(min_loaded));

641
		/* Since we made a change, come back sooner to
L
Linus Torvalds 已提交
642 643 644
		 * check for more variation.
		 */
		balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
645
			balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
L
Linus Torvalds 已提交
646 647 648 649 650 651 652 653 654 655
		return;
	}
	goto tryanotherirq;

not_worth_the_effort:
	/*
	 * if we did not find an IRQ to move, then adjust the time interval
	 * upward
	 */
	balanced_irq_interval = min((long)MAX_BALANCED_IRQ_INTERVAL,
656
		balanced_irq_interval + BALANCED_IRQ_MORE_DELTA);
L
Linus Torvalds 已提交
657 658 659 660 661 662 663 664 665 666 667
	return;
}

static int balanced_irq(void *unused)
{
	int i;
	unsigned long prev_balance_time = jiffies;
	long time_remaining = balanced_irq_interval;

	/* push everything to CPU 0 to give us a starting point.  */
	for (i = 0 ; i < NR_IRQS ; i++) {
668
		irq_desc[i].pending_mask = cpumask_of_cpu(0);
669
		set_pending_irq(i, cpumask_of_cpu(0));
L
Linus Torvalds 已提交
670 671
	}

672
	set_freezable();
L
Linus Torvalds 已提交
673
	for ( ; ; ) {
674
		time_remaining = schedule_timeout_interruptible(time_remaining);
675
		try_to_freeze();
L
Linus Torvalds 已提交
676 677
		if (time_after(jiffies,
				prev_balance_time+balanced_irq_interval)) {
Z
Zwane Mwaikambo 已提交
678
			preempt_disable();
L
Linus Torvalds 已提交
679 680 681
			do_irq_balance();
			prev_balance_time = jiffies;
			time_remaining = balanced_irq_interval;
Z
Zwane Mwaikambo 已提交
682
			preempt_enable();
L
Linus Torvalds 已提交
683 684 685 686 687 688 689 690 691 692 693 694
		}
	}
	return 0;
}

static int __init balanced_irq_init(void)
{
	int i;
	struct cpuinfo_x86 *c;
	cpumask_t tmp;

	cpus_shift_right(tmp, cpu_online_map, 2);
695
	c = &boot_cpu_data;
L
Linus Torvalds 已提交
696 697 698 699 700
	/* When not overwritten by the command line ask subarchitecture. */
	if (irqbalance_disabled == IRQBALANCE_CHECK_ARCH)
		irqbalance_disabled = NO_BALANCE_IRQ;
	if (irqbalance_disabled)
		return 0;
701

L
Linus Torvalds 已提交
702 703 704 705 706 707 708 709 710 711 712 713
	 /* disable irqbalance completely if there is only one processor online */
	if (num_online_cpus() < 2) {
		irqbalance_disabled = 1;
		return 0;
	}
	/*
	 * Enable physical balance only if more than 1 physical processor
	 * is present
	 */
	if (smp_num_siblings > 1 && !cpus_empty(tmp))
		physical_balance = 1;

714
	for_each_online_cpu(i) {
715 716
		irq_cpu_data[i].irq_delta = kzalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
		irq_cpu_data[i].last_irq = kzalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
L
Linus Torvalds 已提交
717 718 719 720 721
		if (irq_cpu_data[i].irq_delta == NULL || irq_cpu_data[i].last_irq == NULL) {
			printk(KERN_ERR "balanced_irq_init: out of memory");
			goto failed;
		}
	}
722

L
Linus Torvalds 已提交
723
	printk(KERN_INFO "Starting balanced_irq\n");
724
	if (!IS_ERR(kthread_run(balanced_irq, NULL, "kirqd")))
L
Linus Torvalds 已提交
725
		return 0;
726
	printk(KERN_ERR "balanced_irq_init: failed to spawn balanced_irq");
L
Linus Torvalds 已提交
727
failed:
728
	for_each_possible_cpu(i) {
729
		kfree(irq_cpu_data[i].irq_delta);
730
		irq_cpu_data[i].irq_delta = NULL;
731
		kfree(irq_cpu_data[i].last_irq);
732
		irq_cpu_data[i].last_irq = NULL;
L
Linus Torvalds 已提交
733 734 735 736
	}
	return 0;
}

737
int __devinit irqbalance_disable(char *str)
L
Linus Torvalds 已提交
738 739
{
	irqbalance_disabled = 1;
740
	return 1;
L
Linus Torvalds 已提交
741 742 743 744 745 746
}

__setup("noirqbalance", irqbalance_disable);

late_initcall(balanced_irq_init);
#endif /* CONFIG_IRQBALANCE */
747
#endif /* CONFIG_SMP */
L
Linus Torvalds 已提交
748 749

#ifndef CONFIG_SMP
750
void send_IPI_self(int vector)
L
Linus Torvalds 已提交
751 752 753 754 755 756 757 758 759 760 761
{
	unsigned int cfg;

	/*
	 * Wait for idle.
	 */
	apic_wait_icr_idle();
	cfg = APIC_DM_FIXED | APIC_DEST_SELF | vector | APIC_DEST_LOGICAL;
	/*
	 * Send the IPI. The write to APIC_ICR fires this off.
	 */
762
	apic_write(APIC_ICR, cfg);
L
Linus Torvalds 已提交
763 764 765 766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814
}
#endif /* !CONFIG_SMP */


/*
 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
 * specific CPU-side IRQs.
 */

#define MAX_PIRQS 8
static int pirq_entries [MAX_PIRQS];
static int pirqs_enabled;
int skip_ioapic_setup;

static int __init ioapic_pirq_setup(char *str)
{
	int i, max;
	int ints[MAX_PIRQS+1];

	get_options(str, ARRAY_SIZE(ints), ints);

	for (i = 0; i < MAX_PIRQS; i++)
		pirq_entries[i] = -1;

	pirqs_enabled = 1;
	apic_printk(APIC_VERBOSE, KERN_INFO
			"PIRQ redirection, working around broken MP-BIOS.\n");
	max = MAX_PIRQS;
	if (ints[0] < MAX_PIRQS)
		max = ints[0];

	for (i = 0; i < max; i++) {
		apic_printk(APIC_VERBOSE, KERN_DEBUG
				"... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
		/*
		 * PIRQs are mapped upside down, usually.
		 */
		pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
	}
	return 1;
}

__setup("pirq=", ioapic_pirq_setup);

/*
 * Find the IRQ entry number of a certain pin.
 */
static int find_irq_entry(int apic, int pin, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++)
815 816 817 818
		if (mp_irqs[i].mp_irqtype == type &&
		    (mp_irqs[i].mp_dstapic == mp_ioapics[apic].mp_apicid ||
		     mp_irqs[i].mp_dstapic == MP_APIC_ALL) &&
		    mp_irqs[i].mp_dstirq == pin)
L
Linus Torvalds 已提交
819 820 821 822 823 824 825 826
			return i;

	return -1;
}

/*
 * Find the pin to which IRQ[irq] (ISA) is connected
 */
827
static int __init find_isa_irq_pin(int irq, int type)
L
Linus Torvalds 已提交
828 829 830 831
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
832
		int lbus = mp_irqs[i].mp_srcbus;
L
Linus Torvalds 已提交
833

A
Alexey Starikovskiy 已提交
834
		if (test_bit(lbus, mp_bus_not_pci) &&
835 836
		    (mp_irqs[i].mp_irqtype == type) &&
		    (mp_irqs[i].mp_srcbusirq == irq))
L
Linus Torvalds 已提交
837

838
			return mp_irqs[i].mp_dstirq;
L
Linus Torvalds 已提交
839 840 841 842
	}
	return -1;
}

843 844 845 846 847
static int __init find_isa_irq_apic(int irq, int type)
{
	int i;

	for (i = 0; i < mp_irq_entries; i++) {
848
		int lbus = mp_irqs[i].mp_srcbus;
849

A
Alexey Starikovskiy 已提交
850
		if (test_bit(lbus, mp_bus_not_pci) &&
851 852
		    (mp_irqs[i].mp_irqtype == type) &&
		    (mp_irqs[i].mp_srcbusirq == irq))
853 854 855 856
			break;
	}
	if (i < mp_irq_entries) {
		int apic;
857
		for (apic = 0; apic < nr_ioapics; apic++) {
858
			if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic)
859 860 861 862 863 864 865
				return apic;
		}
	}

	return -1;
}

L
Linus Torvalds 已提交
866 867 868 869 870 871 872 873 874 875 876 877
/*
 * Find a specific PCI IRQ entry.
 * Not an __init, possibly needed by modules
 */
static int pin_2_irq(int idx, int apic, int pin);

int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
{
	int apic, i, best_guess = -1;

	apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, "
		"slot:%d, pin:%d.\n", bus, slot, pin);
878
	if (test_bit(bus, mp_bus_not_pci)) {
L
Linus Torvalds 已提交
879 880 881 882
		printk(KERN_WARNING "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
		return -1;
	}
	for (i = 0; i < mp_irq_entries; i++) {
883
		int lbus = mp_irqs[i].mp_srcbus;
L
Linus Torvalds 已提交
884 885

		for (apic = 0; apic < nr_ioapics; apic++)
886 887
			if (mp_ioapics[apic].mp_apicid == mp_irqs[i].mp_dstapic ||
			    mp_irqs[i].mp_dstapic == MP_APIC_ALL)
L
Linus Torvalds 已提交
888 889
				break;

A
Alexey Starikovskiy 已提交
890
		if (!test_bit(lbus, mp_bus_not_pci) &&
891
		    !mp_irqs[i].mp_irqtype &&
L
Linus Torvalds 已提交
892
		    (bus == lbus) &&
893
		    (slot == ((mp_irqs[i].mp_srcbusirq >> 2) & 0x1f))) {
894
			int irq = pin_2_irq(i, apic, mp_irqs[i].mp_dstirq);
L
Linus Torvalds 已提交
895 896 897 898

			if (!(apic || IO_APIC_IRQ(irq)))
				continue;

899
			if (pin == (mp_irqs[i].mp_srcbusirq & 3))
L
Linus Torvalds 已提交
900 901 902 903 904 905 906 907 908 909 910
				return irq;
			/*
			 * Use the first all-but-pin matching entry as a
			 * best-guess fuzzy result for broken mptables.
			 */
			if (best_guess < 0)
				best_guess = irq;
		}
	}
	return best_guess;
}
911
EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
L
Linus Torvalds 已提交
912 913

/*
914
 * This function currently is only a helper for the i386 smp boot process where
L
Linus Torvalds 已提交
915 916 917
 * we need to reprogram the ioredtbls to cater for the cpus which have come online
 * so mask in all cases should simply be TARGET_CPUS
 */
918
#ifdef CONFIG_SMP
L
Linus Torvalds 已提交
919 920 921 922 923 924 925 926 927 928 929 930 931 932 933 934 935 936
void __init setup_ioapic_dest(void)
{
	int pin, ioapic, irq, irq_entry;

	if (skip_ioapic_setup == 1)
		return;

	for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
		for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
			irq_entry = find_irq_entry(ioapic, pin, mp_INT);
			if (irq_entry == -1)
				continue;
			irq = pin_2_irq(irq_entry, ioapic, pin);
			set_ioapic_affinity_irq(irq, TARGET_CPUS);
		}

	}
}
937
#endif
L
Linus Torvalds 已提交
938

939
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
L
Linus Torvalds 已提交
940 941 942 943 944 945 946 947 948 949 950 951 952
/*
 * EISA Edge/Level control register, ELCR
 */
static int EISA_ELCR(unsigned int irq)
{
	if (irq < 16) {
		unsigned int port = 0x4d0 + (irq >> 3);
		return (inb(port) >> (irq & 7)) & 1;
	}
	apic_printk(APIC_VERBOSE, KERN_INFO
			"Broken MPtable reports ISA irq %d\n", irq);
	return 0;
}
953
#endif
L
Linus Torvalds 已提交
954

A
Alexey Starikovskiy 已提交
955 956 957 958 959 960
/* ISA interrupts are always polarity zero edge triggered,
 * when listed as conforming in the MP table. */

#define default_ISA_trigger(idx)	(0)
#define default_ISA_polarity(idx)	(0)

L
Linus Torvalds 已提交
961 962 963 964 965
/* EISA interrupts are always polarity zero and can be edge or level
 * trigger depending on the ELCR value.  If an interrupt is listed as
 * EISA conforming in the MP table, that means its trigger type must
 * be read in from the ELCR */

966
#define default_EISA_trigger(idx)	(EISA_ELCR(mp_irqs[idx].mp_srcbusirq))
A
Alexey Starikovskiy 已提交
967
#define default_EISA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
968 969 970 971 972 973 974 975 976 977 978

/* PCI interrupts are always polarity one level triggered,
 * when listed as conforming in the MP table. */

#define default_PCI_trigger(idx)	(1)
#define default_PCI_polarity(idx)	(1)

/* MCA interrupts are always polarity zero level triggered,
 * when listed as conforming in the MP table. */

#define default_MCA_trigger(idx)	(1)
A
Alexey Starikovskiy 已提交
979
#define default_MCA_polarity(idx)	default_ISA_polarity(idx)
L
Linus Torvalds 已提交
980

981
static int MPBIOS_polarity(int idx)
L
Linus Torvalds 已提交
982
{
983
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
984 985 986 987 988
	int polarity;

	/*
	 * Determine IRQ line polarity (high active or low active):
	 */
989
	switch (mp_irqs[idx].mp_irqflag & 3) {
990
	case 0: /* conforms, ie. bus-type dependent polarity */
L
Linus Torvalds 已提交
991
	{
992 993 994 995 996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018
		polarity = test_bit(bus, mp_bus_not_pci)?
			default_ISA_polarity(idx):
			default_PCI_polarity(idx);
		break;
	}
	case 1: /* high active */
	{
		polarity = 0;
		break;
	}
	case 2: /* reserved */
	{
		printk(KERN_WARNING "broken BIOS!!\n");
		polarity = 1;
		break;
	}
	case 3: /* low active */
	{
		polarity = 1;
		break;
	}
	default: /* invalid */
	{
		printk(KERN_WARNING "broken BIOS!!\n");
		polarity = 1;
		break;
	}
L
Linus Torvalds 已提交
1019 1020 1021 1022 1023 1024
	}
	return polarity;
}

static int MPBIOS_trigger(int idx)
{
1025
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
1026 1027 1028 1029 1030
	int trigger;

	/*
	 * Determine IRQ trigger mode (edge or level sensitive):
	 */
1031
	switch ((mp_irqs[idx].mp_irqflag>>2) & 3) {
1032
	case 0: /* conforms, ie. bus-type dependent */
L
Linus Torvalds 已提交
1033
	{
1034 1035 1036
		trigger = test_bit(bus, mp_bus_not_pci)?
				default_ISA_trigger(idx):
				default_PCI_trigger(idx);
1037
#if defined(CONFIG_EISA) || defined(CONFIG_MCA)
1038 1039 1040 1041
		switch (mp_bus_id_to_type[bus]) {
		case MP_BUS_ISA: /* ISA pin */
		{
			/* set before the switch */
L
Linus Torvalds 已提交
1042 1043
			break;
		}
1044
		case MP_BUS_EISA: /* EISA pin */
L
Linus Torvalds 已提交
1045
		{
1046
			trigger = default_EISA_trigger(idx);
L
Linus Torvalds 已提交
1047 1048
			break;
		}
1049
		case MP_BUS_PCI: /* PCI pin */
L
Linus Torvalds 已提交
1050
		{
1051
			/* set before the switch */
L
Linus Torvalds 已提交
1052 1053
			break;
		}
1054
		case MP_BUS_MCA: /* MCA pin */
L
Linus Torvalds 已提交
1055
		{
1056
			trigger = default_MCA_trigger(idx);
L
Linus Torvalds 已提交
1057 1058
			break;
		}
1059
		default:
L
Linus Torvalds 已提交
1060 1061
		{
			printk(KERN_WARNING "broken BIOS!!\n");
1062
			trigger = 1;
L
Linus Torvalds 已提交
1063 1064 1065
			break;
		}
	}
1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091
#endif
		break;
	}
	case 1: /* edge */
	{
		trigger = 0;
		break;
	}
	case 2: /* reserved */
	{
		printk(KERN_WARNING "broken BIOS!!\n");
		trigger = 1;
		break;
	}
	case 3: /* level */
	{
		trigger = 1;
		break;
	}
	default: /* invalid */
	{
		printk(KERN_WARNING "broken BIOS!!\n");
		trigger = 0;
		break;
	}
	}
L
Linus Torvalds 已提交
1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107
	return trigger;
}

static inline int irq_polarity(int idx)
{
	return MPBIOS_polarity(idx);
}

static inline int irq_trigger(int idx)
{
	return MPBIOS_trigger(idx);
}

static int pin_2_irq(int idx, int apic, int pin)
{
	int irq, i;
1108
	int bus = mp_irqs[idx].mp_srcbus;
L
Linus Torvalds 已提交
1109 1110 1111 1112

	/*
	 * Debugging check, we are in big trouble if this message pops up!
	 */
1113
	if (mp_irqs[idx].mp_dstirq != pin)
L
Linus Torvalds 已提交
1114 1115
		printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");

A
Alexey Starikovskiy 已提交
1116
	if (test_bit(bus, mp_bus_not_pci))
1117
		irq = mp_irqs[idx].mp_srcbusirq;
A
Alexey Starikovskiy 已提交
1118 1119 1120 1121 1122 1123 1124 1125
	else {
		/*
		 * PCI IRQs are mapped in order
		 */
		i = irq = 0;
		while (i < apic)
			irq += nr_ioapic_registers[i++];
		irq += pin;
L
Linus Torvalds 已提交
1126

A
Alexey Starikovskiy 已提交
1127 1128 1129 1130 1131
		/*
		 * For MPS mode, so far only needed by ES7000 platform
		 */
		if (ioapic_renumber_irq)
			irq = ioapic_renumber_irq(apic, irq);
L
Linus Torvalds 已提交
1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158
	}

	/*
	 * PCI IRQ command line redirection. Yes, limits are hardcoded.
	 */
	if ((pin >= 16) && (pin <= 23)) {
		if (pirq_entries[pin-16] != -1) {
			if (!pirq_entries[pin-16]) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"disabling PIRQ%d\n", pin-16);
			} else {
				irq = pirq_entries[pin-16];
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						"using PIRQ%d -> IRQ %d\n",
						pin-16, irq);
			}
		}
	}
	return irq;
}

static inline int IO_APIC_irq_trigger(int irq)
{
	int apic, idx, pin;

	for (apic = 0; apic < nr_ioapics; apic++) {
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1159 1160
			idx = find_irq_entry(apic, pin, mp_INT);
			if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
L
Linus Torvalds 已提交
1161 1162 1163 1164 1165 1166 1167 1168 1169 1170
				return irq_trigger(idx);
		}
	}
	/*
	 * nonexistent IRQs are edge default
	 */
	return 0;
}

/* irq_vectors is indexed by the sum of all RTEs in all I/O APICs. */
A
Adrian Bunk 已提交
1171
static u8 irq_vector[NR_IRQ_VECTORS] __read_mostly = { FIRST_DEVICE_VECTOR , 0 };
L
Linus Torvalds 已提交
1172

1173
static int __assign_irq_vector(int irq)
L
Linus Torvalds 已提交
1174
{
1175
	static int current_vector = FIRST_DEVICE_VECTOR, current_offset;
1176
	int vector, offset;
L
Linus Torvalds 已提交
1177

1178
	BUG_ON((unsigned)irq >= NR_IRQ_VECTORS);
1179

1180 1181
	if (irq_vector[irq] > 0)
		return irq_vector[irq];
1182

1183
	vector = current_vector;
1184 1185 1186
	offset = current_offset;
next:
	vector += 8;
1187
	if (vector >= first_system_vector) {
1188 1189 1190 1191 1192
		offset = (offset + 1) % 8;
		vector = FIRST_DEVICE_VECTOR + offset;
	}
	if (vector == current_vector)
		return -ENOSPC;
1193
	if (test_and_set_bit(vector, used_vectors))
1194 1195 1196 1197
		goto next;

	current_vector = vector;
	current_offset = offset;
1198
	irq_vector[irq] = vector;
1199 1200 1201

	return vector;
}
1202

1203 1204 1205 1206 1207 1208 1209
static int assign_irq_vector(int irq)
{
	unsigned long flags;
	int vector;

	spin_lock_irqsave(&vector_lock, flags);
	vector = __assign_irq_vector(irq);
1210
	spin_unlock_irqrestore(&vector_lock, flags);
L
Linus Torvalds 已提交
1211

1212
	return vector;
L
Linus Torvalds 已提交
1213
}
1214

1215
static struct irq_chip ioapic_chip;
L
Linus Torvalds 已提交
1216 1217 1218 1219 1220

#define IOAPIC_AUTO	-1
#define IOAPIC_EDGE	0
#define IOAPIC_LEVEL	1

1221
static void ioapic_register_intr(int irq, int vector, unsigned long trigger)
L
Linus Torvalds 已提交
1222
{
1223
	if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1224 1225
	    trigger == IOAPIC_LEVEL) {
		irq_desc[irq].status |= IRQ_LEVEL;
1226 1227
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
					 handle_fasteoi_irq, "fasteoi");
1228 1229
	} else {
		irq_desc[irq].status &= ~IRQ_LEVEL;
1230 1231
		set_irq_chip_and_handler_name(irq, &ioapic_chip,
					 handle_edge_irq, "edge");
1232
	}
1233
	set_intr_gate(vector, interrupt[irq]);
L
Linus Torvalds 已提交
1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248
}

static void __init setup_IO_APIC_irqs(void)
{
	struct IO_APIC_route_entry entry;
	int apic, pin, idx, irq, first_notcon = 1, vector;

	apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");

	for (apic = 0; apic < nr_ioapics; apic++) {
	for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {

		/*
		 * add it to the IO-APIC irq-routing table:
		 */
1249
		memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1250 1251 1252 1253

		entry.delivery_mode = INT_DELIVERY_MODE;
		entry.dest_mode = INT_DEST_MODE;
		entry.mask = 0;				/* enable IRQ */
1254
		entry.dest.logical.logical_dest =
L
Linus Torvalds 已提交
1255 1256
					cpu_mask_to_apicid(TARGET_CPUS);

1257
		idx = find_irq_entry(apic, pin, mp_INT);
L
Linus Torvalds 已提交
1258 1259 1260 1261
		if (idx == -1) {
			if (first_notcon) {
				apic_printk(APIC_VERBOSE, KERN_DEBUG
						" IO-APIC (apicid-pin) %d-%d",
1262
						mp_ioapics[apic].mp_apicid,
L
Linus Torvalds 已提交
1263 1264 1265 1266
						pin);
				first_notcon = 0;
			} else
				apic_printk(APIC_VERBOSE, ", %d-%d",
1267
					mp_ioapics[apic].mp_apicid, pin);
L
Linus Torvalds 已提交
1268 1269 1270
			continue;
		}

1271 1272 1273 1274 1275
		if (!first_notcon) {
			apic_printk(APIC_VERBOSE, " not connected.\n");
			first_notcon = 1;
		}

L
Linus Torvalds 已提交
1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
		entry.trigger = irq_trigger(idx);
		entry.polarity = irq_polarity(idx);

		if (irq_trigger(idx)) {
			entry.trigger = 1;
			entry.mask = 1;
		}

		irq = pin_2_irq(idx, apic, pin);
		/*
		 * skip adding the timer int on secondary nodes, which causes
		 * a small but painful rift in the time-space continuum
		 */
		if (multi_timer_check(apic, irq))
			continue;
		else
			add_pin_to_irq(irq, apic, pin);

		if (!apic && !IO_APIC_IRQ(irq))
			continue;

		if (IO_APIC_IRQ(irq)) {
			vector = assign_irq_vector(irq);
			entry.vector = vector;
			ioapic_register_intr(irq, vector, IOAPIC_AUTO);
1301

L
Linus Torvalds 已提交
1302 1303 1304
			if (!apic && (irq < 16))
				disable_8259A_irq(irq);
		}
1305
		ioapic_write_entry(apic, pin, entry);
L
Linus Torvalds 已提交
1306 1307 1308 1309 1310 1311 1312 1313
	}
	}

	if (!first_notcon)
		apic_printk(APIC_VERBOSE, " not connected.\n");
}

/*
1314
 * Set up the timer pin, possibly with the 8259A-master behind.
L
Linus Torvalds 已提交
1315
 */
1316 1317
static void __init setup_timer_IRQ0_pin(unsigned int apic, unsigned int pin,
					int vector)
L
Linus Torvalds 已提交
1318 1319 1320
{
	struct IO_APIC_route_entry entry;

1321
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
1322 1323 1324 1325 1326 1327

	/*
	 * We use logical delivery to get the timer IRQ
	 * to the first CPU.
	 */
	entry.dest_mode = INT_DEST_MODE;
1328
	entry.mask = 1;					/* mask IRQ now */
L
Linus Torvalds 已提交
1329 1330 1331 1332 1333 1334 1335 1336
	entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
	entry.delivery_mode = INT_DELIVERY_MODE;
	entry.polarity = 0;
	entry.trigger = 0;
	entry.vector = vector;

	/*
	 * The timer IRQ doesn't have to know that behind the
1337
	 * scene we may have a 8259A-master in AEOI mode ...
L
Linus Torvalds 已提交
1338
	 */
1339
	ioapic_register_intr(0, vector, IOAPIC_EDGE);
L
Linus Torvalds 已提交
1340 1341 1342 1343

	/*
	 * Add it to the IO-APIC irq-routing table:
	 */
1344
	ioapic_write_entry(apic, pin, entry);
L
Linus Torvalds 已提交
1345 1346
}

1347 1348

__apicdebuginit(void) print_IO_APIC(void)
L
Linus Torvalds 已提交
1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359
{
	int apic, i;
	union IO_APIC_reg_00 reg_00;
	union IO_APIC_reg_01 reg_01;
	union IO_APIC_reg_02 reg_02;
	union IO_APIC_reg_03 reg_03;
	unsigned long flags;

	if (apic_verbosity == APIC_QUIET)
		return;

1360
	printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
L
Linus Torvalds 已提交
1361 1362
	for (i = 0; i < nr_ioapics; i++)
		printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1363
		       mp_ioapics[i].mp_apicid, nr_ioapic_registers[i]);
L
Linus Torvalds 已提交
1364 1365 1366 1367 1368 1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381

	/*
	 * We are a bit conservative about what we expect.  We have to
	 * know about every hardware change ASAP.
	 */
	printk(KERN_INFO "testing the IO APIC.......................\n");

	for (apic = 0; apic < nr_ioapics; apic++) {

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(apic, 0);
	reg_01.raw = io_apic_read(apic, 1);
	if (reg_01.bits.version >= 0x10)
		reg_02.raw = io_apic_read(apic, 2);
	if (reg_01.bits.version >= 0x20)
		reg_03.raw = io_apic_read(apic, 3);
	spin_unlock_irqrestore(&ioapic_lock, flags);

1382
	printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
	printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
	printk(KERN_DEBUG ".......    : physical APIC id: %02X\n", reg_00.bits.ID);
	printk(KERN_DEBUG ".......    : Delivery Type: %X\n", reg_00.bits.delivery_type);
	printk(KERN_DEBUG ".......    : LTS          : %X\n", reg_00.bits.LTS);

	printk(KERN_DEBUG ".... register #01: %08X\n", reg_01.raw);
	printk(KERN_DEBUG ".......     : max redirection entries: %04X\n", reg_01.bits.entries);

	printk(KERN_DEBUG ".......     : PRQ implemented: %X\n", reg_01.bits.PRQ);
	printk(KERN_DEBUG ".......     : IO APIC version: %04X\n", reg_01.bits.version);

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
	 * but the value of reg_02 is read as the previous read register
	 * value, so ignore it if reg_02 == reg_01.
	 */
	if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
		printk(KERN_DEBUG ".......     : arbitration: %02X\n", reg_02.bits.arbitration);
	}

	/*
	 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
	 * or reg_03, but the value of reg_0[23] is read as the previous read
	 * register value, so ignore it if reg_03 == reg_0[12].
	 */
	if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
	    reg_03.raw != reg_01.raw) {
		printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
		printk(KERN_DEBUG ".......     : Boot DT    : %X\n", reg_03.bits.boot_DT);
	}

	printk(KERN_DEBUG ".... IRQ redirection table:\n");

	printk(KERN_DEBUG " NR Log Phy Mask Trig IRR Pol"
			  " Stat Dest Deli Vect:   \n");

	for (i = 0; i <= reg_01.bits.entries; i++) {
		struct IO_APIC_route_entry entry;

1423
		entry = ioapic_read_entry(apic, i);
L
Linus Torvalds 已提交
1424 1425 1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443 1444 1445 1446 1447

		printk(KERN_DEBUG " %02x %03X %02X  ",
			i,
			entry.dest.logical.logical_dest,
			entry.dest.physical.physical_dest
		);

		printk("%1d    %1d    %1d   %1d   %1d    %1d    %1d    %02X\n",
			entry.mask,
			entry.trigger,
			entry.irr,
			entry.polarity,
			entry.delivery_status,
			entry.dest_mode,
			entry.delivery_mode,
			entry.vector
		);
	}
	}
	printk(KERN_DEBUG "IRQ to pin mappings:\n");
	for (i = 0; i < NR_IRQS; i++) {
		struct irq_pin_list *entry = irq_2_pin + i;
		if (entry->pin < 0)
			continue;
1448
		printk(KERN_DEBUG "IRQ%d ", i);
L
Linus Torvalds 已提交
1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462
		for (;;) {
			printk("-> %d:%d", entry->apic, entry->pin);
			if (!entry->next)
				break;
			entry = irq_2_pin + entry->next;
		}
		printk("\n");
	}

	printk(KERN_INFO ".................................... done.\n");

	return;
}

1463
__apicdebuginit(void) print_APIC_bitfield(int base)
L
Linus Torvalds 已提交
1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483
{
	unsigned int v;
	int i, j;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
	for (i = 0; i < 8; i++) {
		v = apic_read(base + i*0x10);
		for (j = 0; j < 32; j++) {
			if (v & (1<<j))
				printk("1");
			else
				printk("0");
		}
		printk("\n");
	}
}

1484
__apicdebuginit(void) print_local_APIC(void *dummy)
L
Linus Torvalds 已提交
1485 1486
{
	unsigned int v, ver, maxlvt;
1487
	u64 icr;
L
Linus Torvalds 已提交
1488 1489 1490 1491 1492 1493

	if (apic_verbosity == APIC_QUIET)
		return;

	printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
		smp_processor_id(), hard_smp_processor_id());
1494
	v = apic_read(APIC_ID);
1495
	printk(KERN_INFO "... APIC ID:      %08x (%01x)\n", v,
1496
			GET_APIC_ID(v));
L
Linus Torvalds 已提交
1497 1498 1499
	v = apic_read(APIC_LVR);
	printk(KERN_INFO "... APIC VERSION: %08x\n", v);
	ver = GET_APIC_VERSION(v);
1500
	maxlvt = lapic_get_maxlvt();
L
Linus Torvalds 已提交
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534 1535 1536 1537

	v = apic_read(APIC_TASKPRI);
	printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);

	if (APIC_INTEGRATED(ver)) {			/* !82489DX */
		v = apic_read(APIC_ARBPRI);
		printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
			v & APIC_ARBPRI_MASK);
		v = apic_read(APIC_PROCPRI);
		printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
	}

	v = apic_read(APIC_EOI);
	printk(KERN_DEBUG "... APIC EOI: %08x\n", v);
	v = apic_read(APIC_RRR);
	printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
	v = apic_read(APIC_LDR);
	printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
	v = apic_read(APIC_DFR);
	printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
	v = apic_read(APIC_SPIV);
	printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);

	printk(KERN_DEBUG "... APIC ISR field:\n");
	print_APIC_bitfield(APIC_ISR);
	printk(KERN_DEBUG "... APIC TMR field:\n");
	print_APIC_bitfield(APIC_TMR);
	printk(KERN_DEBUG "... APIC IRR field:\n");
	print_APIC_bitfield(APIC_IRR);

	if (APIC_INTEGRATED(ver)) {		/* !82489DX */
		if (maxlvt > 3)		/* Due to the Pentium erratum 3AP. */
			apic_write(APIC_ESR, 0);
		v = apic_read(APIC_ESR);
		printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
	}

1538 1539 1540
	icr = apic_icr_read();
	printk(KERN_DEBUG "... APIC ICR: %08x\n", icr);
	printk(KERN_DEBUG "... APIC ICR2: %08x\n", icr >> 32);
L
Linus Torvalds 已提交
1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566 1567

	v = apic_read(APIC_LVTT);
	printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);

	if (maxlvt > 3) {                       /* PC is LVT#4. */
		v = apic_read(APIC_LVTPC);
		printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
	}
	v = apic_read(APIC_LVT0);
	printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
	v = apic_read(APIC_LVT1);
	printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);

	if (maxlvt > 2) {			/* ERR is LVT#3. */
		v = apic_read(APIC_LVTERR);
		printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
	}

	v = apic_read(APIC_TMICT);
	printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
	v = apic_read(APIC_TMCCT);
	printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
	v = apic_read(APIC_TDCR);
	printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
	printk("\n");
}

1568
__apicdebuginit(void) print_all_local_APICs(void)
L
Linus Torvalds 已提交
1569
{
1570
	on_each_cpu(print_local_APIC, NULL, 1);
L
Linus Torvalds 已提交
1571 1572
}

1573
__apicdebuginit(void) print_PIC(void)
L
Linus Torvalds 已提交
1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
{
	unsigned int v;
	unsigned long flags;

	if (apic_verbosity == APIC_QUIET)
		return;

	printk(KERN_DEBUG "\nprinting PIC contents\n");

	spin_lock_irqsave(&i8259A_lock, flags);

	v = inb(0xa1) << 8 | inb(0x21);
	printk(KERN_DEBUG "... PIC  IMR: %04x\n", v);

	v = inb(0xa0) << 8 | inb(0x20);
	printk(KERN_DEBUG "... PIC  IRR: %04x\n", v);

1591 1592
	outb(0x0b, 0xa0);
	outb(0x0b, 0x20);
L
Linus Torvalds 已提交
1593
	v = inb(0xa0) << 8 | inb(0x20);
1594 1595
	outb(0x0a, 0xa0);
	outb(0x0a, 0x20);
L
Linus Torvalds 已提交
1596 1597 1598 1599 1600 1601 1602 1603 1604

	spin_unlock_irqrestore(&i8259A_lock, flags);

	printk(KERN_DEBUG "... PIC  ISR: %04x\n", v);

	v = inb(0x4d1) << 8 | inb(0x4d0);
	printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
}

1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615
__apicdebuginit(int) print_all_ICs(void)
{
	print_PIC();
	print_all_local_APICs();
	print_IO_APIC();

	return 0;
}

fs_initcall(print_all_ICs);

L
Linus Torvalds 已提交
1616 1617 1618 1619

static void __init enable_IO_APIC(void)
{
	union IO_APIC_reg_01 reg_01;
1620 1621
	int i8259_apic, i8259_pin;
	int i, apic;
L
Linus Torvalds 已提交
1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634
	unsigned long flags;

	for (i = 0; i < PIN_MAP_SIZE; i++) {
		irq_2_pin[i].pin = -1;
		irq_2_pin[i].next = 0;
	}
	if (!pirqs_enabled)
		for (i = 0; i < MAX_PIRQS; i++)
			pirq_entries[i] = -1;

	/*
	 * The number of IO-APIC IRQ registers (== #pins):
	 */
1635
	for (apic = 0; apic < nr_ioapics; apic++) {
L
Linus Torvalds 已提交
1636
		spin_lock_irqsave(&ioapic_lock, flags);
1637
		reg_01.raw = io_apic_read(apic, 1);
L
Linus Torvalds 已提交
1638
		spin_unlock_irqrestore(&ioapic_lock, flags);
1639 1640
		nr_ioapic_registers[apic] = reg_01.bits.entries+1;
	}
1641
	for (apic = 0; apic < nr_ioapics; apic++) {
1642 1643
		int pin;
		/* See if any of the pins is in ExtINT mode */
1644
		for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
1645
			struct IO_APIC_route_entry entry;
1646
			entry = ioapic_read_entry(apic, pin);
1647 1648 1649 1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662 1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673 1674 1675 1676 1677


			/* If the interrupt line is enabled and in ExtInt mode
			 * I have found the pin where the i8259 is connected.
			 */
			if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
				ioapic_i8259.apic = apic;
				ioapic_i8259.pin  = pin;
				goto found_i8259;
			}
		}
	}
 found_i8259:
	/* Look to see what if the MP table has reported the ExtINT */
	/* If we could not find the appropriate pin by looking at the ioapic
	 * the i8259 probably is not connected the ioapic but give the
	 * mptable a chance anyway.
	 */
	i8259_pin  = find_isa_irq_pin(0, mp_ExtINT);
	i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
	/* Trust the MP table if nothing is setup in the hardware */
	if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
		printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
		ioapic_i8259.pin  = i8259_pin;
		ioapic_i8259.apic = i8259_apic;
	}
	/* Complain if the MP table and the hardware disagree */
	if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
		(i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
	{
		printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
L
Linus Torvalds 已提交
1678 1679 1680 1681 1682 1683 1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
	}

	/*
	 * Do not trust the IO-APIC being empty at bootup
	 */
	clear_IO_APIC();
}

/*
 * Not an __init, needed by the reboot code
 */
void disable_IO_APIC(void)
{
	/*
	 * Clear the IO-APIC before rebooting:
	 */
	clear_IO_APIC();

1696
	/*
1697
	 * If the i8259 is routed through an IOAPIC
1698
	 * Put that IOAPIC in virtual wire mode
1699
	 * so legacy interrupts can be delivered.
1700
	 */
1701
	if (ioapic_i8259.pin != -1) {
1702 1703 1704 1705 1706 1707 1708 1709 1710
		struct IO_APIC_route_entry entry;

		memset(&entry, 0, sizeof(entry));
		entry.mask            = 0; /* Enabled */
		entry.trigger         = 0; /* Edge */
		entry.irr             = 0;
		entry.polarity        = 0; /* High */
		entry.delivery_status = 0;
		entry.dest_mode       = 0; /* Physical */
1711
		entry.delivery_mode   = dest_ExtINT; /* ExtInt */
1712
		entry.vector          = 0;
1713
		entry.dest.physical.physical_dest = read_apic_id();
1714 1715 1716 1717

		/*
		 * Add it to the IO-APIC irq-routing table:
		 */
1718
		ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1719
	}
1720
	disconnect_bsp_APIC(ioapic_i8259.pin != -1);
L
Linus Torvalds 已提交
1721 1722 1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738
}

/*
 * function to set the IO-APIC physical IDs based on the
 * values stored in the MPC table.
 *
 * by Matt Domsch <Matt_Domsch@dell.com>  Tue Dec 21 12:25:05 CST 1999
 */

static void __init setup_ioapic_ids_from_mpc(void)
{
	union IO_APIC_reg_00 reg_00;
	physid_mask_t phys_id_present_map;
	int apic;
	int i;
	unsigned char old_id;
	unsigned long flags;

1739
	if (x86_quirks->setup_ioapic_ids && x86_quirks->setup_ioapic_ids())
1740 1741
		return;

1742 1743 1744 1745
	/*
	 * Don't check I/O APIC IDs for xAPIC systems.  They have
	 * no meaning without the serial APIC bus.
	 */
1746 1747
	if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
		|| APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
1748
		return;
L
Linus Torvalds 已提交
1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
	/*
	 * This is broken; anything with a real cpu count has to
	 * circumvent this idiocy regardless.
	 */
	phys_id_present_map = ioapic_phys_id_map(phys_cpu_present_map);

	/*
	 * Set the IOAPIC ID to the value stored in the MPC table.
	 */
	for (apic = 0; apic < nr_ioapics; apic++) {

		/* Read the register 0 value */
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_00.raw = io_apic_read(apic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);
1764

1765
		old_id = mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
1766

1767
		if (mp_ioapics[apic].mp_apicid >= get_physical_broadcast()) {
L
Linus Torvalds 已提交
1768
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
1769
				apic, mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1770 1771
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				reg_00.bits.ID);
1772
			mp_ioapics[apic].mp_apicid = reg_00.bits.ID;
L
Linus Torvalds 已提交
1773 1774 1775 1776 1777 1778 1779 1780
		}

		/*
		 * Sanity check, is the ID really free? Every APIC in a
		 * system must have a unique ID or we get lots of nice
		 * 'stuck on smp_invalidate_needed IPI wait' messages.
		 */
		if (check_apicid_used(phys_id_present_map,
1781
					mp_ioapics[apic].mp_apicid)) {
L
Linus Torvalds 已提交
1782
			printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
1783
				apic, mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1784 1785 1786 1787 1788 1789 1790 1791
			for (i = 0; i < get_physical_broadcast(); i++)
				if (!physid_isset(i, phys_id_present_map))
					break;
			if (i >= get_physical_broadcast())
				panic("Max APIC ID exceeded!\n");
			printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
				i);
			physid_set(i, phys_id_present_map);
1792
			mp_ioapics[apic].mp_apicid = i;
L
Linus Torvalds 已提交
1793 1794
		} else {
			physid_mask_t tmp;
1795
			tmp = apicid_to_cpu_present(mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1796 1797
			apic_printk(APIC_VERBOSE, "Setting %d in the "
					"phys_id_present_map\n",
1798
					mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1799 1800 1801 1802 1803 1804 1805 1806
			physids_or(phys_id_present_map, phys_id_present_map, tmp);
		}


		/*
		 * We need to adjust the IRQ routing table
		 * if the ID changed.
		 */
1807
		if (old_id != mp_ioapics[apic].mp_apicid)
L
Linus Torvalds 已提交
1808
			for (i = 0; i < mp_irq_entries; i++)
1809 1810
				if (mp_irqs[i].mp_dstapic == old_id)
					mp_irqs[i].mp_dstapic
1811
						= mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
1812 1813 1814 1815

		/*
		 * Read the right value from the MPC table and
		 * write it into the ID register.
1816
		 */
L
Linus Torvalds 已提交
1817 1818
		apic_printk(APIC_VERBOSE, KERN_INFO
			"...changing IO-APIC physical APIC ID to %d ...",
1819
			mp_ioapics[apic].mp_apicid);
L
Linus Torvalds 已提交
1820

1821
		reg_00.bits.ID = mp_ioapics[apic].mp_apicid;
L
Linus Torvalds 已提交
1822 1823 1824 1825 1826 1827 1828 1829 1830 1831
		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(apic, 0, reg_00.raw);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/*
		 * Sanity check
		 */
		spin_lock_irqsave(&ioapic_lock, flags);
		reg_00.raw = io_apic_read(apic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);
1832
		if (reg_00.bits.ID != mp_ioapics[apic].mp_apicid)
L
Linus Torvalds 已提交
1833 1834 1835 1836 1837 1838
			printk("could not set ID!\n");
		else
			apic_printk(APIC_VERBOSE, " ok.\n");
	}
}

1839
int no_timer_check __initdata;
1840 1841 1842 1843 1844 1845 1846 1847

static int __init notimercheck(char *s)
{
	no_timer_check = 1;
	return 1;
}
__setup("no_timer_check", notimercheck);

L
Linus Torvalds 已提交
1848 1849 1850 1851 1852 1853 1854 1855
/*
 * There is a nasty bug in some older SMP boards, their mptable lies
 * about the timer IRQ. We do the following to work around the situation:
 *
 *	- timer IRQ defaults to IO-APIC IRQ
 *	- if this function detects that timer IRQs are defunct, then we fall
 *	  back to ISA timer IRQs
 */
1856
static int __init timer_irq_works(void)
L
Linus Torvalds 已提交
1857 1858
{
	unsigned long t1 = jiffies;
1859
	unsigned long flags;
L
Linus Torvalds 已提交
1860

1861 1862 1863
	if (no_timer_check)
		return 1;

1864
	local_save_flags(flags);
L
Linus Torvalds 已提交
1865 1866 1867
	local_irq_enable();
	/* Let ten ticks pass... */
	mdelay((10 * 1000) / HZ);
1868
	local_irq_restore(flags);
L
Linus Torvalds 已提交
1869 1870 1871 1872 1873 1874 1875 1876

	/*
	 * Expect a few ticks at least, to be sure some possible
	 * glue logic does not lock up after one or two first
	 * ticks in a non-ExtINT mode.  Also the local APIC
	 * might have cached one ExtINT interrupt.  Finally, at
	 * least one tick may be lost due to delays.
	 */
1877
	if (time_after(jiffies, t1 + 4))
L
Linus Torvalds 已提交
1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896
		return 1;

	return 0;
}

/*
 * In the SMP+IOAPIC case it might happen that there are an unspecified
 * number of pending IRQ events unhandled. These cases are very rare,
 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
 * better to do it this way as thus we do not have to be aware of
 * 'pending' interrupts in the IRQ path, except at this point.
 */
/*
 * Edge triggered needs to resend any interrupt
 * that was delayed but this is now handled in the device
 * independent code.
 */

/*
1897 1898
 * Startup quirk:
 *
L
Linus Torvalds 已提交
1899 1900 1901 1902 1903 1904 1905
 * Starting up a edge-triggered IO-APIC interrupt is
 * nasty - we need to make sure that we get the edge.
 * If it is already asserted for some reason, we need
 * return 1 to indicate that is was pending.
 *
 * This is not complete - we should be able to fake
 * an edge even if it isn't on the 8259A...
1906 1907
 *
 * (We do this for level-triggered IRQs too - it cannot hurt.)
L
Linus Torvalds 已提交
1908
 */
1909
static unsigned int startup_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
{
	int was_pending = 0;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	if (irq < 16) {
		disable_8259A_irq(irq);
		if (i8259A_irq_pending(irq))
			was_pending = 1;
	}
	__unmask_IO_APIC_irq(irq);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return was_pending;
}

1926
static void ack_ioapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
1927
{
1928
	move_native_irq(irq);
L
Linus Torvalds 已提交
1929 1930 1931
	ack_APIC_irq();
}

1932
static void ack_ioapic_quirk_irq(unsigned int irq)
L
Linus Torvalds 已提交
1933 1934 1935 1936
{
	unsigned long v;
	int i;

1937
	move_native_irq(irq);
L
Linus Torvalds 已提交
1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956
/*
 * It appears there is an erratum which affects at least version 0x11
 * of I/O APIC (that's the 82093AA and cores integrated into various
 * chipsets).  Under certain conditions a level-triggered interrupt is
 * erroneously delivered as edge-triggered one but the respective IRR
 * bit gets set nevertheless.  As a result the I/O unit expects an EOI
 * message but it will never arrive and further interrupts are blocked
 * from the source.  The exact reason is so far unknown, but the
 * phenomenon was observed when two consecutive interrupt requests
 * from a given source get delivered to the same CPU and the source is
 * temporarily disabled in between.
 *
 * A workaround is to simulate an EOI message manually.  We achieve it
 * by setting the trigger mode to edge and then to level when the edge
 * trigger mode gets detected in the TMR of a local APIC for a
 * level-triggered interrupt.  We mask the source for the time of the
 * operation to prevent an edge-triggered interrupt escaping meanwhile.
 * The idea is from Manfred Spraul.  --macro
 */
1957
	i = irq_vector[irq];
L
Linus Torvalds 已提交
1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971

	v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));

	ack_APIC_irq();

	if (!(v & (1 << (i & 0x1f)))) {
		atomic_inc(&irq_mis_count);
		spin_lock(&ioapic_lock);
		__mask_and_edge_IO_APIC_irq(irq);
		__unmask_and_level_IO_APIC_irq(irq);
		spin_unlock(&ioapic_lock);
	}
}

1972
static int ioapic_retrigger_irq(unsigned int irq)
L
Linus Torvalds 已提交
1973
{
1974
	send_IPI_self(irq_vector[irq]);
1975 1976 1977 1978

	return 1;
}

1979 1980
static struct irq_chip ioapic_chip __read_mostly = {
	.name 		= "IO-APIC",
1981 1982 1983 1984 1985
	.startup 	= startup_ioapic_irq,
	.mask	 	= mask_IO_APIC_irq,
	.unmask	 	= unmask_IO_APIC_irq,
	.ack 		= ack_ioapic_irq,
	.eoi 		= ack_ioapic_quirk_irq,
1986
#ifdef CONFIG_SMP
1987
	.set_affinity 	= set_ioapic_affinity_irq,
1988
#endif
1989
	.retrigger	= ioapic_retrigger_irq,
L
Linus Torvalds 已提交
1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
};


static inline void init_IO_APIC_traps(void)
{
	int irq;

	/*
	 * NOTE! The local APIC isn't very good at handling
	 * multiple interrupts at the same interrupt level.
	 * As the interrupt level is determined by taking the
	 * vector number and shifting that right by 4, we
	 * want to spread these out a bit so that they don't
	 * all fall in the same interrupt level.
	 *
	 * Also, we've got to be careful not to trash gate
	 * 0x80, because int 0x80 is hm, kind of importantish. ;)
	 */
	for (irq = 0; irq < NR_IRQS ; irq++) {
2009
		if (IO_APIC_IRQ(irq) && !irq_vector[irq]) {
L
Linus Torvalds 已提交
2010 2011 2012 2013 2014 2015 2016 2017 2018
			/*
			 * Hmm.. We don't have an entry for this,
			 * so default to an old-fashioned 8259
			 * interrupt if we can..
			 */
			if (irq < 16)
				make_8259A_irq(irq);
			else
				/* Strange. Oh, well.. */
2019
				irq_desc[irq].chip = &no_irq_chip;
L
Linus Torvalds 已提交
2020 2021 2022 2023
		}
	}
}

2024 2025 2026
/*
 * The local APIC irq-chip implementation:
 */
L
Linus Torvalds 已提交
2027

2028
static void ack_lapic_irq(unsigned int irq)
2029 2030
{
	ack_APIC_irq();
L
Linus Torvalds 已提交
2031 2032
}

2033
static void mask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2034 2035 2036 2037
{
	unsigned long v;

	v = apic_read(APIC_LVT0);
2038
	apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
L
Linus Torvalds 已提交
2039 2040
}

2041
static void unmask_lapic_irq(unsigned int irq)
L
Linus Torvalds 已提交
2042
{
2043
	unsigned long v;
L
Linus Torvalds 已提交
2044

2045
	v = apic_read(APIC_LVT0);
2046
	apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2047
}
L
Linus Torvalds 已提交
2048

2049
static struct irq_chip lapic_chip __read_mostly = {
2050
	.name		= "local-APIC",
2051 2052
	.mask		= mask_lapic_irq,
	.unmask		= unmask_lapic_irq,
2053
	.ack		= ack_lapic_irq,
L
Linus Torvalds 已提交
2054 2055
};

2056 2057 2058 2059 2060 2061 2062 2063
static void lapic_register_intr(int irq, int vector)
{
	irq_desc[irq].status &= ~IRQ_LEVEL;
	set_irq_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
				      "edge");
	set_intr_gate(vector, interrupt[irq]);
}

2064
static void __init setup_nmi(void)
L
Linus Torvalds 已提交
2065 2066
{
	/*
2067
	 * Dirty trick to enable the NMI watchdog ...
L
Linus Torvalds 已提交
2068 2069 2070 2071 2072 2073
	 * We put the 8259A master into AEOI mode and
	 * unmask on all local APICs LVT0 as NMI.
	 *
	 * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
	 * is from Maciej W. Rozycki - so we do not have to EOI from
	 * the NMI handler or the timer interrupt.
2074
	 */
L
Linus Torvalds 已提交
2075 2076
	apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");

2077
	enable_NMI_through_LVT0();
L
Linus Torvalds 已提交
2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088

	apic_printk(APIC_VERBOSE, " done.\n");
}

/*
 * This looks a bit hackish but it's about the only one way of sending
 * a few INTA cycles to 8259As and any associated glue logic.  ICR does
 * not support the ExtINT mode, unfortunately.  We need to send these
 * cycles as some i82489DX-based boards have glue logic that keeps the
 * 8259A interrupt line asserted until INTA.  --macro
 */
2089
static inline void __init unlock_ExtINT_logic(void)
L
Linus Torvalds 已提交
2090
{
2091
	int apic, pin, i;
L
Linus Torvalds 已提交
2092 2093 2094
	struct IO_APIC_route_entry entry0, entry1;
	unsigned char save_control, save_freq_select;

2095
	pin  = find_isa_irq_pin(8, mp_INT);
2096 2097 2098 2099
	if (pin == -1) {
		WARN_ON_ONCE(1);
		return;
	}
2100
	apic = find_isa_irq_apic(8, mp_INT);
2101 2102
	if (apic == -1) {
		WARN_ON_ONCE(1);
L
Linus Torvalds 已提交
2103
		return;
2104
	}
L
Linus Torvalds 已提交
2105

2106
	entry0 = ioapic_read_entry(apic, pin);
2107
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118

	memset(&entry1, 0, sizeof(entry1));

	entry1.dest_mode = 0;			/* physical delivery */
	entry1.mask = 0;			/* unmask IRQ now */
	entry1.dest.physical.physical_dest = hard_smp_processor_id();
	entry1.delivery_mode = dest_ExtINT;
	entry1.polarity = entry0.polarity;
	entry1.trigger = 0;
	entry1.vector = 0;

2119
	ioapic_write_entry(apic, pin, entry1);
L
Linus Torvalds 已提交
2120 2121 2122 2123 2124 2125 2126 2127 2128 2129 2130 2131 2132 2133 2134 2135

	save_control = CMOS_READ(RTC_CONTROL);
	save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
	CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
		   RTC_FREQ_SELECT);
	CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);

	i = 100;
	while (i-- > 0) {
		mdelay(10);
		if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
			i -= 10;
	}

	CMOS_WRITE(save_control, RTC_CONTROL);
	CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2136
	clear_IO_APIC_pin(apic, pin);
L
Linus Torvalds 已提交
2137

2138
	ioapic_write_entry(apic, pin, entry0);
L
Linus Torvalds 已提交
2139 2140 2141 2142 2143 2144 2145 2146
}

/*
 * This code may look a bit paranoid, but it's supposed to cooperate with
 * a wide range of boards and BIOS bugs.  Fortunately only the timer IRQ
 * is so screwy.  Thanks to Brian Perkins for testing/hacking this beast
 * fanatically on his truly buggy board.
 */
2147
static inline void __init check_timer(void)
L
Linus Torvalds 已提交
2148
{
2149
	int apic1, pin1, apic2, pin2;
2150
	int no_pin1 = 0;
L
Linus Torvalds 已提交
2151
	int vector;
I
Ingo Molnar 已提交
2152
	unsigned int ver;
2153 2154 2155
	unsigned long flags;

	local_irq_save(flags);
2156

I
Ingo Molnar 已提交
2157 2158 2159
	ver = apic_read(APIC_LVR);
	ver = GET_APIC_VERSION(ver);

L
Linus Torvalds 已提交
2160 2161 2162 2163 2164 2165 2166 2167
	/*
	 * get/set the timer IRQ vector:
	 */
	disable_8259A_irq(0);
	vector = assign_irq_vector(0);
	set_intr_gate(vector, interrupt[0]);

	/*
2168 2169 2170 2171 2172 2173 2174
	 * As IRQ0 is to be enabled in the 8259A, the virtual
	 * wire has to be disabled in the local APIC.  Also
	 * timer interrupts need to be acknowledged manually in
	 * the 8259A for the i82489DX when using the NMI
	 * watchdog as that APIC treats NMIs as level-triggered.
	 * The AEOI mode will finish them in the 8259A
	 * automatically.
L
Linus Torvalds 已提交
2175
	 */
2176
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2177
	init_8259A(1);
2178
	timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
L
Linus Torvalds 已提交
2179

2180 2181 2182 2183
	pin1  = find_isa_irq_pin(0, mp_INT);
	apic1 = find_isa_irq_apic(0, mp_INT);
	pin2  = ioapic_i8259.pin;
	apic2 = ioapic_i8259.apic;
L
Linus Torvalds 已提交
2184

2185 2186 2187
	apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
		    "apic1=%d pin1=%d apic2=%d pin2=%d\n",
		    vector, apic1, pin1, apic2, pin2);
L
Linus Torvalds 已提交
2188

2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
	/*
	 * Some BIOS writers are clueless and report the ExtINTA
	 * I/O APIC input from the cascaded 8259A as the timer
	 * interrupt input.  So just in case, if only one pin
	 * was found above, try it both directly and through the
	 * 8259A.
	 */
	if (pin1 == -1) {
		pin1 = pin2;
		apic1 = apic2;
		no_pin1 = 1;
	} else if (pin2 == -1) {
		pin2 = pin1;
		apic2 = apic1;
	}

L
Linus Torvalds 已提交
2205 2206 2207 2208
	if (pin1 != -1) {
		/*
		 * Ok, does IRQ0 through the IOAPIC work?
		 */
2209 2210 2211 2212
		if (no_pin1) {
			add_pin_to_irq(0, apic1, pin1);
			setup_timer_IRQ0_pin(apic1, pin1, vector);
		}
L
Linus Torvalds 已提交
2213 2214 2215 2216 2217 2218
		unmask_IO_APIC_irq(0);
		if (timer_irq_works()) {
			if (nmi_watchdog == NMI_IO_APIC) {
				setup_nmi();
				enable_8259A_irq(0);
			}
2219 2220
			if (disable_timer_pin_1 > 0)
				clear_IO_APIC_pin(0, pin1);
2221
			goto out;
L
Linus Torvalds 已提交
2222
		}
2223
		clear_IO_APIC_pin(apic1, pin1);
2224
		if (!no_pin1)
2225 2226
			apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
				    "8254 timer not connected to IO-APIC\n");
L
Linus Torvalds 已提交
2227

2228 2229 2230 2231
		apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
			    "(IRQ0) through the 8259A ...\n");
		apic_printk(APIC_QUIET, KERN_INFO
			    "..... (found apic %d pin %d) ...\n", apic2, pin2);
L
Linus Torvalds 已提交
2232 2233 2234
		/*
		 * legacy devices should be connected to IO APIC #0
		 */
2235
		replace_pin_at_irq(0, apic1, pin1, apic2, pin2);
2236
		setup_timer_IRQ0_pin(apic2, pin2, vector);
2237
		unmask_IO_APIC_irq(0);
2238
		enable_8259A_irq(0);
L
Linus Torvalds 已提交
2239
		if (timer_irq_works()) {
2240
			apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2241
			timer_through_8259 = 1;
L
Linus Torvalds 已提交
2242
			if (nmi_watchdog == NMI_IO_APIC) {
2243
				disable_8259A_irq(0);
L
Linus Torvalds 已提交
2244
				setup_nmi();
2245
				enable_8259A_irq(0);
L
Linus Torvalds 已提交
2246
			}
2247
			goto out;
L
Linus Torvalds 已提交
2248 2249 2250 2251
		}
		/*
		 * Cleanup, just in case ...
		 */
2252
		disable_8259A_irq(0);
2253
		clear_IO_APIC_pin(apic2, pin2);
2254
		apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
L
Linus Torvalds 已提交
2255 2256 2257
	}

	if (nmi_watchdog == NMI_IO_APIC) {
2258 2259
		apic_printk(APIC_QUIET, KERN_WARNING "timer doesn't work "
			    "through the IO-APIC - disabling NMI Watchdog!\n");
2260
		nmi_watchdog = NMI_NONE;
L
Linus Torvalds 已提交
2261
	}
2262
	timer_ack = 0;
L
Linus Torvalds 已提交
2263

2264 2265
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as Virtual Wire IRQ...\n");
L
Linus Torvalds 已提交
2266

2267
	lapic_register_intr(0, vector);
2268
	apic_write(APIC_LVT0, APIC_DM_FIXED | vector);	/* Fixed mode */
L
Linus Torvalds 已提交
2269 2270 2271
	enable_8259A_irq(0);

	if (timer_irq_works()) {
2272
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2273
		goto out;
L
Linus Torvalds 已提交
2274
	}
2275
	disable_8259A_irq(0);
2276
	apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | vector);
2277
	apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
L
Linus Torvalds 已提交
2278

2279 2280
	apic_printk(APIC_QUIET, KERN_INFO
		    "...trying to set up timer as ExtINT IRQ...\n");
L
Linus Torvalds 已提交
2281 2282 2283

	init_8259A(0);
	make_8259A_irq(0);
2284
	apic_write(APIC_LVT0, APIC_DM_EXTINT);
L
Linus Torvalds 已提交
2285 2286 2287 2288

	unlock_ExtINT_logic();

	if (timer_irq_works()) {
2289
		apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2290
		goto out;
L
Linus Torvalds 已提交
2291
	}
2292
	apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
L
Linus Torvalds 已提交
2293
	panic("IO-APIC + timer doesn't work!  Boot with apic=debug and send a "
2294
		"report.  Then try booting with the 'noapic' option.\n");
2295 2296
out:
	local_irq_restore(flags);
L
Linus Torvalds 已提交
2297 2298 2299
}

/*
2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314
 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
 * to devices.  However there may be an I/O APIC pin available for
 * this interrupt regardless.  The pin may be left unconnected, but
 * typically it will be reused as an ExtINT cascade interrupt for
 * the master 8259A.  In the MPS case such a pin will normally be
 * reported as an ExtINT interrupt in the MP table.  With ACPI
 * there is no provision for ExtINT interrupts, and in the absence
 * of an override it would be treated as an ordinary ISA I/O APIC
 * interrupt, that is edge-triggered and unmasked by default.  We
 * used to do this, but it caused problems on some systems because
 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
 * the same ExtINT cascade interrupt to drive the local APIC of the
 * bootstrap processor.  Therefore we refrain from routing IRQ2 to
 * the I/O APIC in all cases now.  No actual device should request
 * it anyway.  --macro
L
Linus Torvalds 已提交
2315 2316 2317 2318 2319
 */
#define PIC_IRQS	(1 << PIC_CASCADE_IR)

void __init setup_IO_APIC(void)
{
2320 2321 2322
	int i;

	/* Reserve all the system vectors. */
2323
	for (i = first_system_vector; i < NR_VECTORS; i++)
2324 2325
		set_bit(i, used_vectors);

L
Linus Torvalds 已提交
2326 2327
	enable_IO_APIC();

2328
	io_apic_irqs = ~PIC_IRQS;
L
Linus Torvalds 已提交
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339

	printk("ENABLING IO-APIC IRQs\n");

	/*
	 * Set up IO-APIC IRQ routing.
	 */
	if (!acpi_ioapic)
		setup_ioapic_ids_from_mpc();
	sync_Arb_IDs();
	setup_IO_APIC_irqs();
	init_IO_APIC_traps();
2340
	check_timer();
L
Linus Torvalds 已提交
2341 2342 2343 2344 2345 2346
}

/*
 *	Called after all the initialization is done. If we didnt find any
 *	APIC bugs then we can allow the modify fast path
 */
2347

L
Linus Torvalds 已提交
2348 2349
static int __init io_apic_bug_finalize(void)
{
2350
	if (sis_apic_bug == -1)
L
Linus Torvalds 已提交
2351 2352 2353 2354 2355 2356 2357 2358 2359 2360
		sis_apic_bug = 0;
	return 0;
}

late_initcall(io_apic_bug_finalize);

struct sysfs_ioapic_data {
	struct sys_device dev;
	struct IO_APIC_route_entry entry[0];
};
2361
static struct sysfs_ioapic_data *mp_ioapic_data[MAX_IO_APICS];
L
Linus Torvalds 已提交
2362

2363
static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
L
Linus Torvalds 已提交
2364 2365 2366 2367
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	int i;
2368

L
Linus Torvalds 已提交
2369 2370
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;
2371
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
2372
		entry[i] = ioapic_read_entry(dev->id, i);
L
Linus Torvalds 已提交
2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383

	return 0;
}

static int ioapic_resume(struct sys_device *dev)
{
	struct IO_APIC_route_entry *entry;
	struct sysfs_ioapic_data *data;
	unsigned long flags;
	union IO_APIC_reg_00 reg_00;
	int i;
2384

L
Linus Torvalds 已提交
2385 2386 2387 2388 2389
	data = container_of(dev, struct sysfs_ioapic_data, dev);
	entry = data->entry;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(dev->id, 0);
2390 2391
	if (reg_00.bits.ID != mp_ioapics[dev->id].mp_apicid) {
		reg_00.bits.ID = mp_ioapics[dev->id].mp_apicid;
L
Linus Torvalds 已提交
2392 2393 2394
		io_apic_write(dev->id, 0, reg_00.raw);
	}
	spin_unlock_irqrestore(&ioapic_lock, flags);
2395
	for (i = 0; i < nr_ioapic_registers[dev->id]; i++)
2396
		ioapic_write_entry(dev->id, i, entry[i]);
L
Linus Torvalds 已提交
2397 2398 2399 2400 2401

	return 0;
}

static struct sysdev_class ioapic_sysdev_class = {
2402
	.name = "ioapic",
L
Linus Torvalds 已提交
2403 2404 2405 2406 2407 2408
	.suspend = ioapic_suspend,
	.resume = ioapic_resume,
};

static int __init ioapic_init_sysfs(void)
{
2409
	struct sys_device *dev;
L
Linus Torvalds 已提交
2410 2411 2412 2413 2414 2415
	int i, size, error = 0;

	error = sysdev_class_register(&ioapic_sysdev_class);
	if (error)
		return error;

2416 2417
	for (i = 0; i < nr_ioapics; i++) {
		size = sizeof(struct sys_device) + nr_ioapic_registers[i]
L
Linus Torvalds 已提交
2418
			* sizeof(struct IO_APIC_route_entry);
2419
		mp_ioapic_data[i] = kzalloc(size, GFP_KERNEL);
L
Linus Torvalds 已提交
2420 2421 2422 2423 2424
		if (!mp_ioapic_data[i]) {
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
		dev = &mp_ioapic_data[i]->dev;
2425
		dev->id = i;
L
Linus Torvalds 已提交
2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440
		dev->cls = &ioapic_sysdev_class;
		error = sysdev_register(dev);
		if (error) {
			kfree(mp_ioapic_data[i]);
			mp_ioapic_data[i] = NULL;
			printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
			continue;
		}
	}

	return 0;
}

device_initcall(ioapic_init_sysfs);

2441
/*
2442
 * Dynamic irq allocate and deallocation
2443 2444 2445
 */
int create_irq(void)
{
2446
	/* Allocate an unused irq */
A
Andi Kleen 已提交
2447
	int irq, new, vector = 0;
2448 2449
	unsigned long flags;

2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462
	irq = -ENOSPC;
	spin_lock_irqsave(&vector_lock, flags);
	for (new = (NR_IRQS - 1); new >= 0; new--) {
		if (platform_legacy_irq(new))
			continue;
		if (irq_vector[new] != 0)
			continue;
		vector = __assign_irq_vector(new);
		if (likely(vector > 0))
			irq = new;
		break;
	}
	spin_unlock_irqrestore(&vector_lock, flags);
2463

2464
	if (irq >= 0) {
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477
		set_intr_gate(vector, interrupt[irq]);
		dynamic_irq_init(irq);
	}
	return irq;
}

void destroy_irq(unsigned int irq)
{
	unsigned long flags;

	dynamic_irq_cleanup(irq);

	spin_lock_irqsave(&vector_lock, flags);
2478
	clear_bit(irq_vector[irq], used_vectors);
2479 2480 2481 2482
	irq_vector[irq] = 0;
	spin_unlock_irqrestore(&vector_lock, flags);
}

2483
/*
S
Simon Arlott 已提交
2484
 * MSI message composition
2485 2486
 */
#ifdef CONFIG_PCI_MSI
2487
static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499
{
	int vector;
	unsigned dest;

	vector = assign_irq_vector(irq);
	if (vector >= 0) {
		dest = cpu_mask_to_apicid(TARGET_CPUS);

		msg->address_hi = MSI_ADDR_BASE_HI;
		msg->address_lo =
			MSI_ADDR_BASE_LO |
			((INT_DEST_MODE == 0) ?
2500
MSI_ADDR_DEST_MODE_PHYSICAL:
2501 2502 2503 2504 2505 2506 2507 2508 2509 2510
				MSI_ADDR_DEST_MODE_LOGICAL) |
			((INT_DELIVERY_MODE != dest_LowestPrio) ?
				MSI_ADDR_REDIRECTION_CPU:
				MSI_ADDR_REDIRECTION_LOWPRI) |
			MSI_ADDR_DEST_ID(dest);

		msg->data =
			MSI_DATA_TRIGGER_EDGE |
			MSI_DATA_LEVEL_ASSERT |
			((INT_DELIVERY_MODE != dest_LowestPrio) ?
2511
MSI_DATA_DELIVERY_FIXED:
2512 2513 2514 2515 2516 2517
				MSI_DATA_DELIVERY_LOWPRI) |
			MSI_DATA_VECTOR(vector);
	}
	return vector;
}

2518 2519
#ifdef CONFIG_SMP
static void set_msi_irq_affinity(unsigned int irq, cpumask_t mask)
2520
{
2521 2522 2523
	struct msi_msg msg;
	unsigned int dest;
	cpumask_t tmp;
2524
	int vector;
2525 2526 2527 2528

	cpus_and(tmp, mask, cpu_online_map);
	if (cpus_empty(tmp))
		tmp = TARGET_CPUS;
2529 2530

	vector = assign_irq_vector(irq);
2531 2532
	if (vector < 0)
		return;
2533

2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
	dest = cpu_mask_to_apicid(mask);

	read_msi_msg(irq, &msg);

	msg.data &= ~MSI_DATA_VECTOR_MASK;
	msg.data |= MSI_DATA_VECTOR(vector);
	msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
	msg.address_lo |= MSI_ADDR_DEST_ID(dest);

	write_msi_msg(irq, &msg);
2544
	irq_desc[irq].affinity = mask;
2545
}
2546
#endif /* CONFIG_SMP */
2547

2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
/*
 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
 * which implement the MSI or MSI-X Capability Structure.
 */
static struct irq_chip msi_chip = {
	.name		= "PCI-MSI",
	.unmask		= unmask_msi_irq,
	.mask		= mask_msi_irq,
	.ack		= ack_ioapic_irq,
#ifdef CONFIG_SMP
	.set_affinity	= set_msi_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
2561 2562
};

2563
int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
2564 2565
{
	struct msi_msg msg;
2566 2567 2568 2569 2570
	int irq, ret;
	irq = create_irq();
	if (irq < 0)
		return irq;

2571
	ret = msi_compose_msg(dev, irq, &msg);
2572 2573
	if (ret < 0) {
		destroy_irq(irq);
2574
		return ret;
2575
	}
2576

2577
	set_irq_msi(irq, desc);
2578 2579
	write_msi_msg(irq, &msg);

2580 2581
	set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq,
				      "edge");
2582

2583
	return 0;
2584 2585 2586 2587
}

void arch_teardown_msi_irq(unsigned int irq)
{
2588
	destroy_irq(irq);
2589 2590
}

2591 2592
#endif /* CONFIG_PCI_MSI */

2593 2594 2595 2596 2597 2598 2599 2600 2601
/*
 * Hypertransport interrupt support
 */
#ifdef CONFIG_HT_IRQ

#ifdef CONFIG_SMP

static void target_ht_irq(unsigned int irq, unsigned int dest)
{
2602 2603
	struct ht_irq_msg msg;
	fetch_ht_irq_msg(irq, &msg);
2604

2605 2606
	msg.address_lo &= ~(HT_IRQ_LOW_DEST_ID_MASK);
	msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
2607

2608 2609
	msg.address_lo |= HT_IRQ_LOW_DEST_ID(dest);
	msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
2610

2611
	write_ht_irq_msg(irq, &msg);
2612 2613 2614 2615 2616 2617 2618 2619 2620 2621 2622 2623 2624 2625 2626 2627
}

static void set_ht_irq_affinity(unsigned int irq, cpumask_t mask)
{
	unsigned int dest;
	cpumask_t tmp;

	cpus_and(tmp, mask, cpu_online_map);
	if (cpus_empty(tmp))
		tmp = TARGET_CPUS;

	cpus_and(mask, tmp, CPU_MASK_ALL);

	dest = cpu_mask_to_apicid(mask);

	target_ht_irq(irq, dest);
2628
	irq_desc[irq].affinity = mask;
2629 2630 2631
}
#endif

2632
static struct irq_chip ht_irq_chip = {
2633 2634 2635 2636 2637 2638 2639 2640 2641 2642 2643 2644 2645 2646 2647 2648
	.name		= "PCI-HT",
	.mask		= mask_ht_irq,
	.unmask		= unmask_ht_irq,
	.ack		= ack_ioapic_irq,
#ifdef CONFIG_SMP
	.set_affinity	= set_ht_irq_affinity,
#endif
	.retrigger	= ioapic_retrigger_irq,
};

int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
{
	int vector;

	vector = assign_irq_vector(irq);
	if (vector >= 0) {
2649
		struct ht_irq_msg msg;
2650 2651 2652 2653 2654 2655 2656
		unsigned dest;
		cpumask_t tmp;

		cpus_clear(tmp);
		cpu_set(vector >> 8, tmp);
		dest = cpu_mask_to_apicid(tmp);

2657
		msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
2658

2659 2660
		msg.address_lo =
			HT_IRQ_LOW_BASE |
2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
			HT_IRQ_LOW_DEST_ID(dest) |
			HT_IRQ_LOW_VECTOR(vector) |
			((INT_DEST_MODE == 0) ?
				HT_IRQ_LOW_DM_PHYSICAL :
				HT_IRQ_LOW_DM_LOGICAL) |
			HT_IRQ_LOW_RQEOI_EDGE |
			((INT_DELIVERY_MODE != dest_LowestPrio) ?
				HT_IRQ_LOW_MT_FIXED :
				HT_IRQ_LOW_MT_ARBITRATED) |
			HT_IRQ_LOW_IRQ_MASKED;

2672
		write_ht_irq_msg(irq, &msg);
2673

2674 2675
		set_irq_chip_and_handler_name(irq, &ht_irq_chip,
					      handle_edge_irq, "edge");
2676 2677 2678 2679 2680
	}
	return vector;
}
#endif /* CONFIG_HT_IRQ */

L
Linus Torvalds 已提交
2681
/* --------------------------------------------------------------------------
2682
			ACPI-based IOAPIC Configuration
L
Linus Torvalds 已提交
2683 2684
   -------------------------------------------------------------------------- */

L
Len Brown 已提交
2685
#ifdef CONFIG_ACPI
L
Linus Torvalds 已提交
2686

2687
int __init io_apic_get_unique_id(int ioapic, int apic_id)
L
Linus Torvalds 已提交
2688 2689 2690 2691 2692 2693 2694 2695
{
	union IO_APIC_reg_00 reg_00;
	static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
	physid_mask_t tmp;
	unsigned long flags;
	int i = 0;

	/*
2696 2697
	 * The P4 platform supports up to 256 APIC IDs on two separate APIC
	 * buses (one for LAPICs, one for IOAPICs), where predecessors only
L
Linus Torvalds 已提交
2698
	 * supports up to 16 on one shared APIC bus.
2699
	 *
L
Linus Torvalds 已提交
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712 2713 2714 2715 2716 2717
	 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
	 *      advantage of new APIC bus architecture.
	 */

	if (physids_empty(apic_id_map))
		apic_id_map = ioapic_phys_id_map(phys_cpu_present_map);

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_00.raw = io_apic_read(ioapic, 0);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	if (apic_id >= get_physical_broadcast()) {
		printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
			"%d\n", ioapic, apic_id, reg_00.bits.ID);
		apic_id = reg_00.bits.ID;
	}

	/*
2718
	 * Every APIC in a system must have a unique ID or we get lots of nice
L
Linus Torvalds 已提交
2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734
	 * 'stuck on smp_invalidate_needed IPI wait' messages.
	 */
	if (check_apicid_used(apic_id_map, apic_id)) {

		for (i = 0; i < get_physical_broadcast(); i++) {
			if (!check_apicid_used(apic_id_map, i))
				break;
		}

		if (i == get_physical_broadcast())
			panic("Max apic_id exceeded!\n");

		printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
			"trying %d\n", ioapic, apic_id, i);

		apic_id = i;
2735
	}
L
Linus Torvalds 已提交
2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748

	tmp = apicid_to_cpu_present(apic_id);
	physids_or(apic_id_map, apic_id_map, tmp);

	if (reg_00.bits.ID != apic_id) {
		reg_00.bits.ID = apic_id;

		spin_lock_irqsave(&ioapic_lock, flags);
		io_apic_write(ioapic, 0, reg_00.raw);
		reg_00.raw = io_apic_read(ioapic, 0);
		spin_unlock_irqrestore(&ioapic_lock, flags);

		/* Sanity check */
2749 2750 2751 2752
		if (reg_00.bits.ID != apic_id) {
			printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
			return -1;
		}
L
Linus Torvalds 已提交
2753 2754 2755 2756 2757 2758 2759 2760 2761
	}

	apic_printk(APIC_VERBOSE, KERN_INFO
			"IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);

	return apic_id;
}


2762
int __init io_apic_get_version(int ioapic)
L
Linus Torvalds 已提交
2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.version;
}


2775
int __init io_apic_get_redir_entries(int ioapic)
L
Linus Torvalds 已提交
2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
{
	union IO_APIC_reg_01	reg_01;
	unsigned long flags;

	spin_lock_irqsave(&ioapic_lock, flags);
	reg_01.raw = io_apic_read(ioapic, 1);
	spin_unlock_irqrestore(&ioapic_lock, flags);

	return reg_01.bits.entries;
}


2788
int io_apic_set_pci_routing(int ioapic, int pin, int irq, int edge_level, int active_high_low)
L
Linus Torvalds 已提交
2789 2790 2791 2792 2793 2794 2795 2796 2797 2798 2799 2800 2801 2802 2803
{
	struct IO_APIC_route_entry entry;

	if (!IO_APIC_IRQ(irq)) {
		printk(KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
			ioapic);
		return -EINVAL;
	}

	/*
	 * Generate a PCI IRQ routing entry and program the IOAPIC accordingly.
	 * Note that we mask (disable) IRQs now -- these get enabled when the
	 * corresponding device driver registers for this IRQ.
	 */

2804
	memset(&entry, 0, sizeof(entry));
L
Linus Torvalds 已提交
2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822

	entry.delivery_mode = INT_DELIVERY_MODE;
	entry.dest_mode = INT_DEST_MODE;
	entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
	entry.trigger = edge_level;
	entry.polarity = active_high_low;
	entry.mask  = 1;

	/*
	 * IRQs < 16 are already in the irq_2_pin[] map
	 */
	if (irq >= 16)
		add_pin_to_irq(irq, ioapic, pin);

	entry.vector = assign_irq_vector(irq);

	apic_printk(APIC_DEBUG, KERN_DEBUG "IOAPIC[%d]: Set PCI routing entry "
		"(%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i)\n", ioapic,
2823
		mp_ioapics[ioapic].mp_apicid, pin, entry.vector, irq,
L
Linus Torvalds 已提交
2824 2825 2826 2827 2828 2829 2830
		edge_level, active_high_low);

	ioapic_register_intr(irq, entry.vector, edge_level);

	if (!ioapic && (irq < 16))
		disable_8259A_irq(irq);

2831
	ioapic_write_entry(ioapic, pin, entry);
L
Linus Torvalds 已提交
2832 2833 2834 2835

	return 0;
}

2836 2837 2838 2839 2840 2841 2842 2843
int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
{
	int i;

	if (skip_ioapic_setup)
		return -1;

	for (i = 0; i < mp_irq_entries; i++)
2844 2845
		if (mp_irqs[i].mp_irqtype == mp_INT &&
		    mp_irqs[i].mp_srcbusirq == bus_irq)
2846 2847 2848 2849 2850 2851 2852 2853 2854
			break;
	if (i >= mp_irq_entries)
		return -1;

	*trigger = irq_trigger(i);
	*polarity = irq_polarity(i);
	return 0;
}

L
Len Brown 已提交
2855
#endif /* CONFIG_ACPI */
2856 2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877

static int __init parse_disable_timer_pin_1(char *arg)
{
	disable_timer_pin_1 = 1;
	return 0;
}
early_param("disable_timer_pin_1", parse_disable_timer_pin_1);

static int __init parse_enable_timer_pin_1(char *arg)
{
	disable_timer_pin_1 = -1;
	return 0;
}
early_param("enable_timer_pin_1", parse_enable_timer_pin_1);

static int __init parse_noapic(char *arg)
{
	/* disable IO-APIC */
	disable_ioapic_setup();
	return 0;
}
early_param("noapic", parse_noapic);
2878 2879 2880 2881 2882 2883 2884 2885 2886 2887 2888 2889 2890 2891 2892 2893 2894 2895 2896 2897 2898 2899 2900 2901 2902 2903 2904 2905 2906 2907 2908

void __init ioapic_init_mappings(void)
{
	unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
	int i;

	for (i = 0; i < nr_ioapics; i++) {
		if (smp_found_config) {
			ioapic_phys = mp_ioapics[i].mp_apicaddr;
			if (!ioapic_phys) {
				printk(KERN_ERR
				       "WARNING: bogus zero IO-APIC "
				       "address found in MPTABLE, "
				       "disabling IO/APIC support!\n");
				smp_found_config = 0;
				skip_ioapic_setup = 1;
				goto fake_ioapic_page;
			}
		} else {
fake_ioapic_page:
			ioapic_phys = (unsigned long)
				      alloc_bootmem_pages(PAGE_SIZE);
			ioapic_phys = __pa(ioapic_phys);
		}
		set_fixmap_nocache(idx, ioapic_phys);
		printk(KERN_DEBUG "mapped IOAPIC to %08lx (%08lx)\n",
		       __fix_to_virt(idx), ioapic_phys);
		idx++;
	}
}