radeon_asic.h 25.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __RADEON_ASIC_H__
#define __RADEON_ASIC_H__

/*
 * common functions
 */
34
uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
35
void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
36
uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
37 38
void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);

39
uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
40
void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
41
uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
42 43 44 45 46 47
void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);

/*
 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
 */
48 49 50 51
extern int r100_init(struct radeon_device *rdev);
extern void r100_fini(struct radeon_device *rdev);
extern int r100_suspend(struct radeon_device *rdev);
extern int r100_resume(struct radeon_device *rdev);
52 53
uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
54
void r100_vga_set_state(struct radeon_device *rdev, bool state);
55
int r100_gpu_reset(struct radeon_device *rdev);
56
u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
57 58
void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
59
void r100_cp_commit(struct radeon_device *rdev);
60 61 62 63 64 65 66 67 68 69 70 71 72
void r100_ring_start(struct radeon_device *rdev);
int r100_irq_set(struct radeon_device *rdev);
int r100_irq_process(struct radeon_device *rdev);
void r100_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
int r100_cs_parse(struct radeon_cs_parser *p);
void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
int r100_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset,
		   uint64_t dst_offset,
		   unsigned num_pages,
		   struct radeon_fence *fence);
73 74 75 76
int r100_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
77
void r100_bandwidth_update(struct radeon_device *rdev);
78 79
void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int r100_ring_test(struct radeon_device *rdev);
80 81 82 83 84
void r100_hpd_init(struct radeon_device *rdev);
void r100_hpd_fini(struct radeon_device *rdev);
bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void r100_hpd_set_polarity(struct radeon_device *rdev,
			   enum radeon_hpd_id hpd);
85 86

static struct radeon_asic r100_asic = {
87
	.init = &r100_init,
88 89 90
	.fini = &r100_fini,
	.suspend = &r100_suspend,
	.resume = &r100_resume,
91
	.vga_set_state = &r100_vga_set_state,
92 93 94
	.gpu_reset = &r100_gpu_reset,
	.gart_tlb_flush = &r100_pci_gart_tlb_flush,
	.gart_set_page = &r100_pci_gart_set_page,
95
	.cp_commit = &r100_cp_commit,
96
	.ring_start = &r100_ring_start,
97 98
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
99 100
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
101
	.get_vblank_counter = &r100_get_vblank_counter,
102 103 104 105 106
	.fence_ring_emit = &r100_fence_ring_emit,
	.cs_parse = &r100_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = NULL,
	.copy = &r100_copy_blit,
107
	.get_engine_clock = &radeon_legacy_get_engine_clock,
108
	.set_engine_clock = &radeon_legacy_set_engine_clock,
109
	.get_memory_clock = &radeon_legacy_get_memory_clock,
110
	.set_memory_clock = NULL,
111
	.get_pcie_lanes = NULL,
112 113
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
114 115
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
116
	.bandwidth_update = &r100_bandwidth_update,
117 118 119 120
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
121
	.ioctl_wait_idle = NULL,
122 123 124 125 126 127
};


/*
 * r300,r350,rv350,rv380
 */
128 129 130 131 132 133 134 135 136 137 138 139 140 141
extern int r300_init(struct radeon_device *rdev);
extern void r300_fini(struct radeon_device *rdev);
extern int r300_suspend(struct radeon_device *rdev);
extern int r300_resume(struct radeon_device *rdev);
extern int r300_gpu_reset(struct radeon_device *rdev);
extern void r300_ring_start(struct radeon_device *rdev);
extern void r300_fence_ring_emit(struct radeon_device *rdev,
				struct radeon_fence *fence);
extern int r300_cs_parse(struct radeon_cs_parser *p);
extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
142
extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
143 144 145 146 147
extern int r300_copy_dma(struct radeon_device *rdev,
			uint64_t src_offset,
			uint64_t dst_offset,
			unsigned num_pages,
			struct radeon_fence *fence);
148
static struct radeon_asic r300_asic = {
149
	.init = &r300_init,
150 151 152
	.fini = &r300_fini,
	.suspend = &r300_suspend,
	.resume = &r300_resume,
153
	.vga_set_state = &r100_vga_set_state,
154 155 156
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &r100_pci_gart_tlb_flush,
	.gart_set_page = &r100_pci_gart_set_page,
157
	.cp_commit = &r100_cp_commit,
158
	.ring_start = &r300_ring_start,
159 160
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
161 162
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
163
	.get_vblank_counter = &r100_get_vblank_counter,
164 165 166 167 168
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
169
	.get_engine_clock = &radeon_legacy_get_engine_clock,
170
	.set_engine_clock = &radeon_legacy_set_engine_clock,
171
	.get_memory_clock = &radeon_legacy_get_memory_clock,
172
	.set_memory_clock = NULL,
173
	.get_pcie_lanes = &rv370_get_pcie_lanes,
174 175
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
176 177
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
178
	.bandwidth_update = &r100_bandwidth_update,
179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
	.ioctl_wait_idle = NULL,
};


static struct radeon_asic r300_asic_pcie = {
	.init = &r300_init,
	.fini = &r300_fini,
	.suspend = &r300_suspend,
	.resume = &r300_resume,
	.vga_set_state = &r100_vga_set_state,
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
	.cp_commit = &r100_cp_commit,
	.ring_start = &r300_ring_start,
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
	.get_vblank_counter = &r100_get_vblank_counter,
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r200_copy_dma,
	.copy = &r100_copy_blit,
	.get_engine_clock = &radeon_legacy_get_engine_clock,
	.set_engine_clock = &radeon_legacy_set_engine_clock,
	.get_memory_clock = &radeon_legacy_get_memory_clock,
	.set_memory_clock = NULL,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
	.bandwidth_update = &r100_bandwidth_update,
217 218 219 220
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
221
	.ioctl_wait_idle = NULL,
222 223 224 225 226
};

/*
 * r420,r423,rv410
 */
227 228 229 230
extern int r420_init(struct radeon_device *rdev);
extern void r420_fini(struct radeon_device *rdev);
extern int r420_suspend(struct radeon_device *rdev);
extern int r420_resume(struct radeon_device *rdev);
231
static struct radeon_asic r420_asic = {
232 233 234 235
	.init = &r420_init,
	.fini = &r420_fini,
	.suspend = &r420_suspend,
	.resume = &r420_resume,
236
	.vga_set_state = &r100_vga_set_state,
237 238 239
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
240
	.cp_commit = &r100_cp_commit,
241
	.ring_start = &r300_ring_start,
242 243
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
244 245
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
246
	.get_vblank_counter = &r100_get_vblank_counter,
247 248 249 250 251
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
252
	.get_engine_clock = &radeon_atom_get_engine_clock,
253
	.set_engine_clock = &radeon_atom_set_engine_clock,
254
	.get_memory_clock = &radeon_atom_get_memory_clock,
255
	.set_memory_clock = &radeon_atom_set_memory_clock,
256
	.get_pcie_lanes = &rv370_get_pcie_lanes,
257 258
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
259 260
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
261
	.bandwidth_update = &r100_bandwidth_update,
262 263 264 265
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
266
	.ioctl_wait_idle = NULL,
267 268 269 270 271 272
};


/*
 * rs400,rs480
 */
273 274 275 276
extern int rs400_init(struct radeon_device *rdev);
extern void rs400_fini(struct radeon_device *rdev);
extern int rs400_suspend(struct radeon_device *rdev);
extern int rs400_resume(struct radeon_device *rdev);
277 278 279 280 281
void rs400_gart_tlb_flush(struct radeon_device *rdev);
int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
static struct radeon_asic rs400_asic = {
282 283 284 285
	.init = &rs400_init,
	.fini = &rs400_fini,
	.suspend = &rs400_suspend,
	.resume = &rs400_resume,
286
	.vga_set_state = &r100_vga_set_state,
287 288 289
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rs400_gart_tlb_flush,
	.gart_set_page = &rs400_gart_set_page,
290
	.cp_commit = &r100_cp_commit,
291
	.ring_start = &r300_ring_start,
292 293
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
294 295
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
296
	.get_vblank_counter = &r100_get_vblank_counter,
297 298 299 300 301
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
302
	.get_engine_clock = &radeon_legacy_get_engine_clock,
303
	.set_engine_clock = &radeon_legacy_set_engine_clock,
304
	.get_memory_clock = &radeon_legacy_get_memory_clock,
305
	.set_memory_clock = NULL,
306
	.get_pcie_lanes = NULL,
307 308
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
309 310
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
311
	.bandwidth_update = &r100_bandwidth_update,
312 313 314 315
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
316
	.ioctl_wait_idle = NULL,
317 318 319 320 321 322
};


/*
 * rs600.
 */
323 324 325 326
extern int rs600_init(struct radeon_device *rdev);
extern void rs600_fini(struct radeon_device *rdev);
extern int rs600_suspend(struct radeon_device *rdev);
extern int rs600_resume(struct radeon_device *rdev);
327
int rs600_irq_set(struct radeon_device *rdev);
328 329
int rs600_irq_process(struct radeon_device *rdev);
u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
330 331 332 333
void rs600_gart_tlb_flush(struct radeon_device *rdev);
int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
334
void rs600_bandwidth_update(struct radeon_device *rdev);
335 336 337 338 339 340
void rs600_hpd_init(struct radeon_device *rdev);
void rs600_hpd_fini(struct radeon_device *rdev);
bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void rs600_hpd_set_polarity(struct radeon_device *rdev,
			    enum radeon_hpd_id hpd);

341
static struct radeon_asic rs600_asic = {
342
	.init = &rs600_init,
343 344 345
	.fini = &rs600_fini,
	.suspend = &rs600_suspend,
	.resume = &rs600_resume,
346
	.vga_set_state = &r100_vga_set_state,
347 348 349
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rs600_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
350
	.cp_commit = &r100_cp_commit,
351
	.ring_start = &r300_ring_start,
352 353
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
354
	.irq_set = &rs600_irq_set,
355 356
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
357 358 359 360 361
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
362
	.get_engine_clock = &radeon_atom_get_engine_clock,
363
	.set_engine_clock = &radeon_atom_set_engine_clock,
364
	.get_memory_clock = &radeon_atom_get_memory_clock,
365
	.set_memory_clock = &radeon_atom_set_memory_clock,
366
	.get_pcie_lanes = NULL,
367 368
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
369
	.bandwidth_update = &rs600_bandwidth_update,
370 371 372 373
	.hpd_init = &rs600_hpd_init,
	.hpd_fini = &rs600_hpd_fini,
	.hpd_sense = &rs600_hpd_sense,
	.hpd_set_polarity = &rs600_hpd_set_polarity,
374
	.ioctl_wait_idle = NULL,
375 376 377 378 379 380
};


/*
 * rs690,rs740
 */
381 382 383 384
int rs690_init(struct radeon_device *rdev);
void rs690_fini(struct radeon_device *rdev);
int rs690_resume(struct radeon_device *rdev);
int rs690_suspend(struct radeon_device *rdev);
385 386
uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
387
void rs690_bandwidth_update(struct radeon_device *rdev);
388
static struct radeon_asic rs690_asic = {
389 390 391 392
	.init = &rs690_init,
	.fini = &rs690_fini,
	.suspend = &rs690_suspend,
	.resume = &rs690_resume,
393
	.vga_set_state = &r100_vga_set_state,
394 395 396
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rs400_gart_tlb_flush,
	.gart_set_page = &rs400_gart_set_page,
397
	.cp_commit = &r100_cp_commit,
398
	.ring_start = &r300_ring_start,
399 400
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
401
	.irq_set = &rs600_irq_set,
402 403
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
404 405 406 407 408
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r300_copy_dma,
409
	.get_engine_clock = &radeon_atom_get_engine_clock,
410
	.set_engine_clock = &radeon_atom_set_engine_clock,
411
	.get_memory_clock = &radeon_atom_get_memory_clock,
412
	.set_memory_clock = &radeon_atom_set_memory_clock,
413
	.get_pcie_lanes = NULL,
414 415
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
416 417
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
418
	.bandwidth_update = &rs690_bandwidth_update,
419 420 421 422
	.hpd_init = &rs600_hpd_init,
	.hpd_fini = &rs600_hpd_fini,
	.hpd_sense = &rs600_hpd_sense,
	.hpd_set_polarity = &rs600_hpd_set_polarity,
423
	.ioctl_wait_idle = NULL,
424 425 426 427 428 429
};


/*
 * rv515
 */
430
int rv515_init(struct radeon_device *rdev);
431
void rv515_fini(struct radeon_device *rdev);
432 433 434 435 436 437
int rv515_gpu_reset(struct radeon_device *rdev);
uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
void rv515_ring_start(struct radeon_device *rdev);
uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
438
void rv515_bandwidth_update(struct radeon_device *rdev);
439 440
int rv515_resume(struct radeon_device *rdev);
int rv515_suspend(struct radeon_device *rdev);
441
static struct radeon_asic rv515_asic = {
442
	.init = &rv515_init,
443 444 445
	.fini = &rv515_fini,
	.suspend = &rv515_suspend,
	.resume = &rv515_resume,
446
	.vga_set_state = &r100_vga_set_state,
447 448 449
	.gpu_reset = &rv515_gpu_reset,
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
450
	.cp_commit = &r100_cp_commit,
451
	.ring_start = &rv515_ring_start,
452 453
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
454 455 456
	.irq_set = &rs600_irq_set,
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
457
	.fence_ring_emit = &r300_fence_ring_emit,
458
	.cs_parse = &r300_cs_parse,
459 460 461
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
462
	.get_engine_clock = &radeon_atom_get_engine_clock,
463
	.set_engine_clock = &radeon_atom_set_engine_clock,
464
	.get_memory_clock = &radeon_atom_get_memory_clock,
465
	.set_memory_clock = &radeon_atom_set_memory_clock,
466
	.get_pcie_lanes = &rv370_get_pcie_lanes,
467 468
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
469 470
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
471
	.bandwidth_update = &rv515_bandwidth_update,
472 473 474 475
	.hpd_init = &rs600_hpd_init,
	.hpd_fini = &rs600_hpd_fini,
	.hpd_sense = &rs600_hpd_sense,
	.hpd_set_polarity = &rs600_hpd_set_polarity,
476
	.ioctl_wait_idle = NULL,
477 478 479 480 481 482
};


/*
 * r520,rv530,rv560,rv570,r580
 */
483
int r520_init(struct radeon_device *rdev);
484
int r520_resume(struct radeon_device *rdev);
485
static struct radeon_asic r520_asic = {
486
	.init = &r520_init,
487 488 489
	.fini = &rv515_fini,
	.suspend = &rv515_suspend,
	.resume = &r520_resume,
490
	.vga_set_state = &r100_vga_set_state,
491 492 493
	.gpu_reset = &rv515_gpu_reset,
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
494
	.cp_commit = &r100_cp_commit,
495
	.ring_start = &rv515_ring_start,
496 497
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
498 499 500
	.irq_set = &rs600_irq_set,
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
501
	.fence_ring_emit = &r300_fence_ring_emit,
502
	.cs_parse = &r300_cs_parse,
503 504 505
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
506
	.get_engine_clock = &radeon_atom_get_engine_clock,
507
	.set_engine_clock = &radeon_atom_set_engine_clock,
508
	.get_memory_clock = &radeon_atom_get_memory_clock,
509
	.set_memory_clock = &radeon_atom_set_memory_clock,
510
	.get_pcie_lanes = &rv370_get_pcie_lanes,
511 512
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
513 514
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
515
	.bandwidth_update = &rv515_bandwidth_update,
516 517 518 519
	.hpd_init = &rs600_hpd_init,
	.hpd_fini = &rs600_hpd_fini,
	.hpd_sense = &rs600_hpd_sense,
	.hpd_set_polarity = &rs600_hpd_set_polarity,
520
	.ioctl_wait_idle = NULL,
521 522 523
};

/*
524
 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
525
 */
526 527 528 529
int r600_init(struct radeon_device *rdev);
void r600_fini(struct radeon_device *rdev);
int r600_suspend(struct radeon_device *rdev);
int r600_resume(struct radeon_device *rdev);
530
void r600_vga_set_state(struct radeon_device *rdev, bool state);
531 532 533 534
int r600_wb_init(struct radeon_device *rdev);
void r600_wb_fini(struct radeon_device *rdev);
void r600_cp_commit(struct radeon_device *rdev);
void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
535 536
uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556
int r600_cs_parse(struct radeon_cs_parser *p);
void r600_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
int r600_copy_dma(struct radeon_device *rdev,
		  uint64_t src_offset,
		  uint64_t dst_offset,
		  unsigned num_pages,
		  struct radeon_fence *fence);
int r600_irq_process(struct radeon_device *rdev);
int r600_irq_set(struct radeon_device *rdev);
int r600_gpu_reset(struct radeon_device *rdev);
int r600_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int r600_ring_test(struct radeon_device *rdev);
int r600_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset, uint64_t dst_offset,
		   unsigned num_pages, struct radeon_fence *fence);
557 558 559 560 561
void r600_hpd_init(struct radeon_device *rdev);
void r600_hpd_fini(struct radeon_device *rdev);
bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void r600_hpd_set_polarity(struct radeon_device *rdev,
			   enum radeon_hpd_id hpd);
562
extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo);
563 564 565 566 567 568 569

static struct radeon_asic r600_asic = {
	.init = &r600_init,
	.fini = &r600_fini,
	.suspend = &r600_suspend,
	.resume = &r600_resume,
	.cp_commit = &r600_cp_commit,
570
	.vga_set_state = &r600_vga_set_state,
571 572 573 574 575 576 577
	.gpu_reset = &r600_gpu_reset,
	.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
	.ring_test = &r600_ring_test,
	.ring_ib_execute = &r600_ring_ib_execute,
	.irq_set = &r600_irq_set,
	.irq_process = &r600_irq_process,
578
	.get_vblank_counter = &rs600_get_vblank_counter,
579 580 581 582
	.fence_ring_emit = &r600_fence_ring_emit,
	.cs_parse = &r600_cs_parse,
	.copy_blit = &r600_copy_blit,
	.copy_dma = &r600_copy_blit,
583
	.copy = &r600_copy_blit,
584
	.get_engine_clock = &radeon_atom_get_engine_clock,
585
	.set_engine_clock = &radeon_atom_set_engine_clock,
586
	.get_memory_clock = &radeon_atom_get_memory_clock,
587
	.set_memory_clock = &radeon_atom_set_memory_clock,
588
	.get_pcie_lanes = NULL,
589
	.set_pcie_lanes = NULL,
A
Alex Deucher 已提交
590
	.set_clock_gating = NULL,
591 592
	.set_surface_reg = r600_set_surface_reg,
	.clear_surface_reg = r600_clear_surface_reg,
593
	.bandwidth_update = &rv515_bandwidth_update,
594 595 596 597
	.hpd_init = &r600_hpd_init,
	.hpd_fini = &r600_hpd_fini,
	.hpd_sense = &r600_hpd_sense,
	.hpd_set_polarity = &r600_hpd_set_polarity,
598
	.ioctl_wait_idle = r600_ioctl_wait_idle,
599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616
};

/*
 * rv770,rv730,rv710,rv740
 */
int rv770_init(struct radeon_device *rdev);
void rv770_fini(struct radeon_device *rdev);
int rv770_suspend(struct radeon_device *rdev);
int rv770_resume(struct radeon_device *rdev);
int rv770_gpu_reset(struct radeon_device *rdev);

static struct radeon_asic rv770_asic = {
	.init = &rv770_init,
	.fini = &rv770_fini,
	.suspend = &rv770_suspend,
	.resume = &rv770_resume,
	.cp_commit = &r600_cp_commit,
	.gpu_reset = &rv770_gpu_reset,
617
	.vga_set_state = &r600_vga_set_state,
618 619 620 621 622 623
	.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
	.ring_test = &r600_ring_test,
	.ring_ib_execute = &r600_ring_ib_execute,
	.irq_set = &r600_irq_set,
	.irq_process = &r600_irq_process,
624
	.get_vblank_counter = &rs600_get_vblank_counter,
625 626 627 628
	.fence_ring_emit = &r600_fence_ring_emit,
	.cs_parse = &r600_cs_parse,
	.copy_blit = &r600_copy_blit,
	.copy_dma = &r600_copy_blit,
629
	.copy = &r600_copy_blit,
630
	.get_engine_clock = &radeon_atom_get_engine_clock,
631
	.set_engine_clock = &radeon_atom_set_engine_clock,
632
	.get_memory_clock = &radeon_atom_get_memory_clock,
633
	.set_memory_clock = &radeon_atom_set_memory_clock,
634
	.get_pcie_lanes = NULL,
635 636 637 638
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
	.set_surface_reg = r600_set_surface_reg,
	.clear_surface_reg = r600_clear_surface_reg,
639
	.bandwidth_update = &rv515_bandwidth_update,
640 641 642 643
	.hpd_init = &r600_hpd_init,
	.hpd_fini = &r600_hpd_fini,
	.hpd_sense = &r600_hpd_sense,
	.hpd_set_polarity = &r600_hpd_set_polarity,
644
	.ioctl_wait_idle = r600_ioctl_wait_idle,
645
};
646

647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696
/*
 * evergreen
 */
int evergreen_init(struct radeon_device *rdev);
void evergreen_fini(struct radeon_device *rdev);
int evergreen_suspend(struct radeon_device *rdev);
int evergreen_resume(struct radeon_device *rdev);
int evergreen_gpu_reset(struct radeon_device *rdev);
void evergreen_bandwidth_update(struct radeon_device *rdev);
void evergreen_hpd_init(struct radeon_device *rdev);
void evergreen_hpd_fini(struct radeon_device *rdev);
bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void evergreen_hpd_set_polarity(struct radeon_device *rdev,
				enum radeon_hpd_id hpd);

static struct radeon_asic evergreen_asic = {
	.init = &evergreen_init,
	.fini = &evergreen_fini,
	.suspend = &evergreen_suspend,
	.resume = &evergreen_resume,
	.cp_commit = NULL,
	.gpu_reset = &evergreen_gpu_reset,
	.vga_set_state = &r600_vga_set_state,
	.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
	.ring_test = NULL,
	.ring_ib_execute = NULL,
	.irq_set = NULL,
	.irq_process = NULL,
	.get_vblank_counter = NULL,
	.fence_ring_emit = NULL,
	.cs_parse = NULL,
	.copy_blit = NULL,
	.copy_dma = NULL,
	.copy = NULL,
	.get_engine_clock = &radeon_atom_get_engine_clock,
	.set_engine_clock = &radeon_atom_set_engine_clock,
	.get_memory_clock = &radeon_atom_get_memory_clock,
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = NULL,
	.set_surface_reg = r600_set_surface_reg,
	.clear_surface_reg = r600_clear_surface_reg,
	.bandwidth_update = &evergreen_bandwidth_update,
	.hpd_init = &evergreen_hpd_init,
	.hpd_fini = &evergreen_hpd_fini,
	.hpd_sense = &evergreen_hpd_sense,
	.hpd_set_polarity = &evergreen_hpd_set_polarity,
};

697
#endif