radeon_asic.h 22.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __RADEON_ASIC_H__
#define __RADEON_ASIC_H__

/*
 * common functions
 */
34
uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
35
void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
36
uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
37 38
void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);

39
uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
40
void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
41
uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
42 43 44 45 46 47
void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);

/*
 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
 */
48 49 50 51
extern int r100_init(struct radeon_device *rdev);
extern void r100_fini(struct radeon_device *rdev);
extern int r100_suspend(struct radeon_device *rdev);
extern int r100_resume(struct radeon_device *rdev);
52 53
uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
54
void r100_vga_set_state(struct radeon_device *rdev, bool state);
55
int r100_gpu_reset(struct radeon_device *rdev);
56
u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
57 58
void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
59
void r100_cp_commit(struct radeon_device *rdev);
60 61 62 63 64 65 66 67 68 69 70 71 72
void r100_ring_start(struct radeon_device *rdev);
int r100_irq_set(struct radeon_device *rdev);
int r100_irq_process(struct radeon_device *rdev);
void r100_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
int r100_cs_parse(struct radeon_cs_parser *p);
void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
int r100_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset,
		   uint64_t dst_offset,
		   unsigned num_pages,
		   struct radeon_fence *fence);
73 74 75 76
int r100_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
77
void r100_bandwidth_update(struct radeon_device *rdev);
78 79
void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int r100_ring_test(struct radeon_device *rdev);
80 81 82 83 84
void r100_hpd_init(struct radeon_device *rdev);
void r100_hpd_fini(struct radeon_device *rdev);
bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void r100_hpd_set_polarity(struct radeon_device *rdev,
			   enum radeon_hpd_id hpd);
85 86

static struct radeon_asic r100_asic = {
87
	.init = &r100_init,
88 89 90
	.fini = &r100_fini,
	.suspend = &r100_suspend,
	.resume = &r100_resume,
91
	.vga_set_state = &r100_vga_set_state,
92 93 94
	.gpu_reset = &r100_gpu_reset,
	.gart_tlb_flush = &r100_pci_gart_tlb_flush,
	.gart_set_page = &r100_pci_gart_set_page,
95
	.cp_commit = &r100_cp_commit,
96
	.ring_start = &r100_ring_start,
97 98
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
99 100
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
101
	.get_vblank_counter = &r100_get_vblank_counter,
102 103 104 105 106
	.fence_ring_emit = &r100_fence_ring_emit,
	.cs_parse = &r100_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = NULL,
	.copy = &r100_copy_blit,
107
	.get_engine_clock = &radeon_legacy_get_engine_clock,
108
	.set_engine_clock = &radeon_legacy_set_engine_clock,
109
	.get_memory_clock = &radeon_legacy_get_memory_clock,
110 111 112
	.set_memory_clock = NULL,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
113 114
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
115
	.bandwidth_update = &r100_bandwidth_update,
116 117 118 119
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
120 121 122 123 124 125
};


/*
 * r300,r350,rv350,rv380
 */
126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144
extern int r300_init(struct radeon_device *rdev);
extern void r300_fini(struct radeon_device *rdev);
extern int r300_suspend(struct radeon_device *rdev);
extern int r300_resume(struct radeon_device *rdev);
extern int r300_gpu_reset(struct radeon_device *rdev);
extern void r300_ring_start(struct radeon_device *rdev);
extern void r300_fence_ring_emit(struct radeon_device *rdev,
				struct radeon_fence *fence);
extern int r300_cs_parse(struct radeon_cs_parser *p);
extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
extern uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
extern void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
extern int r300_copy_dma(struct radeon_device *rdev,
			uint64_t src_offset,
			uint64_t dst_offset,
			unsigned num_pages,
			struct radeon_fence *fence);
145
static struct radeon_asic r300_asic = {
146
	.init = &r300_init,
147 148 149
	.fini = &r300_fini,
	.suspend = &r300_suspend,
	.resume = &r300_resume,
150
	.vga_set_state = &r100_vga_set_state,
151 152 153
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &r100_pci_gart_tlb_flush,
	.gart_set_page = &r100_pci_gart_set_page,
154
	.cp_commit = &r100_cp_commit,
155
	.ring_start = &r300_ring_start,
156 157
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
158 159
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
160
	.get_vblank_counter = &r100_get_vblank_counter,
161 162 163 164 165
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
166
	.get_engine_clock = &radeon_legacy_get_engine_clock,
167
	.set_engine_clock = &radeon_legacy_set_engine_clock,
168
	.get_memory_clock = &radeon_legacy_get_memory_clock,
169 170 171
	.set_memory_clock = NULL,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
172 173
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
174
	.bandwidth_update = &r100_bandwidth_update,
175 176 177 178
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
179 180 181 182 183
};

/*
 * r420,r423,rv410
 */
184 185 186 187
extern int r420_init(struct radeon_device *rdev);
extern void r420_fini(struct radeon_device *rdev);
extern int r420_suspend(struct radeon_device *rdev);
extern int r420_resume(struct radeon_device *rdev);
188
static struct radeon_asic r420_asic = {
189 190 191 192
	.init = &r420_init,
	.fini = &r420_fini,
	.suspend = &r420_suspend,
	.resume = &r420_resume,
193
	.vga_set_state = &r100_vga_set_state,
194 195 196
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
197
	.cp_commit = &r100_cp_commit,
198
	.ring_start = &r300_ring_start,
199 200
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
201 202
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
203
	.get_vblank_counter = &r100_get_vblank_counter,
204 205 206 207 208
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
209
	.get_engine_clock = &radeon_atom_get_engine_clock,
210
	.set_engine_clock = &radeon_atom_set_engine_clock,
211
	.get_memory_clock = &radeon_atom_get_memory_clock,
212 213 214
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
215 216
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
217
	.bandwidth_update = &r100_bandwidth_update,
218 219 220 221
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
222 223 224 225 226 227
};


/*
 * rs400,rs480
 */
228 229 230 231
extern int rs400_init(struct radeon_device *rdev);
extern void rs400_fini(struct radeon_device *rdev);
extern int rs400_suspend(struct radeon_device *rdev);
extern int rs400_resume(struct radeon_device *rdev);
232 233 234 235 236
void rs400_gart_tlb_flush(struct radeon_device *rdev);
int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
static struct radeon_asic rs400_asic = {
237 238 239 240
	.init = &rs400_init,
	.fini = &rs400_fini,
	.suspend = &rs400_suspend,
	.resume = &rs400_resume,
241
	.vga_set_state = &r100_vga_set_state,
242 243 244
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rs400_gart_tlb_flush,
	.gart_set_page = &rs400_gart_set_page,
245
	.cp_commit = &r100_cp_commit,
246
	.ring_start = &r300_ring_start,
247 248
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
249 250
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
251
	.get_vblank_counter = &r100_get_vblank_counter,
252 253 254 255 256
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
257
	.get_engine_clock = &radeon_legacy_get_engine_clock,
258
	.set_engine_clock = &radeon_legacy_set_engine_clock,
259
	.get_memory_clock = &radeon_legacy_get_memory_clock,
260 261 262
	.set_memory_clock = NULL,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
263 264
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
265
	.bandwidth_update = &r100_bandwidth_update,
266 267 268 269
	.hpd_init = &r100_hpd_init,
	.hpd_fini = &r100_hpd_fini,
	.hpd_sense = &r100_hpd_sense,
	.hpd_set_polarity = &r100_hpd_set_polarity,
270 271 272 273 274 275
};


/*
 * rs600.
 */
276 277 278 279
extern int rs600_init(struct radeon_device *rdev);
extern void rs600_fini(struct radeon_device *rdev);
extern int rs600_suspend(struct radeon_device *rdev);
extern int rs600_resume(struct radeon_device *rdev);
280
int rs600_irq_set(struct radeon_device *rdev);
281 282
int rs600_irq_process(struct radeon_device *rdev);
u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
283 284 285 286
void rs600_gart_tlb_flush(struct radeon_device *rdev);
int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
287
void rs600_bandwidth_update(struct radeon_device *rdev);
288 289 290 291 292 293
void rs600_hpd_init(struct radeon_device *rdev);
void rs600_hpd_fini(struct radeon_device *rdev);
bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void rs600_hpd_set_polarity(struct radeon_device *rdev,
			    enum radeon_hpd_id hpd);

294
static struct radeon_asic rs600_asic = {
295
	.init = &rs600_init,
296 297 298
	.fini = &rs600_fini,
	.suspend = &rs600_suspend,
	.resume = &rs600_resume,
299
	.vga_set_state = &r100_vga_set_state,
300 301 302
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rs600_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
303
	.cp_commit = &r100_cp_commit,
304
	.ring_start = &r300_ring_start,
305 306
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
307
	.irq_set = &rs600_irq_set,
308 309
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
310 311 312 313 314
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
315
	.get_engine_clock = &radeon_atom_get_engine_clock,
316
	.set_engine_clock = &radeon_atom_set_engine_clock,
317
	.get_memory_clock = &radeon_atom_get_memory_clock,
318 319 320
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
321
	.bandwidth_update = &rs600_bandwidth_update,
322 323 324 325
	.hpd_init = &rs600_hpd_init,
	.hpd_fini = &rs600_hpd_fini,
	.hpd_sense = &rs600_hpd_sense,
	.hpd_set_polarity = &rs600_hpd_set_polarity,
326 327 328 329 330 331
};


/*
 * rs690,rs740
 */
332 333 334 335
int rs690_init(struct radeon_device *rdev);
void rs690_fini(struct radeon_device *rdev);
int rs690_resume(struct radeon_device *rdev);
int rs690_suspend(struct radeon_device *rdev);
336 337
uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
338
void rs690_bandwidth_update(struct radeon_device *rdev);
339
static struct radeon_asic rs690_asic = {
340 341 342 343
	.init = &rs690_init,
	.fini = &rs690_fini,
	.suspend = &rs690_suspend,
	.resume = &rs690_resume,
344
	.vga_set_state = &r100_vga_set_state,
345 346 347
	.gpu_reset = &r300_gpu_reset,
	.gart_tlb_flush = &rs400_gart_tlb_flush,
	.gart_set_page = &rs400_gart_set_page,
348
	.cp_commit = &r100_cp_commit,
349
	.ring_start = &r300_ring_start,
350 351
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
352
	.irq_set = &rs600_irq_set,
353 354
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
355 356 357 358 359
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r300_copy_dma,
360
	.get_engine_clock = &radeon_atom_get_engine_clock,
361
	.set_engine_clock = &radeon_atom_set_engine_clock,
362
	.get_memory_clock = &radeon_atom_get_memory_clock,
363 364 365
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
366 367
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
368
	.bandwidth_update = &rs690_bandwidth_update,
369 370 371 372
	.hpd_init = &rs600_hpd_init,
	.hpd_fini = &rs600_hpd_fini,
	.hpd_sense = &rs600_hpd_sense,
	.hpd_set_polarity = &rs600_hpd_set_polarity,
373 374 375 376 377 378
};


/*
 * rv515
 */
379
int rv515_init(struct radeon_device *rdev);
380
void rv515_fini(struct radeon_device *rdev);
381 382 383 384 385 386
int rv515_gpu_reset(struct radeon_device *rdev);
uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
void rv515_ring_start(struct radeon_device *rdev);
uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
387
void rv515_bandwidth_update(struct radeon_device *rdev);
388 389
int rv515_resume(struct radeon_device *rdev);
int rv515_suspend(struct radeon_device *rdev);
390
static struct radeon_asic rv515_asic = {
391
	.init = &rv515_init,
392 393 394
	.fini = &rv515_fini,
	.suspend = &rv515_suspend,
	.resume = &rv515_resume,
395
	.vga_set_state = &r100_vga_set_state,
396 397 398
	.gpu_reset = &rv515_gpu_reset,
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
399
	.cp_commit = &r100_cp_commit,
400
	.ring_start = &rv515_ring_start,
401 402
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
403 404 405
	.irq_set = &rs600_irq_set,
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
406
	.fence_ring_emit = &r300_fence_ring_emit,
407
	.cs_parse = &r300_cs_parse,
408 409 410
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
411
	.get_engine_clock = &radeon_atom_get_engine_clock,
412
	.set_engine_clock = &radeon_atom_set_engine_clock,
413
	.get_memory_clock = &radeon_atom_get_memory_clock,
414 415 416
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
417 418
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
419
	.bandwidth_update = &rv515_bandwidth_update,
420 421 422 423
	.hpd_init = &rs600_hpd_init,
	.hpd_fini = &rs600_hpd_fini,
	.hpd_sense = &rs600_hpd_sense,
	.hpd_set_polarity = &rs600_hpd_set_polarity,
424 425 426 427 428 429
};


/*
 * r520,rv530,rv560,rv570,r580
 */
430
int r520_init(struct radeon_device *rdev);
431
int r520_resume(struct radeon_device *rdev);
432
static struct radeon_asic r520_asic = {
433
	.init = &r520_init,
434 435 436
	.fini = &rv515_fini,
	.suspend = &rv515_suspend,
	.resume = &r520_resume,
437
	.vga_set_state = &r100_vga_set_state,
438 439 440
	.gpu_reset = &rv515_gpu_reset,
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
441
	.cp_commit = &r100_cp_commit,
442
	.ring_start = &rv515_ring_start,
443 444
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
445 446 447
	.irq_set = &rs600_irq_set,
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
448
	.fence_ring_emit = &r300_fence_ring_emit,
449
	.cs_parse = &r300_cs_parse,
450 451 452
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
453
	.get_engine_clock = &radeon_atom_get_engine_clock,
454
	.set_engine_clock = &radeon_atom_set_engine_clock,
455
	.get_memory_clock = &radeon_atom_get_memory_clock,
456 457 458
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
459 460
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
461
	.bandwidth_update = &rv515_bandwidth_update,
462 463 464 465
	.hpd_init = &rs600_hpd_init,
	.hpd_fini = &rs600_hpd_fini,
	.hpd_sense = &rs600_hpd_sense,
	.hpd_set_polarity = &rs600_hpd_set_polarity,
466 467 468
};

/*
469
 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
470
 */
471 472 473 474
int r600_init(struct radeon_device *rdev);
void r600_fini(struct radeon_device *rdev);
int r600_suspend(struct radeon_device *rdev);
int r600_resume(struct radeon_device *rdev);
475
void r600_vga_set_state(struct radeon_device *rdev, bool state);
476 477 478 479
int r600_wb_init(struct radeon_device *rdev);
void r600_wb_fini(struct radeon_device *rdev);
void r600_cp_commit(struct radeon_device *rdev);
void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
480 481
uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501
int r600_cs_parse(struct radeon_cs_parser *p);
void r600_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
int r600_copy_dma(struct radeon_device *rdev,
		  uint64_t src_offset,
		  uint64_t dst_offset,
		  unsigned num_pages,
		  struct radeon_fence *fence);
int r600_irq_process(struct radeon_device *rdev);
int r600_irq_set(struct radeon_device *rdev);
int r600_gpu_reset(struct radeon_device *rdev);
int r600_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int r600_ring_test(struct radeon_device *rdev);
int r600_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset, uint64_t dst_offset,
		   unsigned num_pages, struct radeon_fence *fence);
502 503 504 505 506
void r600_hpd_init(struct radeon_device *rdev);
void r600_hpd_fini(struct radeon_device *rdev);
bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
void r600_hpd_set_polarity(struct radeon_device *rdev,
			   enum radeon_hpd_id hpd);
507 508 509 510 511 512 513

static struct radeon_asic r600_asic = {
	.init = &r600_init,
	.fini = &r600_fini,
	.suspend = &r600_suspend,
	.resume = &r600_resume,
	.cp_commit = &r600_cp_commit,
514
	.vga_set_state = &r600_vga_set_state,
515 516 517 518 519 520 521
	.gpu_reset = &r600_gpu_reset,
	.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
	.ring_test = &r600_ring_test,
	.ring_ib_execute = &r600_ring_ib_execute,
	.irq_set = &r600_irq_set,
	.irq_process = &r600_irq_process,
522
	.get_vblank_counter = &rs600_get_vblank_counter,
523 524 525 526
	.fence_ring_emit = &r600_fence_ring_emit,
	.cs_parse = &r600_cs_parse,
	.copy_blit = &r600_copy_blit,
	.copy_dma = &r600_copy_blit,
527
	.copy = &r600_copy_blit,
528
	.get_engine_clock = &radeon_atom_get_engine_clock,
529
	.set_engine_clock = &radeon_atom_set_engine_clock,
530
	.get_memory_clock = &radeon_atom_get_memory_clock,
531 532 533 534 535
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
	.set_surface_reg = r600_set_surface_reg,
	.clear_surface_reg = r600_clear_surface_reg,
536
	.bandwidth_update = &rv515_bandwidth_update,
537 538 539 540
	.hpd_init = &r600_hpd_init,
	.hpd_fini = &r600_hpd_fini,
	.hpd_sense = &r600_hpd_sense,
	.hpd_set_polarity = &r600_hpd_set_polarity,
541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558
};

/*
 * rv770,rv730,rv710,rv740
 */
int rv770_init(struct radeon_device *rdev);
void rv770_fini(struct radeon_device *rdev);
int rv770_suspend(struct radeon_device *rdev);
int rv770_resume(struct radeon_device *rdev);
int rv770_gpu_reset(struct radeon_device *rdev);

static struct radeon_asic rv770_asic = {
	.init = &rv770_init,
	.fini = &rv770_fini,
	.suspend = &rv770_suspend,
	.resume = &rv770_resume,
	.cp_commit = &r600_cp_commit,
	.gpu_reset = &rv770_gpu_reset,
559
	.vga_set_state = &r600_vga_set_state,
560 561 562 563 564 565
	.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
	.ring_test = &r600_ring_test,
	.ring_ib_execute = &r600_ring_ib_execute,
	.irq_set = &r600_irq_set,
	.irq_process = &r600_irq_process,
566
	.get_vblank_counter = &rs600_get_vblank_counter,
567 568 569 570
	.fence_ring_emit = &r600_fence_ring_emit,
	.cs_parse = &r600_cs_parse,
	.copy_blit = &r600_copy_blit,
	.copy_dma = &r600_copy_blit,
571
	.copy = &r600_copy_blit,
572
	.get_engine_clock = &radeon_atom_get_engine_clock,
573
	.set_engine_clock = &radeon_atom_set_engine_clock,
574
	.get_memory_clock = &radeon_atom_get_memory_clock,
575 576 577 578 579
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
	.set_surface_reg = r600_set_surface_reg,
	.clear_surface_reg = r600_clear_surface_reg,
580
	.bandwidth_update = &rv515_bandwidth_update,
581 582 583 584
	.hpd_init = &r600_hpd_init,
	.hpd_fini = &r600_hpd_fini,
	.hpd_sense = &r600_hpd_sense,
	.hpd_set_polarity = &r600_hpd_set_polarity,
585
};
586 587

#endif