radeon_asic.h 22.2 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __RADEON_ASIC_H__
#define __RADEON_ASIC_H__

/*
 * common functions
 */
void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);

void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);

/*
 * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
 */
44
int r100_init(struct radeon_device *rdev);
45
int r200_init(struct radeon_device *rdev);
46 47 48 49 50 51 52
uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
void r100_errata(struct radeon_device *rdev);
void r100_vram_info(struct radeon_device *rdev);
int r100_gpu_reset(struct radeon_device *rdev);
int r100_mc_init(struct radeon_device *rdev);
void r100_mc_fini(struct radeon_device *rdev);
53
u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
54 55
int r100_wb_init(struct radeon_device *rdev);
void r100_wb_fini(struct radeon_device *rdev);
56 57 58
int r100_pci_gart_init(struct radeon_device *rdev);
void r100_pci_gart_fini(struct radeon_device *rdev);
int r100_pci_gart_enable(struct radeon_device *rdev);
59 60 61 62 63 64
void r100_pci_gart_disable(struct radeon_device *rdev);
void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
void r100_cp_fini(struct radeon_device *rdev);
void r100_cp_disable(struct radeon_device *rdev);
65
void r100_cp_commit(struct radeon_device *rdev);
66 67 68 69 70 71 72 73 74 75 76 77 78
void r100_ring_start(struct radeon_device *rdev);
int r100_irq_set(struct radeon_device *rdev);
int r100_irq_process(struct radeon_device *rdev);
void r100_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
int r100_cs_parse(struct radeon_cs_parser *p);
void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
int r100_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset,
		   uint64_t dst_offset,
		   unsigned num_pages,
		   struct radeon_fence *fence);
79 80 81 82
int r100_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
int r100_clear_surface_reg(struct radeon_device *rdev, int reg);
83
void r100_bandwidth_update(struct radeon_device *rdev);
84 85 86
void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int r100_ib_test(struct radeon_device *rdev);
int r100_ring_test(struct radeon_device *rdev);
87 88

static struct radeon_asic r100_asic = {
89
	.init = &r100_init,
90 91 92 93 94 95 96
	.errata = &r100_errata,
	.vram_info = &r100_vram_info,
	.gpu_reset = &r100_gpu_reset,
	.mc_init = &r100_mc_init,
	.mc_fini = &r100_mc_fini,
	.wb_init = &r100_wb_init,
	.wb_fini = &r100_wb_fini,
97 98 99
	.gart_init = &r100_pci_gart_init,
	.gart_fini = &r100_pci_gart_fini,
	.gart_enable = &r100_pci_gart_enable,
100 101 102 103 104 105
	.gart_disable = &r100_pci_gart_disable,
	.gart_tlb_flush = &r100_pci_gart_tlb_flush,
	.gart_set_page = &r100_pci_gart_set_page,
	.cp_init = &r100_cp_init,
	.cp_fini = &r100_cp_fini,
	.cp_disable = &r100_cp_disable,
106
	.cp_commit = &r100_cp_commit,
107
	.ring_start = &r100_ring_start,
108 109 110
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
	.ib_test = &r100_ib_test,
111 112
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
113
	.get_vblank_counter = &r100_get_vblank_counter,
114 115 116 117 118 119 120 121 122
	.fence_ring_emit = &r100_fence_ring_emit,
	.cs_parse = &r100_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = NULL,
	.copy = &r100_copy_blit,
	.set_engine_clock = &radeon_legacy_set_engine_clock,
	.set_memory_clock = NULL,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
123 124
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
125
	.bandwidth_update = &r100_bandwidth_update,
126 127 128 129 130 131
};


/*
 * r300,r350,rv350,rv380
 */
132
int r300_init(struct radeon_device *rdev);
133 134 135 136 137 138 139 140 141
void r300_errata(struct radeon_device *rdev);
void r300_vram_info(struct radeon_device *rdev);
int r300_gpu_reset(struct radeon_device *rdev);
int r300_mc_init(struct radeon_device *rdev);
void r300_mc_fini(struct radeon_device *rdev);
void r300_ring_start(struct radeon_device *rdev);
void r300_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
int r300_cs_parse(struct radeon_cs_parser *p);
142 143 144
int rv370_pcie_gart_init(struct radeon_device *rdev);
void rv370_pcie_gart_fini(struct radeon_device *rdev);
int rv370_pcie_gart_enable(struct radeon_device *rdev);
145 146 147 148 149 150 151 152 153 154 155
void rv370_pcie_gart_disable(struct radeon_device *rdev);
void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
int r300_copy_dma(struct radeon_device *rdev,
		  uint64_t src_offset,
		  uint64_t dst_offset,
		  unsigned num_pages,
		  struct radeon_fence *fence);
156

157
static struct radeon_asic r300_asic = {
158
	.init = &r300_init,
159 160 161 162 163 164 165
	.errata = &r300_errata,
	.vram_info = &r300_vram_info,
	.gpu_reset = &r300_gpu_reset,
	.mc_init = &r300_mc_init,
	.mc_fini = &r300_mc_fini,
	.wb_init = &r100_wb_init,
	.wb_fini = &r100_wb_fini,
166 167 168
	.gart_init = &r100_pci_gart_init,
	.gart_fini = &r100_pci_gart_fini,
	.gart_enable = &r100_pci_gart_enable,
169 170 171 172 173 174
	.gart_disable = &r100_pci_gart_disable,
	.gart_tlb_flush = &r100_pci_gart_tlb_flush,
	.gart_set_page = &r100_pci_gart_set_page,
	.cp_init = &r100_cp_init,
	.cp_fini = &r100_cp_fini,
	.cp_disable = &r100_cp_disable,
175
	.cp_commit = &r100_cp_commit,
176
	.ring_start = &r300_ring_start,
177 178 179
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
	.ib_test = &r100_ib_test,
180 181
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
182
	.get_vblank_counter = &r100_get_vblank_counter,
183 184 185 186 187 188 189 190 191
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
	.set_engine_clock = &radeon_legacy_set_engine_clock,
	.set_memory_clock = NULL,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
192 193
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
194
	.bandwidth_update = &r100_bandwidth_update,
195 196 197 198 199
};

/*
 * r420,r423,rv410
 */
200 201 202 203
extern int r420_init(struct radeon_device *rdev);
extern void r420_fini(struct radeon_device *rdev);
extern int r420_suspend(struct radeon_device *rdev);
extern int r420_resume(struct radeon_device *rdev);
204
static struct radeon_asic r420_asic = {
205 206 207 208 209 210
	.init = &r420_init,
	.fini = &r420_fini,
	.suspend = &r420_suspend,
	.resume = &r420_resume,
	.errata = NULL,
	.vram_info = NULL,
211
	.gpu_reset = &r300_gpu_reset,
212 213 214 215
	.mc_init = NULL,
	.mc_fini = NULL,
	.wb_init = NULL,
	.wb_fini = NULL,
216 217
	.gart_enable = NULL,
	.gart_disable = NULL,
218 219
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
220 221 222
	.cp_init = NULL,
	.cp_fini = NULL,
	.cp_disable = NULL,
223
	.cp_commit = &r100_cp_commit,
224
	.ring_start = &r300_ring_start,
225 226
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
227
	.ib_test = NULL,
228 229
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
230
	.get_vblank_counter = &r100_get_vblank_counter,
231 232 233 234 235 236 237 238 239
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
	.set_engine_clock = &radeon_atom_set_engine_clock,
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
240 241
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
242
	.bandwidth_update = &r100_bandwidth_update,
243 244 245 246 247 248 249 250 251 252
};


/*
 * rs400,rs480
 */
void rs400_errata(struct radeon_device *rdev);
void rs400_vram_info(struct radeon_device *rdev);
int rs400_mc_init(struct radeon_device *rdev);
void rs400_mc_fini(struct radeon_device *rdev);
253 254
int rs400_gart_init(struct radeon_device *rdev);
void rs400_gart_fini(struct radeon_device *rdev);
255 256 257 258 259 260 261
int rs400_gart_enable(struct radeon_device *rdev);
void rs400_gart_disable(struct radeon_device *rdev);
void rs400_gart_tlb_flush(struct radeon_device *rdev);
int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
static struct radeon_asic rs400_asic = {
262
	.init = &r300_init,
263 264 265 266 267 268 269
	.errata = &rs400_errata,
	.vram_info = &rs400_vram_info,
	.gpu_reset = &r300_gpu_reset,
	.mc_init = &rs400_mc_init,
	.mc_fini = &rs400_mc_fini,
	.wb_init = &r100_wb_init,
	.wb_fini = &r100_wb_fini,
270 271
	.gart_init = &rs400_gart_init,
	.gart_fini = &rs400_gart_fini,
272 273 274 275 276 277 278
	.gart_enable = &rs400_gart_enable,
	.gart_disable = &rs400_gart_disable,
	.gart_tlb_flush = &rs400_gart_tlb_flush,
	.gart_set_page = &rs400_gart_set_page,
	.cp_init = &r100_cp_init,
	.cp_fini = &r100_cp_fini,
	.cp_disable = &r100_cp_disable,
279
	.cp_commit = &r100_cp_commit,
280
	.ring_start = &r300_ring_start,
281 282 283
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
	.ib_test = &r100_ib_test,
284 285
	.irq_set = &r100_irq_set,
	.irq_process = &r100_irq_process,
286
	.get_vblank_counter = &r100_get_vblank_counter,
287 288 289 290 291 292 293 294 295
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
	.set_engine_clock = &radeon_legacy_set_engine_clock,
	.set_memory_clock = NULL,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_legacy_set_clock_gating,
296 297
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
298
	.bandwidth_update = &r100_bandwidth_update,
299 300 301 302 303 304
};


/*
 * rs600.
 */
305
int rs600_init(struct radeon_device *rdev);
306 307 308 309 310
void rs600_errata(struct radeon_device *rdev);
void rs600_vram_info(struct radeon_device *rdev);
int rs600_mc_init(struct radeon_device *rdev);
void rs600_mc_fini(struct radeon_device *rdev);
int rs600_irq_set(struct radeon_device *rdev);
311 312
int rs600_irq_process(struct radeon_device *rdev);
u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
313 314
int rs600_gart_init(struct radeon_device *rdev);
void rs600_gart_fini(struct radeon_device *rdev);
315 316 317 318 319 320
int rs600_gart_enable(struct radeon_device *rdev);
void rs600_gart_disable(struct radeon_device *rdev);
void rs600_gart_tlb_flush(struct radeon_device *rdev);
int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
321
void rs600_bandwidth_update(struct radeon_device *rdev);
322
static struct radeon_asic rs600_asic = {
323
	.init = &rs600_init,
324 325 326 327 328 329 330
	.errata = &rs600_errata,
	.vram_info = &rs600_vram_info,
	.gpu_reset = &r300_gpu_reset,
	.mc_init = &rs600_mc_init,
	.mc_fini = &rs600_mc_fini,
	.wb_init = &r100_wb_init,
	.wb_fini = &r100_wb_fini,
331 332
	.gart_init = &rs600_gart_init,
	.gart_fini = &rs600_gart_fini,
333 334 335 336 337 338 339
	.gart_enable = &rs600_gart_enable,
	.gart_disable = &rs600_gart_disable,
	.gart_tlb_flush = &rs600_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
	.cp_init = &r100_cp_init,
	.cp_fini = &r100_cp_fini,
	.cp_disable = &r100_cp_disable,
340
	.cp_commit = &r100_cp_commit,
341
	.ring_start = &r300_ring_start,
342 343 344
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
	.ib_test = &r100_ib_test,
345
	.irq_set = &rs600_irq_set,
346 347
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
348 349 350 351 352 353 354 355 356
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
	.set_engine_clock = &radeon_atom_set_engine_clock,
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
357
	.bandwidth_update = &rs600_bandwidth_update,
358 359 360 361 362 363 364 365 366 367 368 369
};


/*
 * rs690,rs740
 */
void rs690_errata(struct radeon_device *rdev);
void rs690_vram_info(struct radeon_device *rdev);
int rs690_mc_init(struct radeon_device *rdev);
void rs690_mc_fini(struct radeon_device *rdev);
uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
370
void rs690_bandwidth_update(struct radeon_device *rdev);
371
static struct radeon_asic rs690_asic = {
372
	.init = &rs600_init,
373 374 375 376 377 378 379
	.errata = &rs690_errata,
	.vram_info = &rs690_vram_info,
	.gpu_reset = &r300_gpu_reset,
	.mc_init = &rs690_mc_init,
	.mc_fini = &rs690_mc_fini,
	.wb_init = &r100_wb_init,
	.wb_fini = &r100_wb_fini,
380 381
	.gart_init = &rs400_gart_init,
	.gart_fini = &rs400_gart_fini,
382 383 384 385 386 387 388
	.gart_enable = &rs400_gart_enable,
	.gart_disable = &rs400_gart_disable,
	.gart_tlb_flush = &rs400_gart_tlb_flush,
	.gart_set_page = &rs400_gart_set_page,
	.cp_init = &r100_cp_init,
	.cp_fini = &r100_cp_fini,
	.cp_disable = &r100_cp_disable,
389
	.cp_commit = &r100_cp_commit,
390
	.ring_start = &r300_ring_start,
391 392 393
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
	.ib_test = &r100_ib_test,
394
	.irq_set = &rs600_irq_set,
395 396
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
397 398 399 400 401 402 403 404 405
	.fence_ring_emit = &r300_fence_ring_emit,
	.cs_parse = &r300_cs_parse,
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r300_copy_dma,
	.set_engine_clock = &radeon_atom_set_engine_clock,
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
406 407
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
408
	.bandwidth_update = &rs690_bandwidth_update,
409 410 411 412 413 414
};


/*
 * rv515
 */
415
int rv515_init(struct radeon_device *rdev);
416
void rv515_fini(struct radeon_device *rdev);
417 418 419 420 421 422
int rv515_gpu_reset(struct radeon_device *rdev);
uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
void rv515_ring_start(struct radeon_device *rdev);
uint32_t rv515_pcie_rreg(struct radeon_device *rdev, uint32_t reg);
void rv515_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
423
void rv515_bandwidth_update(struct radeon_device *rdev);
424 425
int rv515_resume(struct radeon_device *rdev);
int rv515_suspend(struct radeon_device *rdev);
426
static struct radeon_asic rv515_asic = {
427
	.init = &rv515_init,
428 429 430 431 432
	.fini = &rv515_fini,
	.suspend = &rv515_suspend,
	.resume = &rv515_resume,
	.errata = NULL,
	.vram_info = NULL,
433
	.gpu_reset = &rv515_gpu_reset,
434 435 436 437
	.mc_init = NULL,
	.mc_fini = NULL,
	.wb_init = NULL,
	.wb_fini = NULL,
438 439
	.gart_init = &rv370_pcie_gart_init,
	.gart_fini = &rv370_pcie_gart_fini,
440 441
	.gart_enable = NULL,
	.gart_disable = NULL,
442 443
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
444 445 446
	.cp_init = NULL,
	.cp_fini = NULL,
	.cp_disable = NULL,
447
	.cp_commit = &r100_cp_commit,
448
	.ring_start = &rv515_ring_start,
449 450
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
451
	.ib_test = NULL,
452 453 454
	.irq_set = &rs600_irq_set,
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
455
	.fence_ring_emit = &r300_fence_ring_emit,
456
	.cs_parse = &r300_cs_parse,
457 458 459 460 461 462 463
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
	.set_engine_clock = &radeon_atom_set_engine_clock,
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
464 465
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
466
	.bandwidth_update = &rv515_bandwidth_update,
467 468 469 470 471 472
};


/*
 * r520,rv530,rv560,rv570,r580
 */
473
int r520_init(struct radeon_device *rdev);
474
int r520_resume(struct radeon_device *rdev);
475
static struct radeon_asic r520_asic = {
476
	.init = &r520_init,
477 478 479 480 481
	.fini = &rv515_fini,
	.suspend = &rv515_suspend,
	.resume = &r520_resume,
	.errata = NULL,
	.vram_info = NULL,
482
	.gpu_reset = &rv515_gpu_reset,
483 484 485 486 487 488 489 490
	.mc_init = NULL,
	.mc_fini = NULL,
	.wb_init = NULL,
	.wb_fini = NULL,
	.gart_init = NULL,
	.gart_fini = NULL,
	.gart_enable = NULL,
	.gart_disable = NULL,
491 492
	.gart_tlb_flush = &rv370_pcie_gart_tlb_flush,
	.gart_set_page = &rv370_pcie_gart_set_page,
493 494 495
	.cp_init = NULL,
	.cp_fini = NULL,
	.cp_disable = NULL,
496
	.cp_commit = &r100_cp_commit,
497
	.ring_start = &rv515_ring_start,
498 499
	.ring_test = &r100_ring_test,
	.ring_ib_execute = &r100_ring_ib_execute,
500
	.ib_test = NULL,
501 502 503
	.irq_set = &rs600_irq_set,
	.irq_process = &rs600_irq_process,
	.get_vblank_counter = &rs600_get_vblank_counter,
504
	.fence_ring_emit = &r300_fence_ring_emit,
505
	.cs_parse = &r300_cs_parse,
506 507 508 509 510 511 512
	.copy_blit = &r100_copy_blit,
	.copy_dma = &r300_copy_dma,
	.copy = &r100_copy_blit,
	.set_engine_clock = &radeon_atom_set_engine_clock,
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = &rv370_set_pcie_lanes,
	.set_clock_gating = &radeon_atom_set_clock_gating,
513 514
	.set_surface_reg = r100_set_surface_reg,
	.clear_surface_reg = r100_clear_surface_reg,
515
	.bandwidth_update = &rv515_bandwidth_update,
516 517 518
};

/*
519
 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
520
 */
521 522 523 524 525 526 527 528
int r600_init(struct radeon_device *rdev);
void r600_fini(struct radeon_device *rdev);
int r600_suspend(struct radeon_device *rdev);
int r600_resume(struct radeon_device *rdev);
int r600_wb_init(struct radeon_device *rdev);
void r600_wb_fini(struct radeon_device *rdev);
void r600_cp_commit(struct radeon_device *rdev);
void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
529 530
uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581 582
int r600_cs_parse(struct radeon_cs_parser *p);
void r600_fence_ring_emit(struct radeon_device *rdev,
			  struct radeon_fence *fence);
int r600_copy_dma(struct radeon_device *rdev,
		  uint64_t src_offset,
		  uint64_t dst_offset,
		  unsigned num_pages,
		  struct radeon_fence *fence);
int r600_irq_process(struct radeon_device *rdev);
int r600_irq_set(struct radeon_device *rdev);
int r600_gpu_reset(struct radeon_device *rdev);
int r600_set_surface_reg(struct radeon_device *rdev, int reg,
			 uint32_t tiling_flags, uint32_t pitch,
			 uint32_t offset, uint32_t obj_size);
int r600_clear_surface_reg(struct radeon_device *rdev, int reg);
void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
int r600_ib_test(struct radeon_device *rdev);
int r600_ring_test(struct radeon_device *rdev);
int r600_copy_blit(struct radeon_device *rdev,
		   uint64_t src_offset, uint64_t dst_offset,
		   unsigned num_pages, struct radeon_fence *fence);

static struct radeon_asic r600_asic = {
	.errata = NULL,
	.init = &r600_init,
	.fini = &r600_fini,
	.suspend = &r600_suspend,
	.resume = &r600_resume,
	.cp_commit = &r600_cp_commit,
	.vram_info = NULL,
	.gpu_reset = &r600_gpu_reset,
	.mc_init = NULL,
	.mc_fini = NULL,
	.wb_init = &r600_wb_init,
	.wb_fini = &r600_wb_fini,
	.gart_enable = NULL,
	.gart_disable = NULL,
	.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
	.cp_init = NULL,
	.cp_fini = NULL,
	.cp_disable = NULL,
	.ring_start = NULL,
	.ring_test = &r600_ring_test,
	.ring_ib_execute = &r600_ring_ib_execute,
	.ib_test = &r600_ib_test,
	.irq_set = &r600_irq_set,
	.irq_process = &r600_irq_process,
	.fence_ring_emit = &r600_fence_ring_emit,
	.cs_parse = &r600_cs_parse,
	.copy_blit = &r600_copy_blit,
	.copy_dma = &r600_copy_blit,
583
	.copy = &r600_copy_blit,
584 585 586 587 588 589
	.set_engine_clock = &radeon_atom_set_engine_clock,
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
	.set_surface_reg = r600_set_surface_reg,
	.clear_surface_reg = r600_clear_surface_reg,
590
	.bandwidth_update = &rv515_bandwidth_update,
591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631
};

/*
 * rv770,rv730,rv710,rv740
 */
int rv770_init(struct radeon_device *rdev);
void rv770_fini(struct radeon_device *rdev);
int rv770_suspend(struct radeon_device *rdev);
int rv770_resume(struct radeon_device *rdev);
int rv770_gpu_reset(struct radeon_device *rdev);

static struct radeon_asic rv770_asic = {
	.errata = NULL,
	.init = &rv770_init,
	.fini = &rv770_fini,
	.suspend = &rv770_suspend,
	.resume = &rv770_resume,
	.cp_commit = &r600_cp_commit,
	.vram_info = NULL,
	.gpu_reset = &rv770_gpu_reset,
	.mc_init = NULL,
	.mc_fini = NULL,
	.wb_init = &r600_wb_init,
	.wb_fini = &r600_wb_fini,
	.gart_enable = NULL,
	.gart_disable = NULL,
	.gart_tlb_flush = &r600_pcie_gart_tlb_flush,
	.gart_set_page = &rs600_gart_set_page,
	.cp_init = NULL,
	.cp_fini = NULL,
	.cp_disable = NULL,
	.ring_start = NULL,
	.ring_test = &r600_ring_test,
	.ring_ib_execute = &r600_ring_ib_execute,
	.ib_test = &r600_ib_test,
	.irq_set = &r600_irq_set,
	.irq_process = &r600_irq_process,
	.fence_ring_emit = &r600_fence_ring_emit,
	.cs_parse = &r600_cs_parse,
	.copy_blit = &r600_copy_blit,
	.copy_dma = &r600_copy_blit,
632
	.copy = &r600_copy_blit,
633 634 635 636 637 638
	.set_engine_clock = &radeon_atom_set_engine_clock,
	.set_memory_clock = &radeon_atom_set_memory_clock,
	.set_pcie_lanes = NULL,
	.set_clock_gating = &radeon_atom_set_clock_gating,
	.set_surface_reg = r600_set_surface_reg,
	.clear_surface_reg = r600_clear_surface_reg,
639
	.bandwidth_update = &rv515_bandwidth_update,
640
};
641 642

#endif