intel_ringbuffer.c 39.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright © 2008-2010 Intel Corporation
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the next
 * paragraph) shall be included in all copies or substantial portions of the
 * Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
 * IN THE SOFTWARE.
 *
 * Authors:
 *    Eric Anholt <eric@anholt.net>
 *    Zou Nan hai <nanhai.zou@intel.com>
 *    Xiang Hai hao<haihao.xiang@intel.com>
 *
 */

#include "drmP.h"
#include "drm.h"
#include "i915_drv.h"
33
#include "i915_drm.h"
34
#include "i915_trace.h"
35
#include "intel_drv.h"
36

37 38 39 40 41 42 43 44 45 46
/*
 * 965+ support PIPE_CONTROL commands, which provide finer grained control
 * over cache flushing.
 */
struct pipe_control {
	struct drm_i915_gem_object *obj;
	volatile u32 *cpu_page;
	u32 gtt_offset;
};

47 48 49 50 51 52 53 54
static inline int ring_space(struct intel_ring_buffer *ring)
{
	int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
	if (space < 0)
		space += ring->size;
	return space;
}

55
static int
56 57 58 59 60 61 62 63
gen2_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
{
	u32 cmd;
	int ret;

	cmd = MI_FLUSH;
64
	if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84
		cmd |= MI_NO_WRITE_FLUSH;

	if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
		cmd |= MI_READ_FLUSH;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen4_render_ring_flush(struct intel_ring_buffer *ring,
		       u32	invalidate_domains,
		       u32	flush_domains)
85
{
86
	struct drm_device *dev = ring->dev;
87
	u32 cmd;
88
	int ret;
89

90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118
	/*
	 * read/write caches:
	 *
	 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
	 * only flushed if MI_NO_WRITE_FLUSH is unset.  On 965, it is
	 * also flushed at 2d versus 3d pipeline switches.
	 *
	 * read-only caches:
	 *
	 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
	 * MI_READ_FLUSH is set, and is always flushed on 965.
	 *
	 * I915_GEM_DOMAIN_COMMAND may not exist?
	 *
	 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
	 * invalidated when MI_EXE_FLUSH is set.
	 *
	 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
	 * invalidated with every MI_FLUSH.
	 *
	 * TLBs:
	 *
	 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
	 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
	 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
	 * are flushed at any MI_FLUSH.
	 */

	cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
119
	if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
120 121 122
		cmd &= ~MI_NO_WRITE_FLUSH;
	if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
		cmd |= MI_EXE_FLUSH;
123

124 125 126
	if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
	    (IS_G4X(dev) || IS_GEN5(dev)))
		cmd |= MI_INVALIDATE_ISP;
127

128 129 130
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
131

132 133 134
	intel_ring_emit(ring, cmd);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
135 136

	return 0;
137 138
}

139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221
/**
 * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
 * implementing two workarounds on gen6.  From section 1.4.7.1
 * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
 *
 * [DevSNB-C+{W/A}] Before any depth stall flush (including those
 * produced by non-pipelined state commands), software needs to first
 * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
 * 0.
 *
 * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
 * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
 *
 * And the workaround for these two requires this workaround first:
 *
 * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
 * BEFORE the pipe-control with a post-sync op and no write-cache
 * flushes.
 *
 * And this last workaround is tricky because of the requirements on
 * that bit.  From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
 * volume 2 part 1:
 *
 *     "1 of the following must also be set:
 *      - Render Target Cache Flush Enable ([12] of DW1)
 *      - Depth Cache Flush Enable ([0] of DW1)
 *      - Stall at Pixel Scoreboard ([1] of DW1)
 *      - Depth Stall ([13] of DW1)
 *      - Post-Sync Operation ([13] of DW1)
 *      - Notify Enable ([8] of DW1)"
 *
 * The cache flushes require the workaround flush that triggered this
 * one, so we can't use it.  Depth stall would trigger the same.
 * Post-sync nonzero is what triggered this second workaround, so we
 * can't use that one either.  Notify enable is IRQs, which aren't
 * really our business.  That leaves only stall at scoreboard.
 */
static int
intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;


	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
			PIPE_CONTROL_STALL_AT_SCOREBOARD);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0); /* low dword */
	intel_ring_emit(ring, 0); /* high dword */
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	ret = intel_ring_begin(ring, 6);
	if (ret)
		return ret;

	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
	intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);

	return 0;
}

static int
gen6_render_ring_flush(struct intel_ring_buffer *ring,
                         u32 invalidate_domains, u32 flush_domains)
{
	u32 flags = 0;
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* Force SNB workarounds for PIPE_CONTROL flushes */
222 223 224
	ret = intel_emit_post_sync_nonzero_flush(ring);
	if (ret)
		return ret;
225 226 227 228 229

	/* Just flush everything.  Experiments have shown that reducing the
	 * number of bits based on the write domains has little performance
	 * impact.
	 */
230 231 232 233 234 235 236
	if (flush_domains) {
		flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
		flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
		/*
		 * Ensure that any following seqno writes only happen
		 * when the render cache is indeed flushed.
		 */
237
		flags |= PIPE_CONTROL_CS_STALL;
238 239 240 241 242 243 244 245 246 247 248 249 250
	}
	if (invalidate_domains) {
		flags |= PIPE_CONTROL_TLB_INVALIDATE;
		flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
		flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
		/*
		 * TLB invalidate requires a post-sync write.
		 */
		flags |= PIPE_CONTROL_QW_WRITE;
	}
251

252
	ret = intel_ring_begin(ring, 4);
253 254 255
	if (ret)
		return ret;

256
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
257 258
	intel_ring_emit(ring, flags);
	intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
259
	intel_ring_emit(ring, 0);
260 261 262 263 264
	intel_ring_advance(ring);

	return 0;
}

265
static void ring_write_tail(struct intel_ring_buffer *ring,
266
			    u32 value)
267
{
268
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
269
	I915_WRITE_TAIL(ring, value);
270 271
}

272
u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
273
{
274 275
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
	u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
D
Daniel Vetter 已提交
276
			RING_ACTHD(ring->mmio_base) : ACTHD;
277 278 279 280

	return I915_READ(acthd_reg);
}

281
static int init_ring_common(struct intel_ring_buffer *ring)
282
{
283 284
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
285
	struct drm_i915_gem_object *obj = ring->obj;
286
	int ret = 0;
287 288
	u32 head;

289 290 291
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_get(dev_priv);

292
	/* Stop the ring if it's running. */
293
	I915_WRITE_CTL(ring, 0);
294
	I915_WRITE_HEAD(ring, 0);
295
	ring->write_tail(ring, 0);
296

297
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
298 299 300

	/* G45 ring initialization fails to reset head to zero */
	if (head != 0) {
301 302 303 304 305 306 307
		DRM_DEBUG_KMS("%s head not reset to zero "
			      "ctl %08x head %08x tail %08x start %08x\n",
			      ring->name,
			      I915_READ_CTL(ring),
			      I915_READ_HEAD(ring),
			      I915_READ_TAIL(ring),
			      I915_READ_START(ring));
308

309
		I915_WRITE_HEAD(ring, 0);
310

311 312 313 314 315 316 317 318 319
		if (I915_READ_HEAD(ring) & HEAD_ADDR) {
			DRM_ERROR("failed to set %s head to zero "
				  "ctl %08x head %08x tail %08x start %08x\n",
				  ring->name,
				  I915_READ_CTL(ring),
				  I915_READ_HEAD(ring),
				  I915_READ_TAIL(ring),
				  I915_READ_START(ring));
		}
320 321
	}

322 323 324 325 326
	/* Initialize the ring. This must happen _after_ we've cleared the ring
	 * registers with the above sequence (the readback of the HEAD registers
	 * also enforces ordering), otherwise the hw might lose the new ring
	 * register values. */
	I915_WRITE_START(ring, obj->gtt_offset);
327
	I915_WRITE_CTL(ring,
328
			((ring->size - PAGE_SIZE) & RING_NR_PAGES)
329
			| RING_VALID);
330 331

	/* If the head is still not zero, the ring is dead */
332 333 334
	if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
		     I915_READ_START(ring) == obj->gtt_offset &&
		     (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
335 336 337 338 339 340 341
		DRM_ERROR("%s initialization failed "
				"ctl %08x head %08x tail %08x start %08x\n",
				ring->name,
				I915_READ_CTL(ring),
				I915_READ_HEAD(ring),
				I915_READ_TAIL(ring),
				I915_READ_START(ring));
342 343
		ret = -EIO;
		goto out;
344 345
	}

346 347
	if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
		i915_kernel_lost_context(ring->dev);
348
	else {
349
		ring->head = I915_READ_HEAD(ring);
350
		ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
351
		ring->space = ring_space(ring);
352
		ring->last_retired_head = -1;
353
	}
354

355 356 357 358 359
out:
	if (HAS_FORCE_WAKE(dev))
		gen6_gt_force_wake_put(dev_priv);

	return ret;
360 361
}

362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381
static int
init_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc;
	struct drm_i915_gem_object *obj;
	int ret;

	if (ring->private)
		return 0;

	pc = kmalloc(sizeof(*pc), GFP_KERNEL);
	if (!pc)
		return -ENOMEM;

	obj = i915_gem_alloc_object(ring->dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate seqno page\n");
		ret = -ENOMEM;
		goto err;
	}
382 383

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
384 385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422 423 424

	ret = i915_gem_object_pin(obj, 4096, true);
	if (ret)
		goto err_unref;

	pc->gtt_offset = obj->gtt_offset;
	pc->cpu_page =  kmap(obj->pages[0]);
	if (pc->cpu_page == NULL)
		goto err_unpin;

	pc->obj = obj;
	ring->private = pc;
	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
	drm_gem_object_unreference(&obj->base);
err:
	kfree(pc);
	return ret;
}

static void
cleanup_pipe_control(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	struct drm_i915_gem_object *obj;

	if (!ring->private)
		return;

	obj = pc->obj;
	kunmap(obj->pages[0]);
	i915_gem_object_unpin(obj);
	drm_gem_object_unreference(&obj->base);

	kfree(pc);
	ring->private = NULL;
}

425
static int init_render_ring(struct intel_ring_buffer *ring)
426
{
427
	struct drm_device *dev = ring->dev;
428
	struct drm_i915_private *dev_priv = dev->dev_private;
429
	int ret = init_ring_common(ring);
430

431
	if (INTEL_INFO(dev)->gen > 3) {
432
		I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
433 434
		if (IS_GEN7(dev))
			I915_WRITE(GFX_MODE_GEN7,
435 436
				   _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
				   _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
437
	}
438

439
	if (INTEL_INFO(dev)->gen >= 5) {
440 441 442 443 444
		ret = init_pipe_control(ring);
		if (ret)
			return ret;
	}

445
	if (IS_GEN6(dev)) {
446 447 448 449 450 451
		/* From the Sandybridge PRM, volume 1 part 3, page 24:
		 * "If this bit is set, STCunit will have LRA as replacement
		 *  policy. [...] This bit must be reset.  LRA replacement
		 *  policy is not supported."
		 */
		I915_WRITE(CACHE_MODE_0,
452
			   _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
453 454 455 456 457 458 459

		/* This is not explicitly set for GEN6, so read the register.
		 * see intel_ring_mi_set_context() for why we care.
		 * TODO: consider explicitly setting the bit for GEN5
		 */
		ring->itlb_before_ctx_switch =
			!!(I915_READ(GFX_MODE) & GFX_TLB_INVALIDATE_ALWAYS);
460 461
	}

462 463
	if (INTEL_INFO(dev)->gen >= 6)
		I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
464

465 466 467
	if (IS_IVYBRIDGE(dev))
		I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);

468 469 470
	return ret;
}

471 472 473 474 475 476 477 478
static void render_ring_cleanup(struct intel_ring_buffer *ring)
{
	if (!ring->private)
		return;

	cleanup_pipe_control(ring);
}

479
static void
480 481 482
update_mboxes(struct intel_ring_buffer *ring,
	    u32 seqno,
	    u32 mmio_offset)
483
{
484 485 486 487
	intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
			      MI_SEMAPHORE_GLOBAL_GTT |
			      MI_SEMAPHORE_REGISTER |
			      MI_SEMAPHORE_UPDATE);
488
	intel_ring_emit(ring, seqno);
489
	intel_ring_emit(ring, mmio_offset);
490 491
}

492 493 494 495 496 497 498 499 500
/**
 * gen6_add_request - Update the semaphore mailbox registers
 * 
 * @ring - ring that is adding a request
 * @seqno - return seqno stuck into the ring
 *
 * Update the mailbox registers in the *other* rings with the current seqno.
 * This acts like a signal in the canonical semaphore.
 */
501 502
static int
gen6_add_request(struct intel_ring_buffer *ring,
503
		 u32 *seqno)
504
{
505 506
	u32 mbox1_reg;
	u32 mbox2_reg;
507 508 509 510 511 512
	int ret;

	ret = intel_ring_begin(ring, 10);
	if (ret)
		return ret;

513 514
	mbox1_reg = ring->signal_mbox[0];
	mbox2_reg = ring->signal_mbox[1];
515

516
	*seqno = i915_gem_next_request_seqno(ring);
517 518 519

	update_mboxes(ring, *seqno, mbox1_reg);
	update_mboxes(ring, *seqno, mbox2_reg);
520 521
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
522
	intel_ring_emit(ring, *seqno);
523 524 525 526 527 528
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);

	return 0;
}

529 530 531 532 533 534 535 536
/**
 * intel_ring_sync - sync the waiter to the signaller on seqno
 *
 * @waiter - ring that is waiting
 * @signaller - ring which has, or will signal
 * @seqno - seqno which the waiter will block on
 */
static int
537 538 539
gen6_ring_sync(struct intel_ring_buffer *waiter,
	       struct intel_ring_buffer *signaller,
	       u32 seqno)
540 541
{
	int ret;
542 543 544
	u32 dw1 = MI_SEMAPHORE_MBOX |
		  MI_SEMAPHORE_COMPARE |
		  MI_SEMAPHORE_REGISTER;
545

546 547 548 549 550 551
	/* Throughout all of the GEM code, seqno passed implies our current
	 * seqno is >= the last seqno executed. However for hardware the
	 * comparison is strictly greater than.
	 */
	seqno -= 1;

552 553 554
	WARN_ON(signaller->semaphore_register[waiter->id] ==
		MI_SEMAPHORE_SYNC_INVALID);

555
	ret = intel_ring_begin(waiter, 4);
556 557 558
	if (ret)
		return ret;

559 560
	intel_ring_emit(waiter,
			dw1 | signaller->semaphore_register[waiter->id]);
561 562 563 564
	intel_ring_emit(waiter, seqno);
	intel_ring_emit(waiter, 0);
	intel_ring_emit(waiter, MI_NOOP);
	intel_ring_advance(waiter);
565 566 567 568

	return 0;
}

569 570
#define PIPE_CONTROL_FLUSH(ring__, addr__)					\
do {									\
571 572
	intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |		\
		 PIPE_CONTROL_DEPTH_STALL);				\
573 574 575 576 577 578 579 580 581
	intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT);			\
	intel_ring_emit(ring__, 0);							\
	intel_ring_emit(ring__, 0);							\
} while (0)

static int
pc_render_add_request(struct intel_ring_buffer *ring,
		      u32 *result)
{
582
	u32 seqno = i915_gem_next_request_seqno(ring);
583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598
	struct pipe_control *pc = ring->private;
	u32 scratch_addr = pc->gtt_offset + 128;
	int ret;

	/* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
	 * incoherent with writes to memory, i.e. completely fubar,
	 * so we need to use PIPE_NOTIFY instead.
	 *
	 * However, we also need to workaround the qword write
	 * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
	 * memory before requesting an interrupt.
	 */
	ret = intel_ring_begin(ring, 32);
	if (ret)
		return ret;

599
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
600 601
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
602 603 604 605 606 607 608 609 610 611 612 613 614 615
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128; /* write to separate cachelines */
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
	scratch_addr += 128;
	PIPE_CONTROL_FLUSH(ring, scratch_addr);
616

617
	intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
618 619
			PIPE_CONTROL_WRITE_FLUSH |
			PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
620 621 622 623 624 625 626 627 628 629
			PIPE_CONTROL_NOTIFY);
	intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);

	*result = seqno;
	return 0;
}

630 631 632 633 634 635 636 637
static u32
gen6_ring_get_seqno(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;

	/* Workaround to force correct ordering between irq and seqno writes on
	 * ivb (and maybe also on snb) by reading from a CS register (like
	 * ACTHD) before reading the status page. */
638
	if (IS_GEN6(dev) || IS_GEN7(dev))
639 640 641 642
		intel_ring_get_active_head(ring);
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

643
static u32
644
ring_get_seqno(struct intel_ring_buffer *ring)
645
{
646 647 648
	return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
}

649 650 651 652 653 654 655
static u32
pc_render_get_seqno(struct intel_ring_buffer *ring)
{
	struct pipe_control *pc = ring->private;
	return pc->cpu_page[0];
}

656 657 658 659 660
static bool
gen5_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
661
	unsigned long flags;
662 663 664 665

	if (!dev->irq_enabled)
		return false;

666
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
667 668 669 670 671
	if (ring->irq_refcount++ == 0) {
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
672
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
673 674 675 676 677 678 679 680 681

	return true;
}

static void
gen5_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
682
	unsigned long flags;
683

684
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
685 686 687 688 689
	if (--ring->irq_refcount == 0) {
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
	}
690
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
691 692
}

693
static bool
694
i9xx_ring_get_irq(struct intel_ring_buffer *ring)
695
{
696
	struct drm_device *dev = ring->dev;
697
	drm_i915_private_t *dev_priv = dev->dev_private;
698
	unsigned long flags;
699

700 701 702
	if (!dev->irq_enabled)
		return false;

703
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
704 705 706 707 708
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
709
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
710 711

	return true;
712 713
}

714
static void
715
i9xx_ring_put_irq(struct intel_ring_buffer *ring)
716
{
717
	struct drm_device *dev = ring->dev;
718
	drm_i915_private_t *dev_priv = dev->dev_private;
719
	unsigned long flags;
720

721
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
722 723 724 725 726
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE(IMR, dev_priv->irq_mask);
		POSTING_READ(IMR);
	}
727
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
728 729
}

C
Chris Wilson 已提交
730 731 732 733 734
static bool
i8xx_ring_get_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
735
	unsigned long flags;
C
Chris Wilson 已提交
736 737 738 739

	if (!dev->irq_enabled)
		return false;

740
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
741 742 743 744 745
	if (ring->irq_refcount++ == 0) {
		dev_priv->irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
746
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
747 748 749 750 751 752 753 754 755

	return true;
}

static void
i8xx_ring_put_irq(struct intel_ring_buffer *ring)
{
	struct drm_device *dev = ring->dev;
	drm_i915_private_t *dev_priv = dev->dev_private;
756
	unsigned long flags;
C
Chris Wilson 已提交
757

758
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
759 760 761 762 763
	if (--ring->irq_refcount == 0) {
		dev_priv->irq_mask |= ring->irq_enable_mask;
		I915_WRITE16(IMR, dev_priv->irq_mask);
		POSTING_READ16(IMR);
	}
764
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
C
Chris Wilson 已提交
765 766
}

767
void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
768
{
769
	struct drm_device *dev = ring->dev;
770
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
771 772 773 774 775 776 777
	u32 mmio = 0;

	/* The ring status page addresses are no longer next to the rest of
	 * the ring registers as of gen7.
	 */
	if (IS_GEN7(dev)) {
		switch (ring->id) {
778
		case RCS:
779 780
			mmio = RENDER_HWS_PGA_GEN7;
			break;
781
		case BCS:
782 783
			mmio = BLT_HWS_PGA_GEN7;
			break;
784
		case VCS:
785 786 787 788 789 790 791 792 793
			mmio = BSD_HWS_PGA_GEN7;
			break;
		}
	} else if (IS_GEN6(ring->dev)) {
		mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
	} else {
		mmio = RING_HWS_PGA(ring->mmio_base);
	}

794 795
	I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
	POSTING_READ(mmio);
796 797
}

798
static int
799 800 801
bsd_ring_flush(struct intel_ring_buffer *ring,
	       u32     invalidate_domains,
	       u32     flush_domains)
802
{
803 804 805 806 807 808 809 810 811 812
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

	intel_ring_emit(ring, MI_FLUSH);
	intel_ring_emit(ring, MI_NOOP);
	intel_ring_advance(ring);
	return 0;
813 814
}

815
static int
816
i9xx_add_request(struct intel_ring_buffer *ring,
817
		 u32 *result)
818 819
{
	u32 seqno;
820 821 822 823 824
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
825

826
	seqno = i915_gem_next_request_seqno(ring);
827

828 829 830 831 832
	intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
	intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
	intel_ring_emit(ring, seqno);
	intel_ring_emit(ring, MI_USER_INTERRUPT);
	intel_ring_advance(ring);
833

834 835
	*result = seqno;
	return 0;
836 837
}

838
static bool
839
gen6_ring_get_irq(struct intel_ring_buffer *ring)
840 841
{
	struct drm_device *dev = ring->dev;
842
	drm_i915_private_t *dev_priv = dev->dev_private;
843
	unsigned long flags;
844 845 846 847

	if (!dev->irq_enabled)
	       return false;

848 849 850
	/* It looks like we need to prevent the gt from suspending while waiting
	 * for an notifiy irq, otherwise irqs seem to get lost on at least the
	 * blt/bsd rings on ivb. */
851
	gen6_gt_force_wake_get(dev_priv);
852

853
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
854
	if (ring->irq_refcount++ == 0) {
855 856 857 858 859
		if (IS_IVYBRIDGE(dev) && ring->id == RCS)
			I915_WRITE_IMR(ring, ~(ring->irq_enable_mask |
						GEN6_RENDER_L3_PARITY_ERROR));
		else
			I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
860 861 862
		dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
863
	}
864
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
865 866 867 868 869

	return true;
}

static void
870
gen6_ring_put_irq(struct intel_ring_buffer *ring)
871 872
{
	struct drm_device *dev = ring->dev;
873
	drm_i915_private_t *dev_priv = dev->dev_private;
874
	unsigned long flags;
875

876
	spin_lock_irqsave(&dev_priv->irq_lock, flags);
877
	if (--ring->irq_refcount == 0) {
878 879 880 881
		if (IS_IVYBRIDGE(dev) && ring->id == RCS)
			I915_WRITE_IMR(ring, ~GEN6_RENDER_L3_PARITY_ERROR);
		else
			I915_WRITE_IMR(ring, ~0);
882 883 884
		dev_priv->gt_irq_mask |= ring->irq_enable_mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
		POSTING_READ(GTIMR);
885
	}
886
	spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
887

888
	gen6_gt_force_wake_put(dev_priv);
889 890 891
}

static int
892
i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
893
{
894
	int ret;
895

896 897 898 899
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

900
	intel_ring_emit(ring,
901 902
			MI_BATCH_BUFFER_START |
			MI_BATCH_GTT |
903
			MI_BATCH_NON_SECURE_I965);
904
	intel_ring_emit(ring, offset);
905 906
	intel_ring_advance(ring);

907 908 909
	return 0;
}

910
static int
911
i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
912
				u32 offset, u32 len)
913
{
914
	int ret;
915

916 917 918
	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;
919

920 921 922 923 924
	intel_ring_emit(ring, MI_BATCH_BUFFER);
	intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
	intel_ring_emit(ring, offset + len - 8);
	intel_ring_emit(ring, 0);
	intel_ring_advance(ring);
925

926 927 928 929 930 931 932 933 934 935 936 937 938
	return 0;
}

static int
i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
				u32 offset, u32 len)
{
	int ret;

	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;

939
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
940
	intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
941
	intel_ring_advance(ring);
942 943 944 945

	return 0;
}

946
static void cleanup_status_page(struct intel_ring_buffer *ring)
947
{
948
	struct drm_i915_gem_object *obj;
949

950 951
	obj = ring->status_page.obj;
	if (obj == NULL)
952 953
		return;

954
	kunmap(obj->pages[0]);
955
	i915_gem_object_unpin(obj);
956
	drm_gem_object_unreference(&obj->base);
957
	ring->status_page.obj = NULL;
958 959
}

960
static int init_status_page(struct intel_ring_buffer *ring)
961
{
962
	struct drm_device *dev = ring->dev;
963
	struct drm_i915_gem_object *obj;
964 965 966 967 968 969 970 971
	int ret;

	obj = i915_gem_alloc_object(dev, 4096);
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate status page\n");
		ret = -ENOMEM;
		goto err;
	}
972 973

	i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
974

975
	ret = i915_gem_object_pin(obj, 4096, true);
976 977 978 979
	if (ret != 0) {
		goto err_unref;
	}

980 981
	ring->status_page.gfx_addr = obj->gtt_offset;
	ring->status_page.page_addr = kmap(obj->pages[0]);
982
	if (ring->status_page.page_addr == NULL) {
983
		ret = -ENOMEM;
984 985
		goto err_unpin;
	}
986 987
	ring->status_page.obj = obj;
	memset(ring->status_page.page_addr, 0, PAGE_SIZE);
988

989
	intel_ring_setup_status_page(ring);
990 991
	DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
			ring->name, ring->status_page.gfx_addr);
992 993 994 995 996 997

	return 0;

err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
998
	drm_gem_object_unreference(&obj->base);
999
err:
1000
	return ret;
1001 1002
}

1003 1004
static int intel_init_ring_buffer(struct drm_device *dev,
				  struct intel_ring_buffer *ring)
1005
{
1006
	struct drm_i915_gem_object *obj;
1007
	struct drm_i915_private *dev_priv = dev->dev_private;
1008 1009
	int ret;

1010
	ring->dev = dev;
1011 1012
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
1013
	INIT_LIST_HEAD(&ring->gpu_write_list);
1014
	ring->size = 32 * PAGE_SIZE;
1015

1016
	init_waitqueue_head(&ring->irq_queue);
1017

1018
	if (I915_NEED_GFX_HWS(dev)) {
1019
		ret = init_status_page(ring);
1020 1021 1022
		if (ret)
			return ret;
	}
1023

1024
	obj = i915_gem_alloc_object(dev, ring->size);
1025 1026
	if (obj == NULL) {
		DRM_ERROR("Failed to allocate ringbuffer\n");
1027
		ret = -ENOMEM;
1028
		goto err_hws;
1029 1030
	}

1031
	ring->obj = obj;
1032

1033
	ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
1034 1035
	if (ret)
		goto err_unref;
1036

1037 1038 1039 1040
	ret = i915_gem_object_set_to_gtt_domain(obj, true);
	if (ret)
		goto err_unpin;

1041 1042 1043
	ring->virtual_start =
		ioremap_wc(dev_priv->mm.gtt->gma_bus_addr + obj->gtt_offset,
			   ring->size);
1044
	if (ring->virtual_start == NULL) {
1045
		DRM_ERROR("Failed to map ringbuffer.\n");
1046
		ret = -EINVAL;
1047
		goto err_unpin;
1048 1049
	}

1050
	ret = ring->init(ring);
1051 1052
	if (ret)
		goto err_unmap;
1053

1054 1055 1056 1057 1058
	/* Workaround an erratum on the i830 which causes a hang if
	 * the TAIL pointer points to within the last 2 cachelines
	 * of the buffer.
	 */
	ring->effective_size = ring->size;
1059
	if (IS_I830(ring->dev) || IS_845G(ring->dev))
1060 1061
		ring->effective_size -= 128;

1062
	return 0;
1063 1064

err_unmap:
1065
	iounmap(ring->virtual_start);
1066 1067 1068
err_unpin:
	i915_gem_object_unpin(obj);
err_unref:
1069 1070
	drm_gem_object_unreference(&obj->base);
	ring->obj = NULL;
1071
err_hws:
1072
	cleanup_status_page(ring);
1073
	return ret;
1074 1075
}

1076
void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
1077
{
1078 1079 1080
	struct drm_i915_private *dev_priv;
	int ret;

1081
	if (ring->obj == NULL)
1082 1083
		return;

1084 1085
	/* Disable the ring buffer. The ring must be idle at this point */
	dev_priv = ring->dev->dev_private;
1086
	ret = intel_wait_ring_idle(ring);
1087 1088 1089 1090
	if (ret)
		DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
			  ring->name, ret);

1091 1092
	I915_WRITE_CTL(ring, 0);

1093
	iounmap(ring->virtual_start);
1094

1095 1096 1097
	i915_gem_object_unpin(ring->obj);
	drm_gem_object_unreference(&ring->obj->base);
	ring->obj = NULL;
1098

Z
Zou Nan hai 已提交
1099 1100 1101
	if (ring->cleanup)
		ring->cleanup(ring);

1102
	cleanup_status_page(ring);
1103 1104
}

1105
static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
1106
{
1107
	uint32_t __iomem *virt;
1108
	int rem = ring->size - ring->tail;
1109

1110
	if (ring->space < rem) {
1111
		int ret = intel_wait_ring_buffer(ring, rem);
1112 1113 1114 1115
		if (ret)
			return ret;
	}

1116 1117 1118 1119
	virt = ring->virtual_start + ring->tail;
	rem /= 4;
	while (rem--)
		iowrite32(MI_NOOP, virt++);
1120

1121
	ring->tail = 0;
1122
	ring->space = ring_space(ring);
1123 1124 1125 1126

	return 0;
}

1127 1128 1129 1130
static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
{
	int ret;

1131
	ret = i915_wait_seqno(ring, seqno);
1132 1133
	if (!ret)
		i915_gem_retire_requests_ring(ring);
1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194

	return ret;
}

static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
{
	struct drm_i915_gem_request *request;
	u32 seqno = 0;
	int ret;

	i915_gem_retire_requests_ring(ring);

	if (ring->last_retired_head != -1) {
		ring->head = ring->last_retired_head;
		ring->last_retired_head = -1;
		ring->space = ring_space(ring);
		if (ring->space >= n)
			return 0;
	}

	list_for_each_entry(request, &ring->request_list, list) {
		int space;

		if (request->tail == -1)
			continue;

		space = request->tail - (ring->tail + 8);
		if (space < 0)
			space += ring->size;
		if (space >= n) {
			seqno = request->seqno;
			break;
		}

		/* Consume this request in case we need more space than
		 * is available and so need to prevent a race between
		 * updating last_retired_head and direct reads of
		 * I915_RING_HEAD. It also provides a nice sanity check.
		 */
		request->tail = -1;
	}

	if (seqno == 0)
		return -ENOSPC;

	ret = intel_ring_wait_seqno(ring, seqno);
	if (ret)
		return ret;

	if (WARN_ON(ring->last_retired_head == -1))
		return -ENOSPC;

	ring->head = ring->last_retired_head;
	ring->last_retired_head = -1;
	ring->space = ring_space(ring);
	if (WARN_ON(ring->space < n))
		return -ENOSPC;

	return 0;
}

1195
int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
1196
{
1197
	struct drm_device *dev = ring->dev;
1198
	struct drm_i915_private *dev_priv = dev->dev_private;
1199
	unsigned long end;
1200
	int ret;
1201

1202 1203 1204 1205
	ret = intel_ring_wait_request(ring, n);
	if (ret != -ENOSPC)
		return ret;

C
Chris Wilson 已提交
1206
	trace_i915_ring_wait_begin(ring);
1207 1208 1209 1210 1211 1212
	/* With GEM the hangcheck timer should kick us out of the loop,
	 * leaving it early runs the risk of corrupting GEM state (due
	 * to running on almost untested codepaths). But on resume
	 * timers don't work yet, so prevent a complete hang in that
	 * case by choosing an insanely large timeout. */
	end = jiffies + 60 * HZ;
1213

1214
	do {
1215 1216
		ring->head = I915_READ_HEAD(ring);
		ring->space = ring_space(ring);
1217
		if (ring->space >= n) {
C
Chris Wilson 已提交
1218
			trace_i915_ring_wait_end(ring);
1219 1220 1221 1222 1223 1224 1225 1226
			return 0;
		}

		if (dev->primary->master) {
			struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
		}
1227

1228
		msleep(1);
1229 1230 1231 1232

		ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
		if (ret)
			return ret;
1233
	} while (!time_after(jiffies, end));
C
Chris Wilson 已提交
1234
	trace_i915_ring_wait_end(ring);
1235 1236
	return -EBUSY;
}
1237

1238 1239
int intel_ring_begin(struct intel_ring_buffer *ring,
		     int num_dwords)
1240
{
1241
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1242
	int n = 4*num_dwords;
1243
	int ret;
1244

1245 1246 1247
	ret = i915_gem_check_wedge(dev_priv, dev_priv->mm.interruptible);
	if (ret)
		return ret;
1248

1249
	if (unlikely(ring->tail + n > ring->effective_size)) {
1250 1251 1252 1253
		ret = intel_wrap_ring_buffer(ring);
		if (unlikely(ret))
			return ret;
	}
1254

1255 1256 1257 1258 1259
	if (unlikely(ring->space < n)) {
		ret = intel_wait_ring_buffer(ring, n);
		if (unlikely(ret))
			return ret;
	}
1260 1261

	ring->space -= n;
1262
	return 0;
1263
}
1264

1265
void intel_ring_advance(struct intel_ring_buffer *ring)
1266
{
1267 1268
	struct drm_i915_private *dev_priv = ring->dev->dev_private;

1269
	ring->tail &= ring->size - 1;
1270 1271
	if (dev_priv->stop_rings & intel_ring_flag(ring))
		return;
1272
	ring->write_tail(ring, ring->tail);
1273
}
1274

1275

1276
static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
1277
				     u32 value)
1278
{
1279
	drm_i915_private_t *dev_priv = ring->dev->dev_private;
1280 1281

       /* Every tail move must follow the sequence below */
1282 1283 1284 1285

	/* Disable notification that the ring is IDLE. The GT
	 * will then assume that it is busy and bring it out of rc6.
	 */
1286
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1287 1288 1289 1290
		   _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));

	/* Clear the context id. Here be magic! */
	I915_WRITE64(GEN6_BSD_RNCID, 0x0);
1291

1292
	/* Wait for the ring not to be idle, i.e. for it to wake up. */
1293
	if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
1294 1295 1296
		      GEN6_BSD_SLEEP_INDICATOR) == 0,
		     50))
		DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
1297

1298
	/* Now that the ring is fully powered up, update the tail */
1299
	I915_WRITE_TAIL(ring, value);
1300 1301 1302 1303 1304
	POSTING_READ(RING_TAIL(ring->mmio_base));

	/* Let the ring send IDLE messages to the GT again,
	 * and so let it sleep to conserve power when idle.
	 */
1305
	I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
1306
		   _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
1307 1308
}

1309
static int gen6_ring_flush(struct intel_ring_buffer *ring,
1310
			   u32 invalidate, u32 flush)
1311
{
1312
	uint32_t cmd;
1313 1314 1315 1316 1317 1318
	int ret;

	ret = intel_ring_begin(ring, 4);
	if (ret)
		return ret;

1319 1320 1321 1322
	cmd = MI_FLUSH_DW;
	if (invalidate & I915_GEM_GPU_DOMAINS)
		cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
	intel_ring_emit(ring, cmd);
1323 1324
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
1325
	intel_ring_emit(ring, MI_NOOP);
1326 1327
	intel_ring_advance(ring);
	return 0;
1328 1329 1330
}

static int
1331
gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
1332
			      u32 offset, u32 len)
1333
{
1334
	int ret;
1335

1336 1337 1338
	ret = intel_ring_begin(ring, 2);
	if (ret)
		return ret;
1339

1340 1341 1342 1343
	intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
	/* bit0-7 is the length on GEN6+ */
	intel_ring_emit(ring, offset);
	intel_ring_advance(ring);
1344

1345
	return 0;
1346 1347
}

1348 1349
/* Blitter support (SandyBridge+) */

1350
static int blt_ring_flush(struct intel_ring_buffer *ring,
1351
			  u32 invalidate, u32 flush)
Z
Zou Nan hai 已提交
1352
{
1353
	uint32_t cmd;
1354 1355
	int ret;

1356
	ret = intel_ring_begin(ring, 4);
1357 1358 1359
	if (ret)
		return ret;

1360 1361 1362 1363
	cmd = MI_FLUSH_DW;
	if (invalidate & I915_GEM_DOMAIN_RENDER)
		cmd |= MI_INVALIDATE_TLB;
	intel_ring_emit(ring, cmd);
1364 1365
	intel_ring_emit(ring, 0);
	intel_ring_emit(ring, 0);
1366
	intel_ring_emit(ring, MI_NOOP);
1367 1368
	intel_ring_advance(ring);
	return 0;
Z
Zou Nan hai 已提交
1369 1370
}

1371 1372 1373
int intel_init_render_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1374
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
1375

1376 1377 1378 1379
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1380 1381
	if (INTEL_INFO(dev)->gen >= 6) {
		ring->add_request = gen6_add_request;
1382
		ring->flush = gen6_render_ring_flush;
1383 1384
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
D
Daniel Vetter 已提交
1385
		ring->irq_enable_mask = GT_USER_INTERRUPT;
1386
		ring->get_seqno = gen6_ring_get_seqno;
1387
		ring->sync_to = gen6_ring_sync;
1388 1389 1390 1391 1392
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
		ring->signal_mbox[0] = GEN6_VRSYNC;
		ring->signal_mbox[1] = GEN6_BRSYNC;
1393 1394
	} else if (IS_GEN5(dev)) {
		ring->add_request = pc_render_add_request;
1395
		ring->flush = gen4_render_ring_flush;
1396
		ring->get_seqno = pc_render_get_seqno;
1397 1398
		ring->irq_get = gen5_ring_get_irq;
		ring->irq_put = gen5_ring_put_irq;
1399
		ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
1400
	} else {
1401
		ring->add_request = i9xx_add_request;
1402 1403 1404 1405
		if (INTEL_INFO(dev)->gen < 4)
			ring->flush = gen2_render_ring_flush;
		else
			ring->flush = gen4_render_ring_flush;
1406
		ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1407 1408 1409 1410 1411 1412 1413
		if (IS_GEN2(dev)) {
			ring->irq_get = i8xx_ring_get_irq;
			ring->irq_put = i8xx_ring_put_irq;
		} else {
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1414
		ring->irq_enable_mask = I915_USER_INTERRUPT;
1415
	}
1416
	ring->write_tail = ring_write_tail;
1417 1418 1419 1420 1421 1422 1423 1424
	if (INTEL_INFO(dev)->gen >= 6)
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
	else if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1425 1426 1427
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;

1428 1429

	if (!I915_NEED_GFX_HWS(dev)) {
1430 1431
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
		memset(ring->status_page.page_addr, 0, PAGE_SIZE);
1432 1433
	}

1434
	return intel_init_ring_buffer(dev, ring);
1435 1436
}

1437 1438 1439 1440 1441
int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct intel_ring_buffer *ring = &dev_priv->ring[RCS];

1442 1443 1444 1445
	ring->name = "render ring";
	ring->id = RCS;
	ring->mmio_base = RENDER_RING_BASE;

1446
	if (INTEL_INFO(dev)->gen >= 6) {
1447 1448
		/* non-kms not supported on gen6+ */
		return -ENODEV;
1449
	}
1450 1451 1452 1453 1454

	/* Note: gem is not supported on gen5/ilk without kms (the corresponding
	 * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
	 * the special gen5 functions. */
	ring->add_request = i9xx_add_request;
1455 1456 1457 1458
	if (INTEL_INFO(dev)->gen < 4)
		ring->flush = gen2_render_ring_flush;
	else
		ring->flush = gen4_render_ring_flush;
1459
	ring->get_seqno = ring_get_seqno;
C
Chris Wilson 已提交
1460 1461 1462 1463 1464 1465 1466
	if (IS_GEN2(dev)) {
		ring->irq_get = i8xx_ring_get_irq;
		ring->irq_put = i8xx_ring_put_irq;
	} else {
		ring->irq_get = i9xx_ring_get_irq;
		ring->irq_put = i9xx_ring_put_irq;
	}
1467
	ring->irq_enable_mask = I915_USER_INTERRUPT;
1468
	ring->write_tail = ring_write_tail;
1469 1470 1471 1472 1473 1474
	if (INTEL_INFO(dev)->gen >= 4)
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
	else if (IS_I830(dev) || IS_845G(dev))
		ring->dispatch_execbuffer = i830_dispatch_execbuffer;
	else
		ring->dispatch_execbuffer = i915_dispatch_execbuffer;
1475 1476
	ring->init = init_render_ring;
	ring->cleanup = render_ring_cleanup;
1477

1478 1479 1480
	if (!I915_NEED_GFX_HWS(dev))
		ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;

1481 1482 1483 1484 1485 1486 1487 1488 1489 1490
	ring->dev = dev;
	INIT_LIST_HEAD(&ring->active_list);
	INIT_LIST_HEAD(&ring->request_list);
	INIT_LIST_HEAD(&ring->gpu_write_list);

	ring->size = size;
	ring->effective_size = ring->size;
	if (IS_I830(ring->dev))
		ring->effective_size -= 128;

1491 1492
	ring->virtual_start = ioremap_wc(start, size);
	if (ring->virtual_start == NULL) {
1493 1494 1495 1496 1497 1498 1499 1500
		DRM_ERROR("can not ioremap virtual address for"
			  " ring buffer\n");
		return -ENOMEM;
	}

	return 0;
}

1501 1502 1503
int intel_init_bsd_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1504
	struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
1505

1506 1507 1508
	ring->name = "bsd ring";
	ring->id = VCS;

1509
	ring->write_tail = ring_write_tail;
1510 1511
	if (IS_GEN6(dev) || IS_GEN7(dev)) {
		ring->mmio_base = GEN6_BSD_RING_BASE;
1512 1513 1514
		/* gen6 bsd needs a special wa for tail updates */
		if (IS_GEN6(dev))
			ring->write_tail = gen6_bsd_ring_write_tail;
1515 1516 1517 1518 1519 1520 1521
		ring->flush = gen6_ring_flush;
		ring->add_request = gen6_add_request;
		ring->get_seqno = gen6_ring_get_seqno;
		ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
		ring->irq_get = gen6_ring_get_irq;
		ring->irq_put = gen6_ring_put_irq;
		ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1522
		ring->sync_to = gen6_ring_sync;
1523 1524 1525 1526 1527 1528 1529 1530
		ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
		ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
		ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
		ring->signal_mbox[0] = GEN6_RVSYNC;
		ring->signal_mbox[1] = GEN6_BVSYNC;
	} else {
		ring->mmio_base = BSD_RING_BASE;
		ring->flush = bsd_ring_flush;
1531
		ring->add_request = i9xx_add_request;
1532
		ring->get_seqno = ring_get_seqno;
1533
		if (IS_GEN5(dev)) {
1534
			ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
1535 1536 1537
			ring->irq_get = gen5_ring_get_irq;
			ring->irq_put = gen5_ring_put_irq;
		} else {
1538
			ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
1539 1540 1541
			ring->irq_get = i9xx_ring_get_irq;
			ring->irq_put = i9xx_ring_put_irq;
		}
1542
		ring->dispatch_execbuffer = i965_dispatch_execbuffer;
1543 1544 1545
	}
	ring->init = init_ring_common;

1546

1547
	return intel_init_ring_buffer(dev, ring);
1548
}
1549 1550 1551 1552

int intel_init_blt_ring_buffer(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1553
	struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
1554

1555 1556 1557 1558 1559 1560 1561 1562 1563 1564 1565 1566
	ring->name = "blitter ring";
	ring->id = BCS;

	ring->mmio_base = BLT_RING_BASE;
	ring->write_tail = ring_write_tail;
	ring->flush = blt_ring_flush;
	ring->add_request = gen6_add_request;
	ring->get_seqno = gen6_ring_get_seqno;
	ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
	ring->irq_get = gen6_ring_get_irq;
	ring->irq_put = gen6_ring_put_irq;
	ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
1567
	ring->sync_to = gen6_ring_sync;
1568 1569 1570 1571 1572 1573
	ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
	ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
	ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
	ring->signal_mbox[0] = GEN6_RBSYNC;
	ring->signal_mbox[1] = GEN6_VBSYNC;
	ring->init = init_ring_common;
1574

1575
	return intel_init_ring_buffer(dev, ring);
1576
}