at91sam9x5.dtsi 21.7 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11
/*
 * at91sam9x5.dtsi - Device Tree Include file for AT91SAM9x5 family SoC
 *                   applies to AT91SAM9G15, AT91SAM9G25, AT91SAM9G35,
 *                   AT91SAM9X25, AT91SAM9X35 SoC
 *
 *  Copyright (C) 2012 Atmel,
 *                2012 Nicolas Ferre <nicolas.ferre@atmel.com>
 *
 * Licensed under GPLv2 or later.
 */

12
#include "skeleton.dtsi"
13
#include <dt-bindings/pinctrl/at91.h>
14
#include <dt-bindings/interrupt-controller/irq.h>
15
#include <dt-bindings/gpio/gpio.h>
16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32

/ {
	model = "Atmel AT91SAM9x5 family SoC";
	compatible = "atmel,at91sam9x5";
	interrupt-parent = <&aic>;

	aliases {
		serial0 = &dbgu;
		serial1 = &usart0;
		serial2 = &usart1;
		serial3 = &usart2;
		gpio0 = &pioA;
		gpio1 = &pioB;
		gpio2 = &pioC;
		gpio3 = &pioD;
		tcb0 = &tcb0;
		tcb1 = &tcb1;
33 34 35
		i2c0 = &i2c0;
		i2c1 = &i2c1;
		i2c2 = &i2c2;
36
		ssc0 = &ssc0;
37 38 39 40 41 42 43
	};
	cpus {
		cpu@0 {
			compatible = "arm,arm926ejs";
		};
	};

44
	memory {
45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60
		reg = <0x20000000 0x10000000>;
	};

	ahb {
		compatible = "simple-bus";
		#address-cells = <1>;
		#size-cells = <1>;
		ranges;

		apb {
			compatible = "simple-bus";
			#address-cells = <1>;
			#size-cells = <1>;
			ranges;

			aic: interrupt-controller@fffff000 {
61
				#interrupt-cells = <3>;
62 63 64
				compatible = "atmel,at91rm9200-aic";
				interrupt-controller;
				reg = <0xfffff000 0x200>;
65
				atmel,external-irqs = <31>;
66 67
			};

68 69 70 71 72
			ramc0: ramc@ffffe800 {
				compatible = "atmel,at91sam9g45-ddramc";
				reg = <0xffffe800 0x200>;
			};

73 74 75 76 77
			pmc: pmc@fffffc00 {
				compatible = "atmel,at91rm9200-pmc";
				reg = <0xfffffc00 0x100>;
			};

78 79 80 81 82
			rstc@fffffe00 {
				compatible = "atmel,at91sam9g45-rstc";
				reg = <0xfffffe00 0x10>;
			};

83 84 85 86 87
			shdwc@fffffe10 {
				compatible = "atmel,at91sam9x5-shdwc";
				reg = <0xfffffe10 0x10>;
			};

88 89 90
			pit: timer@fffffe30 {
				compatible = "atmel,at91sam9260-pit";
				reg = <0xfffffe30 0xf>;
91
				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
92 93 94 95 96
			};

			tcb0: timer@f8008000 {
				compatible = "atmel,at91sam9x5-tcb";
				reg = <0xf8008000 0x100>;
97
				interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
98 99 100 101 102
			};

			tcb1: timer@f800c000 {
				compatible = "atmel,at91sam9x5-tcb";
				reg = <0xf800c000 0x100>;
103
				interrupts = <17 IRQ_TYPE_LEVEL_HIGH 0>;
104 105 106 107 108
			};

			dma0: dma-controller@ffffec00 {
				compatible = "atmel,at91sam9g45-dma";
				reg = <0xffffec00 0x200>;
109
				interrupts = <20 IRQ_TYPE_LEVEL_HIGH 0>;
110
				#dma-cells = <2>;
111 112 113 114 115
			};

			dma1: dma-controller@ffffee00 {
				compatible = "atmel,at91sam9g45-dma";
				reg = <0xffffee00 0x200>;
116
				interrupts = <21 IRQ_TYPE_LEVEL_HIGH 0>;
117
				#dma-cells = <2>;
118 119
			};

120
			pinctrl@fffff400 {
121 122
				#address-cells = <1>;
				#size-cells = <1>;
123
				compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
124 125
				ranges = <0xfffff400 0xfffff400 0x800>;

126
				/* shared pinctrl settings */
127 128 129
				dbgu {
					pinctrl_dbgu: dbgu-0 {
						atmel,pins =
130 131
							<AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA9 periph A */
							 AT91_PIOA 10 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PA10 periph A with pullup */
132 133 134
					};
				};

135 136
				usart0 {
					pinctrl_usart0: usart0-0 {
137
						atmel,pins =
138 139
							<AT91_PIOA 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PA0 periph A with pullup */
							 AT91_PIOA 1 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA1 periph A */
140 141
					};

142
					pinctrl_usart0_rts: usart0_rts-0 {
143
						atmel,pins =
144
							<AT91_PIOA 2 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA2 periph A */
145 146 147 148
					};

					pinctrl_usart0_cts: usart0_cts-0 {
						atmel,pins =
149
							<AT91_PIOA 3 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA3 periph A */
150
					};
151 152 153

					pinctrl_usart0_sck: usart0_sck-0 {
						atmel,pins =
154
							<AT91_PIOA 4 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA4 periph A */
155
					};
156 157
				};

158 159
				usart1 {
					pinctrl_usart1: usart1-0 {
160
						atmel,pins =
161 162
							<AT91_PIOA 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PA5 periph A with pullup */
							 AT91_PIOA 6 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA6 periph A */
163 164
					};

165 166
					pinctrl_usart1_rts: usart1_rts-0 {
						atmel,pins =
167
							<AT91_PIOC 27 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* PC27 periph C */
168 169 170
					};

					pinctrl_usart1_cts: usart1_cts-0 {
171
						atmel,pins =
172
							<AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* PC28 periph C */
173
					};
174 175 176

					pinctrl_usart1_sck: usart1_sck-0 {
						atmel,pins =
177
							<AT91_PIOC 28 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* PC29 periph C */
178
					};
179 180
				};

181 182
				usart2 {
					pinctrl_usart2: usart2-0 {
183
						atmel,pins =
184 185
							<AT91_PIOA 7 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PA7 periph A with pullup */
							 AT91_PIOA 8 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA8 periph A */
186 187
					};

188
					pinctrl_uart2_rts: uart2_rts-0 {
189
						atmel,pins =
190
							<AT91_PIOB 0 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PB0 periph B */
191 192 193 194
					};

					pinctrl_uart2_cts: uart2_cts-0 {
						atmel,pins =
195
							<AT91_PIOB 1 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PB1 periph B */
196
					};
197 198 199

					pinctrl_usart2_sck: usart2_sck-0 {
						atmel,pins =
200
							<AT91_PIOB 2 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PB2 periph B */
201
					};
202 203
				};

204
				usart3 {
205
					pinctrl_usart3: usart3-0 {
206
						atmel,pins =
207 208
							<AT91_PIOC 22 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* PC22 periph B with pullup */
							 AT91_PIOC 23 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PC23 periph B */
209 210
					};

211 212
					pinctrl_usart3_rts: usart3_rts-0 {
						atmel,pins =
213
							<AT91_PIOC 24 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PC24 periph B */
214 215 216
					};

					pinctrl_usart3_cts: usart3_cts-0 {
217
						atmel,pins =
218
							<AT91_PIOC 25 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PC25 periph B */
219
					};
220 221 222

					pinctrl_usart3_sck: usart3_sck-0 {
						atmel,pins =
223
							<AT91_PIOC 26 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PC26 periph B */
224
					};
225 226
				};

227 228
				uart0 {
					pinctrl_uart0: uart0-0 {
229
						atmel,pins =
230 231
							<AT91_PIOC 8 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PC8 periph C */
							 AT91_PIOC 9 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>;	/* PC9 periph C with pullup */
232 233 234
					};
				};

235 236
				uart1 {
					pinctrl_uart1: uart1-0 {
237
						atmel,pins =
238 239
							<AT91_PIOC 16 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PC16 periph C */
							 AT91_PIOC 17 AT91_PERIPH_C AT91_PINCTRL_PULL_UP>;	/* PC17 periph C with pullup */
240 241
					};
				};
242

243 244 245
				nand {
					pinctrl_nand: nand-0 {
						atmel,pins =
246 247 248 249 250 251 252 253 254 255 256 257 258 259
							<AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD0 periph A Read Enable */
							 AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD1 periph A Write Enable */
							 AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD2 periph A Address Latch Enable */
							 AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD3 periph A Command Latch Enable */
							 AT91_PIOD 4 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP	/* PD4 gpio Chip Enable pin pull_up */
							 AT91_PIOD 5 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP	/* PD5 gpio RDY/BUSY pin pull_up */
							 AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD6 periph A Data bit 0 */
							 AT91_PIOD 7 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD7 periph A Data bit 1 */
							 AT91_PIOD 8 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD8 periph A Data bit 2 */
							 AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD9 periph A Data bit 3 */
							 AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD10 periph A Data bit 4 */
							 AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD11 periph A Data bit 5 */
							 AT91_PIOD 12 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD12 periph A Data bit 6 */
							 AT91_PIOD 13 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD13 periph A Data bit 7 */
260 261 262 263
					};

					pinctrl_nand_16bits: nand_16bits-0 {
						atmel,pins =
264 265 266 267 268 269 270 271
							<AT91_PIOD 14 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD14 periph A Data bit 8 */
							 AT91_PIOD 15 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD15 periph A Data bit 9 */
							 AT91_PIOD 16 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD16 periph A Data bit 10 */
							 AT91_PIOD 17 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD17 periph A Data bit 11 */
							 AT91_PIOD 18 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD18 periph A Data bit 12 */
							 AT91_PIOD 19 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD19 periph A Data bit 13 */
							 AT91_PIOD 20 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PD20 periph A Data bit 14 */
							 AT91_PIOD 21 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PD21 periph A Data bit 15 */
272 273 274
					};
				};

275 276 277
				macb0 {
					pinctrl_macb0_rmii: macb0_rmii-0 {
						atmel,pins =
278 279 280 281 282 283 284 285 286 287
							<AT91_PIOB 0 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB0 periph A */
							 AT91_PIOB 1 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB1 periph A */
							 AT91_PIOB 2 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB2 periph A */
							 AT91_PIOB 3 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB3 periph A */
							 AT91_PIOB 4 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB4 periph A */
							 AT91_PIOB 5 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB5 periph A */
							 AT91_PIOB 6 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB6 periph A */
							 AT91_PIOB 7 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB7 periph A */
							 AT91_PIOB 9 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB9 periph A */
							 AT91_PIOB 10 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB10 periph A */
288 289 290 291
					};

					pinctrl_macb0_rmii_mii: macb0_rmii_mii-0 {
						atmel,pins =
292 293 294 295 296 297 298 299
							<AT91_PIOB 8 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB8 periph A */
							 AT91_PIOB 11 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB11 periph A */
							 AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB12 periph A */
							 AT91_PIOB 13 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB13 periph A */
							 AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB14 periph A */
							 AT91_PIOB 15 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB15 periph A */
							 AT91_PIOB 16 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PB16 periph A */
							 AT91_PIOB 17 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PB17 periph A */
300 301 302
					};
				};

303 304 305
				mmc0 {
					pinctrl_mmc0_slot0_clk_cmd_dat0: mmc0_slot0_clk_cmd_dat0-0 {
						atmel,pins =
306 307 308
							<AT91_PIOA 17 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA17 periph A */
							 AT91_PIOA 16 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PA16 periph A with pullup */
							 AT91_PIOA 15 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PA15 periph A with pullup */
309 310 311 312
					};

					pinctrl_mmc0_slot0_dat1_3: mmc0_slot0_dat1_3-0 {
						atmel,pins =
313 314 315
							<AT91_PIOA 18 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PA18 periph A with pullup */
							 AT91_PIOA 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP	/* PA19 periph A with pullup */
							 AT91_PIOA 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;	/* PA20 periph A with pullup */
316 317 318 319 320 321
					};
				};

				mmc1 {
					pinctrl_mmc1_slot0_clk_cmd_dat0: mmc1_slot0_clk_cmd_dat0-0 {
						atmel,pins =
322 323 324
							<AT91_PIOA 13 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA13 periph B */
							 AT91_PIOA 12 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* PA12 periph B with pullup */
							 AT91_PIOA 11 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>;	/* PA11 periph B with pullup */
325 326 327 328
					};

					pinctrl_mmc1_slot0_dat1_3: mmc1_slot0_dat1_3-0 {
						atmel,pins =
329 330 331
							<AT91_PIOA 2 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* PA2 periph B with pullup */
							 AT91_PIOA 3 AT91_PERIPH_B AT91_PINCTRL_PULL_UP	/* PA3 periph B with pullup */
							 AT91_PIOA 4 AT91_PERIPH_B AT91_PINCTRL_PULL_UP>;	/* PA4 periph B with pullup */
332 333 334
					};
				};

335 336 337
				ssc0 {
					pinctrl_ssc0_tx: ssc0_tx-0 {
						atmel,pins =
338 339 340
							<AT91_PIOA 24 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA24 periph B */
							 AT91_PIOA 25 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA25 periph B */
							 AT91_PIOA 26 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PA26 periph B */
341 342 343 344
					};

					pinctrl_ssc0_rx: ssc0_rx-0 {
						atmel,pins =
345 346 347
							<AT91_PIOA 27 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA27 periph B */
							 AT91_PIOA 28 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA28 periph B */
							 AT91_PIOA 29 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PA29 periph B */
348 349 350
					};
				};

351 352 353
				spi0 {
					pinctrl_spi0: spi0-0 {
						atmel,pins =
354 355 356
							<AT91_PIOA 11 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA11 periph A SPI0_MISO pin */
							 AT91_PIOA 12 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA12 periph A SPI0_MOSI pin */
							 AT91_PIOA 13 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA13 periph A SPI0_SPCK pin */
357 358 359 360 361 362
					};
				};

				spi1 {
					pinctrl_spi1: spi1-0 {
						atmel,pins =
363 364 365
							<AT91_PIOA 21 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA21 periph B SPI1_MISO pin */
							 AT91_PIOA 22 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PA22 periph B SPI1_MOSI pin */
							 AT91_PIOA 23 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PA23 periph B SPI1_SPCK pin */
366 367 368
					};
				};

369 370 371
				i2c0 {
					pinctrl_i2c0: i2c0-0 {
						atmel,pins =
372 373
							<AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_NONE	/* PA30 periph A I2C0 data */
							 AT91_PIOA 31 AT91_PERIPH_A AT91_PINCTRL_NONE>;	/* PA31 periph A I2C0 clock */
374 375 376 377 378 379
					};
				};

				i2c1 {
					pinctrl_i2c1: i2c1-0 {
						atmel,pins =
380 381
							<AT91_PIOC 0 AT91_PERIPH_C AT91_PINCTRL_NONE	/* PC0 periph C I2C1 data */
							 AT91_PIOC 1 AT91_PERIPH_C AT91_PINCTRL_NONE>;	/* PC1 periph C I2C1 clock */
382 383 384 385 386 387
					};
				};

				i2c2 {
					pinctrl_i2c2: i2c2-0 {
						atmel,pins =
388 389
							<AT91_PIOB 4 AT91_PERIPH_B AT91_PINCTRL_NONE	/* PB4 periph B I2C2 data */
							 AT91_PIOB 5 AT91_PERIPH_B AT91_PINCTRL_NONE>;	/* PB5 periph B I2C2 clock */
390 391 392
					};
				};

393 394 395
				i2c_gpio0 {
					pinctrl_i2c_gpio0: i2c_gpio0-0 {
						atmel,pins =
396 397
							<AT91_PIOA 30 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE	/* PA30 gpio multidrive I2C0 data */
							 AT91_PIOA 31 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>;	/* PA31 gpio multidrive I2C0 clock */
398 399 400 401 402 403
					};
				};

				i2c_gpio1 {
					pinctrl_i2c_gpio1: i2c_gpio1-0 {
						atmel,pins =
404 405
							<AT91_PIOC 0 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE	/* PC0 gpio multidrive I2C1 data */
							 AT91_PIOC 1 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>;	/* PC1 gpio multidrive I2C1 clock */
406 407 408 409 410 411
					};
				};

				i2c_gpio2 {
					pinctrl_i2c_gpio2: i2c_gpio2-0 {
						atmel,pins =
412 413
							<AT91_PIOB 4 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE	/* PB4 gpio multidrive I2C2 data */
							 AT91_PIOB 5 AT91_PERIPH_GPIO AT91_PINCTRL_MULTI_DRIVE>;	/* PB5 gpio multidrive I2C2 clock */
414 415 416
					};
				};

417 418 419
				pioA: gpio@fffff400 {
					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
					reg = <0xfffff400 0x200>;
420
					interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
421 422 423 424 425 426 427 428 429
					#gpio-cells = <2>;
					gpio-controller;
					interrupt-controller;
					#interrupt-cells = <2>;
				};

				pioB: gpio@fffff600 {
					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
					reg = <0xfffff600 0x200>;
430
					interrupts = <2 IRQ_TYPE_LEVEL_HIGH 1>;
431 432
					#gpio-cells = <2>;
					gpio-controller;
433
					#gpio-lines = <19>;
434 435 436 437 438 439 440
					interrupt-controller;
					#interrupt-cells = <2>;
				};

				pioC: gpio@fffff800 {
					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
					reg = <0xfffff800 0x200>;
441
					interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
442 443 444 445 446 447 448 449 450
					#gpio-cells = <2>;
					gpio-controller;
					interrupt-controller;
					#interrupt-cells = <2>;
				};

				pioD: gpio@fffffa00 {
					compatible = "atmel,at91sam9x5-gpio", "atmel,at91rm9200-gpio";
					reg = <0xfffffa00 0x200>;
451
					interrupts = <3 IRQ_TYPE_LEVEL_HIGH 1>;
452 453
					#gpio-cells = <2>;
					gpio-controller;
454
					#gpio-lines = <22>;
455 456 457
					interrupt-controller;
					#interrupt-cells = <2>;
				};
458 459
			};

460 461 462
			ssc0: ssc@f0010000 {
				compatible = "atmel,at91sam9g45-ssc";
				reg = <0xf0010000 0x4000>;
463
				interrupts = <28 IRQ_TYPE_LEVEL_HIGH 5>;
464 465 466 467 468
				pinctrl-names = "default";
				pinctrl-0 = <&pinctrl_ssc0_tx &pinctrl_ssc0_rx>;
				status = "disabled";
			};

469 470 471
			mmc0: mmc@f0008000 {
				compatible = "atmel,hsmci";
				reg = <0xf0008000 0x600>;
472
				interrupts = <12 IRQ_TYPE_LEVEL_HIGH 0>;
473 474
				dmas = <&dma0 1 0>;
				dma-names = "rxtx";
475 476 477 478 479 480 481 482
				#address-cells = <1>;
				#size-cells = <0>;
				status = "disabled";
			};

			mmc1: mmc@f000c000 {
				compatible = "atmel,hsmci";
				reg = <0xf000c000 0x600>;
483
				interrupts = <26 IRQ_TYPE_LEVEL_HIGH 0>;
484 485
				dmas = <&dma1 1 0>;
				dma-names = "rxtx";
486 487 488 489 490
				#address-cells = <1>;
				#size-cells = <0>;
				status = "disabled";
			};

491 492 493
			dbgu: serial@fffff200 {
				compatible = "atmel,at91sam9260-usart";
				reg = <0xfffff200 0x200>;
494
				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
495 496
				pinctrl-names = "default";
				pinctrl-0 = <&pinctrl_dbgu>;
497 498 499 500 501 502
				status = "disabled";
			};

			usart0: serial@f801c000 {
				compatible = "atmel,at91sam9260-usart";
				reg = <0xf801c000 0x200>;
503
				interrupts = <5 IRQ_TYPE_LEVEL_HIGH 5>;
504
				pinctrl-names = "default";
505
				pinctrl-0 = <&pinctrl_usart0>;
506 507 508 509 510 511
				status = "disabled";
			};

			usart1: serial@f8020000 {
				compatible = "atmel,at91sam9260-usart";
				reg = <0xf8020000 0x200>;
512
				interrupts = <6 IRQ_TYPE_LEVEL_HIGH 5>;
513
				pinctrl-names = "default";
514
				pinctrl-0 = <&pinctrl_usart1>;
515 516 517 518 519 520
				status = "disabled";
			};

			usart2: serial@f8024000 {
				compatible = "atmel,at91sam9260-usart";
				reg = <0xf8024000 0x200>;
521
				interrupts = <7 IRQ_TYPE_LEVEL_HIGH 5>;
522
				pinctrl-names = "default";
523
				pinctrl-0 = <&pinctrl_usart2>;
524 525 526 527 528 529
				status = "disabled";
			};

			macb0: ethernet@f802c000 {
				compatible = "cdns,at32ap7000-macb", "cdns,macb";
				reg = <0xf802c000 0x100>;
530
				interrupts = <24 IRQ_TYPE_LEVEL_HIGH 3>;
531 532
				pinctrl-names = "default";
				pinctrl-0 = <&pinctrl_macb0_rmii>;
533 534 535 536 537 538
				status = "disabled";
			};

			macb1: ethernet@f8030000 {
				compatible = "cdns,at32ap7000-macb", "cdns,macb";
				reg = <0xf8030000 0x100>;
539
				interrupts = <27 IRQ_TYPE_LEVEL_HIGH 3>;
540 541
				status = "disabled";
			};
542

543 544 545
			i2c0: i2c@f8010000 {
				compatible = "atmel,at91sam9x5-i2c";
				reg = <0xf8010000 0x100>;
546
				interrupts = <9 IRQ_TYPE_LEVEL_HIGH 6>;
547 548 549
				dmas = <&dma0 1 7>,
				       <&dma0 1 8>;
				dma-names = "tx", "rx";
550 551
				#address-cells = <1>;
				#size-cells = <0>;
552 553
				pinctrl-names = "default";
				pinctrl-0 = <&pinctrl_i2c0>;
554 555 556 557 558 559
				status = "disabled";
			};

			i2c1: i2c@f8014000 {
				compatible = "atmel,at91sam9x5-i2c";
				reg = <0xf8014000 0x100>;
560
				interrupts = <10 IRQ_TYPE_LEVEL_HIGH 6>;
561 562 563
				dmas = <&dma1 1 5>,
				       <&dma1 1 6>;
				dma-names = "tx", "rx";
564 565
				#address-cells = <1>;
				#size-cells = <0>;
566 567
				pinctrl-names = "default";
				pinctrl-0 = <&pinctrl_i2c1>;
568 569 570 571 572 573
				status = "disabled";
			};

			i2c2: i2c@f8018000 {
				compatible = "atmel,at91sam9x5-i2c";
				reg = <0xf8018000 0x100>;
574
				interrupts = <11 IRQ_TYPE_LEVEL_HIGH 6>;
575 576 577
				dmas = <&dma0 1 9>,
				       <&dma0 1 10>;
				dma-names = "tx", "rx";
578 579
				#address-cells = <1>;
				#size-cells = <0>;
580 581
				pinctrl-names = "default";
				pinctrl-0 = <&pinctrl_i2c2>;
582 583 584
				status = "disabled";
			};

585 586 587
			adc0: adc@f804c000 {
				compatible = "atmel,at91sam9260-adc";
				reg = <0xf804c000 0x100>;
588
				interrupts = <19 IRQ_TYPE_LEVEL_HIGH 0>;
589 590 591 592 593 594 595 596 597
				atmel,adc-use-external;
				atmel,adc-channels-used = <0xffff>;
				atmel,adc-vref = <3300>;
				atmel,adc-num-channels = <12>;
				atmel,adc-startup-time = <40>;
				atmel,adc-channel-base = <0x50>;
				atmel,adc-drdy-mask = <0x1000000>;
				atmel,adc-status-register = <0x30>;
				atmel,adc-trigger-register = <0xc0>;
598 599 600
				atmel,adc-res = <8 10>;
				atmel,adc-res-names = "lowres", "highres";
				atmel,adc-use-res = "highres";
601 602 603 604 605 606 607 608 609 610 611 612 613 614 615 616 617 618 619 620 621 622 623 624

				trigger@0 {
					trigger-name = "external-rising";
					trigger-value = <0x1>;
					trigger-external;
				};

				trigger@1 {
					trigger-name = "external-falling";
					trigger-value = <0x2>;
					trigger-external;
				};

				trigger@2 {
					trigger-name = "external-any";
					trigger-value = <0x3>;
					trigger-external;
				};

				trigger@3 {
					trigger-name = "continuous";
					trigger-value = <0x6>;
				};
			};
625 626 627 628 629 630

			spi0: spi@f0000000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "atmel,at91rm9200-spi";
				reg = <0xf0000000 0x100>;
631
				interrupts = <13 IRQ_TYPE_LEVEL_HIGH 3>;
632 633
				pinctrl-names = "default";
				pinctrl-0 = <&pinctrl_spi0>;
634 635 636 637 638 639 640 641
				status = "disabled";
			};

			spi1: spi@f0004000 {
				#address-cells = <1>;
				#size-cells = <0>;
				compatible = "atmel,at91rm9200-spi";
				reg = <0xf0004000 0x100>;
642
				interrupts = <14 IRQ_TYPE_LEVEL_HIGH 3>;
643 644
				pinctrl-names = "default";
				pinctrl-0 = <&pinctrl_spi1>;
645 646
				status = "disabled";
			};
647

648
			rtc@fffffeb0 {
649
				compatible = "atmel,at91sam9x5-rtc";
650
				reg = <0xfffffeb0 0x40>;
651
				interrupts = <1 IRQ_TYPE_LEVEL_HIGH 7>;
652 653
				status = "disabled";
			};
654
		};
655 656 657 658 659 660

		nand0: nand@40000000 {
			compatible = "atmel,at91rm9200-nand";
			#address-cells = <1>;
			#size-cells = <1>;
			reg = <0x40000000 0x10000000
661 662 663
			       0xffffe000 0x600		/* PMECC Registers */
			       0xffffe600 0x200		/* PMECC Error Location Registers */
			       0x00108000 0x18000	/* PMECC looup table in ROM code  */
664
			      >;
665
			atmel,pmecc-lookup-table-offset = <0x0 0x8000>;
666 667
			atmel,nand-addr-offset = <21>;
			atmel,nand-cmd-offset = <22>;
668 669
			pinctrl-names = "default";
			pinctrl-0 = <&pinctrl_nand>;
670 671
			gpios = <&pioD 5 GPIO_ACTIVE_HIGH
				 &pioD 4 GPIO_ACTIVE_HIGH
672 673 674 675
				 0
				>;
			status = "disabled";
		};
676 677 678 679

		usb0: ohci@00600000 {
			compatible = "atmel,at91rm9200-ohci", "usb-ohci";
			reg = <0x00600000 0x100000>;
680
			interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
681 682
			status = "disabled";
		};
683 684 685 686

		usb1: ehci@00700000 {
			compatible = "atmel,at91sam9g45-ehci", "usb-ehci";
			reg = <0x00700000 0x100000>;
687
			interrupts = <22 IRQ_TYPE_LEVEL_HIGH 2>;
688 689
			status = "disabled";
		};
690
	};
691 692 693

	i2c@0 {
		compatible = "i2c-gpio";
694 695
		gpios = <&pioA 30 GPIO_ACTIVE_HIGH /* sda */
			 &pioA 31 GPIO_ACTIVE_HIGH /* scl */
696 697 698 699 700 701
			>;
		i2c-gpio,sda-open-drain;
		i2c-gpio,scl-open-drain;
		i2c-gpio,delay-us = <2>;	/* ~100 kHz */
		#address-cells = <1>;
		#size-cells = <0>;
702 703
		pinctrl-names = "default";
		pinctrl-0 = <&pinctrl_i2c_gpio0>;
704 705 706 707 708
		status = "disabled";
	};

	i2c@1 {
		compatible = "i2c-gpio";
709 710
		gpios = <&pioC 0 GPIO_ACTIVE_HIGH /* sda */
			 &pioC 1 GPIO_ACTIVE_HIGH /* scl */
711 712 713 714 715 716
			>;
		i2c-gpio,sda-open-drain;
		i2c-gpio,scl-open-drain;
		i2c-gpio,delay-us = <2>;	/* ~100 kHz */
		#address-cells = <1>;
		#size-cells = <0>;
717 718
		pinctrl-names = "default";
		pinctrl-0 = <&pinctrl_i2c_gpio1>;
719 720 721 722 723
		status = "disabled";
	};

	i2c@2 {
		compatible = "i2c-gpio";
724 725
		gpios = <&pioB 4 GPIO_ACTIVE_HIGH /* sda */
			 &pioB 5 GPIO_ACTIVE_HIGH /* scl */
726 727 728 729 730 731
			>;
		i2c-gpio,sda-open-drain;
		i2c-gpio,scl-open-drain;
		i2c-gpio,delay-us = <2>;	/* ~100 kHz */
		#address-cells = <1>;
		#size-cells = <0>;
732 733
		pinctrl-names = "default";
		pinctrl-0 = <&pinctrl_i2c_gpio2>;
734 735
		status = "disabled";
	};
736
};