pciehp_hpc.c 23.9 KB
Newer Older
L
Linus Torvalds 已提交
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25
/*
 * PCI Express PCI Hot Plug Driver
 *
 * Copyright (C) 1995,2001 Compaq Computer Corporation
 * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
 * Copyright (C) 2001 IBM Corp.
 * Copyright (C) 2003-2004 Intel Corporation
 *
 * All rights reserved.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; either version 2 of the License, or (at
 * your option) any later version.
 *
 * This program is distributed in the hope that it will be useful, but
 * WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
 * NON INFRINGEMENT.  See the GNU General Public License for more
 * details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
 *
26
 * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
L
Linus Torvalds 已提交
27 28 29 30 31 32
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/types.h>
33 34 35
#include <linux/signal.h>
#include <linux/jiffies.h>
#include <linux/timer.h>
L
Linus Torvalds 已提交
36
#include <linux/pci.h>
A
Andrew Morton 已提交
37
#include <linux/interrupt.h>
38
#include <linux/time.h>
A
Andrew Morton 已提交
39

L
Linus Torvalds 已提交
40 41 42
#include "../pci.h"
#include "pciehp.h"

K
Kenji Kaneshige 已提交
43 44
static atomic_t pciehp_num_controllers = ATOMIC_INIT(0);

45 46
static inline int pciehp_readw(struct controller *ctrl, int reg, u16 *value)
{
47
	struct pci_dev *dev = ctrl->pcie->port;
K
Kenji Kaneshige 已提交
48
	return pci_read_config_word(dev, pci_pcie_cap(dev) + reg, value);
49 50 51 52
}

static inline int pciehp_readl(struct controller *ctrl, int reg, u32 *value)
{
53
	struct pci_dev *dev = ctrl->pcie->port;
K
Kenji Kaneshige 已提交
54
	return pci_read_config_dword(dev, pci_pcie_cap(dev) + reg, value);
55 56 57 58
}

static inline int pciehp_writew(struct controller *ctrl, int reg, u16 value)
{
59
	struct pci_dev *dev = ctrl->pcie->port;
K
Kenji Kaneshige 已提交
60
	return pci_write_config_word(dev, pci_pcie_cap(dev) + reg, value);
61 62 63 64
}

static inline int pciehp_writel(struct controller *ctrl, int reg, u32 value)
{
65
	struct pci_dev *dev = ctrl->pcie->port;
K
Kenji Kaneshige 已提交
66
	return pci_write_config_dword(dev, pci_pcie_cap(dev) + reg, value);
67
}
L
Linus Torvalds 已提交
68 69 70

/* Power Control Command */
#define POWER_ON	0
71
#define POWER_OFF	PCI_EXP_SLTCTL_PCC
L
Linus Torvalds 已提交
72

73 74
static irqreturn_t pcie_isr(int irq, void *dev_id);
static void start_int_poll_timer(struct controller *ctrl, int sec);
L
Linus Torvalds 已提交
75 76

/* This is the interrupt polling timeout function. */
77
static void int_poll_timeout(unsigned long data)
L
Linus Torvalds 已提交
78
{
79
	struct controller *ctrl = (struct controller *)data;
L
Linus Torvalds 已提交
80 81

	/* Poll for interrupt events.  regs == NULL => polling */
82
	pcie_isr(0, ctrl);
L
Linus Torvalds 已提交
83

84
	init_timer(&ctrl->poll_timer);
L
Linus Torvalds 已提交
85
	if (!pciehp_poll_time)
86
		pciehp_poll_time = 2; /* default polling interval is 2 sec */
L
Linus Torvalds 已提交
87

88
	start_int_poll_timer(ctrl, pciehp_poll_time);
L
Linus Torvalds 已提交
89 90 91
}

/* This function starts the interrupt polling timer. */
92
static void start_int_poll_timer(struct controller *ctrl, int sec)
L
Linus Torvalds 已提交
93
{
94 95 96 97 98 99 100 101
	/* Clamp to sane value */
	if ((sec <= 0) || (sec > 60))
        	sec = 2;

	ctrl->poll_timer.function = &int_poll_timeout;
	ctrl->poll_timer.data = (unsigned long)ctrl;
	ctrl->poll_timer.expires = jiffies + sec * HZ;
	add_timer(&ctrl->poll_timer);
L
Linus Torvalds 已提交
102 103
}

K
Kenji Kaneshige 已提交
104 105
static inline int pciehp_request_irq(struct controller *ctrl)
{
106
	int retval, irq = ctrl->pcie->irq;
K
Kenji Kaneshige 已提交
107 108 109 110 111 112 113 114 115 116 117

	/* Install interrupt polling timer. Start with 10 sec delay */
	if (pciehp_poll_mode) {
		init_timer(&ctrl->poll_timer);
		start_int_poll_timer(ctrl, 10);
		return 0;
	}

	/* Installs the interrupt handler */
	retval = request_irq(irq, pcie_isr, IRQF_SHARED, MY_NAME, ctrl);
	if (retval)
118 119
		ctrl_err(ctrl, "Cannot get irq %d for the hotplug controller\n",
			 irq);
K
Kenji Kaneshige 已提交
120 121 122 123 124 125 126 127
	return retval;
}

static inline void pciehp_free_irq(struct controller *ctrl)
{
	if (pciehp_poll_mode)
		del_timer_sync(&ctrl->poll_timer);
	else
128
		free_irq(ctrl->pcie->irq, ctrl);
K
Kenji Kaneshige 已提交
129 130
}

131
static int pcie_poll_cmd(struct controller *ctrl)
132 133
{
	u16 slot_status;
134
	int err, timeout = 1000;
135

136 137 138 139
	err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
	if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
		pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
		return 1;
K
Kenji Kaneshige 已提交
140
	}
A
Adrian Bunk 已提交
141
	while (timeout > 0) {
142 143
		msleep(10);
		timeout -= 10;
144 145 146 147
		err = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
		if (!err && (slot_status & PCI_EXP_SLTSTA_CC)) {
			pciehp_writew(ctrl, PCI_EXP_SLTSTA, PCI_EXP_SLTSTA_CC);
			return 1;
K
Kenji Kaneshige 已提交
148
		}
149 150 151 152
	}
	return 0;	/* timeout */
}

153
static void pcie_wait_cmd(struct controller *ctrl, int poll)
154
{
155 156 157 158
	unsigned int msecs = pciehp_poll_mode ? 2500 : 1000;
	unsigned long timeout = msecs_to_jiffies(msecs);
	int rc;

159 160 161
	if (poll)
		rc = pcie_poll_cmd(ctrl);
	else
162
		rc = wait_event_timeout(ctrl->queue, !ctrl->cmd_busy, timeout);
163
	if (!rc)
164
		ctrl_dbg(ctrl, "Command not completed in 1000 msec\n");
165 166
}

167 168
/**
 * pcie_write_cmd - Issue controller command
169
 * @ctrl: controller to which the command is issued
170 171 172
 * @cmd:  command value written to slot control register
 * @mask: bitmask of slot control register to be modified
 */
173
static int pcie_write_cmd(struct controller *ctrl, u16 cmd, u16 mask)
L
Linus Torvalds 已提交
174 175 176
{
	int retval = 0;
	u16 slot_status;
177
	u16 slot_ctrl;
L
Linus Torvalds 已提交
178

179 180
	mutex_lock(&ctrl->ctrl_lock);

181
	retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
L
Linus Torvalds 已提交
182
	if (retval) {
183 184
		ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
			 __func__);
185
		goto out;
186 187
	}

188
	if (slot_status & PCI_EXP_SLTSTA_CC) {
K
Kenji Kaneshige 已提交
189 190 191 192 193 194
		if (!ctrl->no_cmd_complete) {
			/*
			 * After 1 sec and CMD_COMPLETED still not set, just
			 * proceed forward to issue the next command according
			 * to spec. Just print out the error message.
			 */
195
			ctrl_dbg(ctrl, "CMD_COMPLETED not clear after 1 sec\n");
K
Kenji Kaneshige 已提交
196 197 198 199 200 201
		} else if (!NO_CMD_CMPL(ctrl)) {
			/*
			 * This controller semms to notify of command completed
			 * event even though it supports none of power
			 * controller, attention led, power led and EMI.
			 */
202 203
			ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Need to "
				 "wait for command completed event.\n");
K
Kenji Kaneshige 已提交
204 205
			ctrl->no_cmd_complete = 0;
		} else {
206 207
			ctrl_dbg(ctrl, "Unexpected CMD_COMPLETED. Maybe "
				 "the controller is broken.\n");
K
Kenji Kaneshige 已提交
208
		}
L
Linus Torvalds 已提交
209 210
	}

211
	retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
L
Linus Torvalds 已提交
212
	if (retval) {
213
		ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
214
		goto out;
L
Linus Torvalds 已提交
215 216
	}

217
	slot_ctrl &= ~mask;
K
Kenji Kaneshige 已提交
218
	slot_ctrl |= (cmd & mask);
219
	ctrl->cmd_busy = 1;
220
	smp_mb();
221
	retval = pciehp_writew(ctrl, PCI_EXP_SLTCTL, slot_ctrl);
222
	if (retval)
223
		ctrl_err(ctrl, "Cannot write to SLOTCTRL register\n");
224

225 226 227
	/*
	 * Wait for command completion.
	 */
228 229 230 231 232 233 234
	if (!retval && !ctrl->no_cmd_complete) {
		int poll = 0;
		/*
		 * if hotplug interrupt is not enabled or command
		 * completed interrupt is not enabled, we need to poll
		 * command completed event.
		 */
235 236
		if (!(slot_ctrl & PCI_EXP_SLTCTL_HPIE) ||
		    !(slot_ctrl & PCI_EXP_SLTCTL_CCIE))
237
			poll = 1;
238
                pcie_wait_cmd(ctrl, poll);
239
	}
240 241
 out:
	mutex_unlock(&ctrl->ctrl_lock);
L
Linus Torvalds 已提交
242 243 244
	return retval;
}

245 246 247 248
static inline int check_link_active(struct controller *ctrl)
{
	u16 link_status;

249
	if (pciehp_readw(ctrl, PCI_EXP_LNKSTA, &link_status))
250
		return 0;
251
	return !!(link_status & PCI_EXP_LNKSTA_DLLLA);
252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268
}

static void pcie_wait_link_active(struct controller *ctrl)
{
	int timeout = 1000;

	if (check_link_active(ctrl))
		return;
	while (timeout > 0) {
		msleep(10);
		timeout -= 10;
		if (check_link_active(ctrl))
			return;
	}
	ctrl_dbg(ctrl, "Data Link Layer Link Active not set in 1000 msec\n");
}

K
Kenji Kaneshige 已提交
269
int pciehp_check_link_status(struct controller *ctrl)
L
Linus Torvalds 已提交
270 271 272 273
{
	u16 lnk_status;
	int retval = 0;

274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290
        /*
         * Data Link Layer Link Active Reporting must be capable for
         * hot-plug capable downstream port. But old controller might
         * not implement it. In this case, we wait for 1000 ms.
         */
        if (ctrl->link_active_reporting){
                /* Wait for Data Link Layer Link Active bit to be set */
                pcie_wait_link_active(ctrl);
                /*
                 * We must wait for 100 ms after the Data Link Layer
                 * Link Active bit reads 1b before initiating a
                 * configuration access to the hot added device.
                 */
                msleep(100);
        } else
                msleep(1000);

291
	retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
L
Linus Torvalds 已提交
292
	if (retval) {
293
		ctrl_err(ctrl, "Cannot read LNKSTATUS register\n");
L
Linus Torvalds 已提交
294 295 296
		return retval;
	}

297
	ctrl_dbg(ctrl, "%s: lnk_status = %x\n", __func__, lnk_status);
298 299
	if ((lnk_status & PCI_EXP_LNKSTA_LT) ||
	    !(lnk_status & PCI_EXP_LNKSTA_NLW)) {
300
		ctrl_err(ctrl, "Link Training Error occurs \n");
L
Linus Torvalds 已提交
301 302 303 304 305 306 307
		retval = -1;
		return retval;
	}

	return retval;
}

K
Kenji Kaneshige 已提交
308
int pciehp_get_attention_status(struct slot *slot, u8 *status)
L
Linus Torvalds 已提交
309
{
310
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
311 312 313 314
	u16 slot_ctrl;
	u8 atten_led_state;
	int retval = 0;

315
	retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
L
Linus Torvalds 已提交
316
	if (retval) {
317
		ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
L
Linus Torvalds 已提交
318 319 320
		return retval;
	}

K
Kenji Kaneshige 已提交
321 322
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x, value read %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
L
Linus Torvalds 已提交
323

324
	atten_led_state = (slot_ctrl & PCI_EXP_SLTCTL_AIC) >> 6;
L
Linus Torvalds 已提交
325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346

	switch (atten_led_state) {
	case 0:
		*status = 0xFF;	/* Reserved */
		break;
	case 1:
		*status = 1;	/* On */
		break;
	case 2:
		*status = 2;	/* Blink */
		break;
	case 3:
		*status = 0;	/* Off */
		break;
	default:
		*status = 0xFF;
		break;
	}

	return 0;
}

K
Kenji Kaneshige 已提交
347
int pciehp_get_power_status(struct slot *slot, u8 *status)
L
Linus Torvalds 已提交
348
{
349
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
350 351 352 353
	u16 slot_ctrl;
	u8 pwr_state;
	int	retval = 0;

354
	retval = pciehp_readw(ctrl, PCI_EXP_SLTCTL, &slot_ctrl);
L
Linus Torvalds 已提交
355
	if (retval) {
356
		ctrl_err(ctrl, "%s: Cannot read SLOTCTRL register\n", __func__);
L
Linus Torvalds 已提交
357 358
		return retval;
	}
K
Kenji Kaneshige 已提交
359 360
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x value read %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_ctrl);
L
Linus Torvalds 已提交
361

362
	pwr_state = (slot_ctrl & PCI_EXP_SLTCTL_PCC) >> 10;
L
Linus Torvalds 已提交
363 364 365 366 367 368

	switch (pwr_state) {
	case 0:
		*status = 1;
		break;
	case 1:
369
		*status = 0;
L
Linus Torvalds 已提交
370 371 372 373 374 375 376 377 378
		break;
	default:
		*status = 0xFF;
		break;
	}

	return retval;
}

K
Kenji Kaneshige 已提交
379
int pciehp_get_latch_status(struct slot *slot, u8 *status)
L
Linus Torvalds 已提交
380
{
381
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
382
	u16 slot_status;
383
	int retval;
L
Linus Torvalds 已提交
384

385
	retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
L
Linus Torvalds 已提交
386
	if (retval) {
387 388
		ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
			 __func__);
L
Linus Torvalds 已提交
389 390
		return retval;
	}
391
	*status = !!(slot_status & PCI_EXP_SLTSTA_MRLSS);
L
Linus Torvalds 已提交
392 393 394
	return 0;
}

K
Kenji Kaneshige 已提交
395
int pciehp_get_adapter_status(struct slot *slot, u8 *status)
L
Linus Torvalds 已提交
396
{
397
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
398
	u16 slot_status;
399
	int retval;
L
Linus Torvalds 已提交
400

401
	retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
L
Linus Torvalds 已提交
402
	if (retval) {
403 404
		ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
			 __func__);
L
Linus Torvalds 已提交
405 406
		return retval;
	}
407
	*status = !!(slot_status & PCI_EXP_SLTSTA_PDS);
L
Linus Torvalds 已提交
408 409 410
	return 0;
}

K
Kenji Kaneshige 已提交
411
int pciehp_query_power_fault(struct slot *slot)
L
Linus Torvalds 已提交
412
{
413
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
414
	u16 slot_status;
415
	int retval;
L
Linus Torvalds 已提交
416

417
	retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
L
Linus Torvalds 已提交
418
	if (retval) {
419
		ctrl_err(ctrl, "Cannot check for power fault\n");
L
Linus Torvalds 已提交
420 421
		return retval;
	}
422
	return !!(slot_status & PCI_EXP_SLTSTA_PFD);
L
Linus Torvalds 已提交
423 424
}

K
Kenji Kaneshige 已提交
425
int pciehp_set_attention_status(struct slot *slot, u8 value)
L
Linus Torvalds 已提交
426
{
427
	struct controller *ctrl = slot->ctrl;
428 429
	u16 slot_cmd;
	u16 cmd_mask;
L
Linus Torvalds 已提交
430

431
	cmd_mask = PCI_EXP_SLTCTL_AIC;
L
Linus Torvalds 已提交
432
	switch (value) {
433 434 435 436 437 438 439 440 441 442 443
	case 0 :	/* turn off */
		slot_cmd = 0x00C0;
		break;
	case 1:		/* turn on */
		slot_cmd = 0x0040;
		break;
	case 2:		/* turn blink */
		slot_cmd = 0x0080;
		break;
	default:
		return -EINVAL;
L
Linus Torvalds 已提交
444
	}
K
Kenji Kaneshige 已提交
445 446
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
447
	return pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
L
Linus Torvalds 已提交
448 449
}

K
Kenji Kaneshige 已提交
450
void pciehp_green_led_on(struct slot *slot)
L
Linus Torvalds 已提交
451
{
452
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
453
	u16 slot_cmd;
454
	u16 cmd_mask;
455

456
	slot_cmd = 0x0100;
457
	cmd_mask = PCI_EXP_SLTCTL_PIC;
458
	pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
K
Kenji Kaneshige 已提交
459 460
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
L
Linus Torvalds 已提交
461 462
}

K
Kenji Kaneshige 已提交
463
void pciehp_green_led_off(struct slot *slot)
L
Linus Torvalds 已提交
464
{
465
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
466
	u16 slot_cmd;
467
	u16 cmd_mask;
L
Linus Torvalds 已提交
468

469
	slot_cmd = 0x0300;
470
	cmd_mask = PCI_EXP_SLTCTL_PIC;
471
	pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
K
Kenji Kaneshige 已提交
472 473
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
L
Linus Torvalds 已提交
474 475
}

K
Kenji Kaneshige 已提交
476
void pciehp_green_led_blink(struct slot *slot)
L
Linus Torvalds 已提交
477
{
478
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
479
	u16 slot_cmd;
480
	u16 cmd_mask;
481

482
	slot_cmd = 0x0200;
483
	cmd_mask = PCI_EXP_SLTCTL_PIC;
484
	pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
K
Kenji Kaneshige 已提交
485 486
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
L
Linus Torvalds 已提交
487 488
}

K
Kenji Kaneshige 已提交
489
int pciehp_power_on_slot(struct slot * slot)
L
Linus Torvalds 已提交
490
{
491
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
492
	u16 slot_cmd;
493 494
	u16 cmd_mask;
	u16 slot_status;
495
	u16 lnk_status;
L
Linus Torvalds 已提交
496 497
	int retval = 0;

498
	/* Clear sticky power-fault bit from previous power failures */
499
	retval = pciehp_readw(ctrl, PCI_EXP_SLTSTA, &slot_status);
500
	if (retval) {
501 502
		ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS register\n",
			 __func__);
503 504
		return retval;
	}
505
	slot_status &= PCI_EXP_SLTSTA_PFD;
506
	if (slot_status) {
507
		retval = pciehp_writew(ctrl, PCI_EXP_SLTSTA, slot_status);
508
		if (retval) {
509 510 511
			ctrl_err(ctrl,
				 "%s: Cannot write to SLOTSTATUS register\n",
				 __func__);
512 513 514
			return retval;
		}
	}
515
	ctrl->power_fault_detected = 0;
L
Linus Torvalds 已提交
516

517
	slot_cmd = POWER_ON;
518
	cmd_mask = PCI_EXP_SLTCTL_PCC;
519
	retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
L
Linus Torvalds 已提交
520
	if (retval) {
521
		ctrl_err(ctrl, "Write %x command failed!\n", slot_cmd);
522
		return retval;
L
Linus Torvalds 已提交
523
	}
K
Kenji Kaneshige 已提交
524 525
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
L
Linus Torvalds 已提交
526

527 528 529 530 531 532 533 534
	retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
	if (retval) {
		ctrl_err(ctrl, "%s: Cannot read LNKSTA register\n",
				__func__);
		return retval;
	}
	pcie_update_link_speed(ctrl->pcie->port->subordinate, lnk_status);

L
Linus Torvalds 已提交
535 536 537
	return retval;
}

K
Kenji Kaneshige 已提交
538
int pciehp_power_off_slot(struct slot * slot)
L
Linus Torvalds 已提交
539
{
540
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
541
	u16 slot_cmd;
542
	u16 cmd_mask;
543
	int retval;
544

545
	slot_cmd = POWER_OFF;
546
	cmd_mask = PCI_EXP_SLTCTL_PCC;
547
	retval = pcie_write_cmd(ctrl, slot_cmd, cmd_mask);
L
Linus Torvalds 已提交
548
	if (retval) {
549
		ctrl_err(ctrl, "Write command failed!\n");
550
		return retval;
L
Linus Torvalds 已提交
551
	}
K
Kenji Kaneshige 已提交
552 553
	ctrl_dbg(ctrl, "%s: SLOTCTRL %x write cmd %x\n", __func__,
		 pci_pcie_cap(ctrl->pcie->port) + PCI_EXP_SLTCTL, slot_cmd);
554
	return 0;
L
Linus Torvalds 已提交
555 556
}

557
static irqreturn_t pcie_isr(int irq, void *dev_id)
L
Linus Torvalds 已提交
558
{
559
	struct controller *ctrl = (struct controller *)dev_id;
560
	struct slot *slot = ctrl->slot;
561
	u16 detected, intr_loc;
L
Linus Torvalds 已提交
562

563 564 565 566 567 568 569
	/*
	 * In order to guarantee that all interrupt events are
	 * serviced, we need to re-inspect Slot Status register after
	 * clearing what is presumed to be the last pending interrupt.
	 */
	intr_loc = 0;
	do {
570
		if (pciehp_readw(ctrl, PCI_EXP_SLTSTA, &detected)) {
571 572
			ctrl_err(ctrl, "%s: Cannot read SLOTSTATUS\n",
				 __func__);
L
Linus Torvalds 已提交
573 574 575
			return IRQ_NONE;
		}

576 577 578
		detected &= (PCI_EXP_SLTSTA_ABP | PCI_EXP_SLTSTA_PFD |
			     PCI_EXP_SLTSTA_MRLSC | PCI_EXP_SLTSTA_PDC |
			     PCI_EXP_SLTSTA_CC);
579
		detected &= ~intr_loc;
580 581
		intr_loc |= detected;
		if (!intr_loc)
L
Linus Torvalds 已提交
582
			return IRQ_NONE;
583
		if (detected && pciehp_writew(ctrl, PCI_EXP_SLTSTA, intr_loc)) {
584 585
			ctrl_err(ctrl, "%s: Cannot write to SLOTSTATUS\n",
				 __func__);
L
Linus Torvalds 已提交
586 587
			return IRQ_NONE;
		}
588
	} while (detected);
589

590
	ctrl_dbg(ctrl, "%s: intr_loc %x\n", __func__, intr_loc);
591

592
	/* Check Command Complete Interrupt Pending */
593
	if (intr_loc & PCI_EXP_SLTSTA_CC) {
594
		ctrl->cmd_busy = 0;
595
		smp_mb();
596
		wake_up(&ctrl->queue);
L
Linus Torvalds 已提交
597 598
	}

599
	if (!(intr_loc & ~PCI_EXP_SLTSTA_CC))
600 601
		return IRQ_HANDLED;

602
	/* Check MRL Sensor Changed */
603
	if (intr_loc & PCI_EXP_SLTSTA_MRLSC)
604
		pciehp_handle_switch_change(slot);
605

606
	/* Check Attention Button Pressed */
607
	if (intr_loc & PCI_EXP_SLTSTA_ABP)
608
		pciehp_handle_attention_button(slot);
609

610
	/* Check Presence Detect Changed */
611
	if (intr_loc & PCI_EXP_SLTSTA_PDC)
612
		pciehp_handle_presence_change(slot);
613

614
	/* Check Power Fault Detected */
615 616
	if ((intr_loc & PCI_EXP_SLTSTA_PFD) && !ctrl->power_fault_detected) {
		ctrl->power_fault_detected = 1;
617
		pciehp_handle_power_fault(slot);
618
	}
L
Linus Torvalds 已提交
619 620 621
	return IRQ_HANDLED;
}

K
Kenji Kaneshige 已提交
622
int pciehp_get_max_lnk_width(struct slot *slot,
623
				 enum pcie_link_width *value)
L
Linus Torvalds 已提交
624
{
625
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
626 627 628 629
	enum pcie_link_width lnk_wdth;
	u32	lnk_cap;
	int retval = 0;

630
	retval = pciehp_readl(ctrl, PCI_EXP_LNKCAP, &lnk_cap);
L
Linus Torvalds 已提交
631
	if (retval) {
632
		ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
L
Linus Torvalds 已提交
633 634 635
		return retval;
	}

636
	switch ((lnk_cap & PCI_EXP_LNKSTA_NLW) >> 4){
L
Linus Torvalds 已提交
637 638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666
	case 0:
		lnk_wdth = PCIE_LNK_WIDTH_RESRV;
		break;
	case 1:
		lnk_wdth = PCIE_LNK_X1;
		break;
	case 2:
		lnk_wdth = PCIE_LNK_X2;
		break;
	case 4:
		lnk_wdth = PCIE_LNK_X4;
		break;
	case 8:
		lnk_wdth = PCIE_LNK_X8;
		break;
	case 12:
		lnk_wdth = PCIE_LNK_X12;
		break;
	case 16:
		lnk_wdth = PCIE_LNK_X16;
		break;
	case 32:
		lnk_wdth = PCIE_LNK_X32;
		break;
	default:
		lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
		break;
	}

	*value = lnk_wdth;
667
	ctrl_dbg(ctrl, "Max link width = %d\n", lnk_wdth);
K
Kenji Kaneshige 已提交
668

L
Linus Torvalds 已提交
669 670 671
	return retval;
}

K
Kenji Kaneshige 已提交
672
int pciehp_get_cur_lnk_width(struct slot *slot,
673
				 enum pcie_link_width *value)
L
Linus Torvalds 已提交
674
{
675
	struct controller *ctrl = slot->ctrl;
L
Linus Torvalds 已提交
676 677 678 679
	enum pcie_link_width lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
	int retval = 0;
	u16 lnk_status;

680
	retval = pciehp_readw(ctrl, PCI_EXP_LNKSTA, &lnk_status);
L
Linus Torvalds 已提交
681
	if (retval) {
682 683
		ctrl_err(ctrl, "%s: Cannot read LNKSTATUS register\n",
			 __func__);
L
Linus Torvalds 已提交
684 685
		return retval;
	}
686

687
	switch ((lnk_status & PCI_EXP_LNKSTA_NLW) >> 4){
L
Linus Torvalds 已提交
688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706 707 708 709 710 711 712 713 714 715 716 717
	case 0:
		lnk_wdth = PCIE_LNK_WIDTH_RESRV;
		break;
	case 1:
		lnk_wdth = PCIE_LNK_X1;
		break;
	case 2:
		lnk_wdth = PCIE_LNK_X2;
		break;
	case 4:
		lnk_wdth = PCIE_LNK_X4;
		break;
	case 8:
		lnk_wdth = PCIE_LNK_X8;
		break;
	case 12:
		lnk_wdth = PCIE_LNK_X12;
		break;
	case 16:
		lnk_wdth = PCIE_LNK_X16;
		break;
	case 32:
		lnk_wdth = PCIE_LNK_X32;
		break;
	default:
		lnk_wdth = PCIE_LNK_WIDTH_UNKNOWN;
		break;
	}

	*value = lnk_wdth;
718
	ctrl_dbg(ctrl, "Current link width = %d\n", lnk_wdth);
K
Kenji Kaneshige 已提交
719

L
Linus Torvalds 已提交
720 721 722
	return retval;
}

723
int pcie_enable_notification(struct controller *ctrl)
M
Mark Lord 已提交
724
{
725
	u16 cmd, mask;
L
Linus Torvalds 已提交
726

727 728 729 730 731 732 733 734 735 736
	/*
	 * TBD: Power fault detected software notification support.
	 *
	 * Power fault detected software notification is not enabled
	 * now, because it caused power fault detected interrupt storm
	 * on some machines. On those machines, power fault detected
	 * bit in the slot status register was set again immediately
	 * when it is cleared in the interrupt service routine, and
	 * next power fault detected interrupt was notified again.
	 */
737
	cmd = PCI_EXP_SLTCTL_PDCE;
738
	if (ATTN_BUTTN(ctrl))
739
		cmd |= PCI_EXP_SLTCTL_ABPE;
740
	if (MRL_SENS(ctrl))
741
		cmd |= PCI_EXP_SLTCTL_MRLSCE;
742
	if (!pciehp_poll_mode)
743
		cmd |= PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE;
744

745 746 747
	mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
		PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
		PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE);
748 749

	if (pcie_write_cmd(ctrl, cmd, mask)) {
750
		ctrl_err(ctrl, "Cannot enable software notification\n");
751
		return -1;
L
Linus Torvalds 已提交
752
	}
753 754 755 756 757 758
	return 0;
}

static void pcie_disable_notification(struct controller *ctrl)
{
	u16 mask;
759 760
	mask = (PCI_EXP_SLTCTL_PDCE | PCI_EXP_SLTCTL_ABPE |
		PCI_EXP_SLTCTL_MRLSCE | PCI_EXP_SLTCTL_PFDE |
761 762
		PCI_EXP_SLTCTL_HPIE | PCI_EXP_SLTCTL_CCIE |
		PCI_EXP_SLTCTL_DLLSCE);
763
	if (pcie_write_cmd(ctrl, 0, mask))
764
		ctrl_warn(ctrl, "Cannot disable software notification\n");
765 766
}

767
int pcie_init_notification(struct controller *ctrl)
768 769 770 771 772 773 774
{
	if (pciehp_request_irq(ctrl))
		return -1;
	if (pcie_enable_notification(ctrl)) {
		pciehp_free_irq(ctrl);
		return -1;
	}
775
	ctrl->notification_enabled = 1;
776 777 778 779 780
	return 0;
}

static void pcie_shutdown_notification(struct controller *ctrl)
{
781 782 783 784 785
	if (ctrl->notification_enabled) {
		pcie_disable_notification(ctrl);
		pciehp_free_irq(ctrl);
		ctrl->notification_enabled = 0;
	}
786 787 788 789 790 791 792 793 794 795 796 797 798
}

static int pcie_init_slot(struct controller *ctrl)
{
	struct slot *slot;

	slot = kzalloc(sizeof(*slot), GFP_KERNEL);
	if (!slot)
		return -ENOMEM;

	slot->ctrl = ctrl;
	mutex_init(&slot->lock);
	INIT_DELAYED_WORK(&slot->work, pciehp_queue_pushbutton_work);
799
	ctrl->slot = slot;
L
Linus Torvalds 已提交
800 801
	return 0;
}
802

803 804
static void pcie_cleanup_slot(struct controller *ctrl)
{
805
	struct slot *slot = ctrl->slot;
806 807 808 809 810 811
	cancel_delayed_work(&slot->work);
	flush_scheduled_work();
	flush_workqueue(pciehp_wq);
	kfree(slot);
}

K
Kenji Kaneshige 已提交
812
static inline void dbg_ctrl(struct controller *ctrl)
813
{
K
Kenji Kaneshige 已提交
814 815
	int i;
	u16 reg16;
816
	struct pci_dev *pdev = ctrl->pcie->port;
817

K
Kenji Kaneshige 已提交
818 819
	if (!pciehp_debug)
		return;
820

821 822 823 824 825 826 827 828 829
	ctrl_info(ctrl, "Hotplug Controller:\n");
	ctrl_info(ctrl, "  Seg/Bus/Dev/Func/IRQ : %s IRQ %d\n",
		  pci_name(pdev), pdev->irq);
	ctrl_info(ctrl, "  Vendor ID            : 0x%04x\n", pdev->vendor);
	ctrl_info(ctrl, "  Device ID            : 0x%04x\n", pdev->device);
	ctrl_info(ctrl, "  Subsystem ID         : 0x%04x\n",
		  pdev->subsystem_device);
	ctrl_info(ctrl, "  Subsystem Vendor ID  : 0x%04x\n",
		  pdev->subsystem_vendor);
K
Kenji Kaneshige 已提交
830 831
	ctrl_info(ctrl, "  PCIe Cap offset      : 0x%02x\n",
		  pci_pcie_cap(pdev));
K
Kenji Kaneshige 已提交
832 833 834
	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
		if (!pci_resource_len(pdev, i))
			continue;
835 836
		ctrl_info(ctrl, "  PCI resource [%d]     : %pR\n",
			  i, &pdev->resource[i]);
837
	}
838
	ctrl_info(ctrl, "Slot Capabilities      : 0x%08x\n", ctrl->slot_cap);
839
	ctrl_info(ctrl, "  Physical Slot Number : %d\n", PSN(ctrl));
840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855
	ctrl_info(ctrl, "  Attention Button     : %3s\n",
		  ATTN_BUTTN(ctrl) ? "yes" : "no");
	ctrl_info(ctrl, "  Power Controller     : %3s\n",
		  POWER_CTRL(ctrl) ? "yes" : "no");
	ctrl_info(ctrl, "  MRL Sensor           : %3s\n",
		  MRL_SENS(ctrl)   ? "yes" : "no");
	ctrl_info(ctrl, "  Attention Indicator  : %3s\n",
		  ATTN_LED(ctrl)   ? "yes" : "no");
	ctrl_info(ctrl, "  Power Indicator      : %3s\n",
		  PWR_LED(ctrl)    ? "yes" : "no");
	ctrl_info(ctrl, "  Hot-Plug Surprise    : %3s\n",
		  HP_SUPR_RM(ctrl) ? "yes" : "no");
	ctrl_info(ctrl, "  EMI Present          : %3s\n",
		  EMI(ctrl)        ? "yes" : "no");
	ctrl_info(ctrl, "  Command Completed    : %3s\n",
		  NO_CMD_CMPL(ctrl) ? "no" : "yes");
856
	pciehp_readw(ctrl, PCI_EXP_SLTSTA, &reg16);
857
	ctrl_info(ctrl, "Slot Status            : 0x%04x\n", reg16);
858
	pciehp_readw(ctrl, PCI_EXP_SLTCTL, &reg16);
859
	ctrl_info(ctrl, "Slot Control           : 0x%04x\n", reg16);
K
Kenji Kaneshige 已提交
860
}
861

862
struct controller *pcie_init(struct pcie_device *dev)
K
Kenji Kaneshige 已提交
863
{
864
	struct controller *ctrl;
865
	u32 slot_cap, link_cap;
K
Kenji Kaneshige 已提交
866
	struct pci_dev *pdev = dev->port;
867

868 869
	ctrl = kzalloc(sizeof(*ctrl), GFP_KERNEL);
	if (!ctrl) {
870
		dev_err(&dev->device, "%s: Out of memory\n", __func__);
871 872
		goto abort;
	}
873
	ctrl->pcie = dev;
K
Kenji Kaneshige 已提交
874
	if (!pci_pcie_cap(pdev)) {
875
		ctrl_err(ctrl, "Cannot find PCI Express capability\n");
876
		goto abort_ctrl;
877
	}
878
	if (pciehp_readl(ctrl, PCI_EXP_SLTCAP, &slot_cap)) {
879
		ctrl_err(ctrl, "Cannot read SLOTCAP register\n");
880
		goto abort_ctrl;
881 882
	}

K
Kenji Kaneshige 已提交
883
	ctrl->slot_cap = slot_cap;
884 885
	mutex_init(&ctrl->ctrl_lock);
	init_waitqueue_head(&ctrl->queue);
K
Kenji Kaneshige 已提交
886
	dbg_ctrl(ctrl);
K
Kenji Kaneshige 已提交
887 888 889 890 891 892 893 894 895
	/*
	 * Controller doesn't notify of command completion if the "No
	 * Command Completed Support" bit is set in Slot Capability
	 * register or the controller supports none of power
	 * controller, attention led, power led and EMI.
	 */
	if (NO_CMD_CMPL(ctrl) ||
	    !(POWER_CTRL(ctrl) | ATTN_LED(ctrl) | PWR_LED(ctrl) | EMI(ctrl)))
	    ctrl->no_cmd_complete = 1;
896

897
        /* Check if Data Link Layer Link Active Reporting is implemented */
898
        if (pciehp_readl(ctrl, PCI_EXP_LNKCAP, &link_cap)) {
899 900 901
                ctrl_err(ctrl, "%s: Cannot read LNKCAP register\n", __func__);
                goto abort_ctrl;
        }
902
        if (link_cap & PCI_EXP_LNKCAP_DLLLARC) {
903 904 905 906
                ctrl_dbg(ctrl, "Link Active Reporting supported\n");
                ctrl->link_active_reporting = 1;
        }

907
	/* Clear all remaining event bits in Slot Status register */
908
	if (pciehp_writew(ctrl, PCI_EXP_SLTSTA, 0x1f))
909
		goto abort_ctrl;
910

911 912
	/* Disable sotfware notification */
	pcie_disable_notification(ctrl);
M
Mark Lord 已提交
913 914 915 916 917 918 919

	/*
	 * If this is the first controller to be initialized,
	 * initialize the pciehp work queue
	 */
	if (atomic_add_return(1, &pciehp_num_controllers) == 1) {
		pciehp_wq = create_singlethread_workqueue("pciehpd");
920 921
		if (!pciehp_wq)
			goto abort_ctrl;
M
Mark Lord 已提交
922 923
	}

924 925 926
	ctrl_info(ctrl, "HPC vendor_id %x device_id %x ss_vid %x ss_did %x\n",
		  pdev->vendor, pdev->device, pdev->subsystem_vendor,
		  pdev->subsystem_device);
927 928 929

	if (pcie_init_slot(ctrl))
		goto abort_ctrl;
K
Kenji Kaneshige 已提交
930

931 932 933 934
	return ctrl;

abort_ctrl:
	kfree(ctrl);
935
abort:
936 937 938
	return NULL;
}

K
Kenji Kaneshige 已提交
939
void pciehp_release_ctrl(struct controller *ctrl)
940 941 942 943 944 945 946 947 948 949
{
	pcie_shutdown_notification(ctrl);
	pcie_cleanup_slot(ctrl);
	/*
	 * If this is the last controller to be released, destroy the
	 * pciehp work queue
	 */
	if (atomic_dec_and_test(&pciehp_num_controllers))
		destroy_workqueue(pciehp_wq);
	kfree(ctrl);
950
}