sh_eth.c 71.8 KB
Newer Older
S
Sergei Shtylyov 已提交
1
/*  SuperH Ethernet device driver
2
 *
3
 *  Copyright (C) 2014  Renesas Electronics Corporation
4
 *  Copyright (C) 2006-2012 Nobuhiro Iwamatsu
5 6
 *  Copyright (C) 2008-2014 Renesas Solutions Corp.
 *  Copyright (C) 2013-2014 Cogent Embedded, Inc.
B
Ben Dooks 已提交
7
 *  Copyright (C) 2014 Codethink Limited
8 9 10 11 12 13 14 15 16 17 18 19 20 21
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms and conditions of the GNU General Public License,
 *  version 2, as published by the Free Software Foundation.
 *
 *  This program is distributed in the hope it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  The full GNU General Public License is included in this distribution in
 *  the file called "COPYING".
 */

Y
Yoshihiro Shimoda 已提交
22 23 24
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/spinlock.h>
25
#include <linux/interrupt.h>
26 27 28 29 30 31
#include <linux/dma-mapping.h>
#include <linux/etherdevice.h>
#include <linux/delay.h>
#include <linux/platform_device.h>
#include <linux/mdio-bitbang.h>
#include <linux/netdevice.h>
32 33 34 35
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_irq.h>
#include <linux/of_net.h>
36 37 38
#include <linux/phy.h>
#include <linux/cache.h>
#include <linux/io.h>
39
#include <linux/pm_runtime.h>
40
#include <linux/slab.h>
41
#include <linux/ethtool.h>
42
#include <linux/if_vlan.h>
43
#include <linux/clk.h>
44
#include <linux/sh_eth.h>
B
Ben Dooks 已提交
45
#include <linux/of_mdio.h>
46 47 48

#include "sh_eth.h"

49 50 51 52 53 54
#define SH_ETH_DEF_MSG_ENABLE \
		(NETIF_MSG_LINK	| \
		NETIF_MSG_TIMER	| \
		NETIF_MSG_RX_ERR| \
		NETIF_MSG_TX_ERR)

55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152
static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
	[EDSR]		= 0x0000,
	[EDMR]		= 0x0400,
	[EDTRR]		= 0x0408,
	[EDRRR]		= 0x0410,
	[EESR]		= 0x0428,
	[EESIPR]	= 0x0430,
	[TDLAR]		= 0x0010,
	[TDFAR]		= 0x0014,
	[TDFXR]		= 0x0018,
	[TDFFR]		= 0x001c,
	[RDLAR]		= 0x0030,
	[RDFAR]		= 0x0034,
	[RDFXR]		= 0x0038,
	[RDFFR]		= 0x003c,
	[TRSCER]	= 0x0438,
	[RMFCR]		= 0x0440,
	[TFTR]		= 0x0448,
	[FDR]		= 0x0450,
	[RMCR]		= 0x0458,
	[RPADIR]	= 0x0460,
	[FCFTR]		= 0x0468,
	[CSMR]		= 0x04E4,

	[ECMR]		= 0x0500,
	[ECSR]		= 0x0510,
	[ECSIPR]	= 0x0518,
	[PIR]		= 0x0520,
	[PSR]		= 0x0528,
	[PIPR]		= 0x052c,
	[RFLR]		= 0x0508,
	[APR]		= 0x0554,
	[MPR]		= 0x0558,
	[PFTCR]		= 0x055c,
	[PFRCR]		= 0x0560,
	[TPAUSER]	= 0x0564,
	[GECMR]		= 0x05b0,
	[BCULR]		= 0x05b4,
	[MAHR]		= 0x05c0,
	[MALR]		= 0x05c8,
	[TROCR]		= 0x0700,
	[CDCR]		= 0x0708,
	[LCCR]		= 0x0710,
	[CEFCR]		= 0x0740,
	[FRECR]		= 0x0748,
	[TSFRCR]	= 0x0750,
	[TLFRCR]	= 0x0758,
	[RFCR]		= 0x0760,
	[CERCR]		= 0x0768,
	[CEECR]		= 0x0770,
	[MAFCR]		= 0x0778,
	[RMII_MII]	= 0x0790,

	[ARSTR]		= 0x0000,
	[TSU_CTRST]	= 0x0004,
	[TSU_FWEN0]	= 0x0010,
	[TSU_FWEN1]	= 0x0014,
	[TSU_FCM]	= 0x0018,
	[TSU_BSYSL0]	= 0x0020,
	[TSU_BSYSL1]	= 0x0024,
	[TSU_PRISL0]	= 0x0028,
	[TSU_PRISL1]	= 0x002c,
	[TSU_FWSL0]	= 0x0030,
	[TSU_FWSL1]	= 0x0034,
	[TSU_FWSLC]	= 0x0038,
	[TSU_QTAG0]	= 0x0040,
	[TSU_QTAG1]	= 0x0044,
	[TSU_FWSR]	= 0x0050,
	[TSU_FWINMK]	= 0x0054,
	[TSU_ADQT0]	= 0x0048,
	[TSU_ADQT1]	= 0x004c,
	[TSU_VTAG0]	= 0x0058,
	[TSU_VTAG1]	= 0x005c,
	[TSU_ADSBSY]	= 0x0060,
	[TSU_TEN]	= 0x0064,
	[TSU_POST1]	= 0x0070,
	[TSU_POST2]	= 0x0074,
	[TSU_POST3]	= 0x0078,
	[TSU_POST4]	= 0x007c,
	[TSU_ADRH0]	= 0x0100,
	[TSU_ADRL0]	= 0x0104,
	[TSU_ADRH31]	= 0x01f8,
	[TSU_ADRL31]	= 0x01fc,

	[TXNLCR0]	= 0x0080,
	[TXALCR0]	= 0x0084,
	[RXNLCR0]	= 0x0088,
	[RXALCR0]	= 0x008c,
	[FWNLCR0]	= 0x0090,
	[FWALCR0]	= 0x0094,
	[TXNLCR1]	= 0x00a0,
	[TXALCR1]	= 0x00a0,
	[RXNLCR1]	= 0x00a8,
	[RXALCR1]	= 0x00ac,
	[FWNLCR1]	= 0x00b0,
	[FWALCR1]	= 0x00b4,
};

S
Simon Horman 已提交
153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211
static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
	[EDSR]		= 0x0000,
	[EDMR]		= 0x0400,
	[EDTRR]		= 0x0408,
	[EDRRR]		= 0x0410,
	[EESR]		= 0x0428,
	[EESIPR]	= 0x0430,
	[TDLAR]		= 0x0010,
	[TDFAR]		= 0x0014,
	[TDFXR]		= 0x0018,
	[TDFFR]		= 0x001c,
	[RDLAR]		= 0x0030,
	[RDFAR]		= 0x0034,
	[RDFXR]		= 0x0038,
	[RDFFR]		= 0x003c,
	[TRSCER]	= 0x0438,
	[RMFCR]		= 0x0440,
	[TFTR]		= 0x0448,
	[FDR]		= 0x0450,
	[RMCR]		= 0x0458,
	[RPADIR]	= 0x0460,
	[FCFTR]		= 0x0468,
	[CSMR]		= 0x04E4,

	[ECMR]		= 0x0500,
	[RFLR]		= 0x0508,
	[ECSR]		= 0x0510,
	[ECSIPR]	= 0x0518,
	[PIR]		= 0x0520,
	[APR]		= 0x0554,
	[MPR]		= 0x0558,
	[PFTCR]		= 0x055c,
	[PFRCR]		= 0x0560,
	[TPAUSER]	= 0x0564,
	[MAHR]		= 0x05c0,
	[MALR]		= 0x05c8,
	[CEFCR]		= 0x0740,
	[FRECR]		= 0x0748,
	[TSFRCR]	= 0x0750,
	[TLFRCR]	= 0x0758,
	[RFCR]		= 0x0760,
	[MAFCR]		= 0x0778,

	[ARSTR]		= 0x0000,
	[TSU_CTRST]	= 0x0004,
	[TSU_VTAG0]	= 0x0058,
	[TSU_ADSBSY]	= 0x0060,
	[TSU_TEN]	= 0x0064,
	[TSU_ADRH0]	= 0x0100,
	[TSU_ADRL0]	= 0x0104,
	[TSU_ADRH31]	= 0x01f8,
	[TSU_ADRL31]	= 0x01fc,

	[TXNLCR0]	= 0x0080,
	[TXALCR0]	= 0x0084,
	[RXNLCR0]	= 0x0088,
	[RXALCR0]	= 0x008C,
};

212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252
static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
	[ECMR]		= 0x0300,
	[RFLR]		= 0x0308,
	[ECSR]		= 0x0310,
	[ECSIPR]	= 0x0318,
	[PIR]		= 0x0320,
	[PSR]		= 0x0328,
	[RDMLR]		= 0x0340,
	[IPGR]		= 0x0350,
	[APR]		= 0x0354,
	[MPR]		= 0x0358,
	[RFCF]		= 0x0360,
	[TPAUSER]	= 0x0364,
	[TPAUSECR]	= 0x0368,
	[MAHR]		= 0x03c0,
	[MALR]		= 0x03c8,
	[TROCR]		= 0x03d0,
	[CDCR]		= 0x03d4,
	[LCCR]		= 0x03d8,
	[CNDCR]		= 0x03dc,
	[CEFCR]		= 0x03e4,
	[FRECR]		= 0x03e8,
	[TSFRCR]	= 0x03ec,
	[TLFRCR]	= 0x03f0,
	[RFCR]		= 0x03f4,
	[MAFCR]		= 0x03f8,

	[EDMR]		= 0x0200,
	[EDTRR]		= 0x0208,
	[EDRRR]		= 0x0210,
	[TDLAR]		= 0x0218,
	[RDLAR]		= 0x0220,
	[EESR]		= 0x0228,
	[EESIPR]	= 0x0230,
	[TRSCER]	= 0x0238,
	[RMFCR]		= 0x0240,
	[TFTR]		= 0x0248,
	[FDR]		= 0x0250,
	[RMCR]		= 0x0258,
	[TFUCR]		= 0x0264,
	[RFOCR]		= 0x0268,
253
	[RMIIMODE]      = 0x026c,
254 255 256 257
	[FCFTR]		= 0x0270,
	[TRIMD]		= 0x027c,
};

258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310
static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
	[ECMR]		= 0x0100,
	[RFLR]		= 0x0108,
	[ECSR]		= 0x0110,
	[ECSIPR]	= 0x0118,
	[PIR]		= 0x0120,
	[PSR]		= 0x0128,
	[RDMLR]		= 0x0140,
	[IPGR]		= 0x0150,
	[APR]		= 0x0154,
	[MPR]		= 0x0158,
	[TPAUSER]	= 0x0164,
	[RFCF]		= 0x0160,
	[TPAUSECR]	= 0x0168,
	[BCFRR]		= 0x016c,
	[MAHR]		= 0x01c0,
	[MALR]		= 0x01c8,
	[TROCR]		= 0x01d0,
	[CDCR]		= 0x01d4,
	[LCCR]		= 0x01d8,
	[CNDCR]		= 0x01dc,
	[CEFCR]		= 0x01e4,
	[FRECR]		= 0x01e8,
	[TSFRCR]	= 0x01ec,
	[TLFRCR]	= 0x01f0,
	[RFCR]		= 0x01f4,
	[MAFCR]		= 0x01f8,
	[RTRATE]	= 0x01fc,

	[EDMR]		= 0x0000,
	[EDTRR]		= 0x0008,
	[EDRRR]		= 0x0010,
	[TDLAR]		= 0x0018,
	[RDLAR]		= 0x0020,
	[EESR]		= 0x0028,
	[EESIPR]	= 0x0030,
	[TRSCER]	= 0x0038,
	[RMFCR]		= 0x0040,
	[TFTR]		= 0x0048,
	[FDR]		= 0x0050,
	[RMCR]		= 0x0058,
	[TFUCR]		= 0x0064,
	[RFOCR]		= 0x0068,
	[FCFTR]		= 0x0070,
	[RPADIR]	= 0x0078,
	[TRIMD]		= 0x007c,
	[RBWAR]		= 0x00c8,
	[RDFAR]		= 0x00cc,
	[TBRAR]		= 0x00d4,
	[TDFAR]		= 0x00d8,
};

static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331
	[EDMR]		= 0x0000,
	[EDTRR]		= 0x0004,
	[EDRRR]		= 0x0008,
	[TDLAR]		= 0x000c,
	[RDLAR]		= 0x0010,
	[EESR]		= 0x0014,
	[EESIPR]	= 0x0018,
	[TRSCER]	= 0x001c,
	[RMFCR]		= 0x0020,
	[TFTR]		= 0x0024,
	[FDR]		= 0x0028,
	[RMCR]		= 0x002c,
	[EDOCR]		= 0x0030,
	[FCFTR]		= 0x0034,
	[RPADIR]	= 0x0038,
	[TRIMD]		= 0x003c,
	[RBWAR]		= 0x0040,
	[RDFAR]		= 0x0044,
	[TBRAR]		= 0x004c,
	[TDFAR]		= 0x0050,

332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377 378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397 398
	[ECMR]		= 0x0160,
	[ECSR]		= 0x0164,
	[ECSIPR]	= 0x0168,
	[PIR]		= 0x016c,
	[MAHR]		= 0x0170,
	[MALR]		= 0x0174,
	[RFLR]		= 0x0178,
	[PSR]		= 0x017c,
	[TROCR]		= 0x0180,
	[CDCR]		= 0x0184,
	[LCCR]		= 0x0188,
	[CNDCR]		= 0x018c,
	[CEFCR]		= 0x0194,
	[FRECR]		= 0x0198,
	[TSFRCR]	= 0x019c,
	[TLFRCR]	= 0x01a0,
	[RFCR]		= 0x01a4,
	[MAFCR]		= 0x01a8,
	[IPGR]		= 0x01b4,
	[APR]		= 0x01b8,
	[MPR]		= 0x01bc,
	[TPAUSER]	= 0x01c4,
	[BCFR]		= 0x01cc,

	[ARSTR]		= 0x0000,
	[TSU_CTRST]	= 0x0004,
	[TSU_FWEN0]	= 0x0010,
	[TSU_FWEN1]	= 0x0014,
	[TSU_FCM]	= 0x0018,
	[TSU_BSYSL0]	= 0x0020,
	[TSU_BSYSL1]	= 0x0024,
	[TSU_PRISL0]	= 0x0028,
	[TSU_PRISL1]	= 0x002c,
	[TSU_FWSL0]	= 0x0030,
	[TSU_FWSL1]	= 0x0034,
	[TSU_FWSLC]	= 0x0038,
	[TSU_QTAGM0]	= 0x0040,
	[TSU_QTAGM1]	= 0x0044,
	[TSU_ADQT0]	= 0x0048,
	[TSU_ADQT1]	= 0x004c,
	[TSU_FWSR]	= 0x0050,
	[TSU_FWINMK]	= 0x0054,
	[TSU_ADSBSY]	= 0x0060,
	[TSU_TEN]	= 0x0064,
	[TSU_POST1]	= 0x0070,
	[TSU_POST2]	= 0x0074,
	[TSU_POST3]	= 0x0078,
	[TSU_POST4]	= 0x007c,

	[TXNLCR0]	= 0x0080,
	[TXALCR0]	= 0x0084,
	[RXNLCR0]	= 0x0088,
	[RXALCR0]	= 0x008c,
	[FWNLCR0]	= 0x0090,
	[FWALCR0]	= 0x0094,
	[TXNLCR1]	= 0x00a0,
	[TXALCR1]	= 0x00a0,
	[RXNLCR1]	= 0x00a8,
	[RXALCR1]	= 0x00ac,
	[FWNLCR1]	= 0x00b0,
	[FWALCR1]	= 0x00b4,

	[TSU_ADRH0]	= 0x0100,
	[TSU_ADRL0]	= 0x0104,
	[TSU_ADRL31]	= 0x01fc,
};

399
static bool sh_eth_is_gether(struct sh_eth_private *mdp)
400
{
401
	return mdp->reg_offset == sh_eth_offset_gigabit;
402 403
}

S
Simon Horman 已提交
404 405 406 407 408
static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
{
	return mdp->reg_offset == sh_eth_offset_fast_rz;
}

409
static void sh_eth_select_mii(struct net_device *ndev)
410 411 412 413 414 415 416 417 418 419 420 421 422 423 424
{
	u32 value = 0x0;
	struct sh_eth_private *mdp = netdev_priv(ndev);

	switch (mdp->phy_interface) {
	case PHY_INTERFACE_MODE_GMII:
		value = 0x2;
		break;
	case PHY_INTERFACE_MODE_MII:
		value = 0x1;
		break;
	case PHY_INTERFACE_MODE_RMII:
		value = 0x0;
		break;
	default:
425 426
		netdev_warn(ndev,
			    "PHY interface mode was not setup. Set to MII.\n");
427 428 429 430 431 432 433
		value = 0x1;
		break;
	}

	sh_eth_write(ndev, value, RMII_MII);
}

434
static void sh_eth_set_duplex(struct net_device *ndev)
435 436 437 438
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	if (mdp->duplex) /* Full */
439
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
440
	else		/* Half */
441
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
442 443
}

444
/* There is CPU dependent code */
445
static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
446 447
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
448

449 450 451 452 453 454 455 456 457 458 459 460
	switch (mdp->speed) {
	case 10: /* 10BASE */
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
		break;
	case 100:/* 100BASE */
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
		break;
	default:
		break;
	}
}

S
Sergei Shtylyov 已提交
461
/* R8A7778/9 */
462
static struct sh_eth_cpu_data r8a777x_data = {
463
	.set_duplex	= sh_eth_set_duplex,
464
	.set_rate	= sh_eth_set_rate_r8a777x,
465

466 467
	.register_type	= SH_ETH_REG_FAST_RCAR,

468 469 470 471 472
	.ecsr_value	= ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
	.ecsipr_value	= ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
	.eesipr_value	= 0x01ff009f,

	.tx_check	= EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
473 474 475
	.eesr_err_check	= EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
			  EESR_ECI,
476
	.fdr_value	= 0x00000f0f,
477 478 479 480 481 482 483

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
};

S
Sergei Shtylyov 已提交
484 485
/* R8A7790/1 */
static struct sh_eth_cpu_data r8a779x_data = {
486 487 488
	.set_duplex	= sh_eth_set_duplex,
	.set_rate	= sh_eth_set_rate_r8a777x,

489 490
	.register_type	= SH_ETH_REG_FAST_RCAR,

491 492 493 494 495
	.ecsr_value	= ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
	.ecsipr_value	= ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
	.eesipr_value	= 0x01ff009f,

	.tx_check	= EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
496 497 498
	.eesr_err_check	= EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
			  EESR_ECI,
499
	.fdr_value	= 0x00000f0f,
500 501 502 503 504 505

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
	.rmiimode	= 1,
506
	.shift_rd0	= 1,
507 508
};

509
static void sh_eth_set_rate_sh7724(struct net_device *ndev)
510 511
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
512 513 514

	switch (mdp->speed) {
	case 10: /* 10BASE */
515
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
516 517
		break;
	case 100:/* 100BASE */
518
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
519 520 521 522 523 524 525
		break;
	default:
		break;
	}
}

/* SH7724 */
526
static struct sh_eth_cpu_data sh7724_data = {
527
	.set_duplex	= sh_eth_set_duplex,
528
	.set_rate	= sh_eth_set_rate_sh7724,
529

530 531
	.register_type	= SH_ETH_REG_FAST_SH4,

532 533
	.ecsr_value	= ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
	.ecsipr_value	= ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
534
	.eesipr_value	= 0x01ff009f,
535 536

	.tx_check	= EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
537 538 539
	.eesr_err_check	= EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
			  EESR_ECI,
540

541 542
	.trscer_err_mask = DESC_I_RINT8,

543 544 545 546
	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
547 548
	.rpadir		= 1,
	.rpadir_value	= 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
549
};
550

551
static void sh_eth_set_rate_sh7757(struct net_device *ndev)
552 553 554 555 556
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	switch (mdp->speed) {
	case 10: /* 10BASE */
557
		sh_eth_write(ndev, 0, RTRATE);
558 559
		break;
	case 100:/* 100BASE */
560
		sh_eth_write(ndev, 1, RTRATE);
561 562 563 564 565 566 567
		break;
	default:
		break;
	}
}

/* SH7757 */
568 569 570
static struct sh_eth_cpu_data sh7757_data = {
	.set_duplex	= sh_eth_set_duplex,
	.set_rate	= sh_eth_set_rate_sh7757,
571

572 573
	.register_type	= SH_ETH_REG_FAST_SH4,

574 575 576
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
577 578 579
	.eesr_err_check	= EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
			  EESR_ECI,
580

581
	.irq_flags	= IRQF_SHARED,
582 583 584 585 586
	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
	.no_ade		= 1,
587 588
	.rpadir		= 1,
	.rpadir_value   = 2 << 16,
589
};
590

591
#define SH_GIGA_ETH_BASE	0xfee00000UL
592 593 594 595 596
#define GIGA_MALR(port)		(SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
#define GIGA_MAHR(port)		(SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
static void sh_eth_chip_reset_giga(struct net_device *ndev)
{
	int i;
597
	u32 mahr[2], malr[2];
598 599 600

	/* save MAHR and MALR */
	for (i = 0; i < 2; i++) {
Y
Yoshihiro Shimoda 已提交
601 602
		malr[i] = ioread32((void *)GIGA_MALR(i));
		mahr[i] = ioread32((void *)GIGA_MAHR(i));
603 604 605
	}

	/* reset device */
Y
Yoshihiro Shimoda 已提交
606
	iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
607 608 609 610
	mdelay(1);

	/* restore MAHR and MALR */
	for (i = 0; i < 2; i++) {
Y
Yoshihiro Shimoda 已提交
611 612
		iowrite32(malr[i], (void *)GIGA_MALR(i));
		iowrite32(mahr[i], (void *)GIGA_MAHR(i));
613 614 615 616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635
	}
}

static void sh_eth_set_rate_giga(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	switch (mdp->speed) {
	case 10: /* 10BASE */
		sh_eth_write(ndev, 0x00000000, GECMR);
		break;
	case 100:/* 100BASE */
		sh_eth_write(ndev, 0x00000010, GECMR);
		break;
	case 1000: /* 1000BASE */
		sh_eth_write(ndev, 0x00000020, GECMR);
		break;
	default:
		break;
	}
}

/* SH7757(GETHERC) */
636
static struct sh_eth_cpu_data sh7757_data_giga = {
637
	.chip_reset	= sh_eth_chip_reset_giga,
638
	.set_duplex	= sh_eth_set_duplex,
639 640
	.set_rate	= sh_eth_set_rate_giga,

641 642
	.register_type	= SH_ETH_REG_GIGABIT,

643 644 645 646 647
	.ecsr_value	= ECSR_ICD | ECSR_MPD,
	.ecsipr_value	= ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_TC1 | EESR_FTC,
648 649 650
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
			  EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
			  EESR_TDE | EESR_ECI,
651 652
	.fdr_value	= 0x0000072f,

653
	.irq_flags	= IRQF_SHARED,
654 655 656 657 658 659 660 661 662
	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.bculr		= 1,
	.hw_swap	= 1,
	.rpadir		= 1,
	.rpadir_value   = 2 << 16,
	.no_trimd	= 1,
	.no_ade		= 1,
663
	.tsu		= 1,
664 665
};

666 667
static void sh_eth_chip_reset(struct net_device *ndev)
{
668 669
	struct sh_eth_private *mdp = netdev_priv(ndev);

670
	/* reset device */
671
	sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
672 673 674
	mdelay(1);
}

675
static void sh_eth_set_rate_gether(struct net_device *ndev)
676 677 678 679 680
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	switch (mdp->speed) {
	case 10: /* 10BASE */
681
		sh_eth_write(ndev, GECMR_10, GECMR);
682 683
		break;
	case 100:/* 100BASE */
684
		sh_eth_write(ndev, GECMR_100, GECMR);
685 686
		break;
	case 1000: /* 1000BASE */
687
		sh_eth_write(ndev, GECMR_1000, GECMR);
688 689 690 691 692 693
		break;
	default:
		break;
	}
}

694 695
/* SH7734 */
static struct sh_eth_cpu_data sh7734_data = {
696 697
	.chip_reset	= sh_eth_chip_reset,
	.set_duplex	= sh_eth_set_duplex,
698 699
	.set_rate	= sh_eth_set_rate_gether,

700 701
	.register_type	= SH_ETH_REG_GIGABIT,

702 703 704 705 706
	.ecsr_value	= ECSR_ICD | ECSR_MPD,
	.ecsipr_value	= ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_TC1 | EESR_FTC,
707 708 709
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
			  EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
			  EESR_TDE | EESR_ECI,
710 711 712 713 714 715 716 717 718 719 720 721 722 723 724 725 726 727

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.bculr		= 1,
	.hw_swap	= 1,
	.no_trimd	= 1,
	.no_ade		= 1,
	.tsu		= 1,
	.hw_crc		= 1,
	.select_mii	= 1,
};

/* SH7763 */
static struct sh_eth_cpu_data sh7763_data = {
	.chip_reset	= sh_eth_chip_reset,
	.set_duplex	= sh_eth_set_duplex,
	.set_rate	= sh_eth_set_rate_gether,
728

729 730
	.register_type	= SH_ETH_REG_GIGABIT,

731 732 733 734 735
	.ecsr_value	= ECSR_ICD | ECSR_MPD,
	.ecsipr_value	= ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_TC1 | EESR_FTC,
S
Sergei Shtylyov 已提交
736 737
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
738 739 740 741 742 743 744 745 746
			  EESR_ECI,

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.bculr		= 1,
	.hw_swap	= 1,
	.no_trimd	= 1,
	.no_ade		= 1,
747
	.tsu		= 1,
748
	.irq_flags	= IRQF_SHARED,
749 750
};

751
static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
752 753 754 755 756 757 758
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	/* reset device */
	sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
	mdelay(1);

759
	sh_eth_select_mii(ndev);
760 761 762
}

/* R8A7740 */
763 764
static struct sh_eth_cpu_data r8a7740_data = {
	.chip_reset	= sh_eth_chip_reset_r8a7740,
765
	.set_duplex	= sh_eth_set_duplex,
766
	.set_rate	= sh_eth_set_rate_gether,
767

768 769
	.register_type	= SH_ETH_REG_GIGABIT,

770 771 772 773 774
	.ecsr_value	= ECSR_ICD | ECSR_MPD,
	.ecsipr_value	= ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_TC1 | EESR_FTC,
775 776 777
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
			  EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
			  EESR_TDE | EESR_ECI,
778
	.fdr_value	= 0x0000070f,
779 780 781 782 783 784

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.bculr		= 1,
	.hw_swap	= 1,
785 786
	.rpadir		= 1,
	.rpadir_value   = 2 << 16,
787 788 789
	.no_trimd	= 1,
	.no_ade		= 1,
	.tsu		= 1,
790
	.select_mii	= 1,
791
	.shift_rd0	= 1,
792 793
};

S
Simon Horman 已提交
794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824
/* R7S72100 */
static struct sh_eth_cpu_data r7s72100_data = {
	.chip_reset	= sh_eth_chip_reset,
	.set_duplex	= sh_eth_set_duplex,

	.register_type	= SH_ETH_REG_FAST_RZ,

	.ecsr_value	= ECSR_ICD,
	.ecsipr_value	= ECSIPR_ICDIP,
	.eesipr_value	= 0xff7f009f,

	.tx_check	= EESR_TC1 | EESR_FTC,
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
			  EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
			  EESR_TDE | EESR_ECI,
	.fdr_value	= 0x0000070f,

	.no_psr		= 1,
	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
	.rpadir		= 1,
	.rpadir_value   = 2 << 16,
	.no_trimd	= 1,
	.no_ade		= 1,
	.hw_crc		= 1,
	.tsu		= 1,
	.shift_rd0	= 1,
};

825
static struct sh_eth_cpu_data sh7619_data = {
826 827
	.register_type	= SH_ETH_REG_FAST_SH3_SH2,

828 829 830 831 832 833 834
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
};
835 836

static struct sh_eth_cpu_data sh771x_data = {
837 838
	.register_type	= SH_ETH_REG_FAST_SH3_SH2,

839
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
840
	.tsu		= 1,
841 842 843 844 845 846 847 848 849 850 851
};

static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
{
	if (!cd->ecsr_value)
		cd->ecsr_value = DEFAULT_ECSR_INIT;

	if (!cd->ecsipr_value)
		cd->ecsipr_value = DEFAULT_ECSIPR_INIT;

	if (!cd->fcftr_value)
S
Sergei Shtylyov 已提交
852
		cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
853 854 855 856 857 858 859 860 861 862
				  DEFAULT_FIFO_F_D_RFD;

	if (!cd->fdr_value)
		cd->fdr_value = DEFAULT_FDR_INIT;

	if (!cd->tx_check)
		cd->tx_check = DEFAULT_TX_CHECK;

	if (!cd->eesr_err_check)
		cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
863 864 865

	if (!cd->trscer_err_mask)
		cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
866 867
}

868 869 870 871 872 873 874 875 876 877 878
static int sh_eth_check_reset(struct net_device *ndev)
{
	int ret = 0;
	int cnt = 100;

	while (cnt > 0) {
		if (!(sh_eth_read(ndev, EDMR) & 0x3))
			break;
		mdelay(1);
		cnt--;
	}
879
	if (cnt <= 0) {
880
		netdev_err(ndev, "Device reset failed\n");
881 882 883
		ret = -ETIMEDOUT;
	}
	return ret;
884
}
885 886 887 888 889 890

static int sh_eth_reset(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int ret = 0;

S
Simon Horman 已提交
891
	if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
892 893 894 895 896 897
		sh_eth_write(ndev, EDSR_ENALL, EDSR);
		sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
			     EDMR);

		ret = sh_eth_check_reset(ndev);
		if (ret)
898
			return ret;
899 900 901 902 903 904 905 906 907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922 923 924 925 926

		/* Table Init */
		sh_eth_write(ndev, 0x0, TDLAR);
		sh_eth_write(ndev, 0x0, TDFAR);
		sh_eth_write(ndev, 0x0, TDFXR);
		sh_eth_write(ndev, 0x0, TDFFR);
		sh_eth_write(ndev, 0x0, RDLAR);
		sh_eth_write(ndev, 0x0, RDFAR);
		sh_eth_write(ndev, 0x0, RDFXR);
		sh_eth_write(ndev, 0x0, RDFFR);

		/* Reset HW CRC register */
		if (mdp->cd->hw_crc)
			sh_eth_write(ndev, 0x0, CSMR);

		/* Select MII mode */
		if (mdp->cd->select_mii)
			sh_eth_select_mii(ndev);
	} else {
		sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
			     EDMR);
		mdelay(3);
		sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
			     EDMR);
	}

	return ret;
}
927 928 929

static void sh_eth_set_receive_align(struct sk_buff *skb)
{
930
	uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
931 932

	if (reserve)
933
		skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
934 935 936
}


937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959
/* CPU <-> EDMAC endian convert */
static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
{
	switch (mdp->edmac_endian) {
	case EDMAC_LITTLE_ENDIAN:
		return cpu_to_le32(x);
	case EDMAC_BIG_ENDIAN:
		return cpu_to_be32(x);
	}
	return x;
}

static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
{
	switch (mdp->edmac_endian) {
	case EDMAC_LITTLE_ENDIAN:
		return le32_to_cpu(x);
	case EDMAC_BIG_ENDIAN:
		return be32_to_cpu(x);
	}
	return x;
}

S
Sergei Shtylyov 已提交
960
/* Program the hardware MAC address from dev->dev_addr. */
961 962
static void update_mac_address(struct net_device *ndev)
{
963
	sh_eth_write(ndev,
S
Sergei Shtylyov 已提交
964 965
		     (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
		     (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
966
	sh_eth_write(ndev,
S
Sergei Shtylyov 已提交
967
		     (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
968 969
}

S
Sergei Shtylyov 已提交
970
/* Get MAC address from SuperH MAC address register
971 972 973 974 975 976
 *
 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
 * When you want use this device, you must set MAC address in bootloader.
 *
 */
977
static void read_mac_address(struct net_device *ndev, unsigned char *mac)
978
{
979
	if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
980
		memcpy(ndev->dev_addr, mac, ETH_ALEN);
981
	} else {
982 983 984 985 986 987
		ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
		ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
		ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
		ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
		ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
		ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
988
	}
989 990
}

991
static u32 sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
992
{
S
Simon Horman 已提交
993
	if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
994 995 996 997 998
		return EDTRR_TRNS_GETHER;
	else
		return EDTRR_TRNS_ETHER;
}

999
struct bb_info {
Y
Yoshihiro Shimoda 已提交
1000
	void (*set_gate)(void *addr);
1001
	struct mdiobb_ctrl ctrl;
Y
Yoshihiro Shimoda 已提交
1002
	void *addr;
1003 1004 1005 1006 1007 1008 1009
	u32 mmd_msk;/* MMD */
	u32 mdo_msk;
	u32 mdi_msk;
	u32 mdc_msk;
};

/* PHY bit set */
Y
Yoshihiro Shimoda 已提交
1010
static void bb_set(void *addr, u32 msk)
1011
{
Y
Yoshihiro Shimoda 已提交
1012
	iowrite32(ioread32(addr) | msk, addr);
1013 1014 1015
}

/* PHY bit clear */
Y
Yoshihiro Shimoda 已提交
1016
static void bb_clr(void *addr, u32 msk)
1017
{
Y
Yoshihiro Shimoda 已提交
1018
	iowrite32((ioread32(addr) & ~msk), addr);
1019 1020 1021
}

/* PHY bit read */
Y
Yoshihiro Shimoda 已提交
1022
static int bb_read(void *addr, u32 msk)
1023
{
Y
Yoshihiro Shimoda 已提交
1024
	return (ioread32(addr) & msk) != 0;
1025 1026 1027 1028 1029 1030
}

/* Data I/O pin control */
static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
{
	struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1031 1032 1033 1034

	if (bitbang->set_gate)
		bitbang->set_gate(bitbang->addr);

1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045
	if (bit)
		bb_set(bitbang->addr, bitbang->mmd_msk);
	else
		bb_clr(bitbang->addr, bitbang->mmd_msk);
}

/* Set bit data*/
static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
{
	struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);

1046 1047 1048
	if (bitbang->set_gate)
		bitbang->set_gate(bitbang->addr);

1049 1050 1051 1052 1053 1054 1055 1056 1057 1058
	if (bit)
		bb_set(bitbang->addr, bitbang->mdo_msk);
	else
		bb_clr(bitbang->addr, bitbang->mdo_msk);
}

/* Get bit data*/
static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
{
	struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1059 1060 1061 1062

	if (bitbang->set_gate)
		bitbang->set_gate(bitbang->addr);

1063 1064 1065 1066 1067 1068 1069 1070
	return bb_read(bitbang->addr, bitbang->mdi_msk);
}

/* MDC pin control */
static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
{
	struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);

1071 1072 1073
	if (bitbang->set_gate)
		bitbang->set_gate(bitbang->addr);

1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089 1090 1091 1092 1093 1094 1095 1096
	if (bit)
		bb_set(bitbang->addr, bitbang->mdc_msk);
	else
		bb_clr(bitbang->addr, bitbang->mdc_msk);
}

/* mdio bus control struct */
static struct mdiobb_ops bb_ops = {
	.owner = THIS_MODULE,
	.set_mdc = sh_mdc_ctrl,
	.set_mdio_dir = sh_mmd_ctrl,
	.set_mdio_data = sh_set_mdio,
	.get_mdio_data = sh_get_mdio,
};

/* free skb and descriptor buffer */
static void sh_eth_ring_free(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i;

	/* Free Rx skb ringbuffer */
	if (mdp->rx_skbuff) {
1097 1098
		for (i = 0; i < mdp->num_rx_ring; i++)
			dev_kfree_skb(mdp->rx_skbuff[i]);
1099 1100
	}
	kfree(mdp->rx_skbuff);
1101
	mdp->rx_skbuff = NULL;
1102 1103 1104

	/* Free Tx skb ringbuffer */
	if (mdp->tx_skbuff) {
1105 1106
		for (i = 0; i < mdp->num_tx_ring; i++)
			dev_kfree_skb(mdp->tx_skbuff[i]);
1107 1108
	}
	kfree(mdp->tx_skbuff);
1109
	mdp->tx_skbuff = NULL;
1110 1111 1112 1113 1114 1115 1116 1117 1118 1119
}

/* format skb and descriptor buffer */
static void sh_eth_ring_format(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i;
	struct sk_buff *skb;
	struct sh_eth_rxdesc *rxdesc = NULL;
	struct sh_eth_txdesc *txdesc = NULL;
1120 1121
	int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
	int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
1122
	int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN - 1;
1123

S
Sergei Shtylyov 已提交
1124 1125 1126 1127
	mdp->cur_rx = 0;
	mdp->cur_tx = 0;
	mdp->dirty_rx = 0;
	mdp->dirty_tx = 0;
1128 1129 1130 1131

	memset(mdp->rx_ring, 0, rx_ringsize);

	/* build Rx ring buffer */
1132
	for (i = 0; i < mdp->num_rx_ring; i++) {
1133 1134
		/* skb */
		mdp->rx_skbuff[i] = NULL;
1135
		skb = netdev_alloc_skb(ndev, skbuff_size);
1136 1137 1138
		mdp->rx_skbuff[i] = skb;
		if (skb == NULL)
			break;
1139 1140
		sh_eth_set_receive_align(skb);

1141 1142
		/* RX descriptor */
		rxdesc = &mdp->rx_ring[i];
1143 1144 1145 1146
		/* The size of the buffer is a multiple of 16 bytes. */
		rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
		dma_map_single(&ndev->dev, skb->data, rxdesc->buffer_length,
			       DMA_FROM_DEVICE);
1147
		rxdesc->addr = virt_to_phys(skb->data);
1148
		rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
1149

1150 1151
		/* Rx descriptor address set */
		if (i == 0) {
1152
			sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
S
Simon Horman 已提交
1153 1154
			if (sh_eth_is_gether(mdp) ||
			    sh_eth_is_rz_fast_ether(mdp))
1155
				sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
1156
		}
1157 1158
	}

1159
	mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
1160 1161

	/* Mark the last entry as wrapping the ring. */
1162
	rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
1163 1164 1165 1166

	memset(mdp->tx_ring, 0, tx_ringsize);

	/* build Tx ring buffer */
1167
	for (i = 0; i < mdp->num_tx_ring; i++) {
1168 1169
		mdp->tx_skbuff[i] = NULL;
		txdesc = &mdp->tx_ring[i];
1170
		txdesc->status = cpu_to_edmac(mdp, TD_TFP);
1171
		txdesc->buffer_length = 0;
1172
		if (i == 0) {
1173
			/* Tx descriptor address set */
1174
			sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
S
Simon Horman 已提交
1175 1176
			if (sh_eth_is_gether(mdp) ||
			    sh_eth_is_rz_fast_ether(mdp))
1177
				sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
1178
		}
1179 1180
	}

1181
	txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
1182 1183 1184 1185 1186 1187 1188 1189
}

/* Get skb and descriptor buffer */
static int sh_eth_ring_init(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int rx_ringsize, tx_ringsize, ret = 0;

S
Sergei Shtylyov 已提交
1190
	/* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
1191 1192 1193 1194 1195 1196
	 * card needs room to do 8 byte alignment, +2 so we can reserve
	 * the first 2 bytes, and +16 gets room for the status word from the
	 * card.
	 */
	mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
			  (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
1197 1198
	if (mdp->cd->rpadir)
		mdp->rx_buf_sz += NET_IP_ALIGN;
1199 1200

	/* Allocate RX and TX skb rings */
1201 1202
	mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
				       sizeof(*mdp->rx_skbuff), GFP_KERNEL);
1203 1204 1205 1206 1207
	if (!mdp->rx_skbuff) {
		ret = -ENOMEM;
		return ret;
	}

1208 1209
	mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
				       sizeof(*mdp->tx_skbuff), GFP_KERNEL);
1210 1211 1212 1213 1214 1215
	if (!mdp->tx_skbuff) {
		ret = -ENOMEM;
		goto skb_ring_free;
	}

	/* Allocate all Rx descriptors. */
1216
	rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1217
	mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
1218
					  GFP_KERNEL);
1219 1220 1221 1222 1223 1224 1225 1226
	if (!mdp->rx_ring) {
		ret = -ENOMEM;
		goto desc_ring_free;
	}

	mdp->dirty_rx = 0;

	/* Allocate all Tx descriptors. */
1227
	tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1228
	mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
1229
					  GFP_KERNEL);
1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242
	if (!mdp->tx_ring) {
		ret = -ENOMEM;
		goto desc_ring_free;
	}
	return ret;

desc_ring_free:
	/* free DMA buffer */
	dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);

skb_ring_free:
	/* Free Rx and Tx skb ring buffer */
	sh_eth_ring_free(ndev);
1243 1244
	mdp->tx_ring = NULL;
	mdp->rx_ring = NULL;
1245 1246 1247 1248

	return ret;
}

1249 1250 1251 1252 1253
static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
{
	int ringsize;

	if (mdp->rx_ring) {
1254
		ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1255 1256 1257 1258 1259 1260
		dma_free_coherent(NULL, ringsize, mdp->rx_ring,
				  mdp->rx_desc_dma);
		mdp->rx_ring = NULL;
	}

	if (mdp->tx_ring) {
1261
		ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1262 1263 1264 1265 1266 1267
		dma_free_coherent(NULL, ringsize, mdp->tx_ring,
				  mdp->tx_desc_dma);
		mdp->tx_ring = NULL;
	}
}

1268
static int sh_eth_dev_init(struct net_device *ndev, bool start)
1269 1270 1271 1272 1273 1274
{
	int ret = 0;
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 val;

	/* Soft Reset */
1275 1276
	ret = sh_eth_reset(ndev);
	if (ret)
1277
		return ret;
1278

1279 1280 1281
	if (mdp->cd->rmiimode)
		sh_eth_write(ndev, 0x1, RMIIMODE);

1282 1283
	/* Descriptor format */
	sh_eth_ring_format(ndev);
1284
	if (mdp->cd->rpadir)
1285
		sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
1286 1287

	/* all sh_eth int mask */
1288
	sh_eth_write(ndev, 0, EESIPR);
1289

1290
#if defined(__LITTLE_ENDIAN)
1291
	if (mdp->cd->hw_swap)
1292
		sh_eth_write(ndev, EDMR_EL, EDMR);
1293
	else
1294
#endif
1295
		sh_eth_write(ndev, 0, EDMR);
1296

1297
	/* FIFO size set */
1298 1299
	sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
	sh_eth_write(ndev, 0, TFTR);
1300

1301 1302
	/* Frame recv control (enable multiple-packets per rx irq) */
	sh_eth_write(ndev, RMCR_RNC, RMCR);
1303

1304
	sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
1305

1306
	if (mdp->cd->bculr)
1307
		sh_eth_write(ndev, 0x800, BCULR);	/* Burst sycle set */
1308

1309
	sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
1310

1311
	if (!mdp->cd->no_trimd)
1312
		sh_eth_write(ndev, 0, TRIMD);
1313

1314
	/* Recv frame limit set register */
1315 1316
	sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
		     RFLR);
1317

1318
	sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
1319 1320
	if (start)
		sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1321 1322

	/* PAUSE Prohibition */
1323
	val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
1324 1325
		ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;

1326
	sh_eth_write(ndev, val, ECMR);
1327

1328 1329 1330
	if (mdp->cd->set_rate)
		mdp->cd->set_rate(ndev);

1331
	/* E-MAC Status Register clear */
1332
	sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
1333 1334

	/* E-MAC Interrupt Enable register */
1335 1336
	if (start)
		sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
1337 1338 1339 1340 1341

	/* Set MAC address */
	update_mac_address(ndev);

	/* mask reset */
1342
	if (mdp->cd->apr)
1343
		sh_eth_write(ndev, APR_AP, APR);
1344
	if (mdp->cd->mpr)
1345
		sh_eth_write(ndev, MPR_MP, MPR);
1346
	if (mdp->cd->tpauser)
1347
		sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
1348

1349 1350 1351
	if (start) {
		/* Setting the Rx mode will start the Rx process. */
		sh_eth_write(ndev, EDRRR_R, EDRRR);
1352

1353 1354
		netif_start_queue(ndev);
	}
1355 1356 1357 1358 1359 1360 1361 1362 1363

	return ret;
}

/* free Tx skb function */
static int sh_eth_txfree(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_txdesc *txdesc;
S
Sergei Shtylyov 已提交
1364
	int free_num = 0;
1365 1366 1367
	int entry = 0;

	for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
1368
		entry = mdp->dirty_tx % mdp->num_tx_ring;
1369
		txdesc = &mdp->tx_ring[entry];
1370
		if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
1371 1372 1373
			break;
		/* Free the original skb. */
		if (mdp->tx_skbuff[entry]) {
1374 1375
			dma_unmap_single(&ndev->dev, txdesc->addr,
					 txdesc->buffer_length, DMA_TO_DEVICE);
1376 1377
			dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
			mdp->tx_skbuff[entry] = NULL;
S
Sergei Shtylyov 已提交
1378
			free_num++;
1379
		}
1380
		txdesc->status = cpu_to_edmac(mdp, TD_TFP);
1381
		if (entry >= mdp->num_tx_ring - 1)
1382
			txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
1383

1384 1385
		ndev->stats.tx_packets++;
		ndev->stats.tx_bytes += txdesc->buffer_length;
1386
	}
S
Sergei Shtylyov 已提交
1387
	return free_num;
1388 1389 1390
}

/* Packet receive function */
S
Sergei Shtylyov 已提交
1391
static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
1392 1393 1394 1395
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_rxdesc *rxdesc;

1396 1397
	int entry = mdp->cur_rx % mdp->num_rx_ring;
	int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
1398
	int limit;
1399 1400
	struct sk_buff *skb;
	u16 pkt_len = 0;
1401
	u32 desc_status;
1402
	int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN - 1;
1403

1404 1405
	boguscnt = min(boguscnt, *quota);
	limit = boguscnt;
1406
	rxdesc = &mdp->rx_ring[entry];
1407 1408
	while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
		desc_status = edmac_to_cpu(mdp, rxdesc->status);
1409 1410 1411 1412 1413 1414
		pkt_len = rxdesc->frame_length;

		if (--boguscnt < 0)
			break;

		if (!(desc_status & RDFEND))
1415
			ndev->stats.rx_length_errors++;
1416

S
Sergei Shtylyov 已提交
1417
		/* In case of almost all GETHER/ETHERs, the Receive Frame State
1418
		 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
S
Simon Horman 已提交
1419 1420 1421
		 * bit 0. However, in case of the R8A7740, R8A779x, and
		 * R7S72100 the RFS bits are from bit 25 to bit 16. So, the
		 * driver needs right shifting by 16.
1422
		 */
1423 1424
		if (mdp->cd->shift_rd0)
			desc_status >>= 16;
1425

1426 1427
		if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
				   RD_RFS5 | RD_RFS6 | RD_RFS10)) {
1428
			ndev->stats.rx_errors++;
1429
			if (desc_status & RD_RFS1)
1430
				ndev->stats.rx_crc_errors++;
1431
			if (desc_status & RD_RFS2)
1432
				ndev->stats.rx_frame_errors++;
1433
			if (desc_status & RD_RFS3)
1434
				ndev->stats.rx_length_errors++;
1435
			if (desc_status & RD_RFS4)
1436
				ndev->stats.rx_length_errors++;
1437
			if (desc_status & RD_RFS6)
1438
				ndev->stats.rx_missed_errors++;
1439
			if (desc_status & RD_RFS10)
1440
				ndev->stats.rx_over_errors++;
1441
		} else {
1442 1443 1444 1445
			if (!mdp->cd->hw_swap)
				sh_eth_soft_swap(
					phys_to_virt(ALIGN(rxdesc->addr, 4)),
					pkt_len + 2);
1446 1447
			skb = mdp->rx_skbuff[entry];
			mdp->rx_skbuff[entry] = NULL;
1448 1449
			if (mdp->cd->rpadir)
				skb_reserve(skb, NET_IP_ALIGN);
1450
			dma_sync_single_for_cpu(&ndev->dev, rxdesc->addr,
1451
						ALIGN(mdp->rx_buf_sz, 16),
1452
						DMA_FROM_DEVICE);
1453 1454
			skb_put(skb, pkt_len);
			skb->protocol = eth_type_trans(skb, ndev);
1455
			netif_receive_skb(skb);
1456 1457
			ndev->stats.rx_packets++;
			ndev->stats.rx_bytes += pkt_len;
1458
		}
1459
		entry = (++mdp->cur_rx) % mdp->num_rx_ring;
1460
		rxdesc = &mdp->rx_ring[entry];
1461 1462 1463 1464
	}

	/* Refill the Rx ring buffers. */
	for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
1465
		entry = mdp->dirty_rx % mdp->num_rx_ring;
1466
		rxdesc = &mdp->rx_ring[entry];
1467
		/* The size of the buffer is 16 byte boundary. */
1468
		rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
1469

1470
		if (mdp->rx_skbuff[entry] == NULL) {
1471
			skb = netdev_alloc_skb(ndev, skbuff_size);
1472 1473 1474
			mdp->rx_skbuff[entry] = skb;
			if (skb == NULL)
				break;	/* Better luck next round. */
1475
			sh_eth_set_receive_align(skb);
1476 1477
			dma_map_single(&ndev->dev, skb->data,
				       rxdesc->buffer_length, DMA_FROM_DEVICE);
1478

1479
			skb_checksum_none_assert(skb);
1480
			rxdesc->addr = virt_to_phys(skb->data);
1481
		}
1482
		if (entry >= mdp->num_rx_ring - 1)
1483
			rxdesc->status |=
1484
				cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
1485 1486
		else
			rxdesc->status |=
1487
				cpu_to_edmac(mdp, RD_RACT | RD_RFP);
1488 1489 1490 1491
	}

	/* Restart Rx engine if stopped. */
	/* If we don't need to check status, don't. -KDU */
1492
	if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
1493
		/* fix the values for the next receiving if RDE is set */
S
Sergei Shtylyov 已提交
1494 1495 1496 1497 1498 1499 1500
		if (intr_status & EESR_RDE) {
			u32 count = (sh_eth_read(ndev, RDFAR) -
				     sh_eth_read(ndev, RDLAR)) >> 4;

			mdp->cur_rx = count;
			mdp->dirty_rx = count;
		}
1501
		sh_eth_write(ndev, EDRRR_R, EDRRR);
1502
	}
1503

1504 1505
	*quota -= limit - boguscnt - 1;

1506
	return *quota <= 0;
1507 1508
}

1509
static void sh_eth_rcv_snd_disable(struct net_device *ndev)
1510 1511
{
	/* disable tx and rx */
1512 1513
	sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
		~(ECMR_RE | ECMR_TE), ECMR);
1514 1515
}

1516
static void sh_eth_rcv_snd_enable(struct net_device *ndev)
1517 1518
{
	/* enable tx and rx */
1519 1520
	sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
		(ECMR_RE | ECMR_TE), ECMR);
1521 1522
}

1523
/* error control function */
1524
static void sh_eth_error(struct net_device *ndev, u32 intr_status)
1525 1526 1527
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 felic_stat;
1528 1529
	u32 link_stat;
	u32 mask;
1530 1531

	if (intr_status & EESR_ECI) {
1532 1533
		felic_stat = sh_eth_read(ndev, ECSR);
		sh_eth_write(ndev, felic_stat, ECSR);	/* clear int */
1534
		if (felic_stat & ECSR_ICD)
1535
			ndev->stats.tx_carrier_errors++;
1536 1537
		if (felic_stat & ECSR_LCHNG) {
			/* Link Changed */
1538
			if (mdp->cd->no_psr || mdp->no_ether_link) {
1539
				goto ignore_link;
1540
			} else {
1541
				link_stat = (sh_eth_read(ndev, PSR));
1542 1543
				if (mdp->ether_link_active_low)
					link_stat = ~link_stat;
1544
			}
S
Sergei Shtylyov 已提交
1545
			if (!(link_stat & PHY_ST_LINK)) {
1546
				sh_eth_rcv_snd_disable(ndev);
S
Sergei Shtylyov 已提交
1547
			} else {
1548
				/* Link Up */
1549
				sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
S
Sergei Shtylyov 已提交
1550 1551
						   ~DMAC_M_ECI, EESIPR);
				/* clear int */
1552
				sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
S
Sergei Shtylyov 已提交
1553
					     ECSR);
1554
				sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
S
Sergei Shtylyov 已提交
1555
						   DMAC_M_ECI, EESIPR);
1556
				/* enable tx and rx */
1557
				sh_eth_rcv_snd_enable(ndev);
1558 1559 1560 1561
			}
		}
	}

1562
ignore_link:
1563
	if (intr_status & EESR_TWB) {
1564 1565
		/* Unused write back interrupt */
		if (intr_status & EESR_TABT) {	/* Transmit Abort int */
1566
			ndev->stats.tx_aborted_errors++;
1567
			netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
1568
		}
1569 1570 1571 1572 1573 1574
	}

	if (intr_status & EESR_RABT) {
		/* Receive Abort int */
		if (intr_status & EESR_RFRMER) {
			/* Receive Frame Overflow int */
1575
			ndev->stats.rx_frame_errors++;
1576
			netif_err(mdp, rx_err, ndev, "Receive Abort\n");
1577 1578
		}
	}
1579

1580 1581
	if (intr_status & EESR_TDE) {
		/* Transmit Descriptor Empty int */
1582
		ndev->stats.tx_fifo_errors++;
1583
		netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
1584 1585 1586 1587
	}

	if (intr_status & EESR_TFE) {
		/* FIFO under flow */
1588
		ndev->stats.tx_fifo_errors++;
1589
		netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
1590 1591 1592 1593
	}

	if (intr_status & EESR_RDE) {
		/* Receive Descriptor Empty int */
1594
		ndev->stats.rx_over_errors++;
1595
		netif_err(mdp, rx_err, ndev, "Receive Descriptor Empty\n");
1596
	}
1597

1598 1599
	if (intr_status & EESR_RFE) {
		/* Receive FIFO Overflow int */
1600
		ndev->stats.rx_fifo_errors++;
1601
		netif_err(mdp, rx_err, ndev, "Receive FIFO Overflow\n");
1602 1603 1604 1605
	}

	if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
		/* Address Error */
1606
		ndev->stats.tx_fifo_errors++;
1607
		netif_err(mdp, tx_err, ndev, "Address Error\n");
1608
	}
1609 1610 1611 1612 1613

	mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
	if (mdp->cd->no_ade)
		mask &= ~EESR_ADE;
	if (intr_status & mask) {
1614
		/* Tx error */
1615
		u32 edtrr = sh_eth_read(ndev, EDTRR);
1616

1617
		/* dmesg */
1618 1619 1620
		netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
			   intr_status, mdp->cur_tx, mdp->dirty_tx,
			   (u32)ndev->state, edtrr);
1621 1622 1623 1624
		/* dirty buffer free */
		sh_eth_txfree(ndev);

		/* SH7712 BUG */
1625
		if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
1626
			/* tx dma start */
1627
			sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
1628 1629 1630 1631 1632 1633 1634 1635 1636 1637
		}
		/* wakeup */
		netif_wake_queue(ndev);
	}
}

static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
{
	struct net_device *ndev = netdev;
	struct sh_eth_private *mdp = netdev_priv(ndev);
1638
	struct sh_eth_cpu_data *cd = mdp->cd;
1639
	irqreturn_t ret = IRQ_NONE;
1640
	u32 intr_status, intr_enable;
1641 1642 1643

	spin_lock(&mdp->lock);

1644
	/* Get interrupt status */
1645
	intr_status = sh_eth_read(ndev, EESR);
1646 1647 1648 1649 1650
	/* Mask it with the interrupt mask, forcing ECI interrupt to be always
	 * enabled since it's the one that  comes thru regardless of the mask,
	 * and we need to fully handle it in sh_eth_error() in order to quench
	 * it as it doesn't get cleared by just writing 1 to the ECI bit...
	 */
S
Sergei Shtylyov 已提交
1651 1652 1653
	intr_enable = sh_eth_read(ndev, EESIPR);
	intr_status &= intr_enable | DMAC_M_ECI;
	if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
1654
		ret = IRQ_HANDLED;
S
Sergei Shtylyov 已提交
1655
	else
1656
		goto other_irq;
1657

S
Sergei Shtylyov 已提交
1658 1659 1660 1661 1662 1663 1664
	if (intr_status & EESR_RX_CHECK) {
		if (napi_schedule_prep(&mdp->napi)) {
			/* Mask Rx interrupts */
			sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
				     EESIPR);
			__napi_schedule(&mdp->napi);
		} else {
1665
			netdev_warn(ndev,
1666
				    "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
1667
				    intr_status, intr_enable);
S
Sergei Shtylyov 已提交
1668 1669
		}
	}
1670

1671
	/* Tx Check */
1672
	if (intr_status & cd->tx_check) {
S
Sergei Shtylyov 已提交
1673 1674 1675
		/* Clear Tx interrupts */
		sh_eth_write(ndev, intr_status & cd->tx_check, EESR);

1676 1677 1678 1679
		sh_eth_txfree(ndev);
		netif_wake_queue(ndev);
	}

S
Sergei Shtylyov 已提交
1680 1681 1682 1683
	if (intr_status & cd->eesr_err_check) {
		/* Clear error interrupts */
		sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);

1684
		sh_eth_error(ndev, intr_status);
S
Sergei Shtylyov 已提交
1685
	}
1686

1687
other_irq:
1688 1689
	spin_unlock(&mdp->lock);

1690
	return ret;
1691 1692
}

S
Sergei Shtylyov 已提交
1693 1694 1695 1696 1697 1698
static int sh_eth_poll(struct napi_struct *napi, int budget)
{
	struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
						  napi);
	struct net_device *ndev = napi->dev;
	int quota = budget;
1699
	u32 intr_status;
S
Sergei Shtylyov 已提交
1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710 1711 1712 1713 1714 1715 1716 1717 1718 1719

	for (;;) {
		intr_status = sh_eth_read(ndev, EESR);
		if (!(intr_status & EESR_RX_CHECK))
			break;
		/* Clear Rx interrupts */
		sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);

		if (sh_eth_rx(ndev, intr_status, &quota))
			goto out;
	}

	napi_complete(napi);

	/* Reenable Rx interrupts */
	sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
out:
	return budget - quota;
}

1720 1721 1722 1723 1724 1725 1726
/* PHY state control function */
static void sh_eth_adjust_link(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct phy_device *phydev = mdp->phydev;
	int new_state = 0;

1727
	if (phydev->link) {
1728 1729 1730
		if (phydev->duplex != mdp->duplex) {
			new_state = 1;
			mdp->duplex = phydev->duplex;
1731 1732
			if (mdp->cd->set_duplex)
				mdp->cd->set_duplex(ndev);
1733 1734 1735 1736 1737
		}

		if (phydev->speed != mdp->speed) {
			new_state = 1;
			mdp->speed = phydev->speed;
1738 1739
			if (mdp->cd->set_rate)
				mdp->cd->set_rate(ndev);
1740
		}
1741
		if (!mdp->link) {
1742
			sh_eth_write(ndev,
S
Sergei Shtylyov 已提交
1743 1744
				     sh_eth_read(ndev, ECMR) & ~ECMR_TXF,
				     ECMR);
1745 1746
			new_state = 1;
			mdp->link = phydev->link;
1747 1748
			if (mdp->cd->no_psr || mdp->no_ether_link)
				sh_eth_rcv_snd_enable(ndev);
1749 1750 1751
		}
	} else if (mdp->link) {
		new_state = 1;
1752
		mdp->link = 0;
1753 1754
		mdp->speed = 0;
		mdp->duplex = -1;
1755 1756
		if (mdp->cd->no_psr || mdp->no_ether_link)
			sh_eth_rcv_snd_disable(ndev);
1757 1758
	}

1759
	if (new_state && netif_msg_link(mdp))
1760 1761 1762 1763 1764 1765
		phy_print_status(phydev);
}

/* PHY init function */
static int sh_eth_phy_init(struct net_device *ndev)
{
B
Ben Dooks 已提交
1766
	struct device_node *np = ndev->dev.parent->of_node;
1767 1768 1769
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct phy_device *phydev = NULL;

1770
	mdp->link = 0;
1771 1772 1773 1774
	mdp->speed = 0;
	mdp->duplex = -1;

	/* Try connect to PHY */
B
Ben Dooks 已提交
1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794
	if (np) {
		struct device_node *pn;

		pn = of_parse_phandle(np, "phy-handle", 0);
		phydev = of_phy_connect(ndev, pn,
					sh_eth_adjust_link, 0,
					mdp->phy_interface);

		if (!phydev)
			phydev = ERR_PTR(-ENOENT);
	} else {
		char phy_id[MII_BUS_ID_SIZE + 3];

		snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
			 mdp->mii_bus->id, mdp->phy_id);

		phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
				     mdp->phy_interface);
	}

1795
	if (IS_ERR(phydev)) {
1796
		netdev_err(ndev, "failed to connect PHY\n");
1797 1798
		return PTR_ERR(phydev);
	}
1799

1800 1801
	netdev_info(ndev, "attached PHY %d (IRQ %d) to driver %s\n",
		    phydev->addr, phydev->irq, phydev->drv->name);
1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822

	mdp->phydev = phydev;

	return 0;
}

/* PHY control start function */
static int sh_eth_phy_start(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int ret;

	ret = sh_eth_phy_init(ndev);
	if (ret)
		return ret;

	phy_start(mdp->phydev);

	return 0;
}

1823
static int sh_eth_get_settings(struct net_device *ndev,
S
Sergei Shtylyov 已提交
1824
			       struct ethtool_cmd *ecmd)
1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&mdp->lock, flags);
	ret = phy_ethtool_gset(mdp->phydev, ecmd);
	spin_unlock_irqrestore(&mdp->lock, flags);

	return ret;
}

static int sh_eth_set_settings(struct net_device *ndev,
S
Sergei Shtylyov 已提交
1838
			       struct ethtool_cmd *ecmd)
1839 1840 1841 1842 1843 1844 1845 1846
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&mdp->lock, flags);

	/* disable tx and rx */
1847
	sh_eth_rcv_snd_disable(ndev);
1848 1849 1850 1851 1852 1853 1854 1855 1856 1857 1858 1859 1860 1861 1862 1863 1864

	ret = phy_ethtool_sset(mdp->phydev, ecmd);
	if (ret)
		goto error_exit;

	if (ecmd->duplex == DUPLEX_FULL)
		mdp->duplex = 1;
	else
		mdp->duplex = 0;

	if (mdp->cd->set_duplex)
		mdp->cd->set_duplex(ndev);

error_exit:
	mdelay(1);

	/* enable tx and rx */
1865
	sh_eth_rcv_snd_enable(ndev);
1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913

	spin_unlock_irqrestore(&mdp->lock, flags);

	return ret;
}

static int sh_eth_nway_reset(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&mdp->lock, flags);
	ret = phy_start_aneg(mdp->phydev);
	spin_unlock_irqrestore(&mdp->lock, flags);

	return ret;
}

static u32 sh_eth_get_msglevel(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	return mdp->msg_enable;
}

static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	mdp->msg_enable = value;
}

static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
	"rx_current", "tx_current",
	"rx_dirty", "tx_dirty",
};
#define SH_ETH_STATS_LEN  ARRAY_SIZE(sh_eth_gstrings_stats)

static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
{
	switch (sset) {
	case ETH_SS_STATS:
		return SH_ETH_STATS_LEN;
	default:
		return -EOPNOTSUPP;
	}
}

static void sh_eth_get_ethtool_stats(struct net_device *ndev,
S
Sergei Shtylyov 已提交
1914
				     struct ethtool_stats *stats, u64 *data)
1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i = 0;

	/* device-specific stats */
	data[i++] = mdp->cur_rx;
	data[i++] = mdp->cur_tx;
	data[i++] = mdp->dirty_rx;
	data[i++] = mdp->dirty_tx;
}

static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
{
	switch (stringset) {
	case ETH_SS_STATS:
		memcpy(data, *sh_eth_gstrings_stats,
S
Sergei Shtylyov 已提交
1931
		       sizeof(sh_eth_gstrings_stats));
1932 1933 1934 1935
		break;
	}
}

1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
static void sh_eth_get_ringparam(struct net_device *ndev,
				 struct ethtool_ringparam *ring)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	ring->rx_max_pending = RX_RING_MAX;
	ring->tx_max_pending = TX_RING_MAX;
	ring->rx_pending = mdp->num_rx_ring;
	ring->tx_pending = mdp->num_tx_ring;
}

static int sh_eth_set_ringparam(struct net_device *ndev,
				struct ethtool_ringparam *ring)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int ret;

	if (ring->tx_pending > TX_RING_MAX ||
	    ring->rx_pending > RX_RING_MAX ||
	    ring->tx_pending < TX_RING_MIN ||
	    ring->rx_pending < RX_RING_MIN)
		return -EINVAL;
	if (ring->rx_mini_pending || ring->rx_jumbo_pending)
		return -EINVAL;

	if (netif_running(ndev)) {
		netif_tx_disable(ndev);
		/* Disable interrupts by clearing the interrupt mask. */
		sh_eth_write(ndev, 0x0000, EESIPR);
		/* Stop the chip's Tx and Rx processes. */
		sh_eth_write(ndev, 0, EDTRR);
		sh_eth_write(ndev, 0, EDRRR);
		synchronize_irq(ndev->irq);
	}

	/* Free all the skbuffs in the Rx queue. */
	sh_eth_ring_free(ndev);
	/* Free DMA buffer */
	sh_eth_free_dma_buffer(mdp);

	/* Set new parameters */
	mdp->num_rx_ring = ring->rx_pending;
	mdp->num_tx_ring = ring->tx_pending;

	ret = sh_eth_ring_init(ndev);
	if (ret < 0) {
1982
		netdev_err(ndev, "%s: sh_eth_ring_init failed.\n", __func__);
1983 1984 1985 1986
		return ret;
	}
	ret = sh_eth_dev_init(ndev, false);
	if (ret < 0) {
1987
		netdev_err(ndev, "%s: sh_eth_dev_init failed.\n", __func__);
1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000
		return ret;
	}

	if (netif_running(ndev)) {
		sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
		/* Setting the Rx mode will start the Rx process. */
		sh_eth_write(ndev, EDRRR_R, EDRRR);
		netif_wake_queue(ndev);
	}

	return 0;
}

S
stephen hemminger 已提交
2001
static const struct ethtool_ops sh_eth_ethtool_ops = {
2002 2003
	.get_settings	= sh_eth_get_settings,
	.set_settings	= sh_eth_set_settings,
S
stephen hemminger 已提交
2004
	.nway_reset	= sh_eth_nway_reset,
2005 2006
	.get_msglevel	= sh_eth_get_msglevel,
	.set_msglevel	= sh_eth_set_msglevel,
S
stephen hemminger 已提交
2007
	.get_link	= ethtool_op_get_link,
2008 2009 2010
	.get_strings	= sh_eth_get_strings,
	.get_ethtool_stats  = sh_eth_get_ethtool_stats,
	.get_sset_count     = sh_eth_get_sset_count,
2011 2012
	.get_ringparam	= sh_eth_get_ringparam,
	.set_ringparam	= sh_eth_set_ringparam,
2013 2014
};

2015 2016 2017 2018 2019 2020
/* network device open function */
static int sh_eth_open(struct net_device *ndev)
{
	int ret = 0;
	struct sh_eth_private *mdp = netdev_priv(ndev);

2021 2022
	pm_runtime_get_sync(&mdp->pdev->dev);

2023 2024
	napi_enable(&mdp->napi);

2025
	ret = request_irq(ndev->irq, sh_eth_interrupt,
2026
			  mdp->cd->irq_flags, ndev->name, ndev);
2027
	if (ret) {
2028
		netdev_err(ndev, "Can not assign IRQ number\n");
2029
		goto out_napi_off;
2030 2031 2032 2033 2034 2035 2036 2037
	}

	/* Descriptor set */
	ret = sh_eth_ring_init(ndev);
	if (ret)
		goto out_free_irq;

	/* device init */
2038
	ret = sh_eth_dev_init(ndev, true);
2039 2040 2041 2042 2043 2044 2045 2046
	if (ret)
		goto out_free_irq;

	/* PHY control start*/
	ret = sh_eth_phy_start(ndev);
	if (ret)
		goto out_free_irq;

2047 2048
	mdp->is_opened = 1;

2049 2050 2051 2052
	return ret;

out_free_irq:
	free_irq(ndev->irq, ndev);
2053 2054
out_napi_off:
	napi_disable(&mdp->napi);
2055
	pm_runtime_put_sync(&mdp->pdev->dev);
2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067
	return ret;
}

/* Timeout function */
static void sh_eth_tx_timeout(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_rxdesc *rxdesc;
	int i;

	netif_stop_queue(ndev);

2068 2069
	netif_err(mdp, timer, ndev,
		  "transmit timed out, status %8.8x, resetting...\n",
2070
		  sh_eth_read(ndev, EESR));
2071 2072

	/* tx_errors count up */
2073
	ndev->stats.tx_errors++;
2074 2075

	/* Free all the skbuffs in the Rx queue. */
2076
	for (i = 0; i < mdp->num_rx_ring; i++) {
2077 2078 2079
		rxdesc = &mdp->rx_ring[i];
		rxdesc->status = 0;
		rxdesc->addr = 0xBADF00D0;
2080
		dev_kfree_skb(mdp->rx_skbuff[i]);
2081 2082
		mdp->rx_skbuff[i] = NULL;
	}
2083
	for (i = 0; i < mdp->num_tx_ring; i++) {
2084
		dev_kfree_skb(mdp->tx_skbuff[i]);
2085 2086 2087 2088
		mdp->tx_skbuff[i] = NULL;
	}

	/* device init */
2089
	sh_eth_dev_init(ndev, true);
2090 2091 2092 2093 2094 2095 2096 2097
}

/* Packet transmit function */
static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_txdesc *txdesc;
	u32 entry;
2098
	unsigned long flags;
2099 2100

	spin_lock_irqsave(&mdp->lock, flags);
2101
	if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
2102
		if (!sh_eth_txfree(ndev)) {
2103
			netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
2104 2105
			netif_stop_queue(ndev);
			spin_unlock_irqrestore(&mdp->lock, flags);
2106
			return NETDEV_TX_BUSY;
2107 2108 2109 2110
		}
	}
	spin_unlock_irqrestore(&mdp->lock, flags);

2111
	entry = mdp->cur_tx % mdp->num_tx_ring;
2112 2113 2114
	mdp->tx_skbuff[entry] = skb;
	txdesc = &mdp->tx_ring[entry];
	/* soft swap. */
2115 2116 2117
	if (!mdp->cd->hw_swap)
		sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
				 skb->len + 2);
2118 2119
	txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
				      DMA_TO_DEVICE);
2120 2121
	if (skb->len < ETH_ZLEN)
		txdesc->buffer_length = ETH_ZLEN;
2122 2123 2124
	else
		txdesc->buffer_length = skb->len;

2125
	if (entry >= mdp->num_tx_ring - 1)
2126
		txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
2127
	else
2128
		txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
2129 2130 2131

	mdp->cur_tx++;

2132 2133
	if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
		sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
2134

2135
	return NETDEV_TX_OK;
2136 2137
}

2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164 2165 2166 2167
static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	if (sh_eth_is_rz_fast_ether(mdp))
		return &ndev->stats;

	if (!mdp->is_opened)
		return &ndev->stats;

	ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
	sh_eth_write(ndev, 0, TROCR);	/* (write clear) */
	ndev->stats.collisions += sh_eth_read(ndev, CDCR);
	sh_eth_write(ndev, 0, CDCR);	/* (write clear) */
	ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
	sh_eth_write(ndev, 0, LCCR);	/* (write clear) */

	if (sh_eth_is_gether(mdp)) {
		ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
		sh_eth_write(ndev, 0, CERCR);	/* (write clear) */
		ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
		sh_eth_write(ndev, 0, CEECR);	/* (write clear) */
	} else {
		ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
		sh_eth_write(ndev, 0, CNDCR);	/* (write clear) */
	}

	return &ndev->stats;
}

2168 2169 2170 2171 2172 2173 2174 2175
/* device close function */
static int sh_eth_close(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	netif_stop_queue(ndev);

	/* Disable interrupts by clearing the interrupt mask. */
2176
	sh_eth_write(ndev, 0x0000, EESIPR);
2177 2178

	/* Stop the chip's Tx and Rx processes. */
2179 2180
	sh_eth_write(ndev, 0, EDTRR);
	sh_eth_write(ndev, 0, EDRRR);
2181

2182
	sh_eth_get_stats(ndev);
2183 2184 2185 2186 2187 2188 2189 2190
	/* PHY Disconnect */
	if (mdp->phydev) {
		phy_stop(mdp->phydev);
		phy_disconnect(mdp->phydev);
	}

	free_irq(ndev->irq, ndev);

2191 2192
	napi_disable(&mdp->napi);

2193 2194 2195 2196
	/* Free all the skbuffs in the Rx queue. */
	sh_eth_ring_free(ndev);

	/* free DMA buffer */
2197
	sh_eth_free_dma_buffer(mdp);
2198

2199 2200
	pm_runtime_put_sync(&mdp->pdev->dev);

2201
	mdp->is_opened = 0;
2202

2203
	return 0;
2204 2205
}

2206
/* ioctl to device function */
S
Sergei Shtylyov 已提交
2207
static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
2208 2209 2210 2211 2212 2213 2214 2215 2216 2217
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct phy_device *phydev = mdp->phydev;

	if (!netif_running(ndev))
		return -EINVAL;

	if (!phydev)
		return -ENODEV;

2218
	return phy_mii_ioctl(phydev, rq, cmd);
2219 2220
}

2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276
/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
					    int entry)
{
	return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
}

static u32 sh_eth_tsu_get_post_mask(int entry)
{
	return 0x0f << (28 - ((entry % 8) * 4));
}

static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
{
	return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
}

static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
					     int entry)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 tmp;
	void *reg_offset;

	reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
	tmp = ioread32(reg_offset);
	iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
}

static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
					      int entry)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 post_mask, ref_mask, tmp;
	void *reg_offset;

	reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
	post_mask = sh_eth_tsu_get_post_mask(entry);
	ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;

	tmp = ioread32(reg_offset);
	iowrite32(tmp & ~post_mask, reg_offset);

	/* If other port enables, the function returns "true" */
	return tmp & ref_mask;
}

static int sh_eth_tsu_busy(struct net_device *ndev)
{
	int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
	struct sh_eth_private *mdp = netdev_priv(ndev);

	while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
		udelay(10);
		timeout--;
		if (timeout <= 0) {
2277
			netdev_err(ndev, "%s: timeout\n", __func__);
2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326
			return -ETIMEDOUT;
		}
	}

	return 0;
}

static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
				  const u8 *addr)
{
	u32 val;

	val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
	iowrite32(val, reg);
	if (sh_eth_tsu_busy(ndev) < 0)
		return -EBUSY;

	val = addr[4] << 8 | addr[5];
	iowrite32(val, reg + 4);
	if (sh_eth_tsu_busy(ndev) < 0)
		return -EBUSY;

	return 0;
}

static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
{
	u32 val;

	val = ioread32(reg);
	addr[0] = (val >> 24) & 0xff;
	addr[1] = (val >> 16) & 0xff;
	addr[2] = (val >> 8) & 0xff;
	addr[3] = val & 0xff;
	val = ioread32(reg + 4);
	addr[4] = (val >> 8) & 0xff;
	addr[5] = val & 0xff;
}


static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
	int i;
	u8 c_addr[ETH_ALEN];

	for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
		sh_eth_tsu_read_entry(reg_offset, c_addr);
2327
		if (ether_addr_equal(addr, c_addr))
2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452
			return i;
	}

	return -ENOENT;
}

static int sh_eth_tsu_find_empty(struct net_device *ndev)
{
	u8 blank[ETH_ALEN];
	int entry;

	memset(blank, 0, sizeof(blank));
	entry = sh_eth_tsu_find_entry(ndev, blank);
	return (entry < 0) ? -ENOMEM : entry;
}

static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
					      int entry)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
	int ret;
	u8 blank[ETH_ALEN];

	sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
			 ~(1 << (31 - entry)), TSU_TEN);

	memset(blank, 0, sizeof(blank));
	ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
	if (ret < 0)
		return ret;
	return 0;
}

static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
	int i, ret;

	if (!mdp->cd->tsu)
		return 0;

	i = sh_eth_tsu_find_entry(ndev, addr);
	if (i < 0) {
		/* No entry found, create one */
		i = sh_eth_tsu_find_empty(ndev);
		if (i < 0)
			return -ENOMEM;
		ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
		if (ret < 0)
			return ret;

		/* Enable the entry */
		sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
				 (1 << (31 - i)), TSU_TEN);
	}

	/* Entry found or created, enable POST */
	sh_eth_tsu_enable_cam_entry_post(ndev, i);

	return 0;
}

static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i, ret;

	if (!mdp->cd->tsu)
		return 0;

	i = sh_eth_tsu_find_entry(ndev, addr);
	if (i) {
		/* Entry found */
		if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
			goto done;

		/* Disable the entry if both ports was disabled */
		ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
		if (ret < 0)
			return ret;
	}
done:
	return 0;
}

static int sh_eth_tsu_purge_all(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i, ret;

	if (unlikely(!mdp->cd->tsu))
		return 0;

	for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
		if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
			continue;

		/* Disable the entry if both ports was disabled */
		ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
		if (ret < 0)
			return ret;
	}

	return 0;
}

static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u8 addr[ETH_ALEN];
	void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
	int i;

	if (unlikely(!mdp->cd->tsu))
		return;

	for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
		sh_eth_tsu_read_entry(reg_offset, addr);
		if (is_multicast_ether_addr(addr))
			sh_eth_tsu_del_entry(ndev, addr);
	}
}

2453 2454 2455
/* Multicast reception directions set */
static void sh_eth_set_multicast_list(struct net_device *ndev)
{
2456 2457 2458 2459 2460 2461
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 ecmr_bits;
	int mcast_all = 0;
	unsigned long flags;

	spin_lock_irqsave(&mdp->lock, flags);
S
Sergei Shtylyov 已提交
2462
	/* Initial condition is MCT = 1, PRM = 0.
2463 2464 2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476
	 * Depending on ndev->flags, set PRM or clear MCT
	 */
	ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;

	if (!(ndev->flags & IFF_MULTICAST)) {
		sh_eth_tsu_purge_mcast(ndev);
		mcast_all = 1;
	}
	if (ndev->flags & IFF_ALLMULTI) {
		sh_eth_tsu_purge_mcast(ndev);
		ecmr_bits &= ~ECMR_MCT;
		mcast_all = 1;
	}

2477
	if (ndev->flags & IFF_PROMISC) {
2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493
		sh_eth_tsu_purge_all(ndev);
		ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
	} else if (mdp->cd->tsu) {
		struct netdev_hw_addr *ha;
		netdev_for_each_mc_addr(ha, ndev) {
			if (mcast_all && is_multicast_ether_addr(ha->addr))
				continue;

			if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
				if (!mcast_all) {
					sh_eth_tsu_purge_mcast(ndev);
					ecmr_bits &= ~ECMR_MCT;
					mcast_all = 1;
				}
			}
		}
2494 2495
	} else {
		/* Normal, unicast/broadcast-only mode. */
2496
		ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
2497
	}
2498 2499 2500 2501 2502

	/* update the ethernet mode */
	sh_eth_write(ndev, ecmr_bits, ECMR);

	spin_unlock_irqrestore(&mdp->lock, flags);
2503
}
2504 2505 2506 2507 2508 2509 2510 2511 2512

static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
{
	if (!mdp->port)
		return TSU_VTAG0;
	else
		return TSU_VTAG1;
}

2513 2514
static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
				  __be16 proto, u16 vid)
2515 2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int vtag_reg_index = sh_eth_get_vtag_index(mdp);

	if (unlikely(!mdp->cd->tsu))
		return -EPERM;

	/* No filtering if vid = 0 */
	if (!vid)
		return 0;

	mdp->vlan_num_ids++;

S
Sergei Shtylyov 已提交
2528
	/* The controller has one VLAN tag HW filter. So, if the filter is
2529 2530 2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542
	 * already enabled, the driver disables it and the filte
	 */
	if (mdp->vlan_num_ids > 1) {
		/* disable VLAN filter */
		sh_eth_tsu_write(mdp, 0, vtag_reg_index);
		return 0;
	}

	sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
			 vtag_reg_index);

	return 0;
}

2543 2544
static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
				   __be16 proto, u16 vid)
2545 2546 2547 2548 2549 2550 2551 2552 2553 2554 2555 2556 2557 2558 2559 2560
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int vtag_reg_index = sh_eth_get_vtag_index(mdp);

	if (unlikely(!mdp->cd->tsu))
		return -EPERM;

	/* No filtering if vid = 0 */
	if (!vid)
		return 0;

	mdp->vlan_num_ids--;
	sh_eth_tsu_write(mdp, 0, vtag_reg_index);

	return 0;
}
2561 2562

/* SuperH's TSU register init function */
2563
static void sh_eth_tsu_init(struct sh_eth_private *mdp)
2564
{
S
Simon Horman 已提交
2565 2566 2567 2568 2569
	if (sh_eth_is_rz_fast_ether(mdp)) {
		sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
		return;
	}

2570 2571 2572 2573 2574 2575 2576 2577 2578 2579
	sh_eth_tsu_write(mdp, 0, TSU_FWEN0);	/* Disable forward(0->1) */
	sh_eth_tsu_write(mdp, 0, TSU_FWEN1);	/* Disable forward(1->0) */
	sh_eth_tsu_write(mdp, 0, TSU_FCM);	/* forward fifo 3k-3k */
	sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
	sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
	sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
	sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
	sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
	sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
	sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
2580 2581 2582 2583 2584 2585 2586
	if (sh_eth_is_gether(mdp)) {
		sh_eth_tsu_write(mdp, 0, TSU_QTAG0);	/* Disable QTAG(0->1) */
		sh_eth_tsu_write(mdp, 0, TSU_QTAG1);	/* Disable QTAG(1->0) */
	} else {
		sh_eth_tsu_write(mdp, 0, TSU_QTAGM0);	/* Disable QTAG(0->1) */
		sh_eth_tsu_write(mdp, 0, TSU_QTAGM1);	/* Disable QTAG(1->0) */
	}
2587 2588 2589 2590 2591 2592 2593
	sh_eth_tsu_write(mdp, 0, TSU_FWSR);	/* all interrupt status clear */
	sh_eth_tsu_write(mdp, 0, TSU_FWINMK);	/* Disable all interrupt */
	sh_eth_tsu_write(mdp, 0, TSU_TEN);	/* Disable all CAM entry */
	sh_eth_tsu_write(mdp, 0, TSU_POST1);	/* Disable CAM entry [ 0- 7] */
	sh_eth_tsu_write(mdp, 0, TSU_POST2);	/* Disable CAM entry [ 8-15] */
	sh_eth_tsu_write(mdp, 0, TSU_POST3);	/* Disable CAM entry [16-23] */
	sh_eth_tsu_write(mdp, 0, TSU_POST4);	/* Disable CAM entry [24-31] */
2594 2595 2596
}

/* MDIO bus release function */
2597
static int sh_mdio_release(struct sh_eth_private *mdp)
2598 2599
{
	/* unregister mdio bus */
2600
	mdiobus_unregister(mdp->mii_bus);
2601 2602

	/* free bitbang info */
2603
	free_mdio_bitbang(mdp->mii_bus);
2604 2605 2606 2607 2608

	return 0;
}

/* MDIO bus init function */
2609
static int sh_mdio_init(struct sh_eth_private *mdp,
2610
			struct sh_eth_plat_data *pd)
2611 2612 2613
{
	int ret, i;
	struct bb_info *bitbang;
2614
	struct platform_device *pdev = mdp->pdev;
2615
	struct device *dev = &mdp->pdev->dev;
2616 2617

	/* create bit control struct for PHY */
2618
	bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
2619 2620
	if (!bitbang)
		return -ENOMEM;
2621 2622

	/* bitbang init */
Y
Yoshihiro Shimoda 已提交
2623
	bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
2624
	bitbang->set_gate = pd->set_mdio_gate;
S
Sergei Shtylyov 已提交
2625 2626 2627 2628
	bitbang->mdi_msk = PIR_MDI;
	bitbang->mdo_msk = PIR_MDO;
	bitbang->mmd_msk = PIR_MMD;
	bitbang->mdc_msk = PIR_MDC;
2629 2630
	bitbang->ctrl.ops = &bb_ops;

2631
	/* MII controller setting */
2632
	mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
2633 2634
	if (!mdp->mii_bus)
		return -ENOMEM;
2635 2636 2637

	/* Hook up MII support for ethtool */
	mdp->mii_bus->name = "sh_mii";
2638
	mdp->mii_bus->parent = dev;
2639
	snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
2640
		 pdev->name, pdev->id);
2641 2642

	/* PHY IRQ */
2643 2644
	mdp->mii_bus->irq = devm_kmalloc_array(dev, PHY_MAX_ADDR, sizeof(int),
					       GFP_KERNEL);
2645 2646 2647 2648 2649
	if (!mdp->mii_bus->irq) {
		ret = -ENOMEM;
		goto out_free_bus;
	}

2650 2651 2652
	/* register MDIO bus */
	if (dev->of_node) {
		ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
B
Ben Dooks 已提交
2653 2654 2655 2656 2657 2658 2659 2660 2661
	} else {
		for (i = 0; i < PHY_MAX_ADDR; i++)
			mdp->mii_bus->irq[i] = PHY_POLL;
		if (pd->phy_irq > 0)
			mdp->mii_bus->irq[pd->phy] = pd->phy_irq;

		ret = mdiobus_register(mdp->mii_bus);
	}

2662
	if (ret)
S
Sergei Shtylyov 已提交
2663
		goto out_free_bus;
2664 2665 2666 2667

	return 0;

out_free_bus:
2668
	free_mdio_bitbang(mdp->mii_bus);
2669 2670 2671
	return ret;
}

2672 2673 2674 2675 2676 2677 2678 2679
static const u16 *sh_eth_get_register_offset(int register_type)
{
	const u16 *reg_offset = NULL;

	switch (register_type) {
	case SH_ETH_REG_GIGABIT:
		reg_offset = sh_eth_offset_gigabit;
		break;
S
Simon Horman 已提交
2680 2681 2682
	case SH_ETH_REG_FAST_RZ:
		reg_offset = sh_eth_offset_fast_rz;
		break;
2683 2684 2685
	case SH_ETH_REG_FAST_RCAR:
		reg_offset = sh_eth_offset_fast_rcar;
		break;
2686 2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697 2698
	case SH_ETH_REG_FAST_SH4:
		reg_offset = sh_eth_offset_fast_sh4;
		break;
	case SH_ETH_REG_FAST_SH3_SH2:
		reg_offset = sh_eth_offset_fast_sh3_sh2;
		break;
	default:
		break;
	}

	return reg_offset;
}

2699
static const struct net_device_ops sh_eth_netdev_ops = {
2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710
	.ndo_open		= sh_eth_open,
	.ndo_stop		= sh_eth_close,
	.ndo_start_xmit		= sh_eth_start_xmit,
	.ndo_get_stats		= sh_eth_get_stats,
	.ndo_tx_timeout		= sh_eth_tx_timeout,
	.ndo_do_ioctl		= sh_eth_do_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= eth_mac_addr,
	.ndo_change_mtu		= eth_change_mtu,
};

2711 2712 2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725
static const struct net_device_ops sh_eth_netdev_ops_tsu = {
	.ndo_open		= sh_eth_open,
	.ndo_stop		= sh_eth_close,
	.ndo_start_xmit		= sh_eth_start_xmit,
	.ndo_get_stats		= sh_eth_get_stats,
	.ndo_set_rx_mode	= sh_eth_set_multicast_list,
	.ndo_vlan_rx_add_vid	= sh_eth_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= sh_eth_vlan_rx_kill_vid,
	.ndo_tx_timeout		= sh_eth_tx_timeout,
	.ndo_do_ioctl		= sh_eth_do_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= eth_mac_addr,
	.ndo_change_mtu		= eth_change_mtu,
};

2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756
#ifdef CONFIG_OF
static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
{
	struct device_node *np = dev->of_node;
	struct sh_eth_plat_data *pdata;
	const char *mac_addr;

	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
		return NULL;

	pdata->phy_interface = of_get_phy_mode(np);

	mac_addr = of_get_mac_address(np);
	if (mac_addr)
		memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);

	pdata->no_ether_link =
		of_property_read_bool(np, "renesas,no-ether-link");
	pdata->ether_link_active_low =
		of_property_read_bool(np, "renesas,ether-link-active-low");

	return pdata;
}

static const struct of_device_id sh_eth_match_table[] = {
	{ .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
	{ .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
	{ .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
	{ .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
	{ .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
2757
	{ .compatible = "renesas,ether-r8a7793", .data = &r8a779x_data },
2758
	{ .compatible = "renesas,ether-r8a7794", .data = &r8a779x_data },
2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769
	{ .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
	{ }
};
MODULE_DEVICE_TABLE(of, sh_eth_match_table);
#else
static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
{
	return NULL;
}
#endif

2770 2771
static int sh_eth_drv_probe(struct platform_device *pdev)
{
2772
	int ret, devno = 0;
2773 2774
	struct resource *res;
	struct net_device *ndev = NULL;
2775
	struct sh_eth_private *mdp = NULL;
J
Jingoo Han 已提交
2776
	struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
2777
	const struct platform_device_id *id = platform_get_device_id(pdev);
2778 2779 2780 2781 2782

	/* get base addr */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);

	ndev = alloc_etherdev(sizeof(struct sh_eth_private));
2783 2784
	if (!ndev)
		return -ENOMEM;
2785

2786 2787 2788
	pm_runtime_enable(&pdev->dev);
	pm_runtime_get_sync(&pdev->dev);

2789 2790 2791 2792 2793
	devno = pdev->id;
	if (devno < 0)
		devno = 0;

	ndev->dma = -1;
2794 2795
	ret = platform_get_irq(pdev, 0);
	if (ret < 0) {
2796 2797 2798
		ret = -ENODEV;
		goto out_release;
	}
2799
	ndev->irq = ret;
2800 2801 2802 2803

	SET_NETDEV_DEV(ndev, &pdev->dev);

	mdp = netdev_priv(ndev);
2804 2805
	mdp->num_tx_ring = TX_RING_SIZE;
	mdp->num_rx_ring = RX_RING_SIZE;
S
Sergei Shtylyov 已提交
2806 2807 2808
	mdp->addr = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(mdp->addr)) {
		ret = PTR_ERR(mdp->addr);
Y
Yoshihiro Shimoda 已提交
2809 2810 2811
		goto out_release;
	}

2812 2813
	ndev->base_addr = res->start;

2814
	spin_lock_init(&mdp->lock);
2815
	mdp->pdev = pdev;
2816

2817 2818
	if (pdev->dev.of_node)
		pd = sh_eth_parse_dt(&pdev->dev);
2819 2820 2821 2822 2823 2824
	if (!pd) {
		dev_err(&pdev->dev, "no platform data\n");
		ret = -EINVAL;
		goto out_release;
	}

2825
	/* get PHY ID */
2826
	mdp->phy_id = pd->phy;
2827
	mdp->phy_interface = pd->phy_interface;
2828 2829
	/* EDMAC endian */
	mdp->edmac_endian = pd->edmac_endian;
2830 2831
	mdp->no_ether_link = pd->no_ether_link;
	mdp->ether_link_active_low = pd->ether_link_active_low;
2832

2833
	/* set cpu data */
2834 2835 2836 2837 2838 2839 2840 2841 2842
	if (id) {
		mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
	} else	{
		const struct of_device_id *match;

		match = of_match_device(of_match_ptr(sh_eth_match_table),
					&pdev->dev);
		mdp->cd = (struct sh_eth_cpu_data *)match->data;
	}
2843
	mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
2844 2845 2846 2847 2848 2849
	if (!mdp->reg_offset) {
		dev_err(&pdev->dev, "Unknown register type (%d)\n",
			mdp->cd->register_type);
		ret = -EINVAL;
		goto out_release;
	}
2850 2851
	sh_eth_set_default_cpu_data(mdp->cd);

2852
	/* set function */
2853 2854 2855 2856
	if (mdp->cd->tsu)
		ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
	else
		ndev->netdev_ops = &sh_eth_netdev_ops;
2857
	ndev->ethtool_ops = &sh_eth_ethtool_ops;
2858 2859
	ndev->watchdog_timeo = TX_TIMEOUT;

2860 2861
	/* debug message level */
	mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
2862 2863

	/* read and set MAC address */
2864
	read_mac_address(ndev, pd->mac_addr);
2865 2866 2867 2868 2869
	if (!is_valid_ether_addr(ndev->dev_addr)) {
		dev_warn(&pdev->dev,
			 "no valid MAC address supplied, using a random one.\n");
		eth_hw_addr_random(ndev);
	}
2870

2871 2872 2873 2874
	/* ioremap the TSU registers */
	if (mdp->cd->tsu) {
		struct resource *rtsu;
		rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
S
Sergei Shtylyov 已提交
2875 2876 2877
		mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
		if (IS_ERR(mdp->tsu_addr)) {
			ret = PTR_ERR(mdp->tsu_addr);
2878 2879
			goto out_release;
		}
2880
		mdp->port = devno % 2;
2881
		ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
2882 2883
	}

2884 2885
	/* initialize first or needed device */
	if (!devno || pd->needs_init) {
2886 2887
		if (mdp->cd->chip_reset)
			mdp->cd->chip_reset(ndev);
2888

2889 2890 2891 2892
		if (mdp->cd->tsu) {
			/* TSU init (Init only)*/
			sh_eth_tsu_init(mdp);
		}
2893 2894
	}

2895 2896 2897
	if (mdp->cd->rmiimode)
		sh_eth_write(ndev, 0x1, RMIIMODE);

2898 2899 2900 2901 2902 2903 2904
	/* MDIO bus init */
	ret = sh_mdio_init(mdp, pd);
	if (ret) {
		dev_err(&ndev->dev, "failed to initialise MDIO\n");
		goto out_release;
	}

S
Sergei Shtylyov 已提交
2905 2906
	netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);

2907 2908 2909
	/* network device register */
	ret = register_netdev(ndev);
	if (ret)
S
Sergei Shtylyov 已提交
2910
		goto out_napi_del;
2911

L
Lucas De Marchi 已提交
2912
	/* print device information */
2913 2914
	netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
		    (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
2915

2916
	pm_runtime_put(&pdev->dev);
2917 2918 2919 2920
	platform_set_drvdata(pdev, ndev);

	return ret;

S
Sergei Shtylyov 已提交
2921 2922
out_napi_del:
	netif_napi_del(&mdp->napi);
2923
	sh_mdio_release(mdp);
S
Sergei Shtylyov 已提交
2924

2925 2926 2927 2928 2929
out_release:
	/* net_dev free */
	if (ndev)
		free_netdev(ndev);

2930 2931
	pm_runtime_put(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
2932 2933 2934 2935 2936 2937
	return ret;
}

static int sh_eth_drv_remove(struct platform_device *pdev)
{
	struct net_device *ndev = platform_get_drvdata(pdev);
S
Sergei Shtylyov 已提交
2938
	struct sh_eth_private *mdp = netdev_priv(ndev);
2939 2940

	unregister_netdev(ndev);
S
Sergei Shtylyov 已提交
2941
	netif_napi_del(&mdp->napi);
2942
	sh_mdio_release(mdp);
2943
	pm_runtime_disable(&pdev->dev);
2944 2945 2946 2947 2948
	free_netdev(ndev);

	return 0;
}

2949
#ifdef CONFIG_PM
M
Mikhail Ulyanov 已提交
2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979
#ifdef CONFIG_PM_SLEEP
static int sh_eth_suspend(struct device *dev)
{
	struct net_device *ndev = dev_get_drvdata(dev);
	int ret = 0;

	if (netif_running(ndev)) {
		netif_device_detach(ndev);
		ret = sh_eth_close(ndev);
	}

	return ret;
}

static int sh_eth_resume(struct device *dev)
{
	struct net_device *ndev = dev_get_drvdata(dev);
	int ret = 0;

	if (netif_running(ndev)) {
		ret = sh_eth_open(ndev);
		if (ret < 0)
			return ret;
		netif_device_attach(ndev);
	}

	return ret;
}
#endif

2980 2981
static int sh_eth_runtime_nop(struct device *dev)
{
S
Sergei Shtylyov 已提交
2982
	/* Runtime PM callback shared between ->runtime_suspend()
2983 2984 2985 2986 2987 2988 2989 2990 2991
	 * and ->runtime_resume(). Simply returns success.
	 *
	 * This driver re-initializes all registers after
	 * pm_runtime_get_sync() anyway so there is no need
	 * to save and restore registers here.
	 */
	return 0;
}

2992
static const struct dev_pm_ops sh_eth_dev_pm_ops = {
M
Mikhail Ulyanov 已提交
2993
	SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
2994
	SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
2995
};
2996 2997 2998 2999
#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
#else
#define SH_ETH_PM_OPS NULL
#endif
3000

3001
static struct platform_device_id sh_eth_id_table[] = {
3002
	{ "sh7619-ether", (kernel_ulong_t)&sh7619_data },
3003
	{ "sh771x-ether", (kernel_ulong_t)&sh771x_data },
3004
	{ "sh7724-ether", (kernel_ulong_t)&sh7724_data },
3005
	{ "sh7734-gether", (kernel_ulong_t)&sh7734_data },
3006 3007
	{ "sh7757-ether", (kernel_ulong_t)&sh7757_data },
	{ "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
3008
	{ "sh7763-gether", (kernel_ulong_t)&sh7763_data },
S
Simon Horman 已提交
3009
	{ "r7s72100-ether", (kernel_ulong_t)&r7s72100_data },
3010
	{ "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
3011
	{ "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
S
Sergei Shtylyov 已提交
3012 3013
	{ "r8a7790-ether", (kernel_ulong_t)&r8a779x_data },
	{ "r8a7791-ether", (kernel_ulong_t)&r8a779x_data },
3014
	{ "r8a7793-ether", (kernel_ulong_t)&r8a779x_data },
3015
	{ "r8a7794-ether", (kernel_ulong_t)&r8a779x_data },
3016 3017 3018 3019
	{ }
};
MODULE_DEVICE_TABLE(platform, sh_eth_id_table);

3020 3021 3022
static struct platform_driver sh_eth_driver = {
	.probe = sh_eth_drv_probe,
	.remove = sh_eth_drv_remove,
3023
	.id_table = sh_eth_id_table,
3024 3025
	.driver = {
		   .name = CARDNAME,
3026
		   .pm = SH_ETH_PM_OPS,
3027
		   .of_match_table = of_match_ptr(sh_eth_match_table),
3028 3029 3030
	},
};

3031
module_platform_driver(sh_eth_driver);
3032 3033 3034 3035

MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
MODULE_LICENSE("GPL v2");