sh_eth.c 70.9 KB
Newer Older
S
Sergei Shtylyov 已提交
1
/*  SuperH Ethernet device driver
2
 *
3
 *  Copyright (C) 2006-2012 Nobuhiro Iwamatsu
4 5
 *  Copyright (C) 2008-2014 Renesas Solutions Corp.
 *  Copyright (C) 2013-2014 Cogent Embedded, Inc.
B
Ben Dooks 已提交
6
 *  Copyright (C) 2014 Codethink Limited
7 8 9 10 11 12 13 14 15 16 17 18 19 20
 *
 *  This program is free software; you can redistribute it and/or modify it
 *  under the terms and conditions of the GNU General Public License,
 *  version 2, as published by the Free Software Foundation.
 *
 *  This program is distributed in the hope it will be useful, but WITHOUT
 *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
 *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
 *  more details.
 *
 *  The full GNU General Public License is included in this distribution in
 *  the file called "COPYING".
 */

Y
Yoshihiro Shimoda 已提交
21 22 23
#include <linux/module.h>
#include <linux/kernel.h>
#include <linux/spinlock.h>
24
#include <linux/interrupt.h>
25 26 27 28 29 30
#include <linux/dma-mapping.h>
#include <linux/etherdevice.h>
#include <linux/delay.h>
#include <linux/platform_device.h>
#include <linux/mdio-bitbang.h>
#include <linux/netdevice.h>
31 32 33 34
#include <linux/of.h>
#include <linux/of_device.h>
#include <linux/of_irq.h>
#include <linux/of_net.h>
35 36 37
#include <linux/phy.h>
#include <linux/cache.h>
#include <linux/io.h>
38
#include <linux/pm_runtime.h>
39
#include <linux/slab.h>
40
#include <linux/ethtool.h>
41
#include <linux/if_vlan.h>
42
#include <linux/clk.h>
43
#include <linux/sh_eth.h>
B
Ben Dooks 已提交
44
#include <linux/of_mdio.h>
45 46 47

#include "sh_eth.h"

48 49 50 51 52 53
#define SH_ETH_DEF_MSG_ENABLE \
		(NETIF_MSG_LINK	| \
		NETIF_MSG_TIMER	| \
		NETIF_MSG_RX_ERR| \
		NETIF_MSG_TX_ERR)

54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151
static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
	[EDSR]		= 0x0000,
	[EDMR]		= 0x0400,
	[EDTRR]		= 0x0408,
	[EDRRR]		= 0x0410,
	[EESR]		= 0x0428,
	[EESIPR]	= 0x0430,
	[TDLAR]		= 0x0010,
	[TDFAR]		= 0x0014,
	[TDFXR]		= 0x0018,
	[TDFFR]		= 0x001c,
	[RDLAR]		= 0x0030,
	[RDFAR]		= 0x0034,
	[RDFXR]		= 0x0038,
	[RDFFR]		= 0x003c,
	[TRSCER]	= 0x0438,
	[RMFCR]		= 0x0440,
	[TFTR]		= 0x0448,
	[FDR]		= 0x0450,
	[RMCR]		= 0x0458,
	[RPADIR]	= 0x0460,
	[FCFTR]		= 0x0468,
	[CSMR]		= 0x04E4,

	[ECMR]		= 0x0500,
	[ECSR]		= 0x0510,
	[ECSIPR]	= 0x0518,
	[PIR]		= 0x0520,
	[PSR]		= 0x0528,
	[PIPR]		= 0x052c,
	[RFLR]		= 0x0508,
	[APR]		= 0x0554,
	[MPR]		= 0x0558,
	[PFTCR]		= 0x055c,
	[PFRCR]		= 0x0560,
	[TPAUSER]	= 0x0564,
	[GECMR]		= 0x05b0,
	[BCULR]		= 0x05b4,
	[MAHR]		= 0x05c0,
	[MALR]		= 0x05c8,
	[TROCR]		= 0x0700,
	[CDCR]		= 0x0708,
	[LCCR]		= 0x0710,
	[CEFCR]		= 0x0740,
	[FRECR]		= 0x0748,
	[TSFRCR]	= 0x0750,
	[TLFRCR]	= 0x0758,
	[RFCR]		= 0x0760,
	[CERCR]		= 0x0768,
	[CEECR]		= 0x0770,
	[MAFCR]		= 0x0778,
	[RMII_MII]	= 0x0790,

	[ARSTR]		= 0x0000,
	[TSU_CTRST]	= 0x0004,
	[TSU_FWEN0]	= 0x0010,
	[TSU_FWEN1]	= 0x0014,
	[TSU_FCM]	= 0x0018,
	[TSU_BSYSL0]	= 0x0020,
	[TSU_BSYSL1]	= 0x0024,
	[TSU_PRISL0]	= 0x0028,
	[TSU_PRISL1]	= 0x002c,
	[TSU_FWSL0]	= 0x0030,
	[TSU_FWSL1]	= 0x0034,
	[TSU_FWSLC]	= 0x0038,
	[TSU_QTAG0]	= 0x0040,
	[TSU_QTAG1]	= 0x0044,
	[TSU_FWSR]	= 0x0050,
	[TSU_FWINMK]	= 0x0054,
	[TSU_ADQT0]	= 0x0048,
	[TSU_ADQT1]	= 0x004c,
	[TSU_VTAG0]	= 0x0058,
	[TSU_VTAG1]	= 0x005c,
	[TSU_ADSBSY]	= 0x0060,
	[TSU_TEN]	= 0x0064,
	[TSU_POST1]	= 0x0070,
	[TSU_POST2]	= 0x0074,
	[TSU_POST3]	= 0x0078,
	[TSU_POST4]	= 0x007c,
	[TSU_ADRH0]	= 0x0100,
	[TSU_ADRL0]	= 0x0104,
	[TSU_ADRH31]	= 0x01f8,
	[TSU_ADRL31]	= 0x01fc,

	[TXNLCR0]	= 0x0080,
	[TXALCR0]	= 0x0084,
	[RXNLCR0]	= 0x0088,
	[RXALCR0]	= 0x008c,
	[FWNLCR0]	= 0x0090,
	[FWALCR0]	= 0x0094,
	[TXNLCR1]	= 0x00a0,
	[TXALCR1]	= 0x00a0,
	[RXNLCR1]	= 0x00a8,
	[RXALCR1]	= 0x00ac,
	[FWNLCR1]	= 0x00b0,
	[FWALCR1]	= 0x00b4,
};

S
Simon Horman 已提交
152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210
static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
	[EDSR]		= 0x0000,
	[EDMR]		= 0x0400,
	[EDTRR]		= 0x0408,
	[EDRRR]		= 0x0410,
	[EESR]		= 0x0428,
	[EESIPR]	= 0x0430,
	[TDLAR]		= 0x0010,
	[TDFAR]		= 0x0014,
	[TDFXR]		= 0x0018,
	[TDFFR]		= 0x001c,
	[RDLAR]		= 0x0030,
	[RDFAR]		= 0x0034,
	[RDFXR]		= 0x0038,
	[RDFFR]		= 0x003c,
	[TRSCER]	= 0x0438,
	[RMFCR]		= 0x0440,
	[TFTR]		= 0x0448,
	[FDR]		= 0x0450,
	[RMCR]		= 0x0458,
	[RPADIR]	= 0x0460,
	[FCFTR]		= 0x0468,
	[CSMR]		= 0x04E4,

	[ECMR]		= 0x0500,
	[RFLR]		= 0x0508,
	[ECSR]		= 0x0510,
	[ECSIPR]	= 0x0518,
	[PIR]		= 0x0520,
	[APR]		= 0x0554,
	[MPR]		= 0x0558,
	[PFTCR]		= 0x055c,
	[PFRCR]		= 0x0560,
	[TPAUSER]	= 0x0564,
	[MAHR]		= 0x05c0,
	[MALR]		= 0x05c8,
	[CEFCR]		= 0x0740,
	[FRECR]		= 0x0748,
	[TSFRCR]	= 0x0750,
	[TLFRCR]	= 0x0758,
	[RFCR]		= 0x0760,
	[MAFCR]		= 0x0778,

	[ARSTR]		= 0x0000,
	[TSU_CTRST]	= 0x0004,
	[TSU_VTAG0]	= 0x0058,
	[TSU_ADSBSY]	= 0x0060,
	[TSU_TEN]	= 0x0064,
	[TSU_ADRH0]	= 0x0100,
	[TSU_ADRL0]	= 0x0104,
	[TSU_ADRH31]	= 0x01f8,
	[TSU_ADRL31]	= 0x01fc,

	[TXNLCR0]	= 0x0080,
	[TXALCR0]	= 0x0084,
	[RXNLCR0]	= 0x0088,
	[RXALCR0]	= 0x008C,
};

211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251
static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
	[ECMR]		= 0x0300,
	[RFLR]		= 0x0308,
	[ECSR]		= 0x0310,
	[ECSIPR]	= 0x0318,
	[PIR]		= 0x0320,
	[PSR]		= 0x0328,
	[RDMLR]		= 0x0340,
	[IPGR]		= 0x0350,
	[APR]		= 0x0354,
	[MPR]		= 0x0358,
	[RFCF]		= 0x0360,
	[TPAUSER]	= 0x0364,
	[TPAUSECR]	= 0x0368,
	[MAHR]		= 0x03c0,
	[MALR]		= 0x03c8,
	[TROCR]		= 0x03d0,
	[CDCR]		= 0x03d4,
	[LCCR]		= 0x03d8,
	[CNDCR]		= 0x03dc,
	[CEFCR]		= 0x03e4,
	[FRECR]		= 0x03e8,
	[TSFRCR]	= 0x03ec,
	[TLFRCR]	= 0x03f0,
	[RFCR]		= 0x03f4,
	[MAFCR]		= 0x03f8,

	[EDMR]		= 0x0200,
	[EDTRR]		= 0x0208,
	[EDRRR]		= 0x0210,
	[TDLAR]		= 0x0218,
	[RDLAR]		= 0x0220,
	[EESR]		= 0x0228,
	[EESIPR]	= 0x0230,
	[TRSCER]	= 0x0238,
	[RMFCR]		= 0x0240,
	[TFTR]		= 0x0248,
	[FDR]		= 0x0250,
	[RMCR]		= 0x0258,
	[TFUCR]		= 0x0264,
	[RFOCR]		= 0x0268,
252
	[RMIIMODE]      = 0x026c,
253 254 255 256
	[FCFTR]		= 0x0270,
	[TRIMD]		= 0x027c,
};

257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376
static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
	[ECMR]		= 0x0100,
	[RFLR]		= 0x0108,
	[ECSR]		= 0x0110,
	[ECSIPR]	= 0x0118,
	[PIR]		= 0x0120,
	[PSR]		= 0x0128,
	[RDMLR]		= 0x0140,
	[IPGR]		= 0x0150,
	[APR]		= 0x0154,
	[MPR]		= 0x0158,
	[TPAUSER]	= 0x0164,
	[RFCF]		= 0x0160,
	[TPAUSECR]	= 0x0168,
	[BCFRR]		= 0x016c,
	[MAHR]		= 0x01c0,
	[MALR]		= 0x01c8,
	[TROCR]		= 0x01d0,
	[CDCR]		= 0x01d4,
	[LCCR]		= 0x01d8,
	[CNDCR]		= 0x01dc,
	[CEFCR]		= 0x01e4,
	[FRECR]		= 0x01e8,
	[TSFRCR]	= 0x01ec,
	[TLFRCR]	= 0x01f0,
	[RFCR]		= 0x01f4,
	[MAFCR]		= 0x01f8,
	[RTRATE]	= 0x01fc,

	[EDMR]		= 0x0000,
	[EDTRR]		= 0x0008,
	[EDRRR]		= 0x0010,
	[TDLAR]		= 0x0018,
	[RDLAR]		= 0x0020,
	[EESR]		= 0x0028,
	[EESIPR]	= 0x0030,
	[TRSCER]	= 0x0038,
	[RMFCR]		= 0x0040,
	[TFTR]		= 0x0048,
	[FDR]		= 0x0050,
	[RMCR]		= 0x0058,
	[TFUCR]		= 0x0064,
	[RFOCR]		= 0x0068,
	[FCFTR]		= 0x0070,
	[RPADIR]	= 0x0078,
	[TRIMD]		= 0x007c,
	[RBWAR]		= 0x00c8,
	[RDFAR]		= 0x00cc,
	[TBRAR]		= 0x00d4,
	[TDFAR]		= 0x00d8,
};

static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
	[ECMR]		= 0x0160,
	[ECSR]		= 0x0164,
	[ECSIPR]	= 0x0168,
	[PIR]		= 0x016c,
	[MAHR]		= 0x0170,
	[MALR]		= 0x0174,
	[RFLR]		= 0x0178,
	[PSR]		= 0x017c,
	[TROCR]		= 0x0180,
	[CDCR]		= 0x0184,
	[LCCR]		= 0x0188,
	[CNDCR]		= 0x018c,
	[CEFCR]		= 0x0194,
	[FRECR]		= 0x0198,
	[TSFRCR]	= 0x019c,
	[TLFRCR]	= 0x01a0,
	[RFCR]		= 0x01a4,
	[MAFCR]		= 0x01a8,
	[IPGR]		= 0x01b4,
	[APR]		= 0x01b8,
	[MPR]		= 0x01bc,
	[TPAUSER]	= 0x01c4,
	[BCFR]		= 0x01cc,

	[ARSTR]		= 0x0000,
	[TSU_CTRST]	= 0x0004,
	[TSU_FWEN0]	= 0x0010,
	[TSU_FWEN1]	= 0x0014,
	[TSU_FCM]	= 0x0018,
	[TSU_BSYSL0]	= 0x0020,
	[TSU_BSYSL1]	= 0x0024,
	[TSU_PRISL0]	= 0x0028,
	[TSU_PRISL1]	= 0x002c,
	[TSU_FWSL0]	= 0x0030,
	[TSU_FWSL1]	= 0x0034,
	[TSU_FWSLC]	= 0x0038,
	[TSU_QTAGM0]	= 0x0040,
	[TSU_QTAGM1]	= 0x0044,
	[TSU_ADQT0]	= 0x0048,
	[TSU_ADQT1]	= 0x004c,
	[TSU_FWSR]	= 0x0050,
	[TSU_FWINMK]	= 0x0054,
	[TSU_ADSBSY]	= 0x0060,
	[TSU_TEN]	= 0x0064,
	[TSU_POST1]	= 0x0070,
	[TSU_POST2]	= 0x0074,
	[TSU_POST3]	= 0x0078,
	[TSU_POST4]	= 0x007c,

	[TXNLCR0]	= 0x0080,
	[TXALCR0]	= 0x0084,
	[RXNLCR0]	= 0x0088,
	[RXALCR0]	= 0x008c,
	[FWNLCR0]	= 0x0090,
	[FWALCR0]	= 0x0094,
	[TXNLCR1]	= 0x00a0,
	[TXALCR1]	= 0x00a0,
	[RXNLCR1]	= 0x00a8,
	[RXALCR1]	= 0x00ac,
	[FWNLCR1]	= 0x00b0,
	[FWALCR1]	= 0x00b4,

	[TSU_ADRH0]	= 0x0100,
	[TSU_ADRL0]	= 0x0104,
	[TSU_ADRL31]	= 0x01fc,
};

377
static bool sh_eth_is_gether(struct sh_eth_private *mdp)
378
{
379
	return mdp->reg_offset == sh_eth_offset_gigabit;
380 381
}

S
Simon Horman 已提交
382 383 384 385 386
static bool sh_eth_is_rz_fast_ether(struct sh_eth_private *mdp)
{
	return mdp->reg_offset == sh_eth_offset_fast_rz;
}

387
static void sh_eth_select_mii(struct net_device *ndev)
388 389 390 391 392 393 394 395 396 397 398 399 400 401 402
{
	u32 value = 0x0;
	struct sh_eth_private *mdp = netdev_priv(ndev);

	switch (mdp->phy_interface) {
	case PHY_INTERFACE_MODE_GMII:
		value = 0x2;
		break;
	case PHY_INTERFACE_MODE_MII:
		value = 0x1;
		break;
	case PHY_INTERFACE_MODE_RMII:
		value = 0x0;
		break;
	default:
403 404
		netdev_warn(ndev,
			    "PHY interface mode was not setup. Set to MII.\n");
405 406 407 408 409 410 411
		value = 0x1;
		break;
	}

	sh_eth_write(ndev, value, RMII_MII);
}

412
static void sh_eth_set_duplex(struct net_device *ndev)
413 414 415 416
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	if (mdp->duplex) /* Full */
417
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_DM, ECMR);
418
	else		/* Half */
419
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_DM, ECMR);
420 421
}

422
/* There is CPU dependent code */
423
static void sh_eth_set_rate_r8a777x(struct net_device *ndev)
424 425
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
426

427 428 429 430 431 432 433 434 435 436 437 438
	switch (mdp->speed) {
	case 10: /* 10BASE */
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_ELB, ECMR);
		break;
	case 100:/* 100BASE */
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_ELB, ECMR);
		break;
	default:
		break;
	}
}

S
Sergei Shtylyov 已提交
439
/* R8A7778/9 */
440
static struct sh_eth_cpu_data r8a777x_data = {
441
	.set_duplex	= sh_eth_set_duplex,
442
	.set_rate	= sh_eth_set_rate_r8a777x,
443

444 445
	.register_type	= SH_ETH_REG_FAST_RCAR,

446 447 448 449 450
	.ecsr_value	= ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
	.ecsipr_value	= ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
	.eesipr_value	= 0x01ff009f,

	.tx_check	= EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
451 452 453
	.eesr_err_check	= EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
			  EESR_ECI,
454 455 456 457 458 459 460

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
};

S
Sergei Shtylyov 已提交
461 462
/* R8A7790/1 */
static struct sh_eth_cpu_data r8a779x_data = {
463 464 465
	.set_duplex	= sh_eth_set_duplex,
	.set_rate	= sh_eth_set_rate_r8a777x,

466 467
	.register_type	= SH_ETH_REG_FAST_RCAR,

468 469 470 471 472
	.ecsr_value	= ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
	.ecsipr_value	= ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
	.eesipr_value	= 0x01ff009f,

	.tx_check	= EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
473 474 475
	.eesr_err_check	= EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
			  EESR_ECI,
476 477 478 479 480 481

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
	.rmiimode	= 1,
482
	.shift_rd0	= 1,
483 484
};

485
static void sh_eth_set_rate_sh7724(struct net_device *ndev)
486 487
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
488 489 490

	switch (mdp->speed) {
	case 10: /* 10BASE */
491
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) & ~ECMR_RTM, ECMR);
492 493
		break;
	case 100:/* 100BASE */
494
		sh_eth_write(ndev, sh_eth_read(ndev, ECMR) | ECMR_RTM, ECMR);
495 496 497 498 499 500 501
		break;
	default:
		break;
	}
}

/* SH7724 */
502
static struct sh_eth_cpu_data sh7724_data = {
503
	.set_duplex	= sh_eth_set_duplex,
504
	.set_rate	= sh_eth_set_rate_sh7724,
505

506 507
	.register_type	= SH_ETH_REG_FAST_SH4,

508 509
	.ecsr_value	= ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
	.ecsipr_value	= ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
510
	.eesipr_value	= 0x01ff009f,
511 512

	.tx_check	= EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
513 514 515
	.eesr_err_check	= EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
			  EESR_ECI,
516 517 518 519 520

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
521 522
	.rpadir		= 1,
	.rpadir_value	= 0x00020000, /* NET_IP_ALIGN assumed to be 2 */
523
};
524

525
static void sh_eth_set_rate_sh7757(struct net_device *ndev)
526 527 528 529 530
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	switch (mdp->speed) {
	case 10: /* 10BASE */
531
		sh_eth_write(ndev, 0, RTRATE);
532 533
		break;
	case 100:/* 100BASE */
534
		sh_eth_write(ndev, 1, RTRATE);
535 536 537 538 539 540 541
		break;
	default:
		break;
	}
}

/* SH7757 */
542 543 544
static struct sh_eth_cpu_data sh7757_data = {
	.set_duplex	= sh_eth_set_duplex,
	.set_rate	= sh_eth_set_rate_sh7757,
545

546 547
	.register_type	= SH_ETH_REG_FAST_SH4,

548
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
S
Sergei Shtylyov 已提交
549
	.rmcr_value	= RMCR_RNC,
550 551

	.tx_check	= EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_RTO,
552 553 554
	.eesr_err_check	= EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
			  EESR_ECI,
555

556
	.irq_flags	= IRQF_SHARED,
557 558 559 560 561
	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
	.no_ade		= 1,
562 563
	.rpadir		= 1,
	.rpadir_value   = 2 << 16,
564
};
565

566
#define SH_GIGA_ETH_BASE	0xfee00000UL
567 568 569 570 571 572 573 574 575
#define GIGA_MALR(port)		(SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
#define GIGA_MAHR(port)		(SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
static void sh_eth_chip_reset_giga(struct net_device *ndev)
{
	int i;
	unsigned long mahr[2], malr[2];

	/* save MAHR and MALR */
	for (i = 0; i < 2; i++) {
Y
Yoshihiro Shimoda 已提交
576 577
		malr[i] = ioread32((void *)GIGA_MALR(i));
		mahr[i] = ioread32((void *)GIGA_MAHR(i));
578 579 580
	}

	/* reset device */
Y
Yoshihiro Shimoda 已提交
581
	iowrite32(ARSTR_ARSTR, (void *)(SH_GIGA_ETH_BASE + 0x1800));
582 583 584 585
	mdelay(1);

	/* restore MAHR and MALR */
	for (i = 0; i < 2; i++) {
Y
Yoshihiro Shimoda 已提交
586 587
		iowrite32(malr[i], (void *)GIGA_MALR(i));
		iowrite32(mahr[i], (void *)GIGA_MAHR(i));
588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603 604 605 606 607 608 609 610
	}
}

static void sh_eth_set_rate_giga(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	switch (mdp->speed) {
	case 10: /* 10BASE */
		sh_eth_write(ndev, 0x00000000, GECMR);
		break;
	case 100:/* 100BASE */
		sh_eth_write(ndev, 0x00000010, GECMR);
		break;
	case 1000: /* 1000BASE */
		sh_eth_write(ndev, 0x00000020, GECMR);
		break;
	default:
		break;
	}
}

/* SH7757(GETHERC) */
611
static struct sh_eth_cpu_data sh7757_data_giga = {
612
	.chip_reset	= sh_eth_chip_reset_giga,
613
	.set_duplex	= sh_eth_set_duplex,
614 615
	.set_rate	= sh_eth_set_rate_giga,

616 617
	.register_type	= SH_ETH_REG_GIGABIT,

618 619 620 621 622
	.ecsr_value	= ECSR_ICD | ECSR_MPD,
	.ecsipr_value	= ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_TC1 | EESR_FTC,
623 624 625
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
			  EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
			  EESR_TDE | EESR_ECI,
626
	.fdr_value	= 0x0000072f,
S
Sergei Shtylyov 已提交
627
	.rmcr_value	= RMCR_RNC,
628

629
	.irq_flags	= IRQF_SHARED,
630 631 632 633 634 635 636 637 638
	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.bculr		= 1,
	.hw_swap	= 1,
	.rpadir		= 1,
	.rpadir_value   = 2 << 16,
	.no_trimd	= 1,
	.no_ade		= 1,
639
	.tsu		= 1,
640 641
};

642 643
static void sh_eth_chip_reset(struct net_device *ndev)
{
644 645
	struct sh_eth_private *mdp = netdev_priv(ndev);

646
	/* reset device */
647
	sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
648 649 650
	mdelay(1);
}

651
static void sh_eth_set_rate_gether(struct net_device *ndev)
652 653 654 655 656
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	switch (mdp->speed) {
	case 10: /* 10BASE */
657
		sh_eth_write(ndev, GECMR_10, GECMR);
658 659
		break;
	case 100:/* 100BASE */
660
		sh_eth_write(ndev, GECMR_100, GECMR);
661 662
		break;
	case 1000: /* 1000BASE */
663
		sh_eth_write(ndev, GECMR_1000, GECMR);
664 665 666 667 668 669
		break;
	default:
		break;
	}
}

670 671
/* SH7734 */
static struct sh_eth_cpu_data sh7734_data = {
672 673
	.chip_reset	= sh_eth_chip_reset,
	.set_duplex	= sh_eth_set_duplex,
674 675
	.set_rate	= sh_eth_set_rate_gether,

676 677
	.register_type	= SH_ETH_REG_GIGABIT,

678 679 680 681 682
	.ecsr_value	= ECSR_ICD | ECSR_MPD,
	.ecsipr_value	= ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_TC1 | EESR_FTC,
683 684 685
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
			  EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
			  EESR_TDE | EESR_ECI,
686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.bculr		= 1,
	.hw_swap	= 1,
	.no_trimd	= 1,
	.no_ade		= 1,
	.tsu		= 1,
	.hw_crc		= 1,
	.select_mii	= 1,
};

/* SH7763 */
static struct sh_eth_cpu_data sh7763_data = {
	.chip_reset	= sh_eth_chip_reset,
	.set_duplex	= sh_eth_set_duplex,
	.set_rate	= sh_eth_set_rate_gether,
704

705 706
	.register_type	= SH_ETH_REG_GIGABIT,

707 708 709 710 711
	.ecsr_value	= ECSR_ICD | ECSR_MPD,
	.ecsipr_value	= ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_TC1 | EESR_FTC,
S
Sergei Shtylyov 已提交
712 713
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
			  EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE |
714 715 716 717 718 719 720 721 722
			  EESR_ECI,

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.bculr		= 1,
	.hw_swap	= 1,
	.no_trimd	= 1,
	.no_ade		= 1,
723
	.tsu		= 1,
724
	.irq_flags	= IRQF_SHARED,
725 726
};

727
static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
728 729 730 731 732 733 734
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	/* reset device */
	sh_eth_tsu_write(mdp, ARSTR_ARSTR, ARSTR);
	mdelay(1);

735
	sh_eth_select_mii(ndev);
736 737 738
}

/* R8A7740 */
739 740
static struct sh_eth_cpu_data r8a7740_data = {
	.chip_reset	= sh_eth_chip_reset_r8a7740,
741
	.set_duplex	= sh_eth_set_duplex,
742
	.set_rate	= sh_eth_set_rate_gether,
743

744 745
	.register_type	= SH_ETH_REG_GIGABIT,

746 747 748 749 750
	.ecsr_value	= ECSR_ICD | ECSR_MPD,
	.ecsipr_value	= ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.tx_check	= EESR_TC1 | EESR_FTC,
751 752 753
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
			  EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
			  EESR_TDE | EESR_ECI,
754
	.fdr_value	= 0x0000070f,
S
Sergei Shtylyov 已提交
755
	.rmcr_value	= RMCR_RNC,
756 757 758 759 760 761

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.bculr		= 1,
	.hw_swap	= 1,
762 763
	.rpadir		= 1,
	.rpadir_value   = 2 << 16,
764 765 766
	.no_trimd	= 1,
	.no_ade		= 1,
	.tsu		= 1,
767
	.select_mii	= 1,
768
	.shift_rd0	= 1,
769 770
};

S
Simon Horman 已提交
771 772 773 774 775 776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802
/* R7S72100 */
static struct sh_eth_cpu_data r7s72100_data = {
	.chip_reset	= sh_eth_chip_reset,
	.set_duplex	= sh_eth_set_duplex,

	.register_type	= SH_ETH_REG_FAST_RZ,

	.ecsr_value	= ECSR_ICD,
	.ecsipr_value	= ECSIPR_ICDIP,
	.eesipr_value	= 0xff7f009f,

	.tx_check	= EESR_TC1 | EESR_FTC,
	.eesr_err_check	= EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
			  EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
			  EESR_TDE | EESR_ECI,
	.fdr_value	= 0x0000070f,
	.rmcr_value	= RMCR_RNC,

	.no_psr		= 1,
	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
	.rpadir		= 1,
	.rpadir_value   = 2 << 16,
	.no_trimd	= 1,
	.no_ade		= 1,
	.hw_crc		= 1,
	.tsu		= 1,
	.shift_rd0	= 1,
};

803
static struct sh_eth_cpu_data sh7619_data = {
804 805
	.register_type	= SH_ETH_REG_FAST_SH3_SH2,

806 807 808 809 810 811 812
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,

	.apr		= 1,
	.mpr		= 1,
	.tpauser	= 1,
	.hw_swap	= 1,
};
813 814

static struct sh_eth_cpu_data sh771x_data = {
815 816
	.register_type	= SH_ETH_REG_FAST_SH3_SH2,

817
	.eesipr_value	= DMAC_M_RFRMER | DMAC_M_ECI | 0x003fffff,
818
	.tsu		= 1,
819 820 821 822 823 824 825 826 827 828 829
};

static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
{
	if (!cd->ecsr_value)
		cd->ecsr_value = DEFAULT_ECSR_INIT;

	if (!cd->ecsipr_value)
		cd->ecsipr_value = DEFAULT_ECSIPR_INIT;

	if (!cd->fcftr_value)
S
Sergei Shtylyov 已提交
830
		cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
831 832 833 834 835 836 837 838 839 840 841 842 843 844 845
				  DEFAULT_FIFO_F_D_RFD;

	if (!cd->fdr_value)
		cd->fdr_value = DEFAULT_FDR_INIT;

	if (!cd->rmcr_value)
		cd->rmcr_value = DEFAULT_RMCR_VALUE;

	if (!cd->tx_check)
		cd->tx_check = DEFAULT_TX_CHECK;

	if (!cd->eesr_err_check)
		cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
}

846 847 848 849 850 851 852 853 854 855 856
static int sh_eth_check_reset(struct net_device *ndev)
{
	int ret = 0;
	int cnt = 100;

	while (cnt > 0) {
		if (!(sh_eth_read(ndev, EDMR) & 0x3))
			break;
		mdelay(1);
		cnt--;
	}
857
	if (cnt <= 0) {
858
		netdev_err(ndev, "Device reset failed\n");
859 860 861
		ret = -ETIMEDOUT;
	}
	return ret;
862
}
863 864 865 866 867 868

static int sh_eth_reset(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int ret = 0;

S
Simon Horman 已提交
869
	if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp)) {
870 871 872 873 874 875
		sh_eth_write(ndev, EDSR_ENALL, EDSR);
		sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_GETHER,
			     EDMR);

		ret = sh_eth_check_reset(ndev);
		if (ret)
876
			return ret;
877 878 879 880 881 882 883 884 885 886 887 888 889 890 891 892 893 894 895 896 897 898 899 900 901 902 903 904

		/* Table Init */
		sh_eth_write(ndev, 0x0, TDLAR);
		sh_eth_write(ndev, 0x0, TDFAR);
		sh_eth_write(ndev, 0x0, TDFXR);
		sh_eth_write(ndev, 0x0, TDFFR);
		sh_eth_write(ndev, 0x0, RDLAR);
		sh_eth_write(ndev, 0x0, RDFAR);
		sh_eth_write(ndev, 0x0, RDFXR);
		sh_eth_write(ndev, 0x0, RDFFR);

		/* Reset HW CRC register */
		if (mdp->cd->hw_crc)
			sh_eth_write(ndev, 0x0, CSMR);

		/* Select MII mode */
		if (mdp->cd->select_mii)
			sh_eth_select_mii(ndev);
	} else {
		sh_eth_write(ndev, sh_eth_read(ndev, EDMR) | EDMR_SRST_ETHER,
			     EDMR);
		mdelay(3);
		sh_eth_write(ndev, sh_eth_read(ndev, EDMR) & ~EDMR_SRST_ETHER,
			     EDMR);
	}

	return ret;
}
905

906
#if defined(CONFIG_CPU_SH4) || defined(CONFIG_ARCH_SHMOBILE)
907 908 909 910 911 912 913 914 915 916 917 918 919 920 921 922
static void sh_eth_set_receive_align(struct sk_buff *skb)
{
	int reserve;

	reserve = SH4_SKB_RX_ALIGN - ((u32)skb->data & (SH4_SKB_RX_ALIGN - 1));
	if (reserve)
		skb_reserve(skb, reserve);
}
#else
static void sh_eth_set_receive_align(struct sk_buff *skb)
{
	skb_reserve(skb, SH2_SH3_SKB_RX_ALIGN);
}
#endif


923 924 925 926 927 928 929 930 931 932 933 934 935 936 937 938 939 940 941 942 943 944 945
/* CPU <-> EDMAC endian convert */
static inline __u32 cpu_to_edmac(struct sh_eth_private *mdp, u32 x)
{
	switch (mdp->edmac_endian) {
	case EDMAC_LITTLE_ENDIAN:
		return cpu_to_le32(x);
	case EDMAC_BIG_ENDIAN:
		return cpu_to_be32(x);
	}
	return x;
}

static inline __u32 edmac_to_cpu(struct sh_eth_private *mdp, u32 x)
{
	switch (mdp->edmac_endian) {
	case EDMAC_LITTLE_ENDIAN:
		return le32_to_cpu(x);
	case EDMAC_BIG_ENDIAN:
		return be32_to_cpu(x);
	}
	return x;
}

S
Sergei Shtylyov 已提交
946
/* Program the hardware MAC address from dev->dev_addr. */
947 948
static void update_mac_address(struct net_device *ndev)
{
949
	sh_eth_write(ndev,
S
Sergei Shtylyov 已提交
950 951
		     (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
		     (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
952
	sh_eth_write(ndev,
S
Sergei Shtylyov 已提交
953
		     (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
954 955
}

S
Sergei Shtylyov 已提交
956
/* Get MAC address from SuperH MAC address register
957 958 959 960 961 962
 *
 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
 * When you want use this device, you must set MAC address in bootloader.
 *
 */
963
static void read_mac_address(struct net_device *ndev, unsigned char *mac)
964
{
965
	if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
966
		memcpy(ndev->dev_addr, mac, ETH_ALEN);
967
	} else {
968 969 970 971 972 973
		ndev->dev_addr[0] = (sh_eth_read(ndev, MAHR) >> 24);
		ndev->dev_addr[1] = (sh_eth_read(ndev, MAHR) >> 16) & 0xFF;
		ndev->dev_addr[2] = (sh_eth_read(ndev, MAHR) >> 8) & 0xFF;
		ndev->dev_addr[3] = (sh_eth_read(ndev, MAHR) & 0xFF);
		ndev->dev_addr[4] = (sh_eth_read(ndev, MALR) >> 8) & 0xFF;
		ndev->dev_addr[5] = (sh_eth_read(ndev, MALR) & 0xFF);
974
	}
975 976
}

977 978
static unsigned long sh_eth_get_edtrr_trns(struct sh_eth_private *mdp)
{
S
Simon Horman 已提交
979
	if (sh_eth_is_gether(mdp) || sh_eth_is_rz_fast_ether(mdp))
980 981 982 983 984
		return EDTRR_TRNS_GETHER;
	else
		return EDTRR_TRNS_ETHER;
}

985
struct bb_info {
Y
Yoshihiro Shimoda 已提交
986
	void (*set_gate)(void *addr);
987
	struct mdiobb_ctrl ctrl;
Y
Yoshihiro Shimoda 已提交
988
	void *addr;
989 990 991 992 993 994 995
	u32 mmd_msk;/* MMD */
	u32 mdo_msk;
	u32 mdi_msk;
	u32 mdc_msk;
};

/* PHY bit set */
Y
Yoshihiro Shimoda 已提交
996
static void bb_set(void *addr, u32 msk)
997
{
Y
Yoshihiro Shimoda 已提交
998
	iowrite32(ioread32(addr) | msk, addr);
999 1000 1001
}

/* PHY bit clear */
Y
Yoshihiro Shimoda 已提交
1002
static void bb_clr(void *addr, u32 msk)
1003
{
Y
Yoshihiro Shimoda 已提交
1004
	iowrite32((ioread32(addr) & ~msk), addr);
1005 1006 1007
}

/* PHY bit read */
Y
Yoshihiro Shimoda 已提交
1008
static int bb_read(void *addr, u32 msk)
1009
{
Y
Yoshihiro Shimoda 已提交
1010
	return (ioread32(addr) & msk) != 0;
1011 1012 1013 1014 1015 1016
}

/* Data I/O pin control */
static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
{
	struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1017 1018 1019 1020

	if (bitbang->set_gate)
		bitbang->set_gate(bitbang->addr);

1021 1022 1023 1024 1025 1026 1027 1028 1029 1030 1031
	if (bit)
		bb_set(bitbang->addr, bitbang->mmd_msk);
	else
		bb_clr(bitbang->addr, bitbang->mmd_msk);
}

/* Set bit data*/
static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
{
	struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);

1032 1033 1034
	if (bitbang->set_gate)
		bitbang->set_gate(bitbang->addr);

1035 1036 1037 1038 1039 1040 1041 1042 1043 1044
	if (bit)
		bb_set(bitbang->addr, bitbang->mdo_msk);
	else
		bb_clr(bitbang->addr, bitbang->mdo_msk);
}

/* Get bit data*/
static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
{
	struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
1045 1046 1047 1048

	if (bitbang->set_gate)
		bitbang->set_gate(bitbang->addr);

1049 1050 1051 1052 1053 1054 1055 1056
	return bb_read(bitbang->addr, bitbang->mdi_msk);
}

/* MDC pin control */
static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
{
	struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);

1057 1058 1059
	if (bitbang->set_gate)
		bitbang->set_gate(bitbang->addr);

1060 1061 1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082
	if (bit)
		bb_set(bitbang->addr, bitbang->mdc_msk);
	else
		bb_clr(bitbang->addr, bitbang->mdc_msk);
}

/* mdio bus control struct */
static struct mdiobb_ops bb_ops = {
	.owner = THIS_MODULE,
	.set_mdc = sh_mdc_ctrl,
	.set_mdio_dir = sh_mmd_ctrl,
	.set_mdio_data = sh_set_mdio,
	.get_mdio_data = sh_get_mdio,
};

/* free skb and descriptor buffer */
static void sh_eth_ring_free(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i;

	/* Free Rx skb ringbuffer */
	if (mdp->rx_skbuff) {
1083
		for (i = 0; i < mdp->num_rx_ring; i++) {
1084 1085 1086 1087 1088
			if (mdp->rx_skbuff[i])
				dev_kfree_skb(mdp->rx_skbuff[i]);
		}
	}
	kfree(mdp->rx_skbuff);
1089
	mdp->rx_skbuff = NULL;
1090 1091 1092

	/* Free Tx skb ringbuffer */
	if (mdp->tx_skbuff) {
1093
		for (i = 0; i < mdp->num_tx_ring; i++) {
1094 1095 1096 1097 1098
			if (mdp->tx_skbuff[i])
				dev_kfree_skb(mdp->tx_skbuff[i]);
		}
	}
	kfree(mdp->tx_skbuff);
1099
	mdp->tx_skbuff = NULL;
1100 1101 1102 1103 1104 1105 1106 1107 1108 1109
}

/* format skb and descriptor buffer */
static void sh_eth_ring_format(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i;
	struct sk_buff *skb;
	struct sh_eth_rxdesc *rxdesc = NULL;
	struct sh_eth_txdesc *txdesc = NULL;
1110 1111
	int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
	int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
1112

S
Sergei Shtylyov 已提交
1113 1114 1115 1116
	mdp->cur_rx = 0;
	mdp->cur_tx = 0;
	mdp->dirty_rx = 0;
	mdp->dirty_tx = 0;
1117 1118 1119 1120

	memset(mdp->rx_ring, 0, rx_ringsize);

	/* build Rx ring buffer */
1121
	for (i = 0; i < mdp->num_rx_ring; i++) {
1122 1123
		/* skb */
		mdp->rx_skbuff[i] = NULL;
1124
		skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
1125 1126 1127
		mdp->rx_skbuff[i] = skb;
		if (skb == NULL)
			break;
1128
		dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
S
Sergei Shtylyov 已提交
1129
			       DMA_FROM_DEVICE);
1130 1131
		sh_eth_set_receive_align(skb);

1132 1133
		/* RX descriptor */
		rxdesc = &mdp->rx_ring[i];
1134
		rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
1135
		rxdesc->status = cpu_to_edmac(mdp, RD_RACT | RD_RFP);
1136 1137

		/* The size of the buffer is 16 byte boundary. */
1138
		rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
1139 1140
		/* Rx descriptor address set */
		if (i == 0) {
1141
			sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
S
Simon Horman 已提交
1142 1143
			if (sh_eth_is_gether(mdp) ||
			    sh_eth_is_rz_fast_ether(mdp))
1144
				sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
1145
		}
1146 1147
	}

1148
	mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
1149 1150

	/* Mark the last entry as wrapping the ring. */
1151
	rxdesc->status |= cpu_to_edmac(mdp, RD_RDEL);
1152 1153 1154 1155

	memset(mdp->tx_ring, 0, tx_ringsize);

	/* build Tx ring buffer */
1156
	for (i = 0; i < mdp->num_tx_ring; i++) {
1157 1158
		mdp->tx_skbuff[i] = NULL;
		txdesc = &mdp->tx_ring[i];
1159
		txdesc->status = cpu_to_edmac(mdp, TD_TFP);
1160
		txdesc->buffer_length = 0;
1161
		if (i == 0) {
1162
			/* Tx descriptor address set */
1163
			sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
S
Simon Horman 已提交
1164 1165
			if (sh_eth_is_gether(mdp) ||
			    sh_eth_is_rz_fast_ether(mdp))
1166
				sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
1167
		}
1168 1169
	}

1170
	txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
1171 1172 1173 1174 1175 1176 1177 1178
}

/* Get skb and descriptor buffer */
static int sh_eth_ring_init(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int rx_ringsize, tx_ringsize, ret = 0;

S
Sergei Shtylyov 已提交
1179
	/* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
1180 1181 1182 1183 1184 1185
	 * card needs room to do 8 byte alignment, +2 so we can reserve
	 * the first 2 bytes, and +16 gets room for the status word from the
	 * card.
	 */
	mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
			  (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
1186 1187
	if (mdp->cd->rpadir)
		mdp->rx_buf_sz += NET_IP_ALIGN;
1188 1189

	/* Allocate RX and TX skb rings */
1190 1191
	mdp->rx_skbuff = kmalloc_array(mdp->num_rx_ring,
				       sizeof(*mdp->rx_skbuff), GFP_KERNEL);
1192 1193 1194 1195 1196
	if (!mdp->rx_skbuff) {
		ret = -ENOMEM;
		return ret;
	}

1197 1198
	mdp->tx_skbuff = kmalloc_array(mdp->num_tx_ring,
				       sizeof(*mdp->tx_skbuff), GFP_KERNEL);
1199 1200 1201 1202 1203 1204
	if (!mdp->tx_skbuff) {
		ret = -ENOMEM;
		goto skb_ring_free;
	}

	/* Allocate all Rx descriptors. */
1205
	rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1206
	mdp->rx_ring = dma_alloc_coherent(NULL, rx_ringsize, &mdp->rx_desc_dma,
1207
					  GFP_KERNEL);
1208 1209 1210 1211 1212 1213 1214 1215
	if (!mdp->rx_ring) {
		ret = -ENOMEM;
		goto desc_ring_free;
	}

	mdp->dirty_rx = 0;

	/* Allocate all Tx descriptors. */
1216
	tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1217
	mdp->tx_ring = dma_alloc_coherent(NULL, tx_ringsize, &mdp->tx_desc_dma,
1218
					  GFP_KERNEL);
1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231
	if (!mdp->tx_ring) {
		ret = -ENOMEM;
		goto desc_ring_free;
	}
	return ret;

desc_ring_free:
	/* free DMA buffer */
	dma_free_coherent(NULL, rx_ringsize, mdp->rx_ring, mdp->rx_desc_dma);

skb_ring_free:
	/* Free Rx and Tx skb ring buffer */
	sh_eth_ring_free(ndev);
1232 1233
	mdp->tx_ring = NULL;
	mdp->rx_ring = NULL;
1234 1235 1236 1237

	return ret;
}

1238 1239 1240 1241 1242
static void sh_eth_free_dma_buffer(struct sh_eth_private *mdp)
{
	int ringsize;

	if (mdp->rx_ring) {
1243
		ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
1244 1245 1246 1247 1248 1249
		dma_free_coherent(NULL, ringsize, mdp->rx_ring,
				  mdp->rx_desc_dma);
		mdp->rx_ring = NULL;
	}

	if (mdp->tx_ring) {
1250
		ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
1251 1252 1253 1254 1255 1256
		dma_free_coherent(NULL, ringsize, mdp->tx_ring,
				  mdp->tx_desc_dma);
		mdp->tx_ring = NULL;
	}
}

1257
static int sh_eth_dev_init(struct net_device *ndev, bool start)
1258 1259 1260 1261 1262 1263
{
	int ret = 0;
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 val;

	/* Soft Reset */
1264 1265
	ret = sh_eth_reset(ndev);
	if (ret)
1266
		return ret;
1267

1268 1269 1270
	if (mdp->cd->rmiimode)
		sh_eth_write(ndev, 0x1, RMIIMODE);

1271 1272
	/* Descriptor format */
	sh_eth_ring_format(ndev);
1273
	if (mdp->cd->rpadir)
1274
		sh_eth_write(ndev, mdp->cd->rpadir_value, RPADIR);
1275 1276

	/* all sh_eth int mask */
1277
	sh_eth_write(ndev, 0, EESIPR);
1278

1279
#if defined(__LITTLE_ENDIAN)
1280
	if (mdp->cd->hw_swap)
1281
		sh_eth_write(ndev, EDMR_EL, EDMR);
1282
	else
1283
#endif
1284
		sh_eth_write(ndev, 0, EDMR);
1285

1286
	/* FIFO size set */
1287 1288
	sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
	sh_eth_write(ndev, 0, TFTR);
1289

1290
	/* Frame recv control */
1291
	sh_eth_write(ndev, mdp->cd->rmcr_value, RMCR);
1292

1293
	sh_eth_write(ndev, DESC_I_RINT8 | DESC_I_RINT5 | DESC_I_TINT2, TRSCER);
1294

1295
	if (mdp->cd->bculr)
1296
		sh_eth_write(ndev, 0x800, BCULR);	/* Burst sycle set */
1297

1298
	sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
1299

1300
	if (!mdp->cd->no_trimd)
1301
		sh_eth_write(ndev, 0, TRIMD);
1302

1303
	/* Recv frame limit set register */
1304 1305
	sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
		     RFLR);
1306

1307
	sh_eth_write(ndev, sh_eth_read(ndev, EESR), EESR);
1308 1309
	if (start)
		sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
1310 1311

	/* PAUSE Prohibition */
1312
	val = (sh_eth_read(ndev, ECMR) & ECMR_DM) |
1313 1314
		ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) | ECMR_TE | ECMR_RE;

1315
	sh_eth_write(ndev, val, ECMR);
1316

1317 1318 1319
	if (mdp->cd->set_rate)
		mdp->cd->set_rate(ndev);

1320
	/* E-MAC Status Register clear */
1321
	sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
1322 1323

	/* E-MAC Interrupt Enable register */
1324 1325
	if (start)
		sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
1326 1327 1328 1329 1330

	/* Set MAC address */
	update_mac_address(ndev);

	/* mask reset */
1331
	if (mdp->cd->apr)
1332
		sh_eth_write(ndev, APR_AP, APR);
1333
	if (mdp->cd->mpr)
1334
		sh_eth_write(ndev, MPR_MP, MPR);
1335
	if (mdp->cd->tpauser)
1336
		sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
1337

1338 1339 1340
	if (start) {
		/* Setting the Rx mode will start the Rx process. */
		sh_eth_write(ndev, EDRRR_R, EDRRR);
1341

1342 1343
		netif_start_queue(ndev);
	}
1344 1345 1346 1347 1348 1349 1350 1351 1352

	return ret;
}

/* free Tx skb function */
static int sh_eth_txfree(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_txdesc *txdesc;
S
Sergei Shtylyov 已提交
1353
	int free_num = 0;
1354 1355 1356
	int entry = 0;

	for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
1357
		entry = mdp->dirty_tx % mdp->num_tx_ring;
1358
		txdesc = &mdp->tx_ring[entry];
1359
		if (txdesc->status & cpu_to_edmac(mdp, TD_TACT))
1360 1361 1362
			break;
		/* Free the original skb. */
		if (mdp->tx_skbuff[entry]) {
1363 1364
			dma_unmap_single(&ndev->dev, txdesc->addr,
					 txdesc->buffer_length, DMA_TO_DEVICE);
1365 1366
			dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
			mdp->tx_skbuff[entry] = NULL;
S
Sergei Shtylyov 已提交
1367
			free_num++;
1368
		}
1369
		txdesc->status = cpu_to_edmac(mdp, TD_TFP);
1370
		if (entry >= mdp->num_tx_ring - 1)
1371
			txdesc->status |= cpu_to_edmac(mdp, TD_TDLE);
1372

1373 1374
		ndev->stats.tx_packets++;
		ndev->stats.tx_bytes += txdesc->buffer_length;
1375
	}
S
Sergei Shtylyov 已提交
1376
	return free_num;
1377 1378 1379
}

/* Packet receive function */
S
Sergei Shtylyov 已提交
1380
static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
1381 1382 1383 1384
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_rxdesc *rxdesc;

1385 1386
	int entry = mdp->cur_rx % mdp->num_rx_ring;
	int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
1387
	struct sk_buff *skb;
S
Sergei Shtylyov 已提交
1388
	int exceeded = 0;
1389
	u16 pkt_len = 0;
1390
	u32 desc_status;
1391 1392

	rxdesc = &mdp->rx_ring[entry];
1393 1394
	while (!(rxdesc->status & cpu_to_edmac(mdp, RD_RACT))) {
		desc_status = edmac_to_cpu(mdp, rxdesc->status);
1395 1396 1397 1398 1399
		pkt_len = rxdesc->frame_length;

		if (--boguscnt < 0)
			break;

S
Sergei Shtylyov 已提交
1400 1401 1402 1403 1404 1405
		if (*quota <= 0) {
			exceeded = 1;
			break;
		}
		(*quota)--;

1406
		if (!(desc_status & RDFEND))
1407
			ndev->stats.rx_length_errors++;
1408

S
Sergei Shtylyov 已提交
1409
		/* In case of almost all GETHER/ETHERs, the Receive Frame State
1410
		 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
S
Simon Horman 已提交
1411 1412 1413
		 * bit 0. However, in case of the R8A7740, R8A779x, and
		 * R7S72100 the RFS bits are from bit 25 to bit 16. So, the
		 * driver needs right shifting by 16.
1414
		 */
1415 1416
		if (mdp->cd->shift_rd0)
			desc_status >>= 16;
1417

1418 1419
		if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
				   RD_RFS5 | RD_RFS6 | RD_RFS10)) {
1420
			ndev->stats.rx_errors++;
1421
			if (desc_status & RD_RFS1)
1422
				ndev->stats.rx_crc_errors++;
1423
			if (desc_status & RD_RFS2)
1424
				ndev->stats.rx_frame_errors++;
1425
			if (desc_status & RD_RFS3)
1426
				ndev->stats.rx_length_errors++;
1427
			if (desc_status & RD_RFS4)
1428
				ndev->stats.rx_length_errors++;
1429
			if (desc_status & RD_RFS6)
1430
				ndev->stats.rx_missed_errors++;
1431
			if (desc_status & RD_RFS10)
1432
				ndev->stats.rx_over_errors++;
1433
		} else {
1434 1435 1436 1437
			if (!mdp->cd->hw_swap)
				sh_eth_soft_swap(
					phys_to_virt(ALIGN(rxdesc->addr, 4)),
					pkt_len + 2);
1438 1439
			skb = mdp->rx_skbuff[entry];
			mdp->rx_skbuff[entry] = NULL;
1440 1441
			if (mdp->cd->rpadir)
				skb_reserve(skb, NET_IP_ALIGN);
1442 1443 1444
			dma_sync_single_for_cpu(&ndev->dev, rxdesc->addr,
						mdp->rx_buf_sz,
						DMA_FROM_DEVICE);
1445 1446
			skb_put(skb, pkt_len);
			skb->protocol = eth_type_trans(skb, ndev);
1447
			netif_receive_skb(skb);
1448 1449
			ndev->stats.rx_packets++;
			ndev->stats.rx_bytes += pkt_len;
1450
		}
1451
		rxdesc->status |= cpu_to_edmac(mdp, RD_RACT);
1452
		entry = (++mdp->cur_rx) % mdp->num_rx_ring;
1453
		rxdesc = &mdp->rx_ring[entry];
1454 1455 1456 1457
	}

	/* Refill the Rx ring buffers. */
	for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
1458
		entry = mdp->dirty_rx % mdp->num_rx_ring;
1459
		rxdesc = &mdp->rx_ring[entry];
1460
		/* The size of the buffer is 16 byte boundary. */
1461
		rxdesc->buffer_length = ALIGN(mdp->rx_buf_sz, 16);
1462

1463
		if (mdp->rx_skbuff[entry] == NULL) {
1464
			skb = netdev_alloc_skb(ndev, mdp->rx_buf_sz);
1465 1466 1467
			mdp->rx_skbuff[entry] = skb;
			if (skb == NULL)
				break;	/* Better luck next round. */
1468
			dma_map_single(&ndev->dev, skb->data, mdp->rx_buf_sz,
S
Sergei Shtylyov 已提交
1469
				       DMA_FROM_DEVICE);
1470 1471
			sh_eth_set_receive_align(skb);

1472
			skb_checksum_none_assert(skb);
1473
			rxdesc->addr = virt_to_phys(PTR_ALIGN(skb->data, 4));
1474
		}
1475
		if (entry >= mdp->num_rx_ring - 1)
1476
			rxdesc->status |=
1477
				cpu_to_edmac(mdp, RD_RACT | RD_RFP | RD_RDEL);
1478 1479
		else
			rxdesc->status |=
1480
				cpu_to_edmac(mdp, RD_RACT | RD_RFP);
1481 1482 1483 1484
	}

	/* Restart Rx engine if stopped. */
	/* If we don't need to check status, don't. -KDU */
1485
	if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
1486
		/* fix the values for the next receiving if RDE is set */
S
Sergei Shtylyov 已提交
1487 1488 1489 1490 1491 1492 1493
		if (intr_status & EESR_RDE) {
			u32 count = (sh_eth_read(ndev, RDFAR) -
				     sh_eth_read(ndev, RDLAR)) >> 4;

			mdp->cur_rx = count;
			mdp->dirty_rx = count;
		}
1494
		sh_eth_write(ndev, EDRRR_R, EDRRR);
1495
	}
1496

S
Sergei Shtylyov 已提交
1497
	return exceeded;
1498 1499
}

1500
static void sh_eth_rcv_snd_disable(struct net_device *ndev)
1501 1502
{
	/* disable tx and rx */
1503 1504
	sh_eth_write(ndev, sh_eth_read(ndev, ECMR) &
		~(ECMR_RE | ECMR_TE), ECMR);
1505 1506
}

1507
static void sh_eth_rcv_snd_enable(struct net_device *ndev)
1508 1509
{
	/* enable tx and rx */
1510 1511
	sh_eth_write(ndev, sh_eth_read(ndev, ECMR) |
		(ECMR_RE | ECMR_TE), ECMR);
1512 1513
}

1514 1515 1516 1517 1518
/* error control function */
static void sh_eth_error(struct net_device *ndev, int intr_status)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 felic_stat;
1519 1520
	u32 link_stat;
	u32 mask;
1521 1522

	if (intr_status & EESR_ECI) {
1523 1524
		felic_stat = sh_eth_read(ndev, ECSR);
		sh_eth_write(ndev, felic_stat, ECSR);	/* clear int */
1525
		if (felic_stat & ECSR_ICD)
1526
			ndev->stats.tx_carrier_errors++;
1527 1528
		if (felic_stat & ECSR_LCHNG) {
			/* Link Changed */
1529
			if (mdp->cd->no_psr || mdp->no_ether_link) {
1530
				goto ignore_link;
1531
			} else {
1532
				link_stat = (sh_eth_read(ndev, PSR));
1533 1534
				if (mdp->ether_link_active_low)
					link_stat = ~link_stat;
1535
			}
S
Sergei Shtylyov 已提交
1536
			if (!(link_stat & PHY_ST_LINK)) {
1537
				sh_eth_rcv_snd_disable(ndev);
S
Sergei Shtylyov 已提交
1538
			} else {
1539
				/* Link Up */
1540
				sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) &
S
Sergei Shtylyov 已提交
1541 1542
						   ~DMAC_M_ECI, EESIPR);
				/* clear int */
1543
				sh_eth_write(ndev, sh_eth_read(ndev, ECSR),
S
Sergei Shtylyov 已提交
1544
					     ECSR);
1545
				sh_eth_write(ndev, sh_eth_read(ndev, EESIPR) |
S
Sergei Shtylyov 已提交
1546
						   DMAC_M_ECI, EESIPR);
1547
				/* enable tx and rx */
1548
				sh_eth_rcv_snd_enable(ndev);
1549 1550 1551 1552
			}
		}
	}

1553
ignore_link:
1554
	if (intr_status & EESR_TWB) {
1555 1556
		/* Unused write back interrupt */
		if (intr_status & EESR_TABT) {	/* Transmit Abort int */
1557
			ndev->stats.tx_aborted_errors++;
1558
			netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
1559
		}
1560 1561 1562 1563 1564 1565
	}

	if (intr_status & EESR_RABT) {
		/* Receive Abort int */
		if (intr_status & EESR_RFRMER) {
			/* Receive Frame Overflow int */
1566
			ndev->stats.rx_frame_errors++;
1567
			netif_err(mdp, rx_err, ndev, "Receive Abort\n");
1568 1569
		}
	}
1570

1571 1572
	if (intr_status & EESR_TDE) {
		/* Transmit Descriptor Empty int */
1573
		ndev->stats.tx_fifo_errors++;
1574
		netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
1575 1576 1577 1578
	}

	if (intr_status & EESR_TFE) {
		/* FIFO under flow */
1579
		ndev->stats.tx_fifo_errors++;
1580
		netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
1581 1582 1583 1584
	}

	if (intr_status & EESR_RDE) {
		/* Receive Descriptor Empty int */
1585
		ndev->stats.rx_over_errors++;
1586
		netif_err(mdp, rx_err, ndev, "Receive Descriptor Empty\n");
1587
	}
1588

1589 1590
	if (intr_status & EESR_RFE) {
		/* Receive FIFO Overflow int */
1591
		ndev->stats.rx_fifo_errors++;
1592
		netif_err(mdp, rx_err, ndev, "Receive FIFO Overflow\n");
1593 1594 1595 1596
	}

	if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
		/* Address Error */
1597
		ndev->stats.tx_fifo_errors++;
1598
		netif_err(mdp, tx_err, ndev, "Address Error\n");
1599
	}
1600 1601 1602 1603 1604

	mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
	if (mdp->cd->no_ade)
		mask &= ~EESR_ADE;
	if (intr_status & mask) {
1605
		/* Tx error */
1606
		u32 edtrr = sh_eth_read(ndev, EDTRR);
1607

1608
		/* dmesg */
1609 1610 1611
		netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
			   intr_status, mdp->cur_tx, mdp->dirty_tx,
			   (u32)ndev->state, edtrr);
1612 1613 1614 1615
		/* dirty buffer free */
		sh_eth_txfree(ndev);

		/* SH7712 BUG */
1616
		if (edtrr ^ sh_eth_get_edtrr_trns(mdp)) {
1617
			/* tx dma start */
1618
			sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
1619 1620 1621 1622 1623 1624 1625 1626 1627 1628
		}
		/* wakeup */
		netif_wake_queue(ndev);
	}
}

static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
{
	struct net_device *ndev = netdev;
	struct sh_eth_private *mdp = netdev_priv(ndev);
1629
	struct sh_eth_cpu_data *cd = mdp->cd;
1630
	irqreturn_t ret = IRQ_NONE;
S
Sergei Shtylyov 已提交
1631
	unsigned long intr_status, intr_enable;
1632 1633 1634

	spin_lock(&mdp->lock);

1635
	/* Get interrupt status */
1636
	intr_status = sh_eth_read(ndev, EESR);
1637 1638 1639 1640 1641
	/* Mask it with the interrupt mask, forcing ECI interrupt to be always
	 * enabled since it's the one that  comes thru regardless of the mask,
	 * and we need to fully handle it in sh_eth_error() in order to quench
	 * it as it doesn't get cleared by just writing 1 to the ECI bit...
	 */
S
Sergei Shtylyov 已提交
1642 1643 1644
	intr_enable = sh_eth_read(ndev, EESIPR);
	intr_status &= intr_enable | DMAC_M_ECI;
	if (intr_status & (EESR_RX_CHECK | cd->tx_check | cd->eesr_err_check))
1645
		ret = IRQ_HANDLED;
S
Sergei Shtylyov 已提交
1646
	else
1647
		goto other_irq;
1648

S
Sergei Shtylyov 已提交
1649 1650 1651 1652 1653 1654 1655
	if (intr_status & EESR_RX_CHECK) {
		if (napi_schedule_prep(&mdp->napi)) {
			/* Mask Rx interrupts */
			sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
				     EESIPR);
			__napi_schedule(&mdp->napi);
		} else {
1656 1657 1658
			netdev_warn(ndev,
				    "ignoring interrupt, status 0x%08lx, mask 0x%08lx.\n",
				    intr_status, intr_enable);
S
Sergei Shtylyov 已提交
1659 1660
		}
	}
1661

1662
	/* Tx Check */
1663
	if (intr_status & cd->tx_check) {
S
Sergei Shtylyov 已提交
1664 1665 1666
		/* Clear Tx interrupts */
		sh_eth_write(ndev, intr_status & cd->tx_check, EESR);

1667 1668 1669 1670
		sh_eth_txfree(ndev);
		netif_wake_queue(ndev);
	}

S
Sergei Shtylyov 已提交
1671 1672 1673 1674
	if (intr_status & cd->eesr_err_check) {
		/* Clear error interrupts */
		sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);

1675
		sh_eth_error(ndev, intr_status);
S
Sergei Shtylyov 已提交
1676
	}
1677

1678
other_irq:
1679 1680
	spin_unlock(&mdp->lock);

1681
	return ret;
1682 1683
}

S
Sergei Shtylyov 已提交
1684 1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705 1706 1707 1708 1709 1710
static int sh_eth_poll(struct napi_struct *napi, int budget)
{
	struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
						  napi);
	struct net_device *ndev = napi->dev;
	int quota = budget;
	unsigned long intr_status;

	for (;;) {
		intr_status = sh_eth_read(ndev, EESR);
		if (!(intr_status & EESR_RX_CHECK))
			break;
		/* Clear Rx interrupts */
		sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);

		if (sh_eth_rx(ndev, intr_status, &quota))
			goto out;
	}

	napi_complete(napi);

	/* Reenable Rx interrupts */
	sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
out:
	return budget - quota;
}

1711 1712 1713 1714 1715 1716 1717
/* PHY state control function */
static void sh_eth_adjust_link(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct phy_device *phydev = mdp->phydev;
	int new_state = 0;

1718
	if (phydev->link) {
1719 1720 1721
		if (phydev->duplex != mdp->duplex) {
			new_state = 1;
			mdp->duplex = phydev->duplex;
1722 1723
			if (mdp->cd->set_duplex)
				mdp->cd->set_duplex(ndev);
1724 1725 1726 1727 1728
		}

		if (phydev->speed != mdp->speed) {
			new_state = 1;
			mdp->speed = phydev->speed;
1729 1730
			if (mdp->cd->set_rate)
				mdp->cd->set_rate(ndev);
1731
		}
1732
		if (!mdp->link) {
1733
			sh_eth_write(ndev,
S
Sergei Shtylyov 已提交
1734 1735
				     sh_eth_read(ndev, ECMR) & ~ECMR_TXF,
				     ECMR);
1736 1737
			new_state = 1;
			mdp->link = phydev->link;
1738 1739
			if (mdp->cd->no_psr || mdp->no_ether_link)
				sh_eth_rcv_snd_enable(ndev);
1740 1741 1742
		}
	} else if (mdp->link) {
		new_state = 1;
1743
		mdp->link = 0;
1744 1745
		mdp->speed = 0;
		mdp->duplex = -1;
1746 1747
		if (mdp->cd->no_psr || mdp->no_ether_link)
			sh_eth_rcv_snd_disable(ndev);
1748 1749
	}

1750
	if (new_state && netif_msg_link(mdp))
1751 1752 1753 1754 1755 1756
		phy_print_status(phydev);
}

/* PHY init function */
static int sh_eth_phy_init(struct net_device *ndev)
{
B
Ben Dooks 已提交
1757
	struct device_node *np = ndev->dev.parent->of_node;
1758 1759 1760
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct phy_device *phydev = NULL;

1761
	mdp->link = 0;
1762 1763 1764 1765
	mdp->speed = 0;
	mdp->duplex = -1;

	/* Try connect to PHY */
B
Ben Dooks 已提交
1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785
	if (np) {
		struct device_node *pn;

		pn = of_parse_phandle(np, "phy-handle", 0);
		phydev = of_phy_connect(ndev, pn,
					sh_eth_adjust_link, 0,
					mdp->phy_interface);

		if (!phydev)
			phydev = ERR_PTR(-ENOENT);
	} else {
		char phy_id[MII_BUS_ID_SIZE + 3];

		snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
			 mdp->mii_bus->id, mdp->phy_id);

		phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
				     mdp->phy_interface);
	}

1786
	if (IS_ERR(phydev)) {
1787
		netdev_err(ndev, "failed to connect PHY\n");
1788 1789
		return PTR_ERR(phydev);
	}
1790

1791 1792
	netdev_info(ndev, "attached PHY %d (IRQ %d) to driver %s\n",
		    phydev->addr, phydev->irq, phydev->drv->name);
1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813

	mdp->phydev = phydev;

	return 0;
}

/* PHY control start function */
static int sh_eth_phy_start(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int ret;

	ret = sh_eth_phy_init(ndev);
	if (ret)
		return ret;

	phy_start(mdp->phydev);

	return 0;
}

1814
static int sh_eth_get_settings(struct net_device *ndev,
S
Sergei Shtylyov 已提交
1815
			       struct ethtool_cmd *ecmd)
1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&mdp->lock, flags);
	ret = phy_ethtool_gset(mdp->phydev, ecmd);
	spin_unlock_irqrestore(&mdp->lock, flags);

	return ret;
}

static int sh_eth_set_settings(struct net_device *ndev,
S
Sergei Shtylyov 已提交
1829
			       struct ethtool_cmd *ecmd)
1830 1831 1832 1833 1834 1835 1836 1837
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&mdp->lock, flags);

	/* disable tx and rx */
1838
	sh_eth_rcv_snd_disable(ndev);
1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853 1854 1855

	ret = phy_ethtool_sset(mdp->phydev, ecmd);
	if (ret)
		goto error_exit;

	if (ecmd->duplex == DUPLEX_FULL)
		mdp->duplex = 1;
	else
		mdp->duplex = 0;

	if (mdp->cd->set_duplex)
		mdp->cd->set_duplex(ndev);

error_exit:
	mdelay(1);

	/* enable tx and rx */
1856
	sh_eth_rcv_snd_enable(ndev);
1857 1858 1859 1860 1861 1862 1863 1864 1865 1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904

	spin_unlock_irqrestore(&mdp->lock, flags);

	return ret;
}

static int sh_eth_nway_reset(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	unsigned long flags;
	int ret;

	spin_lock_irqsave(&mdp->lock, flags);
	ret = phy_start_aneg(mdp->phydev);
	spin_unlock_irqrestore(&mdp->lock, flags);

	return ret;
}

static u32 sh_eth_get_msglevel(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	return mdp->msg_enable;
}

static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	mdp->msg_enable = value;
}

static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
	"rx_current", "tx_current",
	"rx_dirty", "tx_dirty",
};
#define SH_ETH_STATS_LEN  ARRAY_SIZE(sh_eth_gstrings_stats)

static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
{
	switch (sset) {
	case ETH_SS_STATS:
		return SH_ETH_STATS_LEN;
	default:
		return -EOPNOTSUPP;
	}
}

static void sh_eth_get_ethtool_stats(struct net_device *ndev,
S
Sergei Shtylyov 已提交
1905
				     struct ethtool_stats *stats, u64 *data)
1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i = 0;

	/* device-specific stats */
	data[i++] = mdp->cur_rx;
	data[i++] = mdp->cur_tx;
	data[i++] = mdp->dirty_rx;
	data[i++] = mdp->dirty_tx;
}

static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
{
	switch (stringset) {
	case ETH_SS_STATS:
		memcpy(data, *sh_eth_gstrings_stats,
S
Sergei Shtylyov 已提交
1922
		       sizeof(sh_eth_gstrings_stats));
1923 1924 1925 1926
		break;
	}
}

1927 1928 1929 1930 1931 1932 1933 1934 1935 1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972
static void sh_eth_get_ringparam(struct net_device *ndev,
				 struct ethtool_ringparam *ring)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	ring->rx_max_pending = RX_RING_MAX;
	ring->tx_max_pending = TX_RING_MAX;
	ring->rx_pending = mdp->num_rx_ring;
	ring->tx_pending = mdp->num_tx_ring;
}

static int sh_eth_set_ringparam(struct net_device *ndev,
				struct ethtool_ringparam *ring)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int ret;

	if (ring->tx_pending > TX_RING_MAX ||
	    ring->rx_pending > RX_RING_MAX ||
	    ring->tx_pending < TX_RING_MIN ||
	    ring->rx_pending < RX_RING_MIN)
		return -EINVAL;
	if (ring->rx_mini_pending || ring->rx_jumbo_pending)
		return -EINVAL;

	if (netif_running(ndev)) {
		netif_tx_disable(ndev);
		/* Disable interrupts by clearing the interrupt mask. */
		sh_eth_write(ndev, 0x0000, EESIPR);
		/* Stop the chip's Tx and Rx processes. */
		sh_eth_write(ndev, 0, EDTRR);
		sh_eth_write(ndev, 0, EDRRR);
		synchronize_irq(ndev->irq);
	}

	/* Free all the skbuffs in the Rx queue. */
	sh_eth_ring_free(ndev);
	/* Free DMA buffer */
	sh_eth_free_dma_buffer(mdp);

	/* Set new parameters */
	mdp->num_rx_ring = ring->rx_pending;
	mdp->num_tx_ring = ring->tx_pending;

	ret = sh_eth_ring_init(ndev);
	if (ret < 0) {
1973
		netdev_err(ndev, "%s: sh_eth_ring_init failed.\n", __func__);
1974 1975 1976 1977
		return ret;
	}
	ret = sh_eth_dev_init(ndev, false);
	if (ret < 0) {
1978
		netdev_err(ndev, "%s: sh_eth_dev_init failed.\n", __func__);
1979 1980 1981 1982 1983 1984 1985 1986 1987 1988 1989 1990 1991
		return ret;
	}

	if (netif_running(ndev)) {
		sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
		/* Setting the Rx mode will start the Rx process. */
		sh_eth_write(ndev, EDRRR_R, EDRRR);
		netif_wake_queue(ndev);
	}

	return 0;
}

S
stephen hemminger 已提交
1992
static const struct ethtool_ops sh_eth_ethtool_ops = {
1993 1994
	.get_settings	= sh_eth_get_settings,
	.set_settings	= sh_eth_set_settings,
S
stephen hemminger 已提交
1995
	.nway_reset	= sh_eth_nway_reset,
1996 1997
	.get_msglevel	= sh_eth_get_msglevel,
	.set_msglevel	= sh_eth_set_msglevel,
S
stephen hemminger 已提交
1998
	.get_link	= ethtool_op_get_link,
1999 2000 2001
	.get_strings	= sh_eth_get_strings,
	.get_ethtool_stats  = sh_eth_get_ethtool_stats,
	.get_sset_count     = sh_eth_get_sset_count,
2002 2003
	.get_ringparam	= sh_eth_get_ringparam,
	.set_ringparam	= sh_eth_set_ringparam,
2004 2005
};

2006 2007 2008 2009 2010 2011
/* network device open function */
static int sh_eth_open(struct net_device *ndev)
{
	int ret = 0;
	struct sh_eth_private *mdp = netdev_priv(ndev);

2012 2013
	pm_runtime_get_sync(&mdp->pdev->dev);

2014 2015
	napi_enable(&mdp->napi);

2016
	ret = request_irq(ndev->irq, sh_eth_interrupt,
2017
			  mdp->cd->irq_flags, ndev->name, ndev);
2018
	if (ret) {
2019
		netdev_err(ndev, "Can not assign IRQ number\n");
2020
		goto out_napi_off;
2021 2022 2023 2024 2025 2026 2027 2028
	}

	/* Descriptor set */
	ret = sh_eth_ring_init(ndev);
	if (ret)
		goto out_free_irq;

	/* device init */
2029
	ret = sh_eth_dev_init(ndev, true);
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041
	if (ret)
		goto out_free_irq;

	/* PHY control start*/
	ret = sh_eth_phy_start(ndev);
	if (ret)
		goto out_free_irq;

	return ret;

out_free_irq:
	free_irq(ndev->irq, ndev);
2042 2043
out_napi_off:
	napi_disable(&mdp->napi);
2044
	pm_runtime_put_sync(&mdp->pdev->dev);
2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056
	return ret;
}

/* Timeout function */
static void sh_eth_tx_timeout(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_rxdesc *rxdesc;
	int i;

	netif_stop_queue(ndev);

2057 2058 2059
	netif_err(mdp, timer, ndev,
		  "transmit timed out, status %8.8x, resetting...\n",
		  (int)sh_eth_read(ndev, EESR));
2060 2061

	/* tx_errors count up */
2062
	ndev->stats.tx_errors++;
2063 2064

	/* Free all the skbuffs in the Rx queue. */
2065
	for (i = 0; i < mdp->num_rx_ring; i++) {
2066 2067 2068 2069 2070 2071 2072
		rxdesc = &mdp->rx_ring[i];
		rxdesc->status = 0;
		rxdesc->addr = 0xBADF00D0;
		if (mdp->rx_skbuff[i])
			dev_kfree_skb(mdp->rx_skbuff[i]);
		mdp->rx_skbuff[i] = NULL;
	}
2073
	for (i = 0; i < mdp->num_tx_ring; i++) {
2074 2075 2076 2077 2078 2079
		if (mdp->tx_skbuff[i])
			dev_kfree_skb(mdp->tx_skbuff[i]);
		mdp->tx_skbuff[i] = NULL;
	}

	/* device init */
2080
	sh_eth_dev_init(ndev, true);
2081 2082 2083 2084 2085 2086 2087 2088
}

/* Packet transmit function */
static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct sh_eth_txdesc *txdesc;
	u32 entry;
2089
	unsigned long flags;
2090 2091

	spin_lock_irqsave(&mdp->lock, flags);
2092
	if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
2093
		if (!sh_eth_txfree(ndev)) {
2094
			netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
2095 2096
			netif_stop_queue(ndev);
			spin_unlock_irqrestore(&mdp->lock, flags);
2097
			return NETDEV_TX_BUSY;
2098 2099 2100 2101
		}
	}
	spin_unlock_irqrestore(&mdp->lock, flags);

2102
	entry = mdp->cur_tx % mdp->num_tx_ring;
2103 2104 2105
	mdp->tx_skbuff[entry] = skb;
	txdesc = &mdp->tx_ring[entry];
	/* soft swap. */
2106 2107 2108
	if (!mdp->cd->hw_swap)
		sh_eth_soft_swap(phys_to_virt(ALIGN(txdesc->addr, 4)),
				 skb->len + 2);
2109 2110
	txdesc->addr = dma_map_single(&ndev->dev, skb->data, skb->len,
				      DMA_TO_DEVICE);
2111 2112
	if (skb->len < ETH_ZLEN)
		txdesc->buffer_length = ETH_ZLEN;
2113 2114 2115
	else
		txdesc->buffer_length = skb->len;

2116
	if (entry >= mdp->num_tx_ring - 1)
2117
		txdesc->status |= cpu_to_edmac(mdp, TD_TACT | TD_TDLE);
2118
	else
2119
		txdesc->status |= cpu_to_edmac(mdp, TD_TACT);
2120 2121 2122

	mdp->cur_tx++;

2123 2124
	if (!(sh_eth_read(ndev, EDTRR) & sh_eth_get_edtrr_trns(mdp)))
		sh_eth_write(ndev, sh_eth_get_edtrr_trns(mdp), EDTRR);
2125

2126
	return NETDEV_TX_OK;
2127 2128 2129 2130 2131 2132 2133 2134 2135 2136
}

/* device close function */
static int sh_eth_close(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

	netif_stop_queue(ndev);

	/* Disable interrupts by clearing the interrupt mask. */
2137
	sh_eth_write(ndev, 0x0000, EESIPR);
2138 2139

	/* Stop the chip's Tx and Rx processes. */
2140 2141
	sh_eth_write(ndev, 0, EDTRR);
	sh_eth_write(ndev, 0, EDRRR);
2142 2143 2144 2145 2146 2147 2148 2149 2150

	/* PHY Disconnect */
	if (mdp->phydev) {
		phy_stop(mdp->phydev);
		phy_disconnect(mdp->phydev);
	}

	free_irq(ndev->irq, ndev);

2151 2152
	napi_disable(&mdp->napi);

2153 2154 2155 2156
	/* Free all the skbuffs in the Rx queue. */
	sh_eth_ring_free(ndev);

	/* free DMA buffer */
2157
	sh_eth_free_dma_buffer(mdp);
2158

2159 2160
	pm_runtime_put_sync(&mdp->pdev->dev);

2161 2162 2163 2164 2165 2166 2167
	return 0;
}

static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);

S
Simon Horman 已提交
2168 2169 2170
	if (sh_eth_is_rz_fast_ether(mdp))
		return &ndev->stats;

2171 2172
	pm_runtime_get_sync(&mdp->pdev->dev);

2173
	ndev->stats.tx_dropped += sh_eth_read(ndev, TROCR);
2174
	sh_eth_write(ndev, 0, TROCR);	/* (write clear) */
2175
	ndev->stats.collisions += sh_eth_read(ndev, CDCR);
2176
	sh_eth_write(ndev, 0, CDCR);	/* (write clear) */
2177
	ndev->stats.tx_carrier_errors += sh_eth_read(ndev, LCCR);
2178
	sh_eth_write(ndev, 0, LCCR);	/* (write clear) */
2179
	if (sh_eth_is_gether(mdp)) {
2180
		ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CERCR);
2181
		sh_eth_write(ndev, 0, CERCR);	/* (write clear) */
2182
		ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CEECR);
2183 2184
		sh_eth_write(ndev, 0, CEECR);	/* (write clear) */
	} else {
2185
		ndev->stats.tx_carrier_errors += sh_eth_read(ndev, CNDCR);
2186 2187
		sh_eth_write(ndev, 0, CNDCR);	/* (write clear) */
	}
2188 2189
	pm_runtime_put_sync(&mdp->pdev->dev);

2190
	return &ndev->stats;
2191 2192
}

2193
/* ioctl to device function */
S
Sergei Shtylyov 已提交
2194
static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
2195 2196 2197 2198 2199 2200 2201 2202 2203 2204
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	struct phy_device *phydev = mdp->phydev;

	if (!netif_running(ndev))
		return -EINVAL;

	if (!phydev)
		return -ENODEV;

2205
	return phy_mii_ioctl(phydev, rq, cmd);
2206 2207
}

2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263
/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
static void *sh_eth_tsu_get_post_reg_offset(struct sh_eth_private *mdp,
					    int entry)
{
	return sh_eth_tsu_get_offset(mdp, TSU_POST1) + (entry / 8 * 4);
}

static u32 sh_eth_tsu_get_post_mask(int entry)
{
	return 0x0f << (28 - ((entry % 8) * 4));
}

static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
{
	return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
}

static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
					     int entry)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 tmp;
	void *reg_offset;

	reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
	tmp = ioread32(reg_offset);
	iowrite32(tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg_offset);
}

static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
					      int entry)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 post_mask, ref_mask, tmp;
	void *reg_offset;

	reg_offset = sh_eth_tsu_get_post_reg_offset(mdp, entry);
	post_mask = sh_eth_tsu_get_post_mask(entry);
	ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;

	tmp = ioread32(reg_offset);
	iowrite32(tmp & ~post_mask, reg_offset);

	/* If other port enables, the function returns "true" */
	return tmp & ref_mask;
}

static int sh_eth_tsu_busy(struct net_device *ndev)
{
	int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
	struct sh_eth_private *mdp = netdev_priv(ndev);

	while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
		udelay(10);
		timeout--;
		if (timeout <= 0) {
2264
			netdev_err(ndev, "%s: timeout\n", __func__);
2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313
			return -ETIMEDOUT;
		}
	}

	return 0;
}

static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
				  const u8 *addr)
{
	u32 val;

	val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
	iowrite32(val, reg);
	if (sh_eth_tsu_busy(ndev) < 0)
		return -EBUSY;

	val = addr[4] << 8 | addr[5];
	iowrite32(val, reg + 4);
	if (sh_eth_tsu_busy(ndev) < 0)
		return -EBUSY;

	return 0;
}

static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
{
	u32 val;

	val = ioread32(reg);
	addr[0] = (val >> 24) & 0xff;
	addr[1] = (val >> 16) & 0xff;
	addr[2] = (val >> 8) & 0xff;
	addr[3] = val & 0xff;
	val = ioread32(reg + 4);
	addr[4] = (val >> 8) & 0xff;
	addr[5] = val & 0xff;
}


static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
	int i;
	u8 c_addr[ETH_ALEN];

	for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
		sh_eth_tsu_read_entry(reg_offset, c_addr);
2314
		if (ether_addr_equal(addr, c_addr))
2315 2316 2317 2318 2319 2320 2321 2322 2323 2324 2325 2326 2327 2328 2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439
			return i;
	}

	return -ENOENT;
}

static int sh_eth_tsu_find_empty(struct net_device *ndev)
{
	u8 blank[ETH_ALEN];
	int entry;

	memset(blank, 0, sizeof(blank));
	entry = sh_eth_tsu_find_entry(ndev, blank);
	return (entry < 0) ? -ENOMEM : entry;
}

static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
					      int entry)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
	int ret;
	u8 blank[ETH_ALEN];

	sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
			 ~(1 << (31 - entry)), TSU_TEN);

	memset(blank, 0, sizeof(blank));
	ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
	if (ret < 0)
		return ret;
	return 0;
}

static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
	int i, ret;

	if (!mdp->cd->tsu)
		return 0;

	i = sh_eth_tsu_find_entry(ndev, addr);
	if (i < 0) {
		/* No entry found, create one */
		i = sh_eth_tsu_find_empty(ndev);
		if (i < 0)
			return -ENOMEM;
		ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
		if (ret < 0)
			return ret;

		/* Enable the entry */
		sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
				 (1 << (31 - i)), TSU_TEN);
	}

	/* Entry found or created, enable POST */
	sh_eth_tsu_enable_cam_entry_post(ndev, i);

	return 0;
}

static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i, ret;

	if (!mdp->cd->tsu)
		return 0;

	i = sh_eth_tsu_find_entry(ndev, addr);
	if (i) {
		/* Entry found */
		if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
			goto done;

		/* Disable the entry if both ports was disabled */
		ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
		if (ret < 0)
			return ret;
	}
done:
	return 0;
}

static int sh_eth_tsu_purge_all(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int i, ret;

	if (unlikely(!mdp->cd->tsu))
		return 0;

	for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
		if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
			continue;

		/* Disable the entry if both ports was disabled */
		ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
		if (ret < 0)
			return ret;
	}

	return 0;
}

static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u8 addr[ETH_ALEN];
	void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
	int i;

	if (unlikely(!mdp->cd->tsu))
		return;

	for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
		sh_eth_tsu_read_entry(reg_offset, addr);
		if (is_multicast_ether_addr(addr))
			sh_eth_tsu_del_entry(ndev, addr);
	}
}

2440 2441 2442
/* Multicast reception directions set */
static void sh_eth_set_multicast_list(struct net_device *ndev)
{
2443 2444 2445 2446 2447 2448
	struct sh_eth_private *mdp = netdev_priv(ndev);
	u32 ecmr_bits;
	int mcast_all = 0;
	unsigned long flags;

	spin_lock_irqsave(&mdp->lock, flags);
S
Sergei Shtylyov 已提交
2449
	/* Initial condition is MCT = 1, PRM = 0.
2450 2451 2452 2453 2454 2455 2456 2457 2458 2459 2460 2461 2462 2463
	 * Depending on ndev->flags, set PRM or clear MCT
	 */
	ecmr_bits = (sh_eth_read(ndev, ECMR) & ~ECMR_PRM) | ECMR_MCT;

	if (!(ndev->flags & IFF_MULTICAST)) {
		sh_eth_tsu_purge_mcast(ndev);
		mcast_all = 1;
	}
	if (ndev->flags & IFF_ALLMULTI) {
		sh_eth_tsu_purge_mcast(ndev);
		ecmr_bits &= ~ECMR_MCT;
		mcast_all = 1;
	}

2464
	if (ndev->flags & IFF_PROMISC) {
2465 2466 2467 2468 2469 2470 2471 2472 2473 2474 2475 2476 2477 2478 2479 2480
		sh_eth_tsu_purge_all(ndev);
		ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
	} else if (mdp->cd->tsu) {
		struct netdev_hw_addr *ha;
		netdev_for_each_mc_addr(ha, ndev) {
			if (mcast_all && is_multicast_ether_addr(ha->addr))
				continue;

			if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
				if (!mcast_all) {
					sh_eth_tsu_purge_mcast(ndev);
					ecmr_bits &= ~ECMR_MCT;
					mcast_all = 1;
				}
			}
		}
2481 2482
	} else {
		/* Normal, unicast/broadcast-only mode. */
2483
		ecmr_bits = (ecmr_bits & ~ECMR_PRM) | ECMR_MCT;
2484
	}
2485 2486 2487 2488 2489

	/* update the ethernet mode */
	sh_eth_write(ndev, ecmr_bits, ECMR);

	spin_unlock_irqrestore(&mdp->lock, flags);
2490
}
2491 2492 2493 2494 2495 2496 2497 2498 2499

static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
{
	if (!mdp->port)
		return TSU_VTAG0;
	else
		return TSU_VTAG1;
}

2500 2501
static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
				  __be16 proto, u16 vid)
2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int vtag_reg_index = sh_eth_get_vtag_index(mdp);

	if (unlikely(!mdp->cd->tsu))
		return -EPERM;

	/* No filtering if vid = 0 */
	if (!vid)
		return 0;

	mdp->vlan_num_ids++;

S
Sergei Shtylyov 已提交
2515
	/* The controller has one VLAN tag HW filter. So, if the filter is
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526 2527 2528 2529
	 * already enabled, the driver disables it and the filte
	 */
	if (mdp->vlan_num_ids > 1) {
		/* disable VLAN filter */
		sh_eth_tsu_write(mdp, 0, vtag_reg_index);
		return 0;
	}

	sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
			 vtag_reg_index);

	return 0;
}

2530 2531
static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
				   __be16 proto, u16 vid)
2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543 2544 2545 2546 2547
{
	struct sh_eth_private *mdp = netdev_priv(ndev);
	int vtag_reg_index = sh_eth_get_vtag_index(mdp);

	if (unlikely(!mdp->cd->tsu))
		return -EPERM;

	/* No filtering if vid = 0 */
	if (!vid)
		return 0;

	mdp->vlan_num_ids--;
	sh_eth_tsu_write(mdp, 0, vtag_reg_index);

	return 0;
}
2548 2549

/* SuperH's TSU register init function */
2550
static void sh_eth_tsu_init(struct sh_eth_private *mdp)
2551
{
S
Simon Horman 已提交
2552 2553 2554 2555 2556
	if (sh_eth_is_rz_fast_ether(mdp)) {
		sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
		return;
	}

2557 2558 2559 2560 2561 2562 2563 2564 2565 2566
	sh_eth_tsu_write(mdp, 0, TSU_FWEN0);	/* Disable forward(0->1) */
	sh_eth_tsu_write(mdp, 0, TSU_FWEN1);	/* Disable forward(1->0) */
	sh_eth_tsu_write(mdp, 0, TSU_FCM);	/* forward fifo 3k-3k */
	sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
	sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
	sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
	sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
	sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
	sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
	sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
2567 2568 2569 2570 2571 2572 2573
	if (sh_eth_is_gether(mdp)) {
		sh_eth_tsu_write(mdp, 0, TSU_QTAG0);	/* Disable QTAG(0->1) */
		sh_eth_tsu_write(mdp, 0, TSU_QTAG1);	/* Disable QTAG(1->0) */
	} else {
		sh_eth_tsu_write(mdp, 0, TSU_QTAGM0);	/* Disable QTAG(0->1) */
		sh_eth_tsu_write(mdp, 0, TSU_QTAGM1);	/* Disable QTAG(1->0) */
	}
2574 2575 2576 2577 2578 2579 2580
	sh_eth_tsu_write(mdp, 0, TSU_FWSR);	/* all interrupt status clear */
	sh_eth_tsu_write(mdp, 0, TSU_FWINMK);	/* Disable all interrupt */
	sh_eth_tsu_write(mdp, 0, TSU_TEN);	/* Disable all CAM entry */
	sh_eth_tsu_write(mdp, 0, TSU_POST1);	/* Disable CAM entry [ 0- 7] */
	sh_eth_tsu_write(mdp, 0, TSU_POST2);	/* Disable CAM entry [ 8-15] */
	sh_eth_tsu_write(mdp, 0, TSU_POST3);	/* Disable CAM entry [16-23] */
	sh_eth_tsu_write(mdp, 0, TSU_POST4);	/* Disable CAM entry [24-31] */
2581 2582 2583
}

/* MDIO bus release function */
2584
static int sh_mdio_release(struct sh_eth_private *mdp)
2585 2586
{
	/* unregister mdio bus */
2587
	mdiobus_unregister(mdp->mii_bus);
2588 2589

	/* free bitbang info */
2590
	free_mdio_bitbang(mdp->mii_bus);
2591 2592 2593 2594 2595

	return 0;
}

/* MDIO bus init function */
2596
static int sh_mdio_init(struct sh_eth_private *mdp,
2597
			struct sh_eth_plat_data *pd)
2598 2599 2600
{
	int ret, i;
	struct bb_info *bitbang;
2601
	struct platform_device *pdev = mdp->pdev;
2602
	struct device *dev = &mdp->pdev->dev;
2603 2604

	/* create bit control struct for PHY */
2605
	bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
2606 2607
	if (!bitbang)
		return -ENOMEM;
2608 2609

	/* bitbang init */
Y
Yoshihiro Shimoda 已提交
2610
	bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
2611
	bitbang->set_gate = pd->set_mdio_gate;
S
Sergei Shtylyov 已提交
2612 2613 2614 2615
	bitbang->mdi_msk = PIR_MDI;
	bitbang->mdo_msk = PIR_MDO;
	bitbang->mmd_msk = PIR_MMD;
	bitbang->mdc_msk = PIR_MDC;
2616 2617
	bitbang->ctrl.ops = &bb_ops;

2618
	/* MII controller setting */
2619
	mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
2620 2621
	if (!mdp->mii_bus)
		return -ENOMEM;
2622 2623 2624

	/* Hook up MII support for ethtool */
	mdp->mii_bus->name = "sh_mii";
2625
	mdp->mii_bus->parent = dev;
2626
	snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
2627
		 pdev->name, pdev->id);
2628 2629

	/* PHY IRQ */
2630
	mdp->mii_bus->irq = devm_kzalloc(dev, sizeof(int) * PHY_MAX_ADDR,
S
Sergei Shtylyov 已提交
2631
					 GFP_KERNEL);
2632 2633 2634 2635 2636
	if (!mdp->mii_bus->irq) {
		ret = -ENOMEM;
		goto out_free_bus;
	}

2637 2638 2639
	/* register MDIO bus */
	if (dev->of_node) {
		ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
B
Ben Dooks 已提交
2640 2641 2642 2643 2644 2645 2646 2647 2648
	} else {
		for (i = 0; i < PHY_MAX_ADDR; i++)
			mdp->mii_bus->irq[i] = PHY_POLL;
		if (pd->phy_irq > 0)
			mdp->mii_bus->irq[pd->phy] = pd->phy_irq;

		ret = mdiobus_register(mdp->mii_bus);
	}

2649
	if (ret)
S
Sergei Shtylyov 已提交
2650
		goto out_free_bus;
2651 2652 2653 2654

	return 0;

out_free_bus:
2655
	free_mdio_bitbang(mdp->mii_bus);
2656 2657 2658
	return ret;
}

2659 2660 2661 2662 2663 2664 2665 2666
static const u16 *sh_eth_get_register_offset(int register_type)
{
	const u16 *reg_offset = NULL;

	switch (register_type) {
	case SH_ETH_REG_GIGABIT:
		reg_offset = sh_eth_offset_gigabit;
		break;
S
Simon Horman 已提交
2667 2668 2669
	case SH_ETH_REG_FAST_RZ:
		reg_offset = sh_eth_offset_fast_rz;
		break;
2670 2671 2672
	case SH_ETH_REG_FAST_RCAR:
		reg_offset = sh_eth_offset_fast_rcar;
		break;
2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685
	case SH_ETH_REG_FAST_SH4:
		reg_offset = sh_eth_offset_fast_sh4;
		break;
	case SH_ETH_REG_FAST_SH3_SH2:
		reg_offset = sh_eth_offset_fast_sh3_sh2;
		break;
	default:
		break;
	}

	return reg_offset;
}

2686
static const struct net_device_ops sh_eth_netdev_ops = {
2687 2688 2689 2690 2691 2692 2693 2694 2695 2696 2697
	.ndo_open		= sh_eth_open,
	.ndo_stop		= sh_eth_close,
	.ndo_start_xmit		= sh_eth_start_xmit,
	.ndo_get_stats		= sh_eth_get_stats,
	.ndo_tx_timeout		= sh_eth_tx_timeout,
	.ndo_do_ioctl		= sh_eth_do_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= eth_mac_addr,
	.ndo_change_mtu		= eth_change_mtu,
};

2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712
static const struct net_device_ops sh_eth_netdev_ops_tsu = {
	.ndo_open		= sh_eth_open,
	.ndo_stop		= sh_eth_close,
	.ndo_start_xmit		= sh_eth_start_xmit,
	.ndo_get_stats		= sh_eth_get_stats,
	.ndo_set_rx_mode	= sh_eth_set_multicast_list,
	.ndo_vlan_rx_add_vid	= sh_eth_vlan_rx_add_vid,
	.ndo_vlan_rx_kill_vid	= sh_eth_vlan_rx_kill_vid,
	.ndo_tx_timeout		= sh_eth_tx_timeout,
	.ndo_do_ioctl		= sh_eth_do_ioctl,
	.ndo_validate_addr	= eth_validate_addr,
	.ndo_set_mac_address	= eth_mac_addr,
	.ndo_change_mtu		= eth_change_mtu,
};

2713 2714 2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754
#ifdef CONFIG_OF
static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
{
	struct device_node *np = dev->of_node;
	struct sh_eth_plat_data *pdata;
	const char *mac_addr;

	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
	if (!pdata)
		return NULL;

	pdata->phy_interface = of_get_phy_mode(np);

	mac_addr = of_get_mac_address(np);
	if (mac_addr)
		memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);

	pdata->no_ether_link =
		of_property_read_bool(np, "renesas,no-ether-link");
	pdata->ether_link_active_low =
		of_property_read_bool(np, "renesas,ether-link-active-low");

	return pdata;
}

static const struct of_device_id sh_eth_match_table[] = {
	{ .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
	{ .compatible = "renesas,ether-r8a7778", .data = &r8a777x_data },
	{ .compatible = "renesas,ether-r8a7779", .data = &r8a777x_data },
	{ .compatible = "renesas,ether-r8a7790", .data = &r8a779x_data },
	{ .compatible = "renesas,ether-r8a7791", .data = &r8a779x_data },
	{ .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
	{ }
};
MODULE_DEVICE_TABLE(of, sh_eth_match_table);
#else
static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
{
	return NULL;
}
#endif

2755 2756
static int sh_eth_drv_probe(struct platform_device *pdev)
{
2757
	int ret, devno = 0;
2758 2759
	struct resource *res;
	struct net_device *ndev = NULL;
2760
	struct sh_eth_private *mdp = NULL;
J
Jingoo Han 已提交
2761
	struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
2762
	const struct platform_device_id *id = platform_get_device_id(pdev);
2763 2764 2765 2766 2767

	/* get base addr */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (unlikely(res == NULL)) {
		dev_err(&pdev->dev, "invalid resource\n");
2768
		return -EINVAL;
2769 2770 2771
	}

	ndev = alloc_etherdev(sizeof(struct sh_eth_private));
2772 2773
	if (!ndev)
		return -ENOMEM;
2774

2775 2776 2777
	pm_runtime_enable(&pdev->dev);
	pm_runtime_get_sync(&pdev->dev);

2778 2779 2780 2781 2782 2783 2784
	/* The sh Ether-specific entries in the device structure. */
	ndev->base_addr = res->start;
	devno = pdev->id;
	if (devno < 0)
		devno = 0;

	ndev->dma = -1;
2785 2786
	ret = platform_get_irq(pdev, 0);
	if (ret < 0) {
2787 2788 2789
		ret = -ENODEV;
		goto out_release;
	}
2790
	ndev->irq = ret;
2791 2792 2793 2794

	SET_NETDEV_DEV(ndev, &pdev->dev);

	mdp = netdev_priv(ndev);
2795 2796
	mdp->num_tx_ring = TX_RING_SIZE;
	mdp->num_rx_ring = RX_RING_SIZE;
S
Sergei Shtylyov 已提交
2797 2798 2799
	mdp->addr = devm_ioremap_resource(&pdev->dev, res);
	if (IS_ERR(mdp->addr)) {
		ret = PTR_ERR(mdp->addr);
Y
Yoshihiro Shimoda 已提交
2800 2801 2802
		goto out_release;
	}

2803
	spin_lock_init(&mdp->lock);
2804
	mdp->pdev = pdev;
2805

2806 2807
	if (pdev->dev.of_node)
		pd = sh_eth_parse_dt(&pdev->dev);
2808 2809 2810 2811 2812 2813
	if (!pd) {
		dev_err(&pdev->dev, "no platform data\n");
		ret = -EINVAL;
		goto out_release;
	}

2814
	/* get PHY ID */
2815
	mdp->phy_id = pd->phy;
2816
	mdp->phy_interface = pd->phy_interface;
2817 2818
	/* EDMAC endian */
	mdp->edmac_endian = pd->edmac_endian;
2819 2820
	mdp->no_ether_link = pd->no_ether_link;
	mdp->ether_link_active_low = pd->ether_link_active_low;
2821

2822
	/* set cpu data */
2823 2824 2825 2826 2827 2828 2829 2830 2831
	if (id) {
		mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
	} else	{
		const struct of_device_id *match;

		match = of_match_device(of_match_ptr(sh_eth_match_table),
					&pdev->dev);
		mdp->cd = (struct sh_eth_cpu_data *)match->data;
	}
2832
	mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
2833 2834 2835 2836 2837 2838
	if (!mdp->reg_offset) {
		dev_err(&pdev->dev, "Unknown register type (%d)\n",
			mdp->cd->register_type);
		ret = -EINVAL;
		goto out_release;
	}
2839 2840
	sh_eth_set_default_cpu_data(mdp->cd);

2841
	/* set function */
2842 2843 2844 2845
	if (mdp->cd->tsu)
		ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
	else
		ndev->netdev_ops = &sh_eth_netdev_ops;
2846
	ndev->ethtool_ops = &sh_eth_ethtool_ops;
2847 2848
	ndev->watchdog_timeo = TX_TIMEOUT;

2849 2850
	/* debug message level */
	mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
2851 2852

	/* read and set MAC address */
2853
	read_mac_address(ndev, pd->mac_addr);
2854 2855 2856 2857 2858
	if (!is_valid_ether_addr(ndev->dev_addr)) {
		dev_warn(&pdev->dev,
			 "no valid MAC address supplied, using a random one.\n");
		eth_hw_addr_random(ndev);
	}
2859

2860 2861 2862 2863
	/* ioremap the TSU registers */
	if (mdp->cd->tsu) {
		struct resource *rtsu;
		rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
S
Sergei Shtylyov 已提交
2864 2865 2866
		mdp->tsu_addr = devm_ioremap_resource(&pdev->dev, rtsu);
		if (IS_ERR(mdp->tsu_addr)) {
			ret = PTR_ERR(mdp->tsu_addr);
2867 2868
			goto out_release;
		}
2869
		mdp->port = devno % 2;
2870
		ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
2871 2872
	}

2873 2874
	/* initialize first or needed device */
	if (!devno || pd->needs_init) {
2875 2876
		if (mdp->cd->chip_reset)
			mdp->cd->chip_reset(ndev);
2877

2878 2879 2880 2881
		if (mdp->cd->tsu) {
			/* TSU init (Init only)*/
			sh_eth_tsu_init(mdp);
		}
2882 2883
	}

2884 2885 2886 2887 2888 2889 2890
	/* MDIO bus init */
	ret = sh_mdio_init(mdp, pd);
	if (ret) {
		dev_err(&ndev->dev, "failed to initialise MDIO\n");
		goto out_release;
	}

S
Sergei Shtylyov 已提交
2891 2892
	netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);

2893 2894 2895
	/* network device register */
	ret = register_netdev(ndev);
	if (ret)
S
Sergei Shtylyov 已提交
2896
		goto out_napi_del;
2897

L
Lucas De Marchi 已提交
2898
	/* print device information */
2899 2900
	netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
		    (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
2901

2902
	pm_runtime_put(&pdev->dev);
2903 2904 2905 2906
	platform_set_drvdata(pdev, ndev);

	return ret;

S
Sergei Shtylyov 已提交
2907 2908
out_napi_del:
	netif_napi_del(&mdp->napi);
2909
	sh_mdio_release(mdp);
S
Sergei Shtylyov 已提交
2910

2911 2912 2913 2914 2915
out_release:
	/* net_dev free */
	if (ndev)
		free_netdev(ndev);

2916 2917
	pm_runtime_put(&pdev->dev);
	pm_runtime_disable(&pdev->dev);
2918 2919 2920 2921 2922 2923
	return ret;
}

static int sh_eth_drv_remove(struct platform_device *pdev)
{
	struct net_device *ndev = platform_get_drvdata(pdev);
S
Sergei Shtylyov 已提交
2924
	struct sh_eth_private *mdp = netdev_priv(ndev);
2925 2926

	unregister_netdev(ndev);
S
Sergei Shtylyov 已提交
2927
	netif_napi_del(&mdp->napi);
2928
	sh_mdio_release(mdp);
2929
	pm_runtime_disable(&pdev->dev);
2930 2931 2932 2933 2934
	free_netdev(ndev);

	return 0;
}

2935
#ifdef CONFIG_PM
2936 2937
static int sh_eth_runtime_nop(struct device *dev)
{
S
Sergei Shtylyov 已提交
2938
	/* Runtime PM callback shared between ->runtime_suspend()
2939 2940 2941 2942 2943 2944 2945 2946 2947
	 * and ->runtime_resume(). Simply returns success.
	 *
	 * This driver re-initializes all registers after
	 * pm_runtime_get_sync() anyway so there is no need
	 * to save and restore registers here.
	 */
	return 0;
}

2948
static const struct dev_pm_ops sh_eth_dev_pm_ops = {
2949 2950 2951
	.runtime_suspend = sh_eth_runtime_nop,
	.runtime_resume = sh_eth_runtime_nop,
};
2952 2953 2954 2955
#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
#else
#define SH_ETH_PM_OPS NULL
#endif
2956

2957
static struct platform_device_id sh_eth_id_table[] = {
2958
	{ "sh7619-ether", (kernel_ulong_t)&sh7619_data },
2959
	{ "sh771x-ether", (kernel_ulong_t)&sh771x_data },
2960
	{ "sh7724-ether", (kernel_ulong_t)&sh7724_data },
2961
	{ "sh7734-gether", (kernel_ulong_t)&sh7734_data },
2962 2963
	{ "sh7757-ether", (kernel_ulong_t)&sh7757_data },
	{ "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
2964
	{ "sh7763-gether", (kernel_ulong_t)&sh7763_data },
S
Simon Horman 已提交
2965
	{ "r7s72100-ether", (kernel_ulong_t)&r7s72100_data },
2966
	{ "r8a7740-gether", (kernel_ulong_t)&r8a7740_data },
2967
	{ "r8a777x-ether", (kernel_ulong_t)&r8a777x_data },
S
Sergei Shtylyov 已提交
2968 2969
	{ "r8a7790-ether", (kernel_ulong_t)&r8a779x_data },
	{ "r8a7791-ether", (kernel_ulong_t)&r8a779x_data },
2970 2971 2972 2973
	{ }
};
MODULE_DEVICE_TABLE(platform, sh_eth_id_table);

2974 2975 2976
static struct platform_driver sh_eth_driver = {
	.probe = sh_eth_drv_probe,
	.remove = sh_eth_drv_remove,
2977
	.id_table = sh_eth_id_table,
2978 2979
	.driver = {
		   .name = CARDNAME,
2980
		   .pm = SH_ETH_PM_OPS,
2981
		   .of_match_table = of_match_ptr(sh_eth_match_table),
2982 2983 2984
	},
};

2985
module_platform_driver(sh_eth_driver);
2986 2987 2988 2989

MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
MODULE_LICENSE("GPL v2");