sata_mv.c 88.2 KB
Newer Older
1 2 3
/*
 * sata_mv.c - Marvell SATA support
 *
M
Mark Lord 已提交
4
 * Copyright 2008: Marvell Corporation, all rights reserved.
5
 * Copyright 2005: EMC Corporation, all rights reserved.
6
 * Copyright 2005 Red Hat, Inc.  All rights reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */

J
Jeff Garzik 已提交
25
/*
26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53
 * sata_mv TODO list:
 *
 * --> Errata workaround for NCQ device errors.
 *
 * --> More errata workarounds for PCI-X.
 *
 * --> Complete a full errata audit for all chipsets to identify others.
 *
 * --> ATAPI support (Marvell claims the 60xx/70xx chips can do it).
 *
 * --> Investigate problems with PCI Message Signalled Interrupts (MSI).
 *
 * --> Cache frequently-accessed registers in mv_port_priv to reduce overhead.
 *
 * --> Develop a low-power-consumption strategy, and implement it.
 *
 * --> [Experiment, low priority] Investigate interrupt coalescing.
 *       Quite often, especially with PCI Message Signalled Interrupts (MSI),
 *       the overhead reduced by interrupt mitigation is quite often not
 *       worth the latency cost.
 *
 * --> [Experiment, Marvell value added] Is it possible to use target
 *       mode to cross-connect two Linux boxes with Marvell cards?  If so,
 *       creating LibATA target mode support would be very interesting.
 *
 *       Target mode, for those without docs, is the ability to directly
 *       connect two SATA ports.
 */
J
Jeff Garzik 已提交
54

55 56 57 58 59 60 61
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
62
#include <linux/dmapool.h>
63
#include <linux/dma-mapping.h>
64
#include <linux/device.h>
S
Saeed Bishara 已提交
65 66
#include <linux/platform_device.h>
#include <linux/ata_platform.h>
67
#include <linux/mbus.h>
68
#include <scsi/scsi_host.h>
69
#include <scsi/scsi_cmnd.h>
J
Jeff Garzik 已提交
70
#include <scsi/scsi_device.h>
71 72 73
#include <linux/libata.h>

#define DRV_NAME	"sata_mv"
74
#define DRV_VERSION	"1.20"
75 76 77 78 79 80 81 82 83 84 85 86

enum {
	/* BAR's are enumerated in terms of pci_resource_start() terms */
	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */

	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */

	MV_PCI_REG_BASE		= 0,
	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
87 88 89 90 91 92
	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),

93
	MV_SATAHC0_REG_BASE	= 0x20000,
M
Mark Lord 已提交
94 95 96
	MV_FLASH_CTL_OFS	= 0x1046c,
	MV_GPIO_PORT_CTL_OFS	= 0x104f0,
	MV_RESET_CFG_OFS	= 0x180d8,
97 98 99 100 101 102

	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,

103 104 105 106 107 108 109 110 111
	MV_MAX_Q_DEPTH		= 32,
	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,

	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
	 * CRPB needs alignment on a 256B boundary. Size == 256B
	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
	 */
	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
112
	MV_MAX_SG_CT		= 256,
113 114
	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),

M
Mark Lord 已提交
115
	/* Determine hc from 0-7 port: hc = port >> MV_PORT_HC_SHIFT */
116
	MV_PORT_HC_SHIFT	= 2,
M
Mark Lord 已提交
117 118 119
	MV_PORTS_PER_HC		= (1 << MV_PORT_HC_SHIFT), /* 4 */
	/* Determine hc port from 0-7 port: hardport = port & MV_PORT_MASK */
	MV_PORT_MASK		= (MV_PORTS_PER_HC - 1),   /* 3 */
120 121 122 123

	/* Host Flags */
	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
S
Saeed Bishara 已提交
124
	/* SoC integrated controllers, no PCI interface */
M
Mark Lord 已提交
125
	MV_FLAG_SOC		= (1 << 28),
S
Saeed Bishara 已提交
126

127
	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
128 129
				  ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
				  ATA_FLAG_PIO_POLLING,
130
	MV_6XXX_FLAGS		= MV_FLAG_IRQ_COALESCE,
131

132 133
	CRQB_FLAG_READ		= (1 << 0),
	CRQB_TAG_SHIFT		= 1,
134
	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
M
Mark Lord 已提交
135
	CRQB_PMP_SHIFT		= 12,	/* CRQB Gen-II/IIE PMP shift */
136
	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
137 138 139 140 141
	CRQB_CMD_ADDR_SHIFT	= 8,
	CRQB_CMD_CS		= (0x2 << 11),
	CRQB_CMD_LAST		= (1 << 15),

	CRPB_FLAG_STATUS_SHIFT	= 8,
142 143
	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
144 145 146

	EPRD_FLAG_END_OF_TBL	= (1 << 31),

147 148
	/* PCI interface registers */

149
	PCI_COMMAND_OFS		= 0xc00,
M
Mark Lord 已提交
150
	PCI_COMMAND_MRDTRIG	= (1 << 7),	/* PCI Master Read Trigger */
151

152 153 154 155 156
	PCI_MAIN_CMD_STS_OFS	= 0xd30,
	STOP_PCI_MASTER		= (1 << 2),
	PCI_MASTER_EMPTY	= (1 << 3),
	GLOB_SFT_RST		= (1 << 4),

M
Mark Lord 已提交
157 158 159
	MV_PCI_MODE_OFS		= 0xd00,
	MV_PCI_MODE_MASK	= 0x30,

160 161 162 163
	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
	MV_PCI_DISC_TIMER	= 0xd04,
	MV_PCI_MSI_TRIGGER	= 0xc38,
	MV_PCI_SERR_MASK	= 0xc28,
M
Mark Lord 已提交
164
	MV_PCI_XBAR_TMOUT_OFS	= 0x1d04,
165 166 167 168 169
	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
	MV_PCI_ERR_COMMAND	= 0x1d50,

170 171
	PCI_IRQ_CAUSE_OFS	= 0x1d58,
	PCI_IRQ_MASK_OFS	= 0x1d5c,
172 173
	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */

174 175
	PCIE_IRQ_CAUSE_OFS	= 0x1900,
	PCIE_IRQ_MASK_OFS	= 0x1910,
M
Mark Lord 已提交
176
	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
177

178 179 180 181 182
	/* Host Controller Main Interrupt Cause/Mask registers (1 per-chip) */
	PCI_HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
	PCI_HC_MAIN_IRQ_MASK_OFS  = 0x1d64,
	SOC_HC_MAIN_IRQ_CAUSE_OFS = 0x20020,
	SOC_HC_MAIN_IRQ_MASK_OFS  = 0x20024,
M
Mark Lord 已提交
183 184
	ERR_IRQ			= (1 << 0),	/* shift by port # */
	DONE_IRQ		= (1 << 1),	/* shift by port # */
185 186 187 188 189
	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
	PCI_ERR			= (1 << 18),
	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
190 191
	PORTS_0_3_COAL_DONE	= (1 << 8),
	PORTS_4_7_COAL_DONE	= (1 << 17),
192 193 194 195 196
	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
	GPIO_INT		= (1 << 22),
	SELF_INT		= (1 << 23),
	TWSI_INT		= (1 << 24),
	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
197
	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
M
Mark Lord 已提交
198
	HC_MAIN_RSVD_SOC	= (0x3fffffb << 6),     /* bits 31-9, 7-6 */
199
	HC_MAIN_MASKED_IRQS	= (TRAN_LO_DONE | TRAN_HI_DONE |
200
				   PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
201 202
				   PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
				   HC_MAIN_RSVD),
203 204
	HC_MAIN_MASKED_IRQS_5	= (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
				   HC_MAIN_RSVD_5),
S
Saeed Bishara 已提交
205
	HC_MAIN_MASKED_IRQS_SOC = (PORTS_0_3_COAL_DONE | HC_MAIN_RSVD_SOC),
206 207 208 209 210

	/* SATAHC registers */
	HC_CFG_OFS		= 0,

	HC_IRQ_CAUSE_OFS	= 0x14,
M
Mark Lord 已提交
211 212
	DMA_IRQ			= (1 << 0),	/* shift by port # */
	HC_COAL_IRQ		= (1 << 4),	/* IRQ coalescing */
213 214 215
	DEV_IRQ			= (1 << 8),	/* shift by port # */

	/* Shadow block registers */
216 217
	SHD_BLK_OFS		= 0x100,
	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
218 219 220 221

	/* SATA registers */
	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
	SATA_ACTIVE_OFS		= 0x350,
M
Mark Lord 已提交
222
	SATA_FIS_IRQ_CAUSE_OFS	= 0x364,
M
Mark Lord 已提交
223

M
Mark Lord 已提交
224
	LTMODE_OFS		= 0x30c,
M
Mark Lord 已提交
225 226
	LTMODE_BIT8		= (1 << 8),	/* unknown, but necessary */

227
	PHY_MODE3		= 0x310,
228 229
	PHY_MODE4		= 0x314,
	PHY_MODE2		= 0x330,
M
Mark Lord 已提交
230
	SATA_IFCTL_OFS		= 0x344,
M
Mark Lord 已提交
231
	SATA_TESTCTL_OFS	= 0x348,
M
Mark Lord 已提交
232 233
	SATA_IFSTAT_OFS		= 0x34c,
	VENDOR_UNIQUE_FIS_OFS	= 0x35c,
M
Mark Lord 已提交
234

M
Mark Lord 已提交
235 236 237
	FISCFG_OFS		= 0x360,
	FISCFG_WAIT_DEV_ERR	= (1 << 8),	/* wait for host on DevErr */
	FISCFG_SINGLE_SYNC	= (1 << 16),	/* SYNC on DMA activation */
M
Mark Lord 已提交
238

239
	MV5_PHY_MODE		= 0x74,
M
Mark Lord 已提交
240 241 242
	MV5_LTMODE_OFS		= 0x30,
	MV5_PHY_CTL_OFS		= 0x0C,
	SATA_INTERFACE_CFG_OFS	= 0x050,
243 244

	MV_M2_PREAMP_MASK	= 0x7e0,
245 246 247

	/* Port registers */
	EDMA_CFG_OFS		= 0,
M
Mark Lord 已提交
248 249 250 251 252
	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
M
Mark Lord 已提交
253 254
	EDMA_CFG_EDMA_FBS	= (1 << 16),	/* EDMA FIS-Based Switching */
	EDMA_CFG_FBS		= (1 << 26),	/* FIS-Based Switching */
255 256 257

	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
258 259 260 261 262 263
	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
	EDMA_ERR_DEV		= (1 << 2),	/* device error */
	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
264 265
	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
266
	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
267
	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
268 269 270 271
	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
M
Mark Lord 已提交
272

273
	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
M
Mark Lord 已提交
274 275 276 277 278
	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */

279
	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
M
Mark Lord 已提交
280

281
	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
M
Mark Lord 已提交
282 283 284 285 286 287
	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */

288
	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
M
Mark Lord 已提交
289

290
	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
291 292
	EDMA_ERR_OVERRUN_5	= (1 << 5),
	EDMA_ERR_UNDERRUN_5	= (1 << 6),
M
Mark Lord 已提交
293 294 295 296

	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
				  EDMA_ERR_LNK_CTRL_RX_1 |
				  EDMA_ERR_LNK_CTRL_RX_3 |
297
				  EDMA_ERR_LNK_CTRL_TX,
M
Mark Lord 已提交
298

299 300 301 302 303 304
	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_SERR |
				  EDMA_ERR_SELF_DIS |
305
				  EDMA_ERR_CRQB_PAR |
306 307 308 309 310 311 312
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY |
				  EDMA_ERR_LNK_CTRL_RX_2 |
				  EDMA_ERR_LNK_DATA_RX |
				  EDMA_ERR_LNK_DATA_TX |
				  EDMA_ERR_TRANS_PROTO,
M
Mark Lord 已提交
313

314 315 316 317 318 319 320
	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_OVERRUN_5 |
				  EDMA_ERR_UNDERRUN_5 |
				  EDMA_ERR_SELF_DIS_5 |
321
				  EDMA_ERR_CRQB_PAR |
322 323 324
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY,
325

326 327 328 329 330 331 332 333 334 335 336
	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */

	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
	EDMA_REQ_Q_PTR_SHIFT	= 5,

	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
	EDMA_RSP_Q_PTR_SHIFT	= 3,

J
Jeff Garzik 已提交
337 338 339
	EDMA_CMD_OFS		= 0x28,		/* EDMA command register */
	EDMA_EN			= (1 << 0),	/* enable EDMA */
	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
M
Mark Lord 已提交
340 341 342 343 344
	EDMA_RESET		= (1 << 2),	/* reset eng/trans/link/phy */

	EDMA_STATUS_OFS		= 0x30,		/* EDMA engine status */
	EDMA_STATUS_CACHE_EMPTY	= (1 << 6),	/* GenIIe command cache empty */
	EDMA_STATUS_IDLE	= (1 << 7),	/* GenIIe EDMA enabled/idle */
345

M
Mark Lord 已提交
346 347 348 349
	EDMA_IORDY_TMOUT_OFS	= 0x34,
	EDMA_ARB_CFG_OFS	= 0x38,

	EDMA_HALTCOND_OFS	= 0x60,		/* GenIIe halt conditions */
350

M
Mark Lord 已提交
351 352
	GEN_II_NCQ_MAX_SECTORS	= 256,		/* max sects/io on Gen2 w/NCQ */

353 354
	/* Host private flags (hp_flags) */
	MV_HP_FLAG_MSI		= (1 << 0),
355 356 357 358
	MV_HP_ERRATA_50XXB0	= (1 << 1),
	MV_HP_ERRATA_50XXB2	= (1 << 2),
	MV_HP_ERRATA_60X1B2	= (1 << 3),
	MV_HP_ERRATA_60X1C0	= (1 << 4),
359
	MV_HP_ERRATA_XX42A0	= (1 << 5),
J
Jeff Garzik 已提交
360 361 362
	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
363
	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
M
Mark Lord 已提交
364
	MV_HP_CUT_THROUGH	= (1 << 10),	/* can use EDMA cut-through */
365

366
	/* Port private flags (pp_flags) */
J
Jeff Garzik 已提交
367
	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
368
	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
M
Mark Lord 已提交
369
	MV_PP_FLAG_FBS_EN	= (1 << 2),	/* is EDMA set up for FBS? */
370 371
};

372 373
#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
374
#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
M
Mark Lord 已提交
375
#define IS_PCIE(hpriv) ((hpriv)->hp_flags & MV_HP_PCIE)
S
Saeed Bishara 已提交
376
#define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC))
377

378 379 380
#define WINDOW_CTRL(i)		(0x20030 + ((i) << 4))
#define WINDOW_BASE(i)		(0x20034 + ((i) << 4))

J
Jeff Garzik 已提交
381
enum {
J
Jeff Garzik 已提交
382 383 384 385
	/* DMA boundary 0xffff is required by the s/g splitting
	 * we need on /length/ in mv_fill-sg().
	 */
	MV_DMA_BOUNDARY		= 0xffffU,
J
Jeff Garzik 已提交
386

J
Jeff Garzik 已提交
387 388 389
	/* mask of register bits containing lower 32 bits
	 * of EDMA request queue DMA address
	 */
J
Jeff Garzik 已提交
390 391
	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,

J
Jeff Garzik 已提交
392
	/* ditto, for response queue */
J
Jeff Garzik 已提交
393 394 395
	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
};

396 397 398 399 400 401
enum chip_type {
	chip_504x,
	chip_508x,
	chip_5080,
	chip_604x,
	chip_608x,
402 403
	chip_6042,
	chip_7042,
S
Saeed Bishara 已提交
404
	chip_soc,
405 406
};

407 408
/* Command ReQuest Block: 32B */
struct mv_crqb {
M
Mark Lord 已提交
409 410 411 412
	__le32			sg_addr;
	__le32			sg_addr_hi;
	__le16			ctrl_flags;
	__le16			ata_cmd[11];
413
};
414

415
struct mv_crqb_iie {
M
Mark Lord 已提交
416 417 418 419 420
	__le32			addr;
	__le32			addr_hi;
	__le32			flags;
	__le32			len;
	__le32			ata_cmd[4];
421 422
};

423 424
/* Command ResPonse Block: 8B */
struct mv_crpb {
M
Mark Lord 已提交
425 426 427
	__le16			id;
	__le16			flags;
	__le32			tmstmp;
428 429
};

430 431
/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
struct mv_sg {
M
Mark Lord 已提交
432 433 434 435
	__le32			addr;
	__le32			flags_size;
	__le32			addr_hi;
	__le32			reserved;
436
};
437

438 439 440 441 442
struct mv_port_priv {
	struct mv_crqb		*crqb;
	dma_addr_t		crqb_dma;
	struct mv_crpb		*crpb;
	dma_addr_t		crpb_dma;
443 444
	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
445 446 447 448

	unsigned int		req_idx;
	unsigned int		resp_idx;

449 450 451
	u32			pp_flags;
};

452 453 454 455 456
struct mv_port_signal {
	u32			amps;
	u32			pre;
};

457 458 459 460
struct mv_host_priv {
	u32			hp_flags;
	struct mv_port_signal	signal[8];
	const struct mv_hw_ops	*ops;
S
Saeed Bishara 已提交
461 462
	int			n_ports;
	void __iomem		*base;
463 464
	void __iomem		*main_irq_cause_addr;
	void __iomem		*main_irq_mask_addr;
465 466 467
	u32			irq_cause_ofs;
	u32			irq_mask_ofs;
	u32			unmask_all_irqs;
468 469 470 471 472 473 474 475
	/*
	 * These consistent DMA memory pools give us guaranteed
	 * alignment for hardware-accessed data structures,
	 * and less memory waste in accomplishing the alignment.
	 */
	struct dma_pool		*crqb_pool;
	struct dma_pool		*crpb_pool;
	struct dma_pool		*sg_tbl_pool;
476 477
};

478
struct mv_hw_ops {
479 480
	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
481 482 483
	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
484 485
	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
486
	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
487
	void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
488 489
};

490 491 492 493
static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
494 495
static int mv_port_start(struct ata_port *ap);
static void mv_port_stop(struct ata_port *ap);
M
Mark Lord 已提交
496
static int mv_qc_defer(struct ata_queued_cmd *qc);
497
static void mv_qc_prep(struct ata_queued_cmd *qc);
498
static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
499
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
500 501
static int mv_hardreset(struct ata_link *link, unsigned int *class,
			unsigned long deadline);
502 503
static void mv_eh_freeze(struct ata_port *ap);
static void mv_eh_thaw(struct ata_port *ap);
504
static void mv6_dev_config(struct ata_device *dev);
505

506 507
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
508 509 510
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
511 512
static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
513
static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
514
static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
515

516 517
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
518 519 520
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
521 522
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
523
static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
524 525 526 527 528 529 530 531 532
static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
				      void __iomem *mmio);
static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
				      void __iomem *mmio);
static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
				  void __iomem *mmio, unsigned int n_hc);
static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
				      void __iomem *mmio);
static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
S
Saeed Bishara 已提交
533
static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
M
Mark Lord 已提交
534
static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
535
			     unsigned int port_no);
M
Mark Lord 已提交
536
static int mv_stop_edma(struct ata_port *ap);
M
Mark Lord 已提交
537
static int mv_stop_edma_engine(void __iomem *port_mmio);
M
Mark Lord 已提交
538
static void mv_edma_cfg(struct ata_port *ap, int want_ncq);
539

540 541 542 543 544
static void mv_pmp_select(struct ata_port *ap, int pmp);
static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline);
static int  mv_softreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline);
545

546 547 548 549
/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
 * because we have to allow room for worst case splitting of
 * PRDs for 64K boundaries in mv_fill_sg().
 */
550
static struct scsi_host_template mv5_sht = {
551
	ATA_BASE_SHT(DRV_NAME),
J
Jeff Garzik 已提交
552
	.sg_tablesize		= MV_MAX_SG_CT / 2,
553 554 555 556
	.dma_boundary		= MV_DMA_BOUNDARY,
};

static struct scsi_host_template mv6_sht = {
557
	ATA_NCQ_SHT(DRV_NAME),
M
Mark Lord 已提交
558
	.can_queue		= MV_MAX_Q_DEPTH - 1,
J
Jeff Garzik 已提交
559
	.sg_tablesize		= MV_MAX_SG_CT / 2,
560 561 562
	.dma_boundary		= MV_DMA_BOUNDARY,
};

563 564
static struct ata_port_operations mv5_ops = {
	.inherits		= &ata_sff_port_ops,
565

M
Mark Lord 已提交
566
	.qc_defer		= mv_qc_defer,
567 568 569
	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,

570 571
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,
572 573
	.hardreset		= mv_hardreset,
	.error_handler		= ata_std_error_handler, /* avoid SFF EH */
574
	.post_internal_cmd	= ATA_OP_NULL,
575

576 577 578 579 580 581 582
	.scr_read		= mv5_scr_read,
	.scr_write		= mv5_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

583 584
static struct ata_port_operations mv6_ops = {
	.inherits		= &mv5_ops,
585
	.dev_config             = mv6_dev_config,
586 587 588
	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,

589 590 591 592
	.pmp_hardreset		= mv_pmp_hardreset,
	.pmp_softreset		= mv_softreset,
	.softreset		= mv_softreset,
	.error_handler		= sata_pmp_error_handler,
593 594
};

595 596 597
static struct ata_port_operations mv_iie_ops = {
	.inherits		= &mv6_ops,
	.dev_config		= ATA_OP_NULL,
598 599 600
	.qc_prep		= mv_qc_prep_iie,
};

601
static const struct ata_port_info mv_port_info[] = {
602
	{  /* chip_504x */
J
Jeff Garzik 已提交
603
		.flags		= MV_COMMON_FLAGS,
604
		.pio_mask	= 0x1f,	/* pio0-4 */
605
		.udma_mask	= ATA_UDMA6,
606
		.port_ops	= &mv5_ops,
607 608
	},
	{  /* chip_508x */
609
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
610
		.pio_mask	= 0x1f,	/* pio0-4 */
611
		.udma_mask	= ATA_UDMA6,
612
		.port_ops	= &mv5_ops,
613
	},
614
	{  /* chip_5080 */
615
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
616
		.pio_mask	= 0x1f,	/* pio0-4 */
617
		.udma_mask	= ATA_UDMA6,
618
		.port_ops	= &mv5_ops,
619
	},
620
	{  /* chip_604x */
M
Mark Lord 已提交
621
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
622
				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
M
Mark Lord 已提交
623
				  ATA_FLAG_NCQ,
624
		.pio_mask	= 0x1f,	/* pio0-4 */
625
		.udma_mask	= ATA_UDMA6,
626
		.port_ops	= &mv6_ops,
627 628
	},
	{  /* chip_608x */
629
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
630
				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
M
Mark Lord 已提交
631
				  ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
632
		.pio_mask	= 0x1f,	/* pio0-4 */
633
		.udma_mask	= ATA_UDMA6,
634
		.port_ops	= &mv6_ops,
635
	},
636
	{  /* chip_6042 */
M
Mark Lord 已提交
637
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
638
				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
M
Mark Lord 已提交
639
				  ATA_FLAG_NCQ,
640
		.pio_mask	= 0x1f,	/* pio0-4 */
641
		.udma_mask	= ATA_UDMA6,
642 643 644
		.port_ops	= &mv_iie_ops,
	},
	{  /* chip_7042 */
M
Mark Lord 已提交
645
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
646
				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
M
Mark Lord 已提交
647
				  ATA_FLAG_NCQ,
648
		.pio_mask	= 0x1f,	/* pio0-4 */
649
		.udma_mask	= ATA_UDMA6,
650 651
		.port_ops	= &mv_iie_ops,
	},
S
Saeed Bishara 已提交
652
	{  /* chip_soc */
653
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
654
				  ATA_FLAG_PMP | ATA_FLAG_ACPI_SATA |
655
				  ATA_FLAG_NCQ | MV_FLAG_SOC,
M
Mark Lord 已提交
656 657 658
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &mv_iie_ops,
S
Saeed Bishara 已提交
659
	},
660 661
};

662
static const struct pci_device_id mv_pci_tbl[] = {
663 664 665 666
	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
667 668 669
	/* RocketRAID 1740/174x have different identifiers */
	{ PCI_VDEVICE(TTI, 0x1740), chip_508x },
	{ PCI_VDEVICE(TTI, 0x1742), chip_508x },
670 671 672 673 674 675 676 677 678

	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },

	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },

679 680 681
	/* Adaptec 1430SA */
	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },

682
	/* Marvell 7042 support */
M
Morrison, Tom 已提交
683 684
	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },

685 686 687 688
	/* Highpoint RocketRAID PCIe series */
	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },

689
	{ }			/* terminate list */
690 691
};

692 693 694 695 696
static const struct mv_hw_ops mv5xxx_ops = {
	.phy_errata		= mv5_phy_errata,
	.enable_leds		= mv5_enable_leds,
	.read_preamp		= mv5_read_preamp,
	.reset_hc		= mv5_reset_hc,
697 698
	.reset_flash		= mv5_reset_flash,
	.reset_bus		= mv5_reset_bus,
699 700 701 702 703 704 705
};

static const struct mv_hw_ops mv6xxx_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv6_enable_leds,
	.read_preamp		= mv6_read_preamp,
	.reset_hc		= mv6_reset_hc,
706 707
	.reset_flash		= mv6_reset_flash,
	.reset_bus		= mv_reset_pci_bus,
708 709
};

S
Saeed Bishara 已提交
710 711 712 713 714 715 716 717 718
static const struct mv_hw_ops mv_soc_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv_soc_enable_leds,
	.read_preamp		= mv_soc_read_preamp,
	.reset_hc		= mv_soc_reset_hc,
	.reset_flash		= mv_soc_reset_flash,
	.reset_bus		= mv_soc_reset_bus,
};

719 720 721 722 723 724 725 726 727 728
/*
 * Functions
 */

static inline void writelfl(unsigned long data, void __iomem *addr)
{
	writel(data, addr);
	(void) readl(addr);	/* flush to avoid PCI posted write */
}

729 730 731 732 733 734 735 736 737 738
static inline unsigned int mv_hc_from_port(unsigned int port)
{
	return port >> MV_PORT_HC_SHIFT;
}

static inline unsigned int mv_hardport_from_port(unsigned int port)
{
	return port & MV_PORT_MASK;
}

739 740 741 742 743 744
/*
 * Consolidate some rather tricky bit shift calculations.
 * This is hot-path stuff, so not a function.
 * Simple code, with two return values, so macro rather than inline.
 *
 * port is the sole input, in range 0..7.
745 746
 * shift is one output, for use with main_irq_cause / main_irq_mask registers.
 * hardport is the other output, in range 0..3.
747 748 749 750 751 752 753 754 755 756
 *
 * Note that port and hardport may be the same variable in some cases.
 */
#define MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport)	\
{								\
	shift    = mv_hc_from_port(port) * HC_SHIFT;		\
	hardport = mv_hardport_from_port(port);			\
	shift   += hardport * 2;				\
}

M
Mark Lord 已提交
757 758 759 760 761
static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
{
	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
}

762 763 764 765 766 767
static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
						 unsigned int port)
{
	return mv_hc_base(base, mv_hc_from_port(port));
}

768 769
static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
{
770
	return  mv_hc_base_from_port(base, port) +
771
		MV_SATAHC_ARBTR_REG_SZ +
772
		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
773 774
}

M
Mark Lord 已提交
775 776 777 778 779 780 781 782
static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
{
	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;

	return hc_mmio + ofs;
}

S
Saeed Bishara 已提交
783 784 785 786 787 788
static inline void __iomem *mv_host_base(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	return hpriv->base;
}

789 790
static inline void __iomem *mv_ap_base(struct ata_port *ap)
{
S
Saeed Bishara 已提交
791
	return mv_port_base(mv_host_base(ap->host), ap->port_no);
792 793
}

J
Jeff Garzik 已提交
794
static inline int mv_get_hc_count(unsigned long port_flags)
795
{
J
Jeff Garzik 已提交
796
	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
797 798
}

799 800 801 802
static void mv_set_edma_ptrs(void __iomem *port_mmio,
			     struct mv_host_priv *hpriv,
			     struct mv_port_priv *pp)
{
803 804
	u32 index;

805 806 807
	/*
	 * initialize request queue
	 */
808 809
	pp->req_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
	index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
810

811 812
	WARN_ON(pp->crqb_dma & 0x3ff);
	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
813
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
814 815 816
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
817
		writelfl((pp->crqb_dma & 0xffffffff) | index,
818 819
			 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
	else
820
		writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
821 822 823 824

	/*
	 * initialize response queue
	 */
825 826
	pp->resp_idx &= MV_MAX_Q_DEPTH_MASK;	/* paranoia */
	index = pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT;
827

828 829 830 831
	WARN_ON(pp->crpb_dma & 0xff);
	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
832
		writelfl((pp->crpb_dma & 0xffffffff) | index,
833 834
			 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
	else
835
		writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
836

837
	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
838 839 840
		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
}

841 842 843 844 845
/**
 *      mv_start_dma - Enable eDMA engine
 *      @base: port base address
 *      @pp: port private data
 *
846 847
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
848 849 850 851
 *
 *      LOCKING:
 *      Inherited from caller.
 */
M
Mark Lord 已提交
852
static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
853
			 struct mv_port_priv *pp, u8 protocol)
854
{
855 856 857 858 859
	int want_ncq = (protocol == ATA_PROT_NCQ);

	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
		if (want_ncq != using_ncq)
M
Mark Lord 已提交
860
			mv_stop_edma(ap);
861
	}
862
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
M
Mark Lord 已提交
863
		struct mv_host_priv *hpriv = ap->host->private_data;
M
Mark Lord 已提交
864
		int hardport = mv_hardport_from_port(ap->port_no);
M
Mark Lord 已提交
865
		void __iomem *hc_mmio = mv_hc_base_from_port(
M
Mark Lord 已提交
866
					mv_host_base(ap->host), hardport);
M
Mark Lord 已提交
867 868
		u32 hc_irq_cause, ipending;

869
		/* clear EDMA event indicators, if any */
M
Mark Lord 已提交
870
		writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
871

M
Mark Lord 已提交
872 873
		/* clear EDMA interrupt indicator, if any */
		hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
M
Mark Lord 已提交
874
		ipending = (DEV_IRQ | DMA_IRQ) << hardport;
M
Mark Lord 已提交
875 876 877 878 879
		if (hc_irq_cause & ipending) {
			writelfl(hc_irq_cause & ~ipending,
				 hc_mmio + HC_IRQ_CAUSE_OFS);
		}

M
Mark Lord 已提交
880
		mv_edma_cfg(ap, want_ncq);
M
Mark Lord 已提交
881 882 883 884

		/* clear FIS IRQ Cause */
		writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);

M
Mark Lord 已提交
885
		mv_set_edma_ptrs(port_mmio, hpriv, pp);
886

M
Mark Lord 已提交
887
		writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
888 889
		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
	}
890 891
}

M
Mark Lord 已提交
892 893 894 895 896 897 898 899 900 901 902 903 904 905 906 907 908 909 910
static void mv_wait_for_edma_empty_idle(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	const u32 empty_idle = (EDMA_STATUS_CACHE_EMPTY | EDMA_STATUS_IDLE);
	const int per_loop = 5, timeout = (15 * 1000 / per_loop);
	int i;

	/*
	 * Wait for the EDMA engine to finish transactions in progress.
	 */
	for (i = 0; i < timeout; ++i) {
		u32 edma_stat = readl(port_mmio + EDMA_STATUS_OFS);
		if ((edma_stat & empty_idle) == empty_idle)
			break;
		udelay(per_loop);
	}
	/* ata_port_printk(ap, KERN_INFO, "%s: %u+ usecs\n", __func__, i); */
}

911
/**
M
Mark Lord 已提交
912
 *      mv_stop_edma_engine - Disable eDMA engine
M
Mark Lord 已提交
913
 *      @port_mmio: io base address
914 915 916 917
 *
 *      LOCKING:
 *      Inherited from caller.
 */
M
Mark Lord 已提交
918
static int mv_stop_edma_engine(void __iomem *port_mmio)
919
{
M
Mark Lord 已提交
920
	int i;
921

M
Mark Lord 已提交
922 923
	/* Disable eDMA.  The disable bit auto clears. */
	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
924

M
Mark Lord 已提交
925 926 927
	/* Wait for the chip to confirm eDMA is off. */
	for (i = 10000; i > 0; i--) {
		u32 reg = readl(port_mmio + EDMA_CMD_OFS);
928
		if (!(reg & EDMA_EN))
M
Mark Lord 已提交
929 930
			return 0;
		udelay(10);
931
	}
M
Mark Lord 已提交
932
	return -EIO;
933 934
}

M
Mark Lord 已提交
935
static int mv_stop_edma(struct ata_port *ap)
J
Jeff Garzik 已提交
936
{
M
Mark Lord 已提交
937 938
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
J
Jeff Garzik 已提交
939

M
Mark Lord 已提交
940 941 942
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
		return 0;
	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
M
Mark Lord 已提交
943
	mv_wait_for_edma_empty_idle(ap);
M
Mark Lord 已提交
944 945 946 947 948
	if (mv_stop_edma_engine(port_mmio)) {
		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
		return -EIO;
	}
	return 0;
J
Jeff Garzik 已提交
949 950
}

J
Jeff Garzik 已提交
951
#ifdef ATA_DEBUG
952
static void mv_dump_mem(void __iomem *start, unsigned bytes)
953
{
954 955 956 957
	int b, w;
	for (b = 0; b < bytes; ) {
		DPRINTK("%p: ", start + b);
		for (w = 0; b < bytes && w < 4; w++) {
958
			printk("%08x ", readl(start + b));
959 960 961 962 963
			b += sizeof(u32);
		}
		printk("\n");
	}
}
J
Jeff Garzik 已提交
964 965
#endif

966 967 968 969 970 971 972 973
static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
{
#ifdef ATA_DEBUG
	int b, w;
	u32 dw;
	for (b = 0; b < bytes; ) {
		DPRINTK("%02x: ", b);
		for (w = 0; b < bytes && w < 4; w++) {
974 975
			(void) pci_read_config_dword(pdev, b, &dw);
			printk("%08x ", dw);
976 977 978 979 980 981 982 983 984 985
			b += sizeof(u32);
		}
		printk("\n");
	}
#endif
}
static void mv_dump_all_regs(void __iomem *mmio_base, int port,
			     struct pci_dev *pdev)
{
#ifdef ATA_DEBUG
986
	void __iomem *hc_base = mv_hc_base(mmio_base,
987 988 989 990 991 992 993 994 995 996 997 998 999
					   port >> MV_PORT_HC_SHIFT);
	void __iomem *port_base;
	int start_port, num_ports, p, start_hc, num_hcs, hc;

	if (0 > port) {
		start_hc = start_port = 0;
		num_ports = 8;		/* shld be benign for 4 port devs */
		num_hcs = 2;
	} else {
		start_hc = port >> MV_PORT_HC_SHIFT;
		start_port = port;
		num_ports = num_hcs = 1;
	}
1000
	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
1001 1002 1003 1004 1005 1006 1007 1008 1009 1010 1011 1012
		num_ports > 1 ? num_ports - 1 : start_port);

	if (NULL != pdev) {
		DPRINTK("PCI config space regs:\n");
		mv_dump_pci_cfg(pdev, 0x68);
	}
	DPRINTK("PCI regs:\n");
	mv_dump_mem(mmio_base+0xc00, 0x3c);
	mv_dump_mem(mmio_base+0xd00, 0x34);
	mv_dump_mem(mmio_base+0xf00, 0x4);
	mv_dump_mem(mmio_base+0x1d00, 0x6c);
	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
1013
		hc_base = mv_hc_base(mmio_base, hc);
1014 1015 1016 1017 1018
		DPRINTK("HC regs (HC %i):\n", hc);
		mv_dump_mem(hc_base, 0x1c);
	}
	for (p = start_port; p < start_port + num_ports; p++) {
		port_base = mv_port_base(mmio_base, p);
1019
		DPRINTK("EDMA regs (port %i):\n", p);
1020
		mv_dump_mem(port_base, 0x54);
1021
		DPRINTK("SATA regs (port %i):\n", p);
1022 1023 1024
		mv_dump_mem(port_base+0x300, 0x60);
	}
#endif
1025 1026 1027 1028 1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040 1041 1042 1043 1044 1045 1046
}

static unsigned int mv_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_CONTROL:
	case SCR_ERROR:
		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
		break;
	case SCR_ACTIVE:
		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

1047
static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
1048 1049 1050
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1051 1052 1053 1054 1055
	if (ofs != 0xffffffffU) {
		*val = readl(mv_ap_base(ap) + ofs);
		return 0;
	} else
		return -EINVAL;
1056 1057
}

1058
static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1059 1060 1061
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

1062
	if (ofs != 0xffffffffU) {
1063
		writelfl(val, mv_ap_base(ap) + ofs);
1064 1065 1066
		return 0;
	} else
		return -EINVAL;
1067 1068
}

1069 1070 1071
static void mv6_dev_config(struct ata_device *adev)
{
	/*
1072 1073 1074 1075 1076
	 * Deal with Gen-II ("mv6") hardware quirks/restrictions:
	 *
	 * Gen-II does not support NCQ over a port multiplier
	 *  (no FIS-based switching).
	 *
1077 1078 1079
	 * We don't have hob_nsect when doing NCQ commands on Gen-II.
	 * See mv_qc_prep() for more info.
	 */
1080
	if (adev->flags & ATA_DFLAG_NCQ) {
M
Mark Lord 已提交
1081
		if (sata_pmp_attached(adev->link->ap)) {
1082
			adev->flags &= ~ATA_DFLAG_NCQ;
M
Mark Lord 已提交
1083 1084 1085 1086 1087 1088 1089 1090
			ata_dev_printk(adev, KERN_INFO,
				"NCQ disabled for command-based switching\n");
		} else if (adev->max_sectors > GEN_II_NCQ_MAX_SECTORS) {
			adev->max_sectors = GEN_II_NCQ_MAX_SECTORS;
			ata_dev_printk(adev, KERN_INFO,
				"max_sectors limited to %u for NCQ\n",
				adev->max_sectors);
		}
1091
	}
1092 1093
}

M
Mark Lord 已提交
1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132
static int mv_qc_defer(struct ata_queued_cmd *qc)
{
	struct ata_link *link = qc->dev->link;
	struct ata_port *ap = link->ap;
	struct mv_port_priv *pp = ap->private_data;

	/*
	 * If the port is completely idle, then allow the new qc.
	 */
	if (ap->nr_active_links == 0)
		return 0;

	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
		/*
		 * The port is operating in host queuing mode (EDMA).
		 * It can accomodate a new qc if the qc protocol
		 * is compatible with the current host queue mode.
		 */
		if (pp->pp_flags & MV_PP_FLAG_NCQ_EN) {
			/*
			 * The host queue (EDMA) is in NCQ mode.
			 * If the new qc is also an NCQ command,
			 * then allow the new qc.
			 */
			if (qc->tf.protocol == ATA_PROT_NCQ)
				return 0;
		} else {
			/*
			 * The host queue (EDMA) is in non-NCQ, DMA mode.
			 * If the new qc is also a non-NCQ, DMA command,
			 * then allow the new qc.
			 */
			if (qc->tf.protocol == ATA_PROT_DMA)
				return 0;
		}
	}
	return ATA_DEFER_PORT;
}

M
Mark Lord 已提交
1133
static void mv_config_fbs(void __iomem *port_mmio, int want_ncq, int want_fbs)
1134
{
M
Mark Lord 已提交
1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149
	u32 new_fiscfg, old_fiscfg;
	u32 new_ltmode, old_ltmode;
	u32 new_haltcond, old_haltcond;

	old_fiscfg   = readl(port_mmio + FISCFG_OFS);
	old_ltmode   = readl(port_mmio + LTMODE_OFS);
	old_haltcond = readl(port_mmio + EDMA_HALTCOND_OFS);

	new_fiscfg   = old_fiscfg & ~(FISCFG_SINGLE_SYNC | FISCFG_WAIT_DEV_ERR);
	new_ltmode   = old_ltmode & ~LTMODE_BIT8;
	new_haltcond = old_haltcond | EDMA_ERR_DEV;

	if (want_fbs) {
		new_fiscfg = old_fiscfg | FISCFG_SINGLE_SYNC;
		new_ltmode = old_ltmode | LTMODE_BIT8;
1150
	}
M
Mark Lord 已提交
1151

M
Mark Lord 已提交
1152 1153
	if (new_fiscfg != old_fiscfg)
		writelfl(new_fiscfg, port_mmio + FISCFG_OFS);
1154 1155
	if (new_ltmode != old_ltmode)
		writelfl(new_ltmode, port_mmio + LTMODE_OFS);
M
Mark Lord 已提交
1156 1157
	if (new_haltcond != old_haltcond)
		writelfl(new_haltcond, port_mmio + EDMA_HALTCOND_OFS);
1158 1159
}

1160 1161 1162 1163 1164 1165 1166 1167 1168 1169 1170 1171 1172 1173 1174
static void mv_60x1_errata_sata25(struct ata_port *ap, int want_ncq)
{
	struct mv_host_priv *hpriv = ap->host->private_data;
	u32 old, new;

	/* workaround for 88SX60x1 FEr SATA#25 (part 1) */
	old = readl(hpriv->base + MV_GPIO_PORT_CTL_OFS);
	if (want_ncq)
		new = old | (1 << 22);
	else
		new = old & ~(1 << 22);
	if (new != old)
		writel(new, hpriv->base + MV_GPIO_PORT_CTL_OFS);
}

M
Mark Lord 已提交
1175
static void mv_edma_cfg(struct ata_port *ap, int want_ncq)
1176
{
M
Mark Lord 已提交
1177
	u32 cfg;
M
Mark Lord 已提交
1178 1179 1180
	struct mv_port_priv *pp    = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio    = mv_ap_base(ap);
1181 1182

	/* set up non-NCQ EDMA configuration */
M
Mark Lord 已提交
1183
	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
M
Mark Lord 已提交
1184
	pp->pp_flags &= ~MV_PP_FLAG_FBS_EN;
1185

M
Mark Lord 已提交
1186
	if (IS_GEN_I(hpriv))
1187 1188
		cfg |= (1 << 8);	/* enab config burst size mask */

1189
	else if (IS_GEN_II(hpriv)) {
1190
		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
1191
		mv_60x1_errata_sata25(ap, want_ncq);
1192

1193
	} else if (IS_GEN_IIE(hpriv)) {
M
Mark Lord 已提交
1194 1195 1196 1197 1198 1199 1200 1201 1202 1203 1204 1205 1206 1207 1208 1209 1210 1211
		int want_fbs = sata_pmp_attached(ap);
		/*
		 * Possible future enhancement:
		 *
		 * The chip can use FBS with non-NCQ, if we allow it,
		 * But first we need to have the error handling in place
		 * for this mode (datasheet section 7.3.15.4.2.3).
		 * So disallow non-NCQ FBS for now.
		 */
		want_fbs &= want_ncq;

		mv_config_fbs(port_mmio, want_ncq, want_fbs);

		if (want_fbs) {
			pp->pp_flags |= MV_PP_FLAG_FBS_EN;
			cfg |= EDMA_CFG_EDMA_FBS; /* FIS-based switching */
		}

1212 1213
		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
		cfg |= (1 << 22);	/* enab 4-entry host queue cache */
M
Mark Lord 已提交
1214 1215 1216 1217
		if (HAS_PCI(ap->host))
			cfg |= (1 << 18);	/* enab early completion */
		if (hpriv->hp_flags & MV_HP_CUT_THROUGH)
			cfg |= (1 << 17); /* enab cut-thru (dis stor&forwrd) */
1218 1219
	}

1220 1221 1222 1223 1224 1225
	if (want_ncq) {
		cfg |= EDMA_CFG_NCQ;
		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
	} else
		pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;

1226 1227 1228
	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
}

1229 1230 1231 1232
static void mv_port_free_dma_mem(struct ata_port *ap)
{
	struct mv_host_priv *hpriv = ap->host->private_data;
	struct mv_port_priv *pp = ap->private_data;
1233
	int tag;
1234 1235 1236 1237 1238 1239 1240 1241 1242

	if (pp->crqb) {
		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
		pp->crqb = NULL;
	}
	if (pp->crpb) {
		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
		pp->crpb = NULL;
	}
1243 1244 1245 1246 1247 1248 1249 1250 1251 1252 1253 1254
	/*
	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
	 * For later hardware, we have one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (pp->sg_tbl[tag]) {
			if (tag == 0 || !IS_GEN_I(hpriv))
				dma_pool_free(hpriv->sg_tbl_pool,
					      pp->sg_tbl[tag],
					      pp->sg_tbl_dma[tag]);
			pp->sg_tbl[tag] = NULL;
		}
1255 1256 1257
	}
}

1258 1259 1260 1261 1262 1263 1264 1265 1266 1267
/**
 *      mv_port_start - Port specific init/start routine.
 *      @ap: ATA channel to manipulate
 *
 *      Allocate and point to DMA memory, init port private memory,
 *      zero indices.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1268 1269
static int mv_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1270 1271
	struct device *dev = ap->host->dev;
	struct mv_host_priv *hpriv = ap->host->private_data;
1272
	struct mv_port_priv *pp;
1273
	int tag;
1274

1275
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1276
	if (!pp)
1277
		return -ENOMEM;
1278
	ap->private_data = pp;
1279

1280 1281 1282 1283
	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
	if (!pp->crqb)
		return -ENOMEM;
	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1284

1285 1286 1287 1288
	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
	if (!pp->crpb)
		goto out_port_free_dma_mem;
	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1289

1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300 1301 1302 1303 1304
	/*
	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
	 * For later hardware, we need one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (tag == 0 || !IS_GEN_I(hpriv)) {
			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
			if (!pp->sg_tbl[tag])
				goto out_port_free_dma_mem;
		} else {
			pp->sg_tbl[tag]     = pp->sg_tbl[0];
			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
		}
	}
1305
	return 0;
1306 1307 1308 1309

out_port_free_dma_mem:
	mv_port_free_dma_mem(ap);
	return -ENOMEM;
1310 1311
}

1312 1313 1314 1315 1316 1317 1318
/**
 *      mv_port_stop - Port specific cleanup/stop routine.
 *      @ap: ATA channel to manipulate
 *
 *      Stop DMA, cleanup port memory.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
1319
 *      This routine uses the host lock to protect the DMA stop.
1320
 */
1321 1322
static void mv_port_stop(struct ata_port *ap)
{
M
Mark Lord 已提交
1323
	mv_stop_edma(ap);
1324
	mv_port_free_dma_mem(ap);
1325 1326
}

1327 1328 1329 1330 1331 1332 1333 1334 1335
/**
 *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
 *      @qc: queued command whose SG list to source from
 *
 *      Populate the SG list and mark the last entry.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1336
static void mv_fill_sg(struct ata_queued_cmd *qc)
1337 1338
{
	struct mv_port_priv *pp = qc->ap->private_data;
1339
	struct scatterlist *sg;
J
Jeff Garzik 已提交
1340
	struct mv_sg *mv_sg, *last_sg = NULL;
T
Tejun Heo 已提交
1341
	unsigned int si;
1342

1343
	mv_sg = pp->sg_tbl[qc->tag];
T
Tejun Heo 已提交
1344
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1345 1346
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);
1347

1348 1349 1350
		while (sg_len) {
			u32 offset = addr & 0xffff;
			u32 len = sg_len;
1351

1352 1353 1354 1355 1356
			if ((offset + sg_len > 0x10000))
				len = 0x10000 - offset;

			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
J
Jeff Garzik 已提交
1357
			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
1358 1359 1360 1361

			sg_len -= len;
			addr += len;

J
Jeff Garzik 已提交
1362
			last_sg = mv_sg;
1363 1364
			mv_sg++;
		}
1365
	}
J
Jeff Garzik 已提交
1366 1367 1368

	if (likely(last_sg))
		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
1369 1370
}

1371
static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1372
{
M
Mark Lord 已提交
1373
	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1374
		(last ? CRQB_CMD_LAST : 0);
M
Mark Lord 已提交
1375
	*cmdw = cpu_to_le16(tmp);
1376 1377
}

1378 1379 1380 1381 1382 1383 1384 1385 1386 1387 1388 1389
/**
 *      mv_qc_prep - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1390 1391 1392 1393
static void mv_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
M
Mark Lord 已提交
1394
	__le16 *cw;
1395 1396
	struct ata_taskfile *tf;
	u16 flags = 0;
1397
	unsigned in_index;
1398

M
Mark Lord 已提交
1399 1400
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ))
1401
		return;
1402

1403 1404
	/* Fill in command request block
	 */
1405
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1406
		flags |= CRQB_FLAG_READ;
1407
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1408
	flags |= qc->tag << CRQB_TAG_SHIFT;
1409
	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1410

1411
	/* get current queue index from software */
1412
	in_index = pp->req_idx;
1413 1414

	pp->crqb[in_index].sg_addr =
1415
		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1416
	pp->crqb[in_index].sg_addr_hi =
1417
		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1418
	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1419

1420
	cw = &pp->crqb[in_index].ata_cmd[0];
1421 1422 1423 1424 1425 1426 1427
	tf = &qc->tf;

	/* Sadly, the CRQB cannot accomodate all registers--there are
	 * only 11 bytes...so we must pick and choose required
	 * registers based on the command.  So, we drop feature and
	 * hob_feature for [RW] DMA commands, but they are needed for
	 * NCQ.  NCQ will drop hob_nsect.
1428
	 */
1429 1430 1431 1432 1433
	switch (tf->command) {
	case ATA_CMD_READ:
	case ATA_CMD_READ_EXT:
	case ATA_CMD_WRITE:
	case ATA_CMD_WRITE_EXT:
1434
	case ATA_CMD_WRITE_FUA_EXT:
1435 1436 1437 1438
		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
		break;
	case ATA_CMD_FPDMA_READ:
	case ATA_CMD_FPDMA_WRITE:
1439
		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1440 1441 1442 1443 1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460 1461 1462 1463
		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
		break;
	default:
		/* The only other commands EDMA supports in non-queued and
		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
		 * of which are defined/used by Linux.  If we get here, this
		 * driver needs work.
		 *
		 * FIXME: modify libata to give qc_prep a return value and
		 * return error here.
		 */
		BUG_ON(tf->command);
		break;
	}
	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */

1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;
	mv_fill_sg(qc);
}

/**
 *      mv_qc_prep_iie - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_crqb_iie *crqb;
	struct ata_taskfile *tf;
1487
	unsigned in_index;
1488 1489
	u32 flags = 0;

M
Mark Lord 已提交
1490 1491
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ))
1492 1493
		return;

M
Mark Lord 已提交
1494
	/* Fill in Gen IIE command request block */
1495 1496 1497
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
		flags |= CRQB_FLAG_READ;

1498
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1499
	flags |= qc->tag << CRQB_TAG_SHIFT;
1500
	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
1501
	flags |= (qc->dev->link->pmp & 0xf) << CRQB_PMP_SHIFT;
1502

1503
	/* get current queue index from software */
1504
	in_index = pp->req_idx;
1505 1506

	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1507 1508
	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527 1528 1529 1530 1531 1532 1533
	crqb->flags = cpu_to_le32(flags);

	tf = &qc->tf;
	crqb->ata_cmd[0] = cpu_to_le32(
			(tf->command << 16) |
			(tf->feature << 24)
		);
	crqb->ata_cmd[1] = cpu_to_le32(
			(tf->lbal << 0) |
			(tf->lbam << 8) |
			(tf->lbah << 16) |
			(tf->device << 24)
		);
	crqb->ata_cmd[2] = cpu_to_le32(
			(tf->hob_lbal << 0) |
			(tf->hob_lbam << 8) |
			(tf->hob_lbah << 16) |
			(tf->hob_feature << 24)
		);
	crqb->ata_cmd[3] = cpu_to_le32(
			(tf->nsect << 0) |
			(tf->hob_nsect << 8)
		);

	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1534 1535 1536 1537
		return;
	mv_fill_sg(qc);
}

1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549
/**
 *      mv_qc_issue - Initiate a command to the host
 *      @qc: queued command to start
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it sanity checks our local
 *      caches of the request producer/consumer indices then enables
 *      DMA and bumps the request producer index.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1550
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1551
{
1552 1553 1554
	struct ata_port *ap = qc->ap;
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
1555
	u32 in_index;
1556

M
Mark Lord 已提交
1557 1558
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ)) {
M
Mark Lord 已提交
1559 1560
		/*
		 * We're about to send a non-EDMA capable command to the
1561 1562 1563
		 * port.  Turn off EDMA so there won't be problems accessing
		 * shadow block, etc registers.
		 */
M
Mark Lord 已提交
1564
		mv_stop_edma(ap);
1565
		mv_pmp_select(ap, qc->dev->link->pmp);
T
Tejun Heo 已提交
1566
		return ata_sff_qc_issue(qc);
1567 1568
	}

1569
	mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
1570

1571 1572
	pp->req_idx = (pp->req_idx + 1) & MV_MAX_Q_DEPTH_MASK;
	in_index = pp->req_idx << EDMA_REQ_Q_PTR_SHIFT;
1573 1574

	/* and write the request in pointer to kick the EDMA to life */
1575 1576
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1577 1578 1579 1580

	return 0;
}

1581 1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593
static struct ata_queued_cmd *mv_get_active_qc(struct ata_port *ap)
{
	struct mv_port_priv *pp = ap->private_data;
	struct ata_queued_cmd *qc;

	if (pp->pp_flags & MV_PP_FLAG_NCQ_EN)
		return NULL;
	qc = ata_qc_from_tag(ap, ap->link.active_tag);
	if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
		qc = NULL;
	return qc;
}

M
Mark Lord 已提交
1594
static void mv_unexpected_intr(struct ata_port *ap, int edma_was_enabled)
1595 1596
{
	struct ata_eh_info *ehi = &ap->link.eh_info;
M
Mark Lord 已提交
1597
	char *when = "idle";
1598 1599

	ata_ehi_clear_desc(ehi);
M
Mark Lord 已提交
1600 1601 1602 1603
	if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
		when = "disabled";
	} else if (edma_was_enabled) {
		when = "EDMA enabled";
1604 1605 1606
	} else {
		struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
		if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
M
Mark Lord 已提交
1607
			when = "polling";
1608
	}
M
Mark Lord 已提交
1609
	ata_ehi_push_desc(ehi, "unexpected device interrupt while %s", when);
1610 1611 1612 1613 1614
	ehi->err_mask |= AC_ERR_OTHER;
	ehi->action   |= ATA_EH_RESET;
	ata_port_freeze(ap);
}

1615 1616 1617
/**
 *      mv_err_intr - Handle error interrupts on the port
 *      @ap: ATA channel to manipulate
1618
 *      @qc: affected command (non-NCQ), or NULL
1619
 *
1620 1621 1622
 *      Most cases require a full reset of the chip's state machine,
 *      which also performs a COMRESET.
 *      Also, if the port disabled DMA, update our cached copy to match.
1623 1624 1625 1626
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1627
static void mv_err_intr(struct ata_port *ap)
1628 1629
{
	void __iomem *port_mmio = mv_ap_base(ap);
1630 1631 1632 1633
	u32 edma_err_cause, eh_freeze_mask, serr = 0;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
	unsigned int action = 0, err_mask = 0;
T
Tejun Heo 已提交
1634
	struct ata_eh_info *ehi = &ap->link.eh_info;
1635 1636
	struct ata_queued_cmd *qc;
	int abort = 0;
1637

1638
	/*
1639
	 * Read and clear the SError and err_cause bits.
1640
	 */
1641 1642 1643
	sata_scr_read(&ap->link, SCR_ERROR, &serr);
	sata_scr_write_flush(&ap->link, SCR_ERROR, serr);

1644
	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1645
	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1646

1647 1648
	ata_port_printk(ap, KERN_INFO, "%s: err_cause=%08x pp_flags=0x%x\n",
			__func__, edma_err_cause, pp->pp_flags);
1649

1650 1651 1652 1653
	qc = mv_get_active_qc(ap);
	ata_ehi_clear_desc(ehi);
	ata_ehi_push_desc(ehi, "edma_err_cause=%08x pp_flags=%08x",
			  edma_err_cause, pp->pp_flags);
1654
	/*
M
Mark Lord 已提交
1655
	 * All generations share these EDMA error cause bits:
1656
	 */
1657
	if (edma_err_cause & EDMA_ERR_DEV) {
1658
		err_mask |= AC_ERR_DEV;
1659 1660 1661
		action |= ATA_EH_RESET;
		ata_ehi_push_desc(ehi, "dev error");
	}
1662
	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
1663
			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
1664 1665
			EDMA_ERR_INTRL_PAR)) {
		err_mask |= AC_ERR_ATA_BUS;
T
Tejun Heo 已提交
1666
		action |= ATA_EH_RESET;
T
Tejun Heo 已提交
1667
		ata_ehi_push_desc(ehi, "parity error");
1668 1669 1670 1671
	}
	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
		ata_ehi_hotplugged(ehi);
		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
T
Tejun Heo 已提交
1672
			"dev disconnect" : "dev connect");
T
Tejun Heo 已提交
1673
		action |= ATA_EH_RESET;
1674 1675
	}

M
Mark Lord 已提交
1676 1677 1678 1679
	/*
	 * Gen-I has a different SELF_DIS bit,
	 * different FREEZE bits, and no SERR bit:
	 */
1680
	if (IS_GEN_I(hpriv)) {
1681 1682 1683
		eh_freeze_mask = EDMA_EH_FREEZE_5;
		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
1684
			ata_ehi_push_desc(ehi, "EDMA self-disable");
1685 1686 1687 1688 1689
		}
	} else {
		eh_freeze_mask = EDMA_EH_FREEZE;
		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
1690
			ata_ehi_push_desc(ehi, "EDMA self-disable");
1691 1692
		}
		if (edma_err_cause & EDMA_ERR_SERR) {
1693 1694
			ata_ehi_push_desc(ehi, "SError=%08x", serr);
			err_mask |= AC_ERR_ATA_BUS;
T
Tejun Heo 已提交
1695
			action |= ATA_EH_RESET;
1696
		}
1697
	}
1698

1699 1700
	if (!err_mask) {
		err_mask = AC_ERR_OTHER;
T
Tejun Heo 已提交
1701
		action |= ATA_EH_RESET;
1702 1703 1704 1705 1706 1707 1708 1709 1710 1711
	}

	ehi->serror |= serr;
	ehi->action |= action;

	if (qc)
		qc->err_mask |= err_mask;
	else
		ehi->err_mask |= err_mask;

1712 1713 1714 1715 1716 1717 1718 1719 1720 1721 1722 1723
	if (err_mask == AC_ERR_DEV) {
		/*
		 * Cannot do ata_port_freeze() here,
		 * because it would kill PIO access,
		 * which is needed for further diagnosis.
		 */
		mv_eh_freeze(ap);
		abort = 1;
	} else if (edma_err_cause & eh_freeze_mask) {
		/*
		 * Note to self: ata_port_freeze() calls ata_port_abort()
		 */
1724
		ata_port_freeze(ap);
1725 1726 1727 1728 1729 1730 1731 1732 1733 1734
	} else {
		abort = 1;
	}

	if (abort) {
		if (qc)
			ata_link_abort(qc->dev->link);
		else
			ata_port_abort(ap);
	}
1735 1736
}

1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760
static void mv_process_crpb_response(struct ata_port *ap,
		struct mv_crpb *response, unsigned int tag, int ncq_enabled)
{
	struct ata_queued_cmd *qc = ata_qc_from_tag(ap, tag);

	if (qc) {
		u8 ata_status;
		u16 edma_status = le16_to_cpu(response->flags);
		/*
		 * edma_status from a response queue entry:
		 *   LSB is from EDMA_ERR_IRQ_CAUSE_OFS (non-NCQ only).
		 *   MSB is saved ATA status from command completion.
		 */
		if (!ncq_enabled) {
			u8 err_cause = edma_status & 0xff & ~EDMA_ERR_DEV;
			if (err_cause) {
				/*
				 * Error will be seen/handled by mv_err_intr().
				 * So do nothing at all here.
				 */
				return;
			}
		}
		ata_status = edma_status >> CRPB_FLAG_STATUS_SHIFT;
1761 1762 1763
		if (!ac_err_mask(ata_status))
			ata_qc_complete(qc);
		/* else: leave it for mv_err_intr() */
1764 1765 1766 1767 1768 1769 1770
	} else {
		ata_port_printk(ap, KERN_ERR, "%s: no qc for tag=%d\n",
				__func__, tag);
	}
}

static void mv_process_crpb_entries(struct ata_port *ap, struct mv_port_priv *pp)
1771 1772 1773
{
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_host_priv *hpriv = ap->host->private_data;
1774
	u32 in_index;
1775
	bool work_done = false;
1776
	int ncq_enabled = (pp->pp_flags & MV_PP_FLAG_NCQ_EN);
1777

1778
	/* Get the hardware queue position index */
1779 1780 1781
	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

1782 1783
	/* Process new responses from since the last time we looked */
	while (in_index != pp->resp_idx) {
1784
		unsigned int tag;
1785
		struct mv_crpb *response = &pp->crpb[pp->resp_idx];
1786

1787
		pp->resp_idx = (pp->resp_idx + 1) & MV_MAX_Q_DEPTH_MASK;
1788

1789 1790
		if (IS_GEN_I(hpriv)) {
			/* 50xx: no NCQ, only one command active at a time */
T
Tejun Heo 已提交
1791
			tag = ap->link.active_tag;
1792 1793 1794
		} else {
			/* Gen II/IIE: get command tag from CRPB entry */
			tag = le16_to_cpu(response->id) & 0x1f;
1795
		}
1796
		mv_process_crpb_response(ap, response, tag, ncq_enabled);
1797 1798 1799
		work_done = true;
	}

M
Mark Lord 已提交
1800
	/* Update the software queue position index in hardware */
1801 1802
	if (work_done)
		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
1803
			 (pp->resp_idx << EDMA_RSP_Q_PTR_SHIFT),
1804
			 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1805 1806
}

M
Mark Lord 已提交
1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842
static void mv_port_intr(struct ata_port *ap, u32 port_cause)
{
	struct mv_port_priv *pp;
	int edma_was_enabled;

	if (!ap || (ap->flags & ATA_FLAG_DISABLED)) {
		mv_unexpected_intr(ap, 0);
		return;
	}
	/*
	 * Grab a snapshot of the EDMA_EN flag setting,
	 * so that we have a consistent view for this port,
	 * even if something we call of our routines changes it.
	 */
	pp = ap->private_data;
	edma_was_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
	/*
	 * Process completed CRPB response(s) before other events.
	 */
	if (edma_was_enabled && (port_cause & DONE_IRQ)) {
		mv_process_crpb_entries(ap, pp);
	}
	/*
	 * Handle chip-reported errors, or continue on to handle PIO.
	 */
	if (unlikely(port_cause & ERR_IRQ)) {
		mv_err_intr(ap);
	} else if (!edma_was_enabled) {
		struct ata_queued_cmd *qc = mv_get_active_qc(ap);
		if (qc)
			ata_sff_host_intr(ap, qc);
		else
			mv_unexpected_intr(ap, edma_was_enabled);
	}
}

1843 1844
/**
 *      mv_host_intr - Handle all interrupts on the given host controller
J
Jeff Garzik 已提交
1845
 *      @host: host specific structure
1846
 *      @main_irq_cause: Main interrupt cause register for the chip.
1847 1848 1849 1850
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1851
static int mv_host_intr(struct ata_host *host, u32 main_irq_cause)
1852
{
S
Saeed Bishara 已提交
1853
	struct mv_host_priv *hpriv = host->private_data;
1854
	void __iomem *mmio = hpriv->base, *hc_mmio;
1855
	unsigned int handled = 0, port;
1856

1857
	for (port = 0; port < hpriv->n_ports; port++) {
J
Jeff Garzik 已提交
1858
		struct ata_port *ap = host->ports[port];
1859 1860
		unsigned int p, shift, hardport, port_cause;

1861 1862
		MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
		/*
1863 1864
		 * Each hc within the host has its own hc_irq_cause register,
		 * where the interrupting ports bits get ack'd.
1865
		 */
1866 1867 1868 1869 1870 1871 1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895
		if (hardport == 0) {	/* first port on this hc ? */
			u32 hc_cause = (main_irq_cause >> shift) & HC0_IRQ_PEND;
			u32 port_mask, ack_irqs;
			/*
			 * Skip this entire hc if nothing pending for any ports
			 */
			if (!hc_cause) {
				port += MV_PORTS_PER_HC - 1;
				continue;
			}
			/*
			 * We don't need/want to read the hc_irq_cause register,
			 * because doing so hurts performance, and
			 * main_irq_cause already gives us everything we need.
			 *
			 * But we do have to *write* to the hc_irq_cause to ack
			 * the ports that we are handling this time through.
			 *
			 * This requires that we create a bitmap for those
			 * ports which interrupted us, and use that bitmap
			 * to ack (only) those ports via hc_irq_cause.
			 */
			ack_irqs = 0;
			for (p = 0; p < MV_PORTS_PER_HC; ++p) {
				if ((port + p) >= hpriv->n_ports)
					break;
				port_mask = (DONE_IRQ | ERR_IRQ) << (p * 2);
				if (hc_cause & port_mask)
					ack_irqs |= (DMA_IRQ | DEV_IRQ) << p;
			}
1896
			hc_mmio = mv_hc_base_from_port(mmio, port);
1897
			writelfl(~ack_irqs, hc_mmio + HC_IRQ_CAUSE_OFS);
1898 1899
			handled = 1;
		}
1900
		/*
M
Mark Lord 已提交
1901
		 * Handle interrupts signalled for this port:
1902
		 */
M
Mark Lord 已提交
1903 1904 1905
		port_cause = (main_irq_cause >> shift) & (DONE_IRQ | ERR_IRQ);
		if (port_cause)
			mv_port_intr(ap, port_cause);
1906
	}
1907
	return handled;
1908 1909
}

1910
static int mv_pci_error(struct ata_host *host, void __iomem *mmio)
1911
{
1912
	struct mv_host_priv *hpriv = host->private_data;
1913 1914 1915 1916 1917 1918
	struct ata_port *ap;
	struct ata_queued_cmd *qc;
	struct ata_eh_info *ehi;
	unsigned int i, err_mask, printed = 0;
	u32 err_cause;

1919
	err_cause = readl(mmio + hpriv->irq_cause_ofs);
1920 1921 1922 1923 1924 1925 1926

	dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
		   err_cause);

	DPRINTK("All regs @ PCI error\n");
	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));

1927
	writelfl(0, mmio + hpriv->irq_cause_ofs);
1928 1929 1930

	for (i = 0; i < host->n_ports; i++) {
		ap = host->ports[i];
1931
		if (!ata_link_offline(&ap->link)) {
T
Tejun Heo 已提交
1932
			ehi = &ap->link.eh_info;
1933 1934 1935 1936 1937
			ata_ehi_clear_desc(ehi);
			if (!printed++)
				ata_ehi_push_desc(ehi,
					"PCI err cause 0x%08x", err_cause);
			err_mask = AC_ERR_HOST_BUS;
T
Tejun Heo 已提交
1938
			ehi->action = ATA_EH_RESET;
T
Tejun Heo 已提交
1939
			qc = ata_qc_from_tag(ap, ap->link.active_tag);
1940 1941 1942 1943 1944 1945 1946 1947
			if (qc)
				qc->err_mask |= err_mask;
			else
				ehi->err_mask |= err_mask;

			ata_port_freeze(ap);
		}
	}
1948
	return 1;	/* handled */
1949 1950
}

1951
/**
1952
 *      mv_interrupt - Main interrupt event handler
1953 1954 1955 1956 1957 1958 1959 1960
 *      @irq: unused
 *      @dev_instance: private data; in this case the host structure
 *
 *      Read the read only register to determine if any host
 *      controllers have pending interrupts.  If so, call lower level
 *      routine to handle.  Also check for PCI errors which are only
 *      reported here.
 *
1961
 *      LOCKING:
J
Jeff Garzik 已提交
1962
 *      This routine holds the host lock while processing pending
1963 1964
 *      interrupts.
 */
1965
static irqreturn_t mv_interrupt(int irq, void *dev_instance)
1966
{
J
Jeff Garzik 已提交
1967
	struct ata_host *host = dev_instance;
S
Saeed Bishara 已提交
1968
	struct mv_host_priv *hpriv = host->private_data;
1969
	unsigned int handled = 0;
1970
	u32 main_irq_cause, main_irq_mask;
1971

M
Mark Lord 已提交
1972
	spin_lock(&host->lock);
1973 1974
	main_irq_cause = readl(hpriv->main_irq_cause_addr);
	main_irq_mask  = readl(hpriv->main_irq_mask_addr);
M
Mark Lord 已提交
1975 1976 1977
	/*
	 * Deal with cases where we either have nothing pending, or have read
	 * a bogus register value which can indicate HW removal or PCI fault.
1978
	 */
1979 1980
	if ((main_irq_cause & main_irq_mask) && (main_irq_cause != 0xffffffffU)) {
		if (unlikely((main_irq_cause & PCI_ERR) && HAS_PCI(host)))
1981 1982
			handled = mv_pci_error(host, hpriv->base);
		else
1983
			handled = mv_host_intr(host, main_irq_cause);
1984
	}
J
Jeff Garzik 已提交
1985
	spin_unlock(&host->lock);
1986 1987 1988
	return IRQ_RETVAL(handled);
}

1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005
static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_ERROR:
	case SCR_CONTROL:
		ofs = sc_reg_in * sizeof(u32);
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

2006
static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
2007
{
S
Saeed Bishara 已提交
2008 2009
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *mmio = hpriv->base;
T
Tejun Heo 已提交
2010
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
2011 2012
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

2013 2014 2015 2016 2017
	if (ofs != 0xffffffffU) {
		*val = readl(addr + ofs);
		return 0;
	} else
		return -EINVAL;
2018 2019
}

2020
static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
2021
{
S
Saeed Bishara 已提交
2022 2023
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *mmio = hpriv->base;
T
Tejun Heo 已提交
2024
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
2025 2026
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

2027
	if (ofs != 0xffffffffU) {
T
Tejun Heo 已提交
2028
		writelfl(val, addr + ofs);
2029 2030 2031
		return 0;
	} else
		return -EINVAL;
2032 2033
}

S
Saeed Bishara 已提交
2034
static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
2035
{
S
Saeed Bishara 已提交
2036
	struct pci_dev *pdev = to_pci_dev(host->dev);
2037 2038
	int early_5080;

2039
	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
2040 2041 2042 2043 2044 2045 2046

	if (!early_5080) {
		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
		tmp |= (1 << 0);
		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
	}

S
Saeed Bishara 已提交
2047
	mv_reset_pci_bus(host, mmio);
2048 2049 2050 2051
}

static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
M
Mark Lord 已提交
2052
	writel(0x0fcfffff, mmio + MV_FLASH_CTL_OFS);
2053 2054
}

2055
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
2056 2057
			   void __iomem *mmio)
{
2058 2059 2060 2061 2062 2063 2064
	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
	u32 tmp;

	tmp = readl(phy_mmio + MV5_PHY_MODE);

	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
J
Jeff Garzik 已提交
2065 2066
}

2067
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
2068
{
2069 2070
	u32 tmp;

M
Mark Lord 已提交
2071
	writel(0, mmio + MV_GPIO_PORT_CTL_OFS);
2072 2073 2074 2075 2076 2077

	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */

	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
	tmp |= ~(1 << 0);
	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
J
Jeff Garzik 已提交
2078 2079
}

2080 2081
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port)
2082
{
2083 2084 2085 2086 2087 2088
	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
	u32 tmp;
	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);

	if (fix_apm_sq) {
M
Mark Lord 已提交
2089
		tmp = readl(phy_mmio + MV5_LTMODE_OFS);
2090
		tmp |= (1 << 19);
M
Mark Lord 已提交
2091
		writel(tmp, phy_mmio + MV5_LTMODE_OFS);
2092

M
Mark Lord 已提交
2093
		tmp = readl(phy_mmio + MV5_PHY_CTL_OFS);
2094 2095
		tmp &= ~0x3;
		tmp |= 0x1;
M
Mark Lord 已提交
2096
		writel(tmp, phy_mmio + MV5_PHY_CTL_OFS);
2097 2098 2099 2100 2101 2102 2103
	}

	tmp = readl(phy_mmio + MV5_PHY_MODE);
	tmp &= ~mask;
	tmp |= hpriv->signal[port].pre;
	tmp |= hpriv->signal[port].amps;
	writel(tmp, phy_mmio + MV5_PHY_MODE);
2104 2105
}

2106 2107 2108 2109 2110 2111 2112 2113

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

M
Mark Lord 已提交
2114
	mv_reset_channel(hpriv, mmio, port);
2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126 2127

	ZERO(0x028);	/* command */
	writel(0x11f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);	/* timer */
	ZERO(0x008);	/* irq err cause */
	ZERO(0x00c);	/* irq err mask */
	ZERO(0x010);	/* rq bah */
	ZERO(0x014);	/* rq inp */
	ZERO(0x018);	/* rq outp */
	ZERO(0x01c);	/* respq bah */
	ZERO(0x024);	/* respq outp */
	ZERO(0x020);	/* respq inp */
	ZERO(0x02c);	/* test control */
M
Mark Lord 已提交
2128
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
2129 2130 2131 2132 2133 2134
}
#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int hc)
2135
{
2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156 2157 2158 2159 2160 2161 2162 2163 2164
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 tmp;

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);
	ZERO(0x018);

	tmp = readl(hc_mmio + 0x20);
	tmp &= 0x1c1c1c1c;
	tmp |= 0x03030303;
	writel(tmp, hc_mmio + 0x20);
}
#undef ZERO

static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
{
	unsigned int hc, port;

	for (hc = 0; hc < n_hc; hc++) {
		for (port = 0; port < MV_PORTS_PER_HC; port++)
			mv5_reset_hc_port(hpriv, mmio,
					  (hc * MV_PORTS_PER_HC) + port);

		mv5_reset_one_hc(hpriv, mmio, hc);
	}

	return 0;
2165 2166
}

J
Jeff Garzik 已提交
2167 2168
#undef ZERO
#define ZERO(reg) writel(0, mmio + (reg))
S
Saeed Bishara 已提交
2169
static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
J
Jeff Garzik 已提交
2170
{
2171
	struct mv_host_priv *hpriv = host->private_data;
J
Jeff Garzik 已提交
2172 2173
	u32 tmp;

M
Mark Lord 已提交
2174
	tmp = readl(mmio + MV_PCI_MODE_OFS);
J
Jeff Garzik 已提交
2175
	tmp &= 0xff00ffff;
M
Mark Lord 已提交
2176
	writel(tmp, mmio + MV_PCI_MODE_OFS);
J
Jeff Garzik 已提交
2177 2178 2179

	ZERO(MV_PCI_DISC_TIMER);
	ZERO(MV_PCI_MSI_TRIGGER);
M
Mark Lord 已提交
2180
	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT_OFS);
2181
	ZERO(PCI_HC_MAIN_IRQ_MASK_OFS);
J
Jeff Garzik 已提交
2182
	ZERO(MV_PCI_SERR_MASK);
2183 2184
	ZERO(hpriv->irq_cause_ofs);
	ZERO(hpriv->irq_mask_ofs);
J
Jeff Garzik 已提交
2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
	ZERO(MV_PCI_ERR_LOW_ADDRESS);
	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
	ZERO(MV_PCI_ERR_ATTRIBUTE);
	ZERO(MV_PCI_ERR_COMMAND);
}
#undef ZERO

static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	u32 tmp;

	mv5_reset_flash(hpriv, mmio);

M
Mark Lord 已提交
2198
	tmp = readl(mmio + MV_GPIO_PORT_CTL_OFS);
J
Jeff Garzik 已提交
2199 2200
	tmp &= 0x3;
	tmp |= (1 << 5) | (1 << 6);
M
Mark Lord 已提交
2201
	writel(tmp, mmio + MV_GPIO_PORT_CTL_OFS);
J
Jeff Garzik 已提交
2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212
}

/**
 *      mv6_reset_hc - Perform the 6xxx global soft reset
 *      @mmio: base address of the HBA
 *
 *      This routine only applies to 6xxx parts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2213 2214
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
J
Jeff Garzik 已提交
2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228
{
	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
	int i, rc = 0;
	u32 t;

	/* Following procedure defined in PCI "main command and status
	 * register" table.
	 */
	t = readl(reg);
	writel(t | STOP_PCI_MASTER, reg);

	for (i = 0; i < 1000; i++) {
		udelay(1);
		t = readl(reg);
2229
		if (PCI_MASTER_EMPTY & t)
J
Jeff Garzik 已提交
2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249 2250 2251 2252 2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267
			break;
	}
	if (!(PCI_MASTER_EMPTY & t)) {
		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
		rc = 1;
		goto done;
	}

	/* set reset */
	i = 5;
	do {
		writel(t | GLOB_SFT_RST, reg);
		t = readl(reg);
		udelay(1);
	} while (!(GLOB_SFT_RST & t) && (i-- > 0));

	if (!(GLOB_SFT_RST & t)) {
		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
		rc = 1;
		goto done;
	}

	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
	i = 5;
	do {
		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
		t = readl(reg);
		udelay(1);
	} while ((GLOB_SFT_RST & t) && (i-- > 0));

	if (GLOB_SFT_RST & t) {
		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
		rc = 1;
	}
done:
	return rc;
}

2268
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
2269 2270 2271 2272 2273
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

M
Mark Lord 已提交
2274
	tmp = readl(mmio + MV_RESET_CFG_OFS);
J
Jeff Garzik 已提交
2275
	if ((tmp & (1 << 0)) == 0) {
2276
		hpriv->signal[idx].amps = 0x7 << 8;
J
Jeff Garzik 已提交
2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287
		hpriv->signal[idx].pre = 0x1 << 5;
		return;
	}

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

2288
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
2289
{
M
Mark Lord 已提交
2290
	writel(0x00000060, mmio + MV_GPIO_PORT_CTL_OFS);
J
Jeff Garzik 已提交
2291 2292
}

2293
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2294
			   unsigned int port)
2295
{
2296 2297
	void __iomem *port_mmio = mv_port_base(mmio, port);

2298
	u32 hp_flags = hpriv->hp_flags;
2299 2300
	int fix_phy_mode2 =
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2301
	int fix_phy_mode4 =
2302 2303 2304 2305 2306 2307 2308 2309 2310 2311 2312 2313 2314 2315 2316 2317 2318 2319 2320 2321 2322 2323 2324
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
	u32 m2, tmp;

	if (fix_phy_mode2) {
		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~(1 << 16);
		m2 |= (1 << 31);
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);

		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~((1 << 16) | (1 << 31));
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);
	}

	/* who knows what this magic does */
	tmp = readl(port_mmio + PHY_MODE3);
	tmp &= ~0x7F800000;
	tmp |= 0x2A800000;
	writel(tmp, port_mmio + PHY_MODE3);
2325 2326

	if (fix_phy_mode4) {
2327
		u32 m4;
2328 2329

		m4 = readl(port_mmio + PHY_MODE4);
2330 2331

		if (hp_flags & MV_HP_ERRATA_60X1B2)
M
Mark Lord 已提交
2332
			tmp = readl(port_mmio + PHY_MODE3);
2333

M
Mark Lord 已提交
2334
		/* workaround for errata FEr SATA#10 (part 1) */
2335 2336 2337
		m4 = (m4 & ~(1 << 1)) | (1 << 0);

		writel(m4, port_mmio + PHY_MODE4);
2338 2339

		if (hp_flags & MV_HP_ERRATA_60X1B2)
M
Mark Lord 已提交
2340
			writel(tmp, port_mmio + PHY_MODE3);
2341 2342 2343 2344 2345 2346
	}

	/* Revert values of pre-emphasis and signal amps to the saved ones */
	m2 = readl(port_mmio + PHY_MODE2);

	m2 &= ~MV_M2_PREAMP_MASK;
2347 2348
	m2 |= hpriv->signal[port].amps;
	m2 |= hpriv->signal[port].pre;
2349
	m2 &= ~(1 << 16);
2350

2351 2352 2353 2354 2355 2356
	/* according to mvSata 3.6.1, some IIE values are fixed */
	if (IS_GEN_IIE(hpriv)) {
		m2 &= ~0xC30FF01F;
		m2 |= 0x0000900F;
	}

2357 2358 2359
	writel(m2, port_mmio + PHY_MODE2);
}

S
Saeed Bishara 已提交
2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379 2380 2381 2382 2383 2384 2385 2386 2387
/* TODO: use the generic LED interface to configure the SATA Presence */
/* & Acitivy LEDs on the board */
static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
				      void __iomem *mmio)
{
	return;
}

static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
					void __iomem *mmio, unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

M
Mark Lord 已提交
2388
	mv_reset_channel(hpriv, mmio, port);
S
Saeed Bishara 已提交
2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401

	ZERO(0x028);		/* command */
	writel(0x101f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);		/* timer */
	ZERO(0x008);		/* irq err cause */
	ZERO(0x00c);		/* irq err mask */
	ZERO(0x010);		/* rq bah */
	ZERO(0x014);		/* rq inp */
	ZERO(0x018);		/* rq outp */
	ZERO(0x01c);		/* respq bah */
	ZERO(0x024);		/* respq outp */
	ZERO(0x020);		/* respq inp */
	ZERO(0x02c);		/* test control */
M
Mark Lord 已提交
2402
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT_OFS);
S
Saeed Bishara 已提交
2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418 2419 2420 2421 2422 2423 2424 2425 2426 2427 2428 2429 2430 2431 2432 2433 2434 2435 2436 2437 2438 2439 2440 2441 2442 2443 2444
}

#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
				       void __iomem *mmio)
{
	void __iomem *hc_mmio = mv_hc_base(mmio, 0);

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);

}

#undef ZERO

static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
				  void __iomem *mmio, unsigned int n_hc)
{
	unsigned int port;

	for (port = 0; port < hpriv->n_ports; port++)
		mv_soc_reset_hc_port(hpriv, mmio, port);

	mv_soc_reset_one_hc(hpriv, mmio);

	return 0;
}

static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
				      void __iomem *mmio)
{
	return;
}

static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
{
	return;
}

M
Mark Lord 已提交
2445
static void mv_setup_ifcfg(void __iomem *port_mmio, int want_gen2i)
M
Mark Lord 已提交
2446
{
M
Mark Lord 已提交
2447
	u32 ifcfg = readl(port_mmio + SATA_INTERFACE_CFG_OFS);
M
Mark Lord 已提交
2448

M
Mark Lord 已提交
2449
	ifcfg = (ifcfg & 0xf7f) | 0x9b1000;	/* from chip spec */
M
Mark Lord 已提交
2450
	if (want_gen2i)
M
Mark Lord 已提交
2451 2452
		ifcfg |= (1 << 7);		/* enable gen2i speed */
	writelfl(ifcfg, port_mmio + SATA_INTERFACE_CFG_OFS);
M
Mark Lord 已提交
2453 2454
}

M
Mark Lord 已提交
2455
static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
2456 2457 2458 2459
			     unsigned int port_no)
{
	void __iomem *port_mmio = mv_port_base(mmio, port_no);

M
Mark Lord 已提交
2460 2461 2462 2463 2464
	/*
	 * The datasheet warns against setting EDMA_RESET when EDMA is active
	 * (but doesn't say what the problem might be).  So we first try
	 * to disable the EDMA engine before doing the EDMA_RESET operation.
	 */
M
Mark Lord 已提交
2465
	mv_stop_edma_engine(port_mmio);
M
Mark Lord 已提交
2466
	writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
2467

M
Mark Lord 已提交
2468
	if (!IS_GEN_I(hpriv)) {
M
Mark Lord 已提交
2469 2470
		/* Enable 3.0gb/s link speed: this survives EDMA_RESET */
		mv_setup_ifcfg(port_mmio, 1);
2471
	}
M
Mark Lord 已提交
2472
	/*
M
Mark Lord 已提交
2473
	 * Strobing EDMA_RESET here causes a hard reset of the SATA transport,
M
Mark Lord 已提交
2474 2475
	 * link, and physical layers.  It resets all SATA interface registers
	 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
2476
	 */
M
Mark Lord 已提交
2477
	writelfl(EDMA_RESET, port_mmio + EDMA_CMD_OFS);
M
Mark Lord 已提交
2478
	udelay(25);	/* allow reset propagation */
2479 2480 2481 2482
	writelfl(0, port_mmio + EDMA_CMD_OFS);

	hpriv->ops->phy_errata(hpriv, mmio, port_no);

2483
	if (IS_GEN_I(hpriv))
2484 2485 2486
		mdelay(1);
}

2487
static void mv_pmp_select(struct ata_port *ap, int pmp)
2488
{
2489 2490 2491 2492
	if (sata_pmp_supported(ap)) {
		void __iomem *port_mmio = mv_ap_base(ap);
		u32 reg = readl(port_mmio + SATA_IFCTL_OFS);
		int old = reg & 0xf;
2493

2494 2495 2496 2497
		if (old != pmp) {
			reg = (reg & ~0xf) | pmp;
			writelfl(reg, port_mmio + SATA_IFCTL_OFS);
		}
2498
	}
2499 2500
}

2501 2502
static int mv_pmp_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
2503
{
2504 2505 2506
	mv_pmp_select(link->ap, sata_srst_pmp(link));
	return sata_std_hardreset(link, class, deadline);
}
2507

2508 2509 2510 2511 2512
static int mv_softreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
{
	mv_pmp_select(link->ap, sata_srst_pmp(link));
	return ata_sff_softreset(link, class, deadline);
2513 2514
}

T
Tejun Heo 已提交
2515
static int mv_hardreset(struct ata_link *link, unsigned int *class,
2516
			unsigned long deadline)
2517
{
T
Tejun Heo 已提交
2518
	struct ata_port *ap = link->ap;
2519
	struct mv_host_priv *hpriv = ap->host->private_data;
M
Mark Lord 已提交
2520
	struct mv_port_priv *pp = ap->private_data;
S
Saeed Bishara 已提交
2521
	void __iomem *mmio = hpriv->base;
M
Mark Lord 已提交
2522 2523 2524
	int rc, attempts = 0, extra = 0;
	u32 sstatus;
	bool online;
2525

M
Mark Lord 已提交
2526
	mv_reset_channel(hpriv, mmio, ap->port_no);
M
Mark Lord 已提交
2527
	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2528

M
Mark Lord 已提交
2529 2530
	/* Workaround for errata FEr SATA#10 (part 2) */
	do {
M
Mark Lord 已提交
2531 2532
		const unsigned long *timing =
				sata_ehc_deb_timing(&link->eh_context);
2533

M
Mark Lord 已提交
2534 2535 2536
		rc = sata_link_hardreset(link, timing, deadline + extra,
					 &online, NULL);
		if (rc)
M
Mark Lord 已提交
2537 2538 2539 2540
			return rc;
		sata_scr_read(link, SCR_STATUS, &sstatus);
		if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
			/* Force 1.5gb/s link speed and try again */
M
Mark Lord 已提交
2541
			mv_setup_ifcfg(mv_ap_base(ap), 0);
M
Mark Lord 已提交
2542 2543 2544 2545
			if (time_after(jiffies + HZ, deadline))
				extra = HZ; /* only extend it once, max */
		}
	} while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
2546

M
Mark Lord 已提交
2547
	return rc;
2548 2549 2550 2551
}

static void mv_eh_freeze(struct ata_port *ap)
{
S
Saeed Bishara 已提交
2552
	struct mv_host_priv *hpriv = ap->host->private_data;
2553
	unsigned int shift, hardport, port = ap->port_no;
2554
	u32 main_irq_mask;
2555 2556 2557

	/* FIXME: handle coalescing completion events properly */

2558 2559
	mv_stop_edma(ap);
	MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
2560 2561

	/* disable assertion of portN err, done events */
2562 2563 2564
	main_irq_mask = readl(hpriv->main_irq_mask_addr);
	main_irq_mask &= ~((DONE_IRQ | ERR_IRQ) << shift);
	writelfl(main_irq_mask, hpriv->main_irq_mask_addr);
2565 2566 2567 2568
}

static void mv_eh_thaw(struct ata_port *ap)
{
S
Saeed Bishara 已提交
2569
	struct mv_host_priv *hpriv = ap->host->private_data;
2570 2571
	unsigned int shift, hardport, port = ap->port_no;
	void __iomem *hc_mmio = mv_hc_base_from_port(hpriv->base, port);
2572
	void __iomem *port_mmio = mv_ap_base(ap);
2573
	u32 main_irq_mask, hc_irq_cause;
2574 2575 2576

	/* FIXME: handle coalescing completion events properly */

2577
	MV_PORT_TO_SHIFT_AND_HARDPORT(port, shift, hardport);
2578 2579 2580 2581 2582 2583

	/* clear EDMA errors on this port */
	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	/* clear pending irq events */
	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
2584 2585
	hc_irq_cause &= ~((DEV_IRQ | DMA_IRQ) << hardport);
	writelfl(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
2586 2587

	/* enable assertion of portN err, done events */
2588 2589 2590
	main_irq_mask = readl(hpriv->main_irq_mask_addr);
	main_irq_mask |= ((DONE_IRQ | ERR_IRQ) << shift);
	writelfl(main_irq_mask, hpriv->main_irq_mask_addr);
2591 2592
}

2593 2594 2595 2596 2597 2598 2599 2600 2601 2602 2603 2604
/**
 *      mv_port_init - Perform some early initialization on a single port.
 *      @port: libata data structure storing shadow register addresses
 *      @port_mmio: base address of the port
 *
 *      Initialize shadow register mmio addresses, clear outstanding
 *      interrupts on the port, and unmask interrupts for the future
 *      start of the port.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2605
static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
2606
{
T
Tejun Heo 已提交
2607
	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
2608 2609
	unsigned serr_ofs;

2610
	/* PIO related setup
2611 2612
	 */
	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
2613
	port->error_addr =
2614 2615 2616 2617 2618 2619
		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
2620
	port->status_addr =
2621 2622 2623 2624 2625
		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
	/* special case: control/altstatus doesn't have ATA_REG_ address */
	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;

	/* unused: */
R
Randy Dunlap 已提交
2626
	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
2627

2628 2629 2630 2631 2632
	/* Clear any currently outstanding port interrupt conditions */
	serr_ofs = mv_scr_offset(SCR_ERROR);
	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

M
Mark Lord 已提交
2633 2634
	/* unmask all non-transient EDMA error interrupts */
	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
2635

2636
	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
2637 2638 2639
		readl(port_mmio + EDMA_CFG_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
2640 2641
}

M
Mark Lord 已提交
2642 2643 2644 2645 2646 2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669
static unsigned int mv_in_pcix_mode(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->base;
	u32 reg;

	if (!HAS_PCI(host) || !IS_PCIE(hpriv))
		return 0;	/* not PCI-X capable */
	reg = readl(mmio + MV_PCI_MODE_OFS);
	if ((reg & MV_PCI_MODE_MASK) == 0)
		return 0;	/* conventional PCI mode */
	return 1;	/* chip is in PCI-X mode */
}

static int mv_pci_cut_through_okay(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->base;
	u32 reg;

	if (!mv_in_pcix_mode(host)) {
		reg = readl(mmio + PCI_COMMAND_OFS);
		if (reg & PCI_COMMAND_MRDTRIG)
			return 0; /* not okay */
	}
	return 1; /* okay */
}

2670
static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
2671
{
2672 2673
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
2674 2675
	u32 hp_flags = hpriv->hp_flags;

2676
	switch (board_idx) {
2677 2678
	case chip_5080:
		hpriv->ops = &mv5xxx_ops;
2679
		hp_flags |= MV_HP_GEN_I;
2680

2681
		switch (pdev->revision) {
2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692 2693 2694 2695
		case 0x1:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 50XXB2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		}
		break;

2696 2697
	case chip_504x:
	case chip_508x:
2698
		hpriv->ops = &mv5xxx_ops;
2699
		hp_flags |= MV_HP_GEN_I;
2700

2701
		switch (pdev->revision) {
2702 2703 2704 2705 2706 2707 2708 2709 2710 2711 2712
		case 0x0:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
2713 2714 2715 2716 2717
		}
		break;

	case chip_604x:
	case chip_608x:
2718
		hpriv->ops = &mv6xxx_ops;
2719
		hp_flags |= MV_HP_GEN_II;
2720

2721
		switch (pdev->revision) {
2722 2723 2724 2725 2726
		case 0x7:
			hp_flags |= MV_HP_ERRATA_60X1B2;
			break;
		case 0x9:
			hp_flags |= MV_HP_ERRATA_60X1C0;
2727 2728 2729
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
2730 2731
				   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1B2;
2732 2733 2734 2735
			break;
		}
		break;

2736
	case chip_7042:
M
Mark Lord 已提交
2737
		hp_flags |= MV_HP_PCIE | MV_HP_CUT_THROUGH;
2738 2739 2740
		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
		    (pdev->device == 0x2300 || pdev->device == 0x2310))
		{
2741 2742 2743 2744 2745 2746 2747 2748 2749 2750 2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765
			/*
			 * Highpoint RocketRAID PCIe 23xx series cards:
			 *
			 * Unconfigured drives are treated as "Legacy"
			 * by the BIOS, and it overwrites sector 8 with
			 * a "Lgcy" metadata block prior to Linux boot.
			 *
			 * Configured drives (RAID or JBOD) leave sector 8
			 * alone, but instead overwrite a high numbered
			 * sector for the RAID metadata.  This sector can
			 * be determined exactly, by truncating the physical
			 * drive capacity to a nice even GB value.
			 *
			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
			 *
			 * Warn the user, lest they think we're just buggy.
			 */
			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
				" BIOS CORRUPTS DATA on all attached drives,"
				" regardless of if/how they are configured."
				" BEWARE!\n");
			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
				" use sectors 8-9 on \"Legacy\" drives,"
				" and avoid the final two gigabytes on"
				" all RocketRAID BIOS initialized drives.\n");
2766
		}
M
Mark Lord 已提交
2767
		/* drop through */
2768 2769 2770
	case chip_6042:
		hpriv->ops = &mv6xxx_ops;
		hp_flags |= MV_HP_GEN_IIE;
M
Mark Lord 已提交
2771 2772
		if (board_idx == chip_6042 && mv_pci_cut_through_okay(host))
			hp_flags |= MV_HP_CUT_THROUGH;
2773

2774
		switch (pdev->revision) {
2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787
		case 0x0:
			hp_flags |= MV_HP_ERRATA_XX42A0;
			break;
		case 0x1:
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 60X1C0 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		}
		break;
S
Saeed Bishara 已提交
2788 2789 2790 2791
	case chip_soc:
		hpriv->ops = &mv_soc_ops;
		hp_flags |= MV_HP_ERRATA_60X1C0;
		break;
2792

2793
	default:
S
Saeed Bishara 已提交
2794
		dev_printk(KERN_ERR, host->dev,
2795
			   "BUG: invalid board index %u\n", board_idx);
2796 2797 2798 2799
		return 1;
	}

	hpriv->hp_flags = hp_flags;
2800 2801 2802 2803 2804 2805 2806 2807 2808
	if (hp_flags & MV_HP_PCIE) {
		hpriv->irq_cause_ofs	= PCIE_IRQ_CAUSE_OFS;
		hpriv->irq_mask_ofs	= PCIE_IRQ_MASK_OFS;
		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
	} else {
		hpriv->irq_cause_ofs	= PCI_IRQ_CAUSE_OFS;
		hpriv->irq_mask_ofs	= PCI_IRQ_MASK_OFS;
		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
	}
2809 2810 2811 2812

	return 0;
}

2813
/**
2814
 *      mv_init_host - Perform some early initialization of the host.
2815 2816
 *	@host: ATA host to initialize
 *      @board_idx: controller index
2817 2818 2819 2820 2821 2822 2823
 *
 *      If possible, do an early global reset of the host.  Then do
 *      our port init and clear/unmask all/relevant host interrupts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2824
static int mv_init_host(struct ata_host *host, unsigned int board_idx)
2825 2826
{
	int rc = 0, n_hc, port, hc;
2827
	struct mv_host_priv *hpriv = host->private_data;
S
Saeed Bishara 已提交
2828
	void __iomem *mmio = hpriv->base;
2829

2830
	rc = mv_chip_id(host, board_idx);
2831
	if (rc)
M
Mark Lord 已提交
2832
		goto done;
S
Saeed Bishara 已提交
2833 2834

	if (HAS_PCI(host)) {
2835 2836
		hpriv->main_irq_cause_addr = mmio + PCI_HC_MAIN_IRQ_CAUSE_OFS;
		hpriv->main_irq_mask_addr  = mmio + PCI_HC_MAIN_IRQ_MASK_OFS;
S
Saeed Bishara 已提交
2837
	} else {
2838 2839
		hpriv->main_irq_cause_addr = mmio + SOC_HC_MAIN_IRQ_CAUSE_OFS;
		hpriv->main_irq_mask_addr  = mmio + SOC_HC_MAIN_IRQ_MASK_OFS;
S
Saeed Bishara 已提交
2840
	}
M
Mark Lord 已提交
2841 2842

	/* global interrupt mask: 0 == mask everything */
2843
	writel(0, hpriv->main_irq_mask_addr);
2844

2845
	n_hc = mv_get_hc_count(host->ports[0]->flags);
2846

2847
	for (port = 0; port < host->n_ports; port++)
2848
		hpriv->ops->read_preamp(hpriv, port, mmio);
2849

2850
	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
2851
	if (rc)
2852 2853
		goto done;

2854
	hpriv->ops->reset_flash(hpriv, mmio);
S
Saeed Bishara 已提交
2855
	hpriv->ops->reset_bus(host, mmio);
2856
	hpriv->ops->enable_leds(hpriv, mmio);
2857

2858
	for (port = 0; port < host->n_ports; port++) {
2859
		struct ata_port *ap = host->ports[port];
2860
		void __iomem *port_mmio = mv_port_base(mmio, port);
2861 2862 2863

		mv_port_init(&ap->ioaddr, port_mmio);

S
Saeed Bishara 已提交
2864
#ifdef CONFIG_PCI
S
Saeed Bishara 已提交
2865 2866 2867 2868 2869
		if (HAS_PCI(host)) {
			unsigned int offset = port_mmio - mmio;
			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
		}
S
Saeed Bishara 已提交
2870
#endif
2871 2872 2873
	}

	for (hc = 0; hc < n_hc; hc++) {
2874 2875 2876 2877 2878 2879 2880 2881 2882
		void __iomem *hc_mmio = mv_hc_base(mmio, hc);

		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
			"(before clear)=0x%08x\n", hc,
			readl(hc_mmio + HC_CFG_OFS),
			readl(hc_mmio + HC_IRQ_CAUSE_OFS));

		/* Clear any currently outstanding hc interrupt conditions */
		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
2883 2884
	}

S
Saeed Bishara 已提交
2885 2886 2887
	if (HAS_PCI(host)) {
		/* Clear any currently outstanding host interrupt conditions */
		writelfl(0, mmio + hpriv->irq_cause_ofs);
2888

S
Saeed Bishara 已提交
2889 2890 2891 2892
		/* and unmask interrupt generation for host regs */
		writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
		if (IS_GEN_I(hpriv))
			writelfl(~HC_MAIN_MASKED_IRQS_5,
2893
				 hpriv->main_irq_mask_addr);
S
Saeed Bishara 已提交
2894 2895
		else
			writelfl(~HC_MAIN_MASKED_IRQS,
2896
				 hpriv->main_irq_mask_addr);
S
Saeed Bishara 已提交
2897 2898 2899

		VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
			"PCI int cause/mask=0x%08x/0x%08x\n",
2900 2901
			readl(hpriv->main_irq_cause_addr),
			readl(hpriv->main_irq_mask_addr),
S
Saeed Bishara 已提交
2902 2903 2904 2905
			readl(mmio + hpriv->irq_cause_ofs),
			readl(mmio + hpriv->irq_mask_ofs));
	} else {
		writelfl(~HC_MAIN_MASKED_IRQS_SOC,
2906
			 hpriv->main_irq_mask_addr);
S
Saeed Bishara 已提交
2907
		VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x\n",
2908 2909
			readl(hpriv->main_irq_cause_addr),
			readl(hpriv->main_irq_mask_addr));
S
Saeed Bishara 已提交
2910 2911 2912 2913
	}
done:
	return rc;
}
2914

2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934
static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
{
	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
							     MV_CRQB_Q_SZ, 0);
	if (!hpriv->crqb_pool)
		return -ENOMEM;

	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
							     MV_CRPB_Q_SZ, 0);
	if (!hpriv->crpb_pool)
		return -ENOMEM;

	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
							     MV_SG_TBL_SZ, 0);
	if (!hpriv->sg_tbl_pool)
		return -ENOMEM;

	return 0;
}

2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955
static void mv_conf_mbus_windows(struct mv_host_priv *hpriv,
				 struct mbus_dram_target_info *dram)
{
	int i;

	for (i = 0; i < 4; i++) {
		writel(0, hpriv->base + WINDOW_CTRL(i));
		writel(0, hpriv->base + WINDOW_BASE(i));
	}

	for (i = 0; i < dram->num_cs; i++) {
		struct mbus_dram_window *cs = dram->cs + i;

		writel(((cs->size - 1) & 0xffff0000) |
			(cs->mbus_attr << 8) |
			(dram->mbus_dram_target_id << 4) | 1,
			hpriv->base + WINDOW_CTRL(i));
		writel(cs->base, hpriv->base + WINDOW_BASE(i));
	}
}

S
Saeed Bishara 已提交
2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973
/**
 *      mv_platform_probe - handle a positive probe of an soc Marvell
 *      host
 *      @pdev: platform device found
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static int mv_platform_probe(struct platform_device *pdev)
{
	static int printed_version;
	const struct mv_sata_platform_data *mv_platform_data;
	const struct ata_port_info *ppi[] =
	    { &mv_port_info[chip_soc], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	struct resource *res;
	int n_ports, rc;
2974

S
Saeed Bishara 已提交
2975 2976
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2977

S
Saeed Bishara 已提交
2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005
	/*
	 * Simple resource validation ..
	 */
	if (unlikely(pdev->num_resources != 2)) {
		dev_err(&pdev->dev, "invalid number of resources\n");
		return -EINVAL;
	}

	/*
	 * Get the register base first
	 */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res == NULL)
		return -EINVAL;

	/* allocate host */
	mv_platform_data = pdev->dev.platform_data;
	n_ports = mv_platform_data->n_ports;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);

	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;
	hpriv->n_ports = n_ports;

	host->iomap = NULL;
3006 3007
	hpriv->base = devm_ioremap(&pdev->dev, res->start,
				   res->end - res->start + 1);
S
Saeed Bishara 已提交
3008 3009
	hpriv->base -= MV_SATAHC0_REG_BASE;

3010 3011 3012 3013 3014 3015
	/*
	 * (Re-)program MBUS remapping windows if we are asked to.
	 */
	if (mv_platform_data->dram != NULL)
		mv_conf_mbus_windows(hpriv, mv_platform_data->dram);

3016 3017 3018 3019
	rc = mv_create_dma_pools(hpriv, &pdev->dev);
	if (rc)
		return rc;

S
Saeed Bishara 已提交
3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047
	/* initialize adapter */
	rc = mv_init_host(host, chip_soc);
	if (rc)
		return rc;

	dev_printk(KERN_INFO, &pdev->dev,
		   "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
		   host->n_ports);

	return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
				 IRQF_SHARED, &mv6_sht);
}

/*
 *
 *      mv_platform_remove    -       unplug a platform interface
 *      @pdev: platform device
 *
 *      A platform bus SATA device has been unplugged. Perform the needed
 *      cleanup. Also called on module unload for any active devices.
 */
static int __devexit mv_platform_remove(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct ata_host *host = dev_get_drvdata(dev);

	ata_host_detach(host);
	return 0;
3048 3049
}

S
Saeed Bishara 已提交
3050 3051 3052 3053 3054 3055 3056 3057 3058 3059
static struct platform_driver mv_platform_driver = {
	.probe			= mv_platform_probe,
	.remove			= __devexit_p(mv_platform_remove),
	.driver			= {
				   .name = DRV_NAME,
				   .owner = THIS_MODULE,
				  },
};


S
Saeed Bishara 已提交
3060
#ifdef CONFIG_PCI
S
Saeed Bishara 已提交
3061 3062 3063
static int mv_pci_init_one(struct pci_dev *pdev,
			   const struct pci_device_id *ent);

S
Saeed Bishara 已提交
3064 3065 3066 3067

static struct pci_driver mv_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= mv_pci_tbl,
S
Saeed Bishara 已提交
3068
	.probe			= mv_pci_init_one,
S
Saeed Bishara 已提交
3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081 3082 3083 3084 3085 3086 3087 3088 3089 3090 3091 3092 3093 3094 3095 3096 3097 3098 3099 3100 3101 3102 3103 3104 3105 3106 3107 3108 3109 3110
	.remove			= ata_pci_remove_one,
};

/*
 * module options
 */
static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */


/* move to PCI layer or libata core? */
static int pci_go_64(struct pci_dev *pdev)
{
	int rc;

	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
			return rc;
		}
	}

	return rc;
}

3111 3112
/**
 *      mv_print_info - Dump key info to kernel log for perusal.
3113
 *      @host: ATA host to print info about
3114 3115 3116 3117 3118 3119
 *
 *      FIXME: complete this.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
3120
static void mv_print_info(struct ata_host *host)
3121
{
3122 3123
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
3124
	u8 scc;
3125
	const char *scc_s, *gen;
3126 3127 3128 3129 3130 3131 3132 3133 3134 3135

	/* Use this to determine the HW stepping of the chip so we know
	 * what errata to workaround
	 */
	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
	if (scc == 0)
		scc_s = "SCSI";
	else if (scc == 0x01)
		scc_s = "RAID";
	else
3136 3137 3138 3139 3140 3141 3142 3143 3144 3145
		scc_s = "?";

	if (IS_GEN_I(hpriv))
		gen = "I";
	else if (IS_GEN_II(hpriv))
		gen = "II";
	else if (IS_GEN_IIE(hpriv))
		gen = "IIE";
	else
		gen = "?";
3146

3147
	dev_printk(KERN_INFO, &pdev->dev,
3148 3149
	       "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
	       gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
3150 3151 3152
	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
}

3153
/**
S
Saeed Bishara 已提交
3154
 *      mv_pci_init_one - handle a positive probe of a PCI Marvell host
3155 3156 3157 3158 3159 3160
 *      @pdev: PCI device found
 *      @ent: PCI device ID entry for the matched host
 *
 *      LOCKING:
 *      Inherited from caller.
 */
S
Saeed Bishara 已提交
3161 3162
static int mv_pci_init_one(struct pci_dev *pdev,
			   const struct pci_device_id *ent)
3163
{
3164
	static int printed_version;
3165
	unsigned int board_idx = (unsigned int)ent->driver_data;
3166 3167 3168 3169
	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	int n_ports, rc;
3170

3171 3172
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
3173

3174 3175 3176 3177 3178 3179 3180 3181
	/* allocate host */
	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;
S
Saeed Bishara 已提交
3182
	hpriv->n_ports = n_ports;
3183 3184

	/* acquire resources */
3185 3186
	rc = pcim_enable_device(pdev);
	if (rc)
3187 3188
		return rc;

T
Tejun Heo 已提交
3189 3190
	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
	if (rc == -EBUSY)
3191
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
3192
	if (rc)
3193
		return rc;
3194
	host->iomap = pcim_iomap_table(pdev);
S
Saeed Bishara 已提交
3195
	hpriv->base = host->iomap[MV_PRIMARY_BAR];
3196

3197 3198 3199 3200
	rc = pci_go_64(pdev);
	if (rc)
		return rc;

3201 3202 3203 3204
	rc = mv_create_dma_pools(hpriv, &pdev->dev);
	if (rc)
		return rc;

3205
	/* initialize adapter */
3206
	rc = mv_init_host(host, board_idx);
3207 3208
	if (rc)
		return rc;
3209

3210
	/* Enable interrupts */
3211
	if (msi && pci_enable_msi(pdev))
3212
		pci_intx(pdev, 1);
3213

3214
	mv_dump_pci_cfg(pdev, 0x68);
3215
	mv_print_info(host);
3216

3217
	pci_set_master(pdev);
3218
	pci_try_set_mwi(pdev);
3219
	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
3220
				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
3221
}
S
Saeed Bishara 已提交
3222
#endif
3223

S
Saeed Bishara 已提交
3224 3225 3226
static int mv_platform_probe(struct platform_device *pdev);
static int __devexit mv_platform_remove(struct platform_device *pdev);

3227 3228
static int __init mv_init(void)
{
S
Saeed Bishara 已提交
3229 3230 3231
	int rc = -ENODEV;
#ifdef CONFIG_PCI
	rc = pci_register_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
3232 3233 3234 3235 3236 3237 3238 3239
	if (rc < 0)
		return rc;
#endif
	rc = platform_driver_register(&mv_platform_driver);

#ifdef CONFIG_PCI
	if (rc < 0)
		pci_unregister_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
3240 3241
#endif
	return rc;
3242 3243 3244 3245
}

static void __exit mv_exit(void)
{
S
Saeed Bishara 已提交
3246
#ifdef CONFIG_PCI
3247
	pci_unregister_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
3248
#endif
S
Saeed Bishara 已提交
3249
	platform_driver_unregister(&mv_platform_driver);
3250 3251 3252 3253 3254 3255 3256
}

MODULE_AUTHOR("Brett Russ");
MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
MODULE_VERSION(DRV_VERSION);
M
Mark Lord 已提交
3257
MODULE_ALIAS("platform:" DRV_NAME);
3258

S
Saeed Bishara 已提交
3259
#ifdef CONFIG_PCI
3260 3261
module_param(msi, int, 0444);
MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
S
Saeed Bishara 已提交
3262
#endif
3263

3264 3265
module_init(mv_init);
module_exit(mv_exit);