sata_mv.c 79.6 KB
Newer Older
1 2 3
/*
 * sata_mv.c - Marvell SATA support
 *
M
Mark Lord 已提交
4
 * Copyright 2008: Marvell Corporation, all rights reserved.
5
 * Copyright 2005: EMC Corporation, all rights reserved.
6
 * Copyright 2005 Red Hat, Inc.  All rights reserved.
7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24
 *
 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License as published by
 * the Free Software Foundation; version 2 of the License.
 *
 * This program is distributed in the hope that it will be useful,
 * but WITHOUT ANY WARRANTY; without even the implied warranty of
 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 * GNU General Public License for more details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this program; if not, write to the Free Software
 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
 *
 */

J
Jeff Garzik 已提交
25 26 27 28 29 30 31 32
/*
  sata_mv TODO list:

  1) Needs a full errata audit for all chipsets.  I implemented most
  of the errata workarounds found in the Marvell vendor driver, but
  I distinctly remember a couple workarounds (one related to PCI-X)
  are still needed.

33 34 35 36 37 38 39
  2) Improve/fix IRQ and error handling sequences.

  3) ATAPI support (Marvell claims the 60xx/70xx chips can do it).

  4) Think about TCQ support here, and for libata in general
  with controllers that suppport it via host-queuing hardware
  (a software-only implementation could be a nightmare).
J
Jeff Garzik 已提交
40 41 42 43 44

  5) Investigate problems with PCI Message Signalled Interrupts (MSI).

  6) Add port multiplier support (intermediate)

M
Mark Lord 已提交
45 46
  7) Fix/reenable hot plug/unplug (should happen as a side-effect of (2) above).

J
Jeff Garzik 已提交
47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66
  8) Develop a low-power-consumption strategy, and implement it.

  9) [Experiment, low priority] See if ATAPI can be supported using
  "unknown FIS" or "vendor-specific FIS" support, or something creative
  like that.

  10) [Experiment, low priority] Investigate interrupt coalescing.
  Quite often, especially with PCI Message Signalled Interrupts (MSI),
  the overhead reduced by interrupt mitigation is quite often not
  worth the latency cost.

  11) [Experiment, Marvell value added] Is it possible to use target
  mode to cross-connect two Linux boxes with Marvell cards?  If so,
  creating LibATA target mode support would be very interesting.

  Target mode, for those without docs, is the ability to directly
  connect two SATA controllers.

*/

67 68 69 70 71 72 73
#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
74
#include <linux/dmapool.h>
75
#include <linux/dma-mapping.h>
76
#include <linux/device.h>
S
Saeed Bishara 已提交
77 78
#include <linux/platform_device.h>
#include <linux/ata_platform.h>
79
#include <scsi/scsi_host.h>
80
#include <scsi/scsi_cmnd.h>
J
Jeff Garzik 已提交
81
#include <scsi/scsi_device.h>
82 83 84
#include <linux/libata.h>

#define DRV_NAME	"sata_mv"
85
#define DRV_VERSION	"1.20"
86 87 88 89 90 91 92 93 94 95 96 97

enum {
	/* BAR's are enumerated in terms of pci_resource_start() terms */
	MV_PRIMARY_BAR		= 0,	/* offset 0x10: memory space */
	MV_IO_BAR		= 2,	/* offset 0x18: IO space */
	MV_MISC_BAR		= 3,	/* offset 0x1c: FLASH, NVRAM, SRAM */

	MV_MAJOR_REG_AREA_SZ	= 0x10000,	/* 64KB */
	MV_MINOR_REG_AREA_SZ	= 0x2000,	/* 8KB */

	MV_PCI_REG_BASE		= 0,
	MV_IRQ_COAL_REG_BASE	= 0x18000,	/* 6xxx part only */
98 99 100 101 102 103
	MV_IRQ_COAL_CAUSE		= (MV_IRQ_COAL_REG_BASE + 0x08),
	MV_IRQ_COAL_CAUSE_LO		= (MV_IRQ_COAL_REG_BASE + 0x88),
	MV_IRQ_COAL_CAUSE_HI		= (MV_IRQ_COAL_REG_BASE + 0x8c),
	MV_IRQ_COAL_THRESHOLD		= (MV_IRQ_COAL_REG_BASE + 0xcc),
	MV_IRQ_COAL_TIME_THRESHOLD	= (MV_IRQ_COAL_REG_BASE + 0xd0),

104
	MV_SATAHC0_REG_BASE	= 0x20000,
105
	MV_FLASH_CTL		= 0x1046c,
106 107
	MV_GPIO_PORT_CTL	= 0x104f0,
	MV_RESET_CFG		= 0x180d8,
108 109 110 111 112 113

	MV_PCI_REG_SZ		= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_REG_SZ	= MV_MAJOR_REG_AREA_SZ,
	MV_SATAHC_ARBTR_REG_SZ	= MV_MINOR_REG_AREA_SZ,		/* arbiter */
	MV_PORT_REG_SZ		= MV_MINOR_REG_AREA_SZ,

114 115 116 117 118 119 120 121 122
	MV_MAX_Q_DEPTH		= 32,
	MV_MAX_Q_DEPTH_MASK	= MV_MAX_Q_DEPTH - 1,

	/* CRQB needs alignment on a 1KB boundary. Size == 1KB
	 * CRPB needs alignment on a 256B boundary. Size == 256B
	 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
	 */
	MV_CRQB_Q_SZ		= (32 * MV_MAX_Q_DEPTH),
	MV_CRPB_Q_SZ		= (8 * MV_MAX_Q_DEPTH),
123
	MV_MAX_SG_CT		= 256,
124 125
	MV_SG_TBL_SZ		= (16 * MV_MAX_SG_CT),

126 127 128
	MV_PORTS_PER_HC		= 4,
	/* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
	MV_PORT_HC_SHIFT	= 2,
129
	/* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
130 131 132 133 134
	MV_PORT_MASK		= 3,

	/* Host Flags */
	MV_FLAG_DUAL_HC		= (1 << 30),  /* two SATA Host Controllers */
	MV_FLAG_IRQ_COALESCE	= (1 << 29),  /* IRQ coalescing capability */
S
Saeed Bishara 已提交
135
	/* SoC integrated controllers, no PCI interface */
M
Mark Lord 已提交
136
	MV_FLAG_SOC		= (1 << 28),
S
Saeed Bishara 已提交
137

138
	MV_COMMON_FLAGS		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
139 140
				  ATA_FLAG_MMIO | ATA_FLAG_NO_ATAPI |
				  ATA_FLAG_PIO_POLLING,
141
	MV_6XXX_FLAGS		= MV_FLAG_IRQ_COALESCE,
142

143 144
	CRQB_FLAG_READ		= (1 << 0),
	CRQB_TAG_SHIFT		= 1,
145
	CRQB_IOID_SHIFT		= 6,	/* CRQB Gen-II/IIE IO Id shift */
M
Mark Lord 已提交
146
	CRQB_PMP_SHIFT		= 12,	/* CRQB Gen-II/IIE PMP shift */
147
	CRQB_HOSTQ_SHIFT	= 17,	/* CRQB Gen-II/IIE HostQueTag shift */
148 149 150 151 152
	CRQB_CMD_ADDR_SHIFT	= 8,
	CRQB_CMD_CS		= (0x2 << 11),
	CRQB_CMD_LAST		= (1 << 15),

	CRPB_FLAG_STATUS_SHIFT	= 8,
153 154
	CRPB_IOID_SHIFT_6	= 5,	/* CRPB Gen-II IO Id shift */
	CRPB_IOID_SHIFT_7	= 7,	/* CRPB Gen-IIE IO Id shift */
155 156 157

	EPRD_FLAG_END_OF_TBL	= (1 << 31),

158 159
	/* PCI interface registers */

160 161
	PCI_COMMAND_OFS		= 0xc00,

162 163 164 165 166
	PCI_MAIN_CMD_STS_OFS	= 0xd30,
	STOP_PCI_MASTER		= (1 << 2),
	PCI_MASTER_EMPTY	= (1 << 3),
	GLOB_SFT_RST		= (1 << 4),

167 168 169 170 171 172 173 174 175 176 177
	MV_PCI_MODE		= 0xd00,
	MV_PCI_EXP_ROM_BAR_CTL	= 0xd2c,
	MV_PCI_DISC_TIMER	= 0xd04,
	MV_PCI_MSI_TRIGGER	= 0xc38,
	MV_PCI_SERR_MASK	= 0xc28,
	MV_PCI_XBAR_TMOUT	= 0x1d04,
	MV_PCI_ERR_LOW_ADDRESS	= 0x1d40,
	MV_PCI_ERR_HIGH_ADDRESS	= 0x1d44,
	MV_PCI_ERR_ATTRIBUTE	= 0x1d48,
	MV_PCI_ERR_COMMAND	= 0x1d50,

178 179
	PCI_IRQ_CAUSE_OFS	= 0x1d58,
	PCI_IRQ_MASK_OFS	= 0x1d5c,
180 181
	PCI_UNMASK_ALL_IRQS	= 0x7fffff,	/* bits 22-0 */

182 183
	PCIE_IRQ_CAUSE_OFS	= 0x1900,
	PCIE_IRQ_MASK_OFS	= 0x1910,
M
Mark Lord 已提交
184
	PCIE_UNMASK_ALL_IRQS	= 0x40a,	/* assorted bits */
185

186 187
	HC_MAIN_IRQ_CAUSE_OFS	= 0x1d60,
	HC_MAIN_IRQ_MASK_OFS	= 0x1d64,
S
Saeed Bishara 已提交
188 189
	HC_SOC_MAIN_IRQ_CAUSE_OFS = 0x20020,
	HC_SOC_MAIN_IRQ_MASK_OFS = 0x20024,
190 191 192 193 194 195 196
	PORT0_ERR		= (1 << 0),	/* shift by port # */
	PORT0_DONE		= (1 << 1),	/* shift by port # */
	HC0_IRQ_PEND		= 0x1ff,	/* bits 0-8 = HC0's ports */
	HC_SHIFT		= 9,		/* bits 9-17 = HC1's ports */
	PCI_ERR			= (1 << 18),
	TRAN_LO_DONE		= (1 << 19),	/* 6xxx: IRQ coalescing */
	TRAN_HI_DONE		= (1 << 20),	/* 6xxx: IRQ coalescing */
197 198
	PORTS_0_3_COAL_DONE	= (1 << 8),
	PORTS_4_7_COAL_DONE	= (1 << 17),
199 200 201 202 203
	PORTS_0_7_COAL_DONE	= (1 << 21),	/* 6xxx: IRQ coalescing */
	GPIO_INT		= (1 << 22),
	SELF_INT		= (1 << 23),
	TWSI_INT		= (1 << 24),
	HC_MAIN_RSVD		= (0x7f << 25),	/* bits 31-25 */
204
	HC_MAIN_RSVD_5		= (0x1fff << 19), /* bits 31-19 */
M
Mark Lord 已提交
205
	HC_MAIN_RSVD_SOC	= (0x3fffffb << 6),     /* bits 31-9, 7-6 */
206
	HC_MAIN_MASKED_IRQS	= (TRAN_LO_DONE | TRAN_HI_DONE |
207 208
				   PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
				   HC_MAIN_RSVD),
209 210
	HC_MAIN_MASKED_IRQS_5	= (PORTS_0_3_COAL_DONE | PORTS_4_7_COAL_DONE |
				   HC_MAIN_RSVD_5),
S
Saeed Bishara 已提交
211
	HC_MAIN_MASKED_IRQS_SOC = (PORTS_0_3_COAL_DONE | HC_MAIN_RSVD_SOC),
212 213 214 215 216

	/* SATAHC registers */
	HC_CFG_OFS		= 0,

	HC_IRQ_CAUSE_OFS	= 0x14,
217
	CRPB_DMA_DONE		= (1 << 0),	/* shift by port # */
218 219 220 221
	HC_IRQ_COAL		= (1 << 4),	/* IRQ coalescing */
	DEV_IRQ			= (1 << 8),	/* shift by port # */

	/* Shadow block registers */
222 223
	SHD_BLK_OFS		= 0x100,
	SHD_CTL_AST_OFS		= 0x20,		/* ofs from SHD_BLK_OFS */
224 225 226 227

	/* SATA registers */
	SATA_STATUS_OFS		= 0x300,  /* ctrl, err regs follow status */
	SATA_ACTIVE_OFS		= 0x350,
M
Mark Lord 已提交
228
	SATA_FIS_IRQ_CAUSE_OFS	= 0x364,
M
Mark Lord 已提交
229

M
Mark Lord 已提交
230
	LTMODE_OFS		= 0x30c,
M
Mark Lord 已提交
231 232
	LTMODE_BIT8		= (1 << 8),	/* unknown, but necessary */

233
	PHY_MODE3		= 0x310,
234 235
	PHY_MODE4		= 0x314,
	PHY_MODE2		= 0x330,
M
Mark Lord 已提交
236 237 238
	SATA_IFCTL_OFS		= 0x344,
	SATA_IFSTAT_OFS		= 0x34c,
	VENDOR_UNIQUE_FIS_OFS	= 0x35c,
M
Mark Lord 已提交
239

M
Mark Lord 已提交
240
	FIS_CFG_OFS		= 0x360,
M
Mark Lord 已提交
241 242
	FIS_CFG_SINGLE_SYNC	= (1 << 16),	/* SYNC on DMA activation */

243 244 245
	MV5_PHY_MODE		= 0x74,
	MV5_LT_MODE		= 0x30,
	MV5_PHY_CTL		= 0x0C,
M
Mark Lord 已提交
246
	SATA_INTERFACE_CFG	= 0x050,
247 248

	MV_M2_PREAMP_MASK	= 0x7e0,
249 250 251

	/* Port registers */
	EDMA_CFG_OFS		= 0,
M
Mark Lord 已提交
252 253 254 255 256
	EDMA_CFG_Q_DEPTH	= 0x1f,		/* max device queue depth */
	EDMA_CFG_NCQ		= (1 << 5),	/* for R/W FPDMA queued */
	EDMA_CFG_NCQ_GO_ON_ERR	= (1 << 14),	/* continue on error */
	EDMA_CFG_RD_BRST_EXT	= (1 << 11),	/* read burst 512B */
	EDMA_CFG_WR_BUFF_LEN	= (1 << 13),	/* write buffer 512B */
M
Mark Lord 已提交
257 258
	EDMA_CFG_EDMA_FBS	= (1 << 16),	/* EDMA FIS-Based Switching */
	EDMA_CFG_FBS		= (1 << 26),	/* FIS-Based Switching */
259 260 261

	EDMA_ERR_IRQ_CAUSE_OFS	= 0x8,
	EDMA_ERR_IRQ_MASK_OFS	= 0xc,
262 263 264 265 266 267
	EDMA_ERR_D_PAR		= (1 << 0),	/* UDMA data parity err */
	EDMA_ERR_PRD_PAR	= (1 << 1),	/* UDMA PRD parity err */
	EDMA_ERR_DEV		= (1 << 2),	/* device error */
	EDMA_ERR_DEV_DCON	= (1 << 3),	/* device disconnect */
	EDMA_ERR_DEV_CON	= (1 << 4),	/* device connected */
	EDMA_ERR_SERR		= (1 << 5),	/* SError bits [WBDST] raised */
268 269
	EDMA_ERR_SELF_DIS	= (1 << 7),	/* Gen II/IIE self-disable */
	EDMA_ERR_SELF_DIS_5	= (1 << 8),	/* Gen I self-disable */
270
	EDMA_ERR_BIST_ASYNC	= (1 << 8),	/* BIST FIS or Async Notify */
271
	EDMA_ERR_TRANS_IRQ_7	= (1 << 8),	/* Gen IIE transprt layer irq */
272 273 274 275
	EDMA_ERR_CRQB_PAR	= (1 << 9),	/* CRQB parity error */
	EDMA_ERR_CRPB_PAR	= (1 << 10),	/* CRPB parity error */
	EDMA_ERR_INTRL_PAR	= (1 << 11),	/* internal parity error */
	EDMA_ERR_IORDY		= (1 << 12),	/* IORdy timeout */
M
Mark Lord 已提交
276

277
	EDMA_ERR_LNK_CTRL_RX	= (0xf << 13),	/* link ctrl rx error */
M
Mark Lord 已提交
278 279 280 281 282
	EDMA_ERR_LNK_CTRL_RX_0	= (1 << 13),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_RX_1	= (1 << 14),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_RX_2	= (1 << 15),	/* fatal: caught SYNC */
	EDMA_ERR_LNK_CTRL_RX_3	= (1 << 16),	/* transient: FIS rx err */

283
	EDMA_ERR_LNK_DATA_RX	= (0xf << 17),	/* link data rx error */
M
Mark Lord 已提交
284

285
	EDMA_ERR_LNK_CTRL_TX	= (0x1f << 21),	/* link ctrl tx error */
M
Mark Lord 已提交
286 287 288 289 290 291
	EDMA_ERR_LNK_CTRL_TX_0	= (1 << 21),	/* transient: CRC err */
	EDMA_ERR_LNK_CTRL_TX_1	= (1 << 22),	/* transient: FIFO err */
	EDMA_ERR_LNK_CTRL_TX_2	= (1 << 23),	/* transient: caught SYNC */
	EDMA_ERR_LNK_CTRL_TX_3	= (1 << 24),	/* transient: caught DMAT */
	EDMA_ERR_LNK_CTRL_TX_4	= (1 << 25),	/* transient: FIS collision */

292
	EDMA_ERR_LNK_DATA_TX	= (0x1f << 26),	/* link data tx error */
M
Mark Lord 已提交
293

294
	EDMA_ERR_TRANS_PROTO	= (1 << 31),	/* transport protocol error */
295 296
	EDMA_ERR_OVERRUN_5	= (1 << 5),
	EDMA_ERR_UNDERRUN_5	= (1 << 6),
M
Mark Lord 已提交
297 298 299 300

	EDMA_ERR_IRQ_TRANSIENT  = EDMA_ERR_LNK_CTRL_RX_0 |
				  EDMA_ERR_LNK_CTRL_RX_1 |
				  EDMA_ERR_LNK_CTRL_RX_3 |
M
Mark Lord 已提交
301 302 303
				  EDMA_ERR_LNK_CTRL_TX |
				 /* temporary, until we fix hotplug: */
				 (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON),
M
Mark Lord 已提交
304

305 306 307 308 309 310
	EDMA_EH_FREEZE		= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_SERR |
				  EDMA_ERR_SELF_DIS |
311
				  EDMA_ERR_CRQB_PAR |
312 313 314 315 316 317 318
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY |
				  EDMA_ERR_LNK_CTRL_RX_2 |
				  EDMA_ERR_LNK_DATA_RX |
				  EDMA_ERR_LNK_DATA_TX |
				  EDMA_ERR_TRANS_PROTO,
M
Mark Lord 已提交
319

320 321 322 323 324 325 326
	EDMA_EH_FREEZE_5	= EDMA_ERR_D_PAR |
				  EDMA_ERR_PRD_PAR |
				  EDMA_ERR_DEV_DCON |
				  EDMA_ERR_DEV_CON |
				  EDMA_ERR_OVERRUN_5 |
				  EDMA_ERR_UNDERRUN_5 |
				  EDMA_ERR_SELF_DIS_5 |
327
				  EDMA_ERR_CRQB_PAR |
328 329 330
				  EDMA_ERR_CRPB_PAR |
				  EDMA_ERR_INTRL_PAR |
				  EDMA_ERR_IORDY,
331

332 333 334 335 336 337 338 339 340 341 342
	EDMA_REQ_Q_BASE_HI_OFS	= 0x10,
	EDMA_REQ_Q_IN_PTR_OFS	= 0x14,		/* also contains BASE_LO */

	EDMA_REQ_Q_OUT_PTR_OFS	= 0x18,
	EDMA_REQ_Q_PTR_SHIFT	= 5,

	EDMA_RSP_Q_BASE_HI_OFS	= 0x1c,
	EDMA_RSP_Q_IN_PTR_OFS	= 0x20,
	EDMA_RSP_Q_OUT_PTR_OFS	= 0x24,		/* also contains BASE_LO */
	EDMA_RSP_Q_PTR_SHIFT	= 3,

J
Jeff Garzik 已提交
343 344 345 346
	EDMA_CMD_OFS		= 0x28,		/* EDMA command register */
	EDMA_EN			= (1 << 0),	/* enable EDMA */
	EDMA_DS			= (1 << 1),	/* disable EDMA; self-negated */
	ATA_RST			= (1 << 2),	/* reset trans/link/phy */
347

348
	EDMA_IORDY_TMOUT	= 0x34,
349 350
	EDMA_ARB_CFG		= 0x38,

351 352
	/* Host private flags (hp_flags) */
	MV_HP_FLAG_MSI		= (1 << 0),
353 354 355 356
	MV_HP_ERRATA_50XXB0	= (1 << 1),
	MV_HP_ERRATA_50XXB2	= (1 << 2),
	MV_HP_ERRATA_60X1B2	= (1 << 3),
	MV_HP_ERRATA_60X1C0	= (1 << 4),
357
	MV_HP_ERRATA_XX42A0	= (1 << 5),
J
Jeff Garzik 已提交
358 359 360
	MV_HP_GEN_I		= (1 << 6),	/* Generation I: 50xx */
	MV_HP_GEN_II		= (1 << 7),	/* Generation II: 60xx */
	MV_HP_GEN_IIE		= (1 << 8),	/* Generation IIE: 6042/7042 */
361
	MV_HP_PCIE		= (1 << 9),	/* PCIe bus/regs: 7042 */
362

363
	/* Port private flags (pp_flags) */
J
Jeff Garzik 已提交
364
	MV_PP_FLAG_EDMA_EN	= (1 << 0),	/* is EDMA engine enabled? */
365
	MV_PP_FLAG_NCQ_EN	= (1 << 1),	/* is EDMA set up for NCQ? */
366 367
};

368 369
#define IS_GEN_I(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_I)
#define IS_GEN_II(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_II)
370
#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
S
Saeed Bishara 已提交
371
#define HAS_PCI(host) (!((host)->ports[0]->flags & MV_FLAG_SOC))
372

J
Jeff Garzik 已提交
373
enum {
J
Jeff Garzik 已提交
374 375 376 377
	/* DMA boundary 0xffff is required by the s/g splitting
	 * we need on /length/ in mv_fill-sg().
	 */
	MV_DMA_BOUNDARY		= 0xffffU,
J
Jeff Garzik 已提交
378

J
Jeff Garzik 已提交
379 380 381
	/* mask of register bits containing lower 32 bits
	 * of EDMA request queue DMA address
	 */
J
Jeff Garzik 已提交
382 383
	EDMA_REQ_Q_BASE_LO_MASK	= 0xfffffc00U,

J
Jeff Garzik 已提交
384
	/* ditto, for response queue */
J
Jeff Garzik 已提交
385 386 387
	EDMA_RSP_Q_BASE_LO_MASK	= 0xffffff00U,
};

388 389 390 391 392 393
enum chip_type {
	chip_504x,
	chip_508x,
	chip_5080,
	chip_604x,
	chip_608x,
394 395
	chip_6042,
	chip_7042,
S
Saeed Bishara 已提交
396
	chip_soc,
397 398
};

399 400
/* Command ReQuest Block: 32B */
struct mv_crqb {
M
Mark Lord 已提交
401 402 403 404
	__le32			sg_addr;
	__le32			sg_addr_hi;
	__le16			ctrl_flags;
	__le16			ata_cmd[11];
405
};
406

407
struct mv_crqb_iie {
M
Mark Lord 已提交
408 409 410 411 412
	__le32			addr;
	__le32			addr_hi;
	__le32			flags;
	__le32			len;
	__le32			ata_cmd[4];
413 414
};

415 416
/* Command ResPonse Block: 8B */
struct mv_crpb {
M
Mark Lord 已提交
417 418 419
	__le16			id;
	__le16			flags;
	__le32			tmstmp;
420 421
};

422 423
/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
struct mv_sg {
M
Mark Lord 已提交
424 425 426 427
	__le32			addr;
	__le32			flags_size;
	__le32			addr_hi;
	__le32			reserved;
428
};
429

430 431 432 433 434
struct mv_port_priv {
	struct mv_crqb		*crqb;
	dma_addr_t		crqb_dma;
	struct mv_crpb		*crpb;
	dma_addr_t		crpb_dma;
435 436
	struct mv_sg		*sg_tbl[MV_MAX_Q_DEPTH];
	dma_addr_t		sg_tbl_dma[MV_MAX_Q_DEPTH];
437 438 439 440

	unsigned int		req_idx;
	unsigned int		resp_idx;

441 442 443
	u32			pp_flags;
};

444 445 446 447 448
struct mv_port_signal {
	u32			amps;
	u32			pre;
};

449 450 451 452
struct mv_host_priv {
	u32			hp_flags;
	struct mv_port_signal	signal[8];
	const struct mv_hw_ops	*ops;
S
Saeed Bishara 已提交
453 454 455 456
	int			n_ports;
	void __iomem		*base;
	void __iomem		*main_cause_reg_addr;
	void __iomem		*main_mask_reg_addr;
457 458 459
	u32			irq_cause_ofs;
	u32			irq_mask_ofs;
	u32			unmask_all_irqs;
460 461 462 463 464 465 466 467
	/*
	 * These consistent DMA memory pools give us guaranteed
	 * alignment for hardware-accessed data structures,
	 * and less memory waste in accomplishing the alignment.
	 */
	struct dma_pool		*crqb_pool;
	struct dma_pool		*crpb_pool;
	struct dma_pool		*sg_tbl_pool;
468 469
};

470
struct mv_hw_ops {
471 472
	void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
473 474 475
	void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
	void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
476 477
	int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
478
	void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
479
	void (*reset_bus)(struct ata_host *host, void __iomem *mmio);
480 481
};

482 483 484 485
static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val);
static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
486 487 488
static int mv_port_start(struct ata_port *ap);
static void mv_port_stop(struct ata_port *ap);
static void mv_qc_prep(struct ata_queued_cmd *qc);
489
static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
490
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
491 492
static int mv_hardreset(struct ata_link *link, unsigned int *class,
			unsigned long deadline);
493 494
static void mv_eh_freeze(struct ata_port *ap);
static void mv_eh_thaw(struct ata_port *ap);
495
static void mv6_dev_config(struct ata_device *dev);
496

497 498
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
499 500 501
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
502 503
static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
504
static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
505
static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio);
506

507 508
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port);
509 510 511
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio);
512 513
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc);
514
static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
S
Saeed Bishara 已提交
515 516 517 518 519 520 521 522 523
static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
				      void __iomem *mmio);
static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
				      void __iomem *mmio);
static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
				  void __iomem *mmio, unsigned int n_hc);
static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
				      void __iomem *mmio);
static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio);
S
Saeed Bishara 已提交
524
static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio);
M
Mark Lord 已提交
525
static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
526
			     unsigned int port_no);
M
Mark Lord 已提交
527
static int mv_stop_edma(struct ata_port *ap);
M
Mark Lord 已提交
528
static int mv_stop_edma_engine(void __iomem *port_mmio);
M
Mark Lord 已提交
529
static void mv_edma_cfg(struct ata_port *ap, int want_ncq);
530

531 532 533 534
/* .sg_tablesize is (MV_MAX_SG_CT / 2) in the structures below
 * because we have to allow room for worst case splitting of
 * PRDs for 64K boundaries in mv_fill_sg().
 */
535
static struct scsi_host_template mv5_sht = {
536
	ATA_BASE_SHT(DRV_NAME),
J
Jeff Garzik 已提交
537
	.sg_tablesize		= MV_MAX_SG_CT / 2,
538 539 540 541
	.dma_boundary		= MV_DMA_BOUNDARY,
};

static struct scsi_host_template mv6_sht = {
542
	ATA_NCQ_SHT(DRV_NAME),
M
Mark Lord 已提交
543
	.can_queue		= MV_MAX_Q_DEPTH - 1,
J
Jeff Garzik 已提交
544
	.sg_tablesize		= MV_MAX_SG_CT / 2,
545 546 547
	.dma_boundary		= MV_DMA_BOUNDARY,
};

548 549
static struct ata_port_operations mv5_ops = {
	.inherits		= &ata_sff_port_ops,
550 551 552 553

	.qc_prep		= mv_qc_prep,
	.qc_issue		= mv_qc_issue,

554 555
	.freeze			= mv_eh_freeze,
	.thaw			= mv_eh_thaw,
556 557
	.hardreset		= mv_hardreset,
	.error_handler		= ata_std_error_handler, /* avoid SFF EH */
558
	.post_internal_cmd	= ATA_OP_NULL,
559

560 561 562 563 564 565 566
	.scr_read		= mv5_scr_read,
	.scr_write		= mv5_scr_write,

	.port_start		= mv_port_start,
	.port_stop		= mv_port_stop,
};

567 568
static struct ata_port_operations mv6_ops = {
	.inherits		= &mv5_ops,
M
Mark Lord 已提交
569
	.qc_defer		= ata_std_qc_defer,
570
	.dev_config             = mv6_dev_config,
571 572 573 574
	.scr_read		= mv_scr_read,
	.scr_write		= mv_scr_write,
};

575 576 577
static struct ata_port_operations mv_iie_ops = {
	.inherits		= &mv6_ops,
	.dev_config		= ATA_OP_NULL,
578 579 580
	.qc_prep		= mv_qc_prep_iie,
};

581
static const struct ata_port_info mv_port_info[] = {
582
	{  /* chip_504x */
J
Jeff Garzik 已提交
583
		.flags		= MV_COMMON_FLAGS,
584
		.pio_mask	= 0x1f,	/* pio0-4 */
585
		.udma_mask	= ATA_UDMA6,
586
		.port_ops	= &mv5_ops,
587 588
	},
	{  /* chip_508x */
589
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
590
		.pio_mask	= 0x1f,	/* pio0-4 */
591
		.udma_mask	= ATA_UDMA6,
592
		.port_ops	= &mv5_ops,
593
	},
594
	{  /* chip_5080 */
595
		.flags		= MV_COMMON_FLAGS | MV_FLAG_DUAL_HC,
596
		.pio_mask	= 0x1f,	/* pio0-4 */
597
		.udma_mask	= ATA_UDMA6,
598
		.port_ops	= &mv5_ops,
599
	},
600
	{  /* chip_604x */
M
Mark Lord 已提交
601 602
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
				  ATA_FLAG_NCQ,
603
		.pio_mask	= 0x1f,	/* pio0-4 */
604
		.udma_mask	= ATA_UDMA6,
605
		.port_ops	= &mv6_ops,
606 607
	},
	{  /* chip_608x */
608
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
M
Mark Lord 已提交
609
				  ATA_FLAG_NCQ | MV_FLAG_DUAL_HC,
610
		.pio_mask	= 0x1f,	/* pio0-4 */
611
		.udma_mask	= ATA_UDMA6,
612
		.port_ops	= &mv6_ops,
613
	},
614
	{  /* chip_6042 */
M
Mark Lord 已提交
615 616
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
				  ATA_FLAG_NCQ,
617
		.pio_mask	= 0x1f,	/* pio0-4 */
618
		.udma_mask	= ATA_UDMA6,
619 620 621
		.port_ops	= &mv_iie_ops,
	},
	{  /* chip_7042 */
M
Mark Lord 已提交
622 623
		.flags		= MV_COMMON_FLAGS | MV_6XXX_FLAGS |
				  ATA_FLAG_NCQ,
624
		.pio_mask	= 0x1f,	/* pio0-4 */
625
		.udma_mask	= ATA_UDMA6,
626 627
		.port_ops	= &mv_iie_ops,
	},
S
Saeed Bishara 已提交
628
	{  /* chip_soc */
M
Mark Lord 已提交
629 630 631 632
		.flags		= MV_COMMON_FLAGS | MV_FLAG_SOC,
		.pio_mask	= 0x1f,	/* pio0-4 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &mv_iie_ops,
S
Saeed Bishara 已提交
633
	},
634 635
};

636
static const struct pci_device_id mv_pci_tbl[] = {
637 638 639 640
	{ PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
	{ PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
	{ PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
641 642 643
	/* RocketRAID 1740/174x have different identifiers */
	{ PCI_VDEVICE(TTI, 0x1740), chip_508x },
	{ PCI_VDEVICE(TTI, 0x1742), chip_508x },
644 645 646 647 648 649 650 651 652

	{ PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
	{ PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
	{ PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
	{ PCI_VDEVICE(MARVELL, 0x6081), chip_608x },

	{ PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },

653 654 655
	/* Adaptec 1430SA */
	{ PCI_VDEVICE(ADAPTEC2, 0x0243), chip_7042 },

656
	/* Marvell 7042 support */
M
Morrison, Tom 已提交
657 658
	{ PCI_VDEVICE(MARVELL, 0x7042), chip_7042 },

659 660 661 662
	/* Highpoint RocketRAID PCIe series */
	{ PCI_VDEVICE(TTI, 0x2300), chip_7042 },
	{ PCI_VDEVICE(TTI, 0x2310), chip_7042 },

663
	{ }			/* terminate list */
664 665
};

666 667 668 669 670
static const struct mv_hw_ops mv5xxx_ops = {
	.phy_errata		= mv5_phy_errata,
	.enable_leds		= mv5_enable_leds,
	.read_preamp		= mv5_read_preamp,
	.reset_hc		= mv5_reset_hc,
671 672
	.reset_flash		= mv5_reset_flash,
	.reset_bus		= mv5_reset_bus,
673 674 675 676 677 678 679
};

static const struct mv_hw_ops mv6xxx_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv6_enable_leds,
	.read_preamp		= mv6_read_preamp,
	.reset_hc		= mv6_reset_hc,
680 681
	.reset_flash		= mv6_reset_flash,
	.reset_bus		= mv_reset_pci_bus,
682 683
};

S
Saeed Bishara 已提交
684 685 686 687 688 689 690 691 692
static const struct mv_hw_ops mv_soc_ops = {
	.phy_errata		= mv6_phy_errata,
	.enable_leds		= mv_soc_enable_leds,
	.read_preamp		= mv_soc_read_preamp,
	.reset_hc		= mv_soc_reset_hc,
	.reset_flash		= mv_soc_reset_flash,
	.reset_bus		= mv_soc_reset_bus,
};

693 694 695 696 697 698 699 700 701 702 703 704 705 706 707
/*
 * Functions
 */

static inline void writelfl(unsigned long data, void __iomem *addr)
{
	writel(data, addr);
	(void) readl(addr);	/* flush to avoid PCI posted write */
}

static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
{
	return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
}

708 709 710 711 712 713 714 715 716 717 718 719 720 721 722 723
static inline unsigned int mv_hc_from_port(unsigned int port)
{
	return port >> MV_PORT_HC_SHIFT;
}

static inline unsigned int mv_hardport_from_port(unsigned int port)
{
	return port & MV_PORT_MASK;
}

static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
						 unsigned int port)
{
	return mv_hc_base(base, mv_hc_from_port(port));
}

724 725
static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
{
726
	return  mv_hc_base_from_port(base, port) +
727
		MV_SATAHC_ARBTR_REG_SZ +
728
		(mv_hardport_from_port(port) * MV_PORT_REG_SZ);
729 730
}

M
Mark Lord 已提交
731 732 733 734 735 736 737 738
static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
{
	void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
	unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;

	return hc_mmio + ofs;
}

S
Saeed Bishara 已提交
739 740 741 742 743 744
static inline void __iomem *mv_host_base(struct ata_host *host)
{
	struct mv_host_priv *hpriv = host->private_data;
	return hpriv->base;
}

745 746
static inline void __iomem *mv_ap_base(struct ata_port *ap)
{
S
Saeed Bishara 已提交
747
	return mv_port_base(mv_host_base(ap->host), ap->port_no);
748 749
}

J
Jeff Garzik 已提交
750
static inline int mv_get_hc_count(unsigned long port_flags)
751
{
J
Jeff Garzik 已提交
752
	return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
753 754
}

755 756 757 758
static void mv_set_edma_ptrs(void __iomem *port_mmio,
			     struct mv_host_priv *hpriv,
			     struct mv_port_priv *pp)
{
759 760
	u32 index;

761 762 763
	/*
	 * initialize request queue
	 */
764 765
	index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT;

766 767
	WARN_ON(pp->crqb_dma & 0x3ff);
	writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
768
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | index,
769 770 771
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
772
		writelfl((pp->crqb_dma & 0xffffffff) | index,
773 774
			 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
	else
775
		writelfl(index, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
776 777 778 779

	/*
	 * initialize response queue
	 */
780 781
	index = (pp->resp_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_RSP_Q_PTR_SHIFT;

782 783 784 785
	WARN_ON(pp->crpb_dma & 0xff);
	writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);

	if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
786
		writelfl((pp->crpb_dma & 0xffffffff) | index,
787 788
			 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
	else
789
		writelfl(index, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
790

791
	writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) | index,
792 793 794
		 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
}

795 796 797 798 799
/**
 *      mv_start_dma - Enable eDMA engine
 *      @base: port base address
 *      @pp: port private data
 *
800 801
 *      Verify the local cache of the eDMA state is accurate with a
 *      WARN_ON.
802 803 804 805
 *
 *      LOCKING:
 *      Inherited from caller.
 */
M
Mark Lord 已提交
806
static void mv_start_dma(struct ata_port *ap, void __iomem *port_mmio,
807
			 struct mv_port_priv *pp, u8 protocol)
808
{
809 810 811 812 813
	int want_ncq = (protocol == ATA_PROT_NCQ);

	if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
		int using_ncq = ((pp->pp_flags & MV_PP_FLAG_NCQ_EN) != 0);
		if (want_ncq != using_ncq)
M
Mark Lord 已提交
814
			mv_stop_edma(ap);
815
	}
816
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN)) {
M
Mark Lord 已提交
817 818 819
		struct mv_host_priv *hpriv = ap->host->private_data;
		int hard_port = mv_hardport_from_port(ap->port_no);
		void __iomem *hc_mmio = mv_hc_base_from_port(
820
					mv_host_base(ap->host), hard_port);
M
Mark Lord 已提交
821 822
		u32 hc_irq_cause, ipending;

823
		/* clear EDMA event indicators, if any */
M
Mark Lord 已提交
824
		writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
825

M
Mark Lord 已提交
826 827 828 829 830 831 832 833 834
		/* clear EDMA interrupt indicator, if any */
		hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
		ipending = (DEV_IRQ << hard_port) |
				(CRPB_DMA_DONE << hard_port);
		if (hc_irq_cause & ipending) {
			writelfl(hc_irq_cause & ~ipending,
				 hc_mmio + HC_IRQ_CAUSE_OFS);
		}

M
Mark Lord 已提交
835
		mv_edma_cfg(ap, want_ncq);
M
Mark Lord 已提交
836 837 838 839

		/* clear FIS IRQ Cause */
		writelfl(0, port_mmio + SATA_FIS_IRQ_CAUSE_OFS);

M
Mark Lord 已提交
840
		mv_set_edma_ptrs(port_mmio, hpriv, pp);
841

M
Mark Lord 已提交
842
		writelfl(EDMA_EN, port_mmio + EDMA_CMD_OFS);
843 844
		pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
	}
M
Mark Lord 已提交
845
	WARN_ON(!(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS)));
846 847
}

848
/**
M
Mark Lord 已提交
849
 *      mv_stop_edma_engine - Disable eDMA engine
M
Mark Lord 已提交
850
 *      @port_mmio: io base address
851 852 853 854
 *
 *      LOCKING:
 *      Inherited from caller.
 */
M
Mark Lord 已提交
855
static int mv_stop_edma_engine(void __iomem *port_mmio)
856
{
M
Mark Lord 已提交
857
	int i;
858

M
Mark Lord 已提交
859 860
	/* Disable eDMA.  The disable bit auto clears. */
	writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
861

M
Mark Lord 已提交
862 863 864
	/* Wait for the chip to confirm eDMA is off. */
	for (i = 10000; i > 0; i--) {
		u32 reg = readl(port_mmio + EDMA_CMD_OFS);
865
		if (!(reg & EDMA_EN))
M
Mark Lord 已提交
866 867
			return 0;
		udelay(10);
868
	}
M
Mark Lord 已提交
869
	return -EIO;
870 871
}

M
Mark Lord 已提交
872
static int mv_stop_edma(struct ata_port *ap)
J
Jeff Garzik 已提交
873
{
M
Mark Lord 已提交
874 875
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
J
Jeff Garzik 已提交
876

M
Mark Lord 已提交
877 878 879 880 881 882 883 884
	if (!(pp->pp_flags & MV_PP_FLAG_EDMA_EN))
		return 0;
	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
	if (mv_stop_edma_engine(port_mmio)) {
		ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
		return -EIO;
	}
	return 0;
J
Jeff Garzik 已提交
885 886
}

J
Jeff Garzik 已提交
887
#ifdef ATA_DEBUG
888
static void mv_dump_mem(void __iomem *start, unsigned bytes)
889
{
890 891 892 893
	int b, w;
	for (b = 0; b < bytes; ) {
		DPRINTK("%p: ", start + b);
		for (w = 0; b < bytes && w < 4; w++) {
894
			printk("%08x ", readl(start + b));
895 896 897 898 899
			b += sizeof(u32);
		}
		printk("\n");
	}
}
J
Jeff Garzik 已提交
900 901
#endif

902 903 904 905 906 907 908 909
static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
{
#ifdef ATA_DEBUG
	int b, w;
	u32 dw;
	for (b = 0; b < bytes; ) {
		DPRINTK("%02x: ", b);
		for (w = 0; b < bytes && w < 4; w++) {
910 911
			(void) pci_read_config_dword(pdev, b, &dw);
			printk("%08x ", dw);
912 913 914 915 916 917 918 919 920 921
			b += sizeof(u32);
		}
		printk("\n");
	}
#endif
}
static void mv_dump_all_regs(void __iomem *mmio_base, int port,
			     struct pci_dev *pdev)
{
#ifdef ATA_DEBUG
922
	void __iomem *hc_base = mv_hc_base(mmio_base,
923 924 925 926 927 928 929 930 931 932 933 934 935
					   port >> MV_PORT_HC_SHIFT);
	void __iomem *port_base;
	int start_port, num_ports, p, start_hc, num_hcs, hc;

	if (0 > port) {
		start_hc = start_port = 0;
		num_ports = 8;		/* shld be benign for 4 port devs */
		num_hcs = 2;
	} else {
		start_hc = port >> MV_PORT_HC_SHIFT;
		start_port = port;
		num_ports = num_hcs = 1;
	}
936
	DPRINTK("All registers for port(s) %u-%u:\n", start_port,
937 938 939 940 941 942 943 944 945 946 947 948
		num_ports > 1 ? num_ports - 1 : start_port);

	if (NULL != pdev) {
		DPRINTK("PCI config space regs:\n");
		mv_dump_pci_cfg(pdev, 0x68);
	}
	DPRINTK("PCI regs:\n");
	mv_dump_mem(mmio_base+0xc00, 0x3c);
	mv_dump_mem(mmio_base+0xd00, 0x34);
	mv_dump_mem(mmio_base+0xf00, 0x4);
	mv_dump_mem(mmio_base+0x1d00, 0x6c);
	for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
949
		hc_base = mv_hc_base(mmio_base, hc);
950 951 952 953 954
		DPRINTK("HC regs (HC %i):\n", hc);
		mv_dump_mem(hc_base, 0x1c);
	}
	for (p = start_port; p < start_port + num_ports; p++) {
		port_base = mv_port_base(mmio_base, p);
955
		DPRINTK("EDMA regs (port %i):\n", p);
956
		mv_dump_mem(port_base, 0x54);
957
		DPRINTK("SATA regs (port %i):\n", p);
958 959 960
		mv_dump_mem(port_base+0x300, 0x60);
	}
#endif
961 962 963 964 965 966 967 968 969 970 971 972 973 974 975 976 977 978 979 980 981 982
}

static unsigned int mv_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_CONTROL:
	case SCR_ERROR:
		ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
		break;
	case SCR_ACTIVE:
		ofs = SATA_ACTIVE_OFS;   /* active is not with the others */
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

983
static int mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
984 985 986
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

987 988 989 990 991
	if (ofs != 0xffffffffU) {
		*val = readl(mv_ap_base(ap) + ofs);
		return 0;
	} else
		return -EINVAL;
992 993
}

994
static int mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
995 996 997
{
	unsigned int ofs = mv_scr_offset(sc_reg_in);

998
	if (ofs != 0xffffffffU) {
999
		writelfl(val, mv_ap_base(ap) + ofs);
1000 1001 1002
		return 0;
	} else
		return -EINVAL;
1003 1004
}

1005 1006 1007 1008 1009 1010 1011 1012 1013 1014 1015
static void mv6_dev_config(struct ata_device *adev)
{
	/*
	 * We don't have hob_nsect when doing NCQ commands on Gen-II.
	 * See mv_qc_prep() for more info.
	 */
	if (adev->flags & ATA_DFLAG_NCQ)
		if (adev->max_sectors > ATA_MAX_SECTORS)
			adev->max_sectors = ATA_MAX_SECTORS;
}

M
Mark Lord 已提交
1016
static void mv_edma_cfg(struct ata_port *ap, int want_ncq)
1017
{
M
Mark Lord 已提交
1018
	u32 cfg;
M
Mark Lord 已提交
1019 1020 1021
	struct mv_port_priv *pp    = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio    = mv_ap_base(ap);
1022 1023

	/* set up non-NCQ EDMA configuration */
M
Mark Lord 已提交
1024
	cfg = EDMA_CFG_Q_DEPTH;		/* always 0x1f for *all* chips */
1025

M
Mark Lord 已提交
1026
	if (IS_GEN_I(hpriv))
1027 1028
		cfg |= (1 << 8);	/* enab config burst size mask */

M
Mark Lord 已提交
1029
	else if (IS_GEN_II(hpriv))
1030 1031 1032
		cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;

	else if (IS_GEN_IIE(hpriv)) {
1033 1034
		cfg |= (1 << 23);	/* do not mask PM field in rx'd FIS */
		cfg |= (1 << 22);	/* enab 4-entry host queue cache */
1035
		cfg |= (1 << 18);	/* enab early completion */
1036
		cfg |= (1 << 17);	/* enab cut-through (dis stor&forwrd) */
1037 1038
	}

1039 1040 1041 1042 1043 1044
	if (want_ncq) {
		cfg |= EDMA_CFG_NCQ;
		pp->pp_flags |=  MV_PP_FLAG_NCQ_EN;
	} else
		pp->pp_flags &= ~MV_PP_FLAG_NCQ_EN;

1045 1046 1047
	writelfl(cfg, port_mmio + EDMA_CFG_OFS);
}

1048 1049 1050 1051
static void mv_port_free_dma_mem(struct ata_port *ap)
{
	struct mv_host_priv *hpriv = ap->host->private_data;
	struct mv_port_priv *pp = ap->private_data;
1052
	int tag;
1053 1054 1055 1056 1057 1058 1059 1060 1061

	if (pp->crqb) {
		dma_pool_free(hpriv->crqb_pool, pp->crqb, pp->crqb_dma);
		pp->crqb = NULL;
	}
	if (pp->crpb) {
		dma_pool_free(hpriv->crpb_pool, pp->crpb, pp->crpb_dma);
		pp->crpb = NULL;
	}
1062 1063 1064 1065 1066 1067 1068 1069 1070 1071 1072 1073
	/*
	 * For GEN_I, there's no NCQ, so we have only a single sg_tbl.
	 * For later hardware, we have one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (pp->sg_tbl[tag]) {
			if (tag == 0 || !IS_GEN_I(hpriv))
				dma_pool_free(hpriv->sg_tbl_pool,
					      pp->sg_tbl[tag],
					      pp->sg_tbl_dma[tag]);
			pp->sg_tbl[tag] = NULL;
		}
1074 1075 1076
	}
}

1077 1078 1079 1080 1081 1082 1083 1084 1085 1086
/**
 *      mv_port_start - Port specific init/start routine.
 *      @ap: ATA channel to manipulate
 *
 *      Allocate and point to DMA memory, init port private memory,
 *      zero indices.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1087 1088
static int mv_port_start(struct ata_port *ap)
{
J
Jeff Garzik 已提交
1089 1090
	struct device *dev = ap->host->dev;
	struct mv_host_priv *hpriv = ap->host->private_data;
1091 1092
	struct mv_port_priv *pp;
	void __iomem *port_mmio = mv_ap_base(ap);
J
Jeff Garzik 已提交
1093
	unsigned long flags;
1094
	int tag;
1095

1096
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1097
	if (!pp)
1098
		return -ENOMEM;
1099
	ap->private_data = pp;
1100

1101 1102 1103 1104
	pp->crqb = dma_pool_alloc(hpriv->crqb_pool, GFP_KERNEL, &pp->crqb_dma);
	if (!pp->crqb)
		return -ENOMEM;
	memset(pp->crqb, 0, MV_CRQB_Q_SZ);
1105

1106 1107 1108 1109
	pp->crpb = dma_pool_alloc(hpriv->crpb_pool, GFP_KERNEL, &pp->crpb_dma);
	if (!pp->crpb)
		goto out_port_free_dma_mem;
	memset(pp->crpb, 0, MV_CRPB_Q_SZ);
1110

1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125
	/*
	 * For GEN_I, there's no NCQ, so we only allocate a single sg_tbl.
	 * For later hardware, we need one unique sg_tbl per NCQ tag.
	 */
	for (tag = 0; tag < MV_MAX_Q_DEPTH; ++tag) {
		if (tag == 0 || !IS_GEN_I(hpriv)) {
			pp->sg_tbl[tag] = dma_pool_alloc(hpriv->sg_tbl_pool,
					      GFP_KERNEL, &pp->sg_tbl_dma[tag]);
			if (!pp->sg_tbl[tag])
				goto out_port_free_dma_mem;
		} else {
			pp->sg_tbl[tag]     = pp->sg_tbl[0];
			pp->sg_tbl_dma[tag] = pp->sg_tbl_dma[0];
		}
	}
1126

J
Jeff Garzik 已提交
1127 1128
	spin_lock_irqsave(&ap->host->lock, flags);

M
Mark Lord 已提交
1129
	mv_edma_cfg(ap, 0);
1130
	mv_set_edma_ptrs(port_mmio, hpriv, pp);
1131

J
Jeff Garzik 已提交
1132 1133
	spin_unlock_irqrestore(&ap->host->lock, flags);

1134 1135 1136 1137 1138
	/* Don't turn on EDMA here...do it before DMA commands only.  Else
	 * we'll be unable to send non-data, PIO, etc due to restricted access
	 * to shadow regs.
	 */
	return 0;
1139 1140 1141 1142

out_port_free_dma_mem:
	mv_port_free_dma_mem(ap);
	return -ENOMEM;
1143 1144
}

1145 1146 1147 1148 1149 1150 1151
/**
 *      mv_port_stop - Port specific cleanup/stop routine.
 *      @ap: ATA channel to manipulate
 *
 *      Stop DMA, cleanup port memory.
 *
 *      LOCKING:
J
Jeff Garzik 已提交
1152
 *      This routine uses the host lock to protect the DMA stop.
1153
 */
1154 1155
static void mv_port_stop(struct ata_port *ap)
{
M
Mark Lord 已提交
1156
	mv_stop_edma(ap);
1157
	mv_port_free_dma_mem(ap);
1158 1159
}

1160 1161 1162 1163 1164 1165 1166 1167 1168
/**
 *      mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
 *      @qc: queued command whose SG list to source from
 *
 *      Populate the SG list and mark the last entry.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1169
static void mv_fill_sg(struct ata_queued_cmd *qc)
1170 1171
{
	struct mv_port_priv *pp = qc->ap->private_data;
1172
	struct scatterlist *sg;
J
Jeff Garzik 已提交
1173
	struct mv_sg *mv_sg, *last_sg = NULL;
T
Tejun Heo 已提交
1174
	unsigned int si;
1175

1176
	mv_sg = pp->sg_tbl[qc->tag];
T
Tejun Heo 已提交
1177
	for_each_sg(qc->sg, sg, qc->n_elem, si) {
1178 1179
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);
1180

1181 1182 1183
		while (sg_len) {
			u32 offset = addr & 0xffff;
			u32 len = sg_len;
1184

1185 1186 1187 1188 1189
			if ((offset + sg_len > 0x10000))
				len = 0x10000 - offset;

			mv_sg->addr = cpu_to_le32(addr & 0xffffffff);
			mv_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
J
Jeff Garzik 已提交
1190
			mv_sg->flags_size = cpu_to_le32(len & 0xffff);
1191 1192 1193 1194

			sg_len -= len;
			addr += len;

J
Jeff Garzik 已提交
1195
			last_sg = mv_sg;
1196 1197
			mv_sg++;
		}
1198
	}
J
Jeff Garzik 已提交
1199 1200 1201

	if (likely(last_sg))
		last_sg->flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
1202 1203
}

1204
static void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
1205
{
M
Mark Lord 已提交
1206
	u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
1207
		(last ? CRQB_CMD_LAST : 0);
M
Mark Lord 已提交
1208
	*cmdw = cpu_to_le16(tmp);
1209 1210
}

1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222
/**
 *      mv_qc_prep - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1223 1224 1225 1226
static void mv_qc_prep(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
M
Mark Lord 已提交
1227
	__le16 *cw;
1228 1229
	struct ata_taskfile *tf;
	u16 flags = 0;
1230
	unsigned in_index;
1231

M
Mark Lord 已提交
1232 1233
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ))
1234
		return;
1235

1236 1237
	/* Fill in command request block
	 */
1238
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1239
		flags |= CRQB_FLAG_READ;
1240
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1241 1242
	flags |= qc->tag << CRQB_TAG_SHIFT;

1243 1244
	/* get current queue index from software */
	in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK;
1245 1246

	pp->crqb[in_index].sg_addr =
1247
		cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
1248
	pp->crqb[in_index].sg_addr_hi =
1249
		cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1250
	pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1251

1252
	cw = &pp->crqb[in_index].ata_cmd[0];
1253 1254 1255 1256 1257 1258 1259
	tf = &qc->tf;

	/* Sadly, the CRQB cannot accomodate all registers--there are
	 * only 11 bytes...so we must pick and choose required
	 * registers based on the command.  So, we drop feature and
	 * hob_feature for [RW] DMA commands, but they are needed for
	 * NCQ.  NCQ will drop hob_nsect.
1260
	 */
1261 1262 1263 1264 1265
	switch (tf->command) {
	case ATA_CMD_READ:
	case ATA_CMD_READ_EXT:
	case ATA_CMD_WRITE:
	case ATA_CMD_WRITE_EXT:
1266
	case ATA_CMD_WRITE_FUA_EXT:
1267 1268 1269 1270
		mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
		break;
	case ATA_CMD_FPDMA_READ:
	case ATA_CMD_FPDMA_WRITE:
1271
		mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293 1294 1295
		mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
		break;
	default:
		/* The only other commands EDMA supports in non-queued and
		 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
		 * of which are defined/used by Linux.  If we get here, this
		 * driver needs work.
		 *
		 * FIXME: modify libata to give qc_prep a return value and
		 * return error here.
		 */
		BUG_ON(tf->command);
		break;
	}
	mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
	mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
	mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
	mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1);	/* last */

1296 1297 1298 1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310 1311 1312 1313 1314 1315 1316 1317 1318
	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
		return;
	mv_fill_sg(qc);
}

/**
 *      mv_qc_prep_iie - Host specific command preparation.
 *      @qc: queued command to prepare
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it handles prep of the CRQB
 *      (command request block), does some sanity checking, and calls
 *      the SG load routine.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_crqb_iie *crqb;
	struct ata_taskfile *tf;
1319
	unsigned in_index;
1320 1321
	u32 flags = 0;

M
Mark Lord 已提交
1322 1323
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ))
1324 1325
		return;

M
Mark Lord 已提交
1326
	/* Fill in Gen IIE command request block */
1327 1328 1329
	if (!(qc->tf.flags & ATA_TFLAG_WRITE))
		flags |= CRQB_FLAG_READ;

1330
	WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
1331
	flags |= qc->tag << CRQB_TAG_SHIFT;
1332
	flags |= qc->tag << CRQB_HOSTQ_SHIFT;
1333

1334 1335
	/* get current queue index from software */
	in_index = pp->req_idx & MV_MAX_Q_DEPTH_MASK;
1336 1337

	crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
1338 1339
	crqb->addr = cpu_to_le32(pp->sg_tbl_dma[qc->tag] & 0xffffffff);
	crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma[qc->tag] >> 16) >> 16);
1340 1341 1342 1343 1344 1345 1346 1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363 1364
	crqb->flags = cpu_to_le32(flags);

	tf = &qc->tf;
	crqb->ata_cmd[0] = cpu_to_le32(
			(tf->command << 16) |
			(tf->feature << 24)
		);
	crqb->ata_cmd[1] = cpu_to_le32(
			(tf->lbal << 0) |
			(tf->lbam << 8) |
			(tf->lbah << 16) |
			(tf->device << 24)
		);
	crqb->ata_cmd[2] = cpu_to_le32(
			(tf->hob_lbal << 0) |
			(tf->hob_lbam << 8) |
			(tf->hob_lbah << 16) |
			(tf->hob_feature << 24)
		);
	crqb->ata_cmd[3] = cpu_to_le32(
			(tf->nsect << 0) |
			(tf->hob_nsect << 8)
		);

	if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1365 1366 1367 1368
		return;
	mv_fill_sg(qc);
}

1369 1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380
/**
 *      mv_qc_issue - Initiate a command to the host
 *      @qc: queued command to start
 *
 *      This routine simply redirects to the general purpose routine
 *      if command is not DMA.  Else, it sanity checks our local
 *      caches of the request producer/consumer indices then enables
 *      DMA and bumps the request producer index.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1381
static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
1382
{
1383 1384 1385
	struct ata_port *ap = qc->ap;
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_port_priv *pp = ap->private_data;
1386
	u32 in_index;
1387

M
Mark Lord 已提交
1388 1389
	if ((qc->tf.protocol != ATA_PROT_DMA) &&
	    (qc->tf.protocol != ATA_PROT_NCQ)) {
M
Mark Lord 已提交
1390 1391
		/*
		 * We're about to send a non-EDMA capable command to the
1392 1393 1394
		 * port.  Turn off EDMA so there won't be problems accessing
		 * shadow block, etc registers.
		 */
M
Mark Lord 已提交
1395
		mv_stop_edma(ap);
T
Tejun Heo 已提交
1396
		return ata_sff_qc_issue(qc);
1397 1398
	}

1399
	mv_start_dma(ap, port_mmio, pp, qc->tf.protocol);
1400 1401

	pp->req_idx++;
1402

1403
	in_index = (pp->req_idx & MV_MAX_Q_DEPTH_MASK) << EDMA_REQ_Q_PTR_SHIFT;
1404 1405

	/* and write the request in pointer to kick the EDMA to life */
1406 1407
	writelfl((pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK) | in_index,
		 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1408 1409 1410 1411

	return 0;
}

1412 1413 1414
/**
 *      mv_err_intr - Handle error interrupts on the port
 *      @ap: ATA channel to manipulate
1415
 *      @reset_allowed: bool: 0 == don't trigger from reset here
1416 1417
 *
 *      In most cases, just clear the interrupt and move on.  However,
M
Mark Lord 已提交
1418 1419 1420 1421
 *      some cases require an eDMA reset, which also performs a COMRESET.
 *      The SERR case requires a clear of pending errors in the SATA
 *      SERROR register.  Finally, if the port disabled DMA,
 *      update our cached copy to match.
1422 1423 1424 1425
 *
 *      LOCKING:
 *      Inherited from caller.
 */
1426
static void mv_err_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
1427 1428
{
	void __iomem *port_mmio = mv_ap_base(ap);
1429 1430 1431 1432 1433
	u32 edma_err_cause, eh_freeze_mask, serr = 0;
	struct mv_port_priv *pp = ap->private_data;
	struct mv_host_priv *hpriv = ap->host->private_data;
	unsigned int edma_enabled = (pp->pp_flags & MV_PP_FLAG_EDMA_EN);
	unsigned int action = 0, err_mask = 0;
T
Tejun Heo 已提交
1434
	struct ata_eh_info *ehi = &ap->link.eh_info;
1435

1436
	ata_ehi_clear_desc(ehi);
1437

1438 1439 1440 1441
	if (!edma_enabled) {
		/* just a guess: do we need to do this? should we
		 * expand this, and do it in all cases?
		 */
1442 1443
		sata_scr_read(&ap->link, SCR_ERROR, &serr);
		sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1444
	}
1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456

	edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	ata_ehi_push_desc(ehi, "edma_err 0x%08x", edma_err_cause);

	/*
	 * all generations share these EDMA error cause bits
	 */

	if (edma_err_cause & EDMA_ERR_DEV)
		err_mask |= AC_ERR_DEV;
	if (edma_err_cause & (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
1457
			EDMA_ERR_CRQB_PAR | EDMA_ERR_CRPB_PAR |
1458 1459
			EDMA_ERR_INTRL_PAR)) {
		err_mask |= AC_ERR_ATA_BUS;
T
Tejun Heo 已提交
1460
		action |= ATA_EH_RESET;
T
Tejun Heo 已提交
1461
		ata_ehi_push_desc(ehi, "parity error");
1462 1463 1464 1465
	}
	if (edma_err_cause & (EDMA_ERR_DEV_DCON | EDMA_ERR_DEV_CON)) {
		ata_ehi_hotplugged(ehi);
		ata_ehi_push_desc(ehi, edma_err_cause & EDMA_ERR_DEV_DCON ?
T
Tejun Heo 已提交
1466
			"dev disconnect" : "dev connect");
T
Tejun Heo 已提交
1467
		action |= ATA_EH_RESET;
1468 1469
	}

1470
	if (IS_GEN_I(hpriv)) {
1471 1472 1473
		eh_freeze_mask = EDMA_EH_FREEZE_5;

		if (edma_err_cause & EDMA_ERR_SELF_DIS_5) {
1474
			pp = ap->private_data;
1475
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
1476
			ata_ehi_push_desc(ehi, "EDMA self-disable");
1477 1478 1479 1480 1481
		}
	} else {
		eh_freeze_mask = EDMA_EH_FREEZE;

		if (edma_err_cause & EDMA_ERR_SELF_DIS) {
1482
			pp = ap->private_data;
1483
			pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
T
Tejun Heo 已提交
1484
			ata_ehi_push_desc(ehi, "EDMA self-disable");
1485 1486 1487
		}

		if (edma_err_cause & EDMA_ERR_SERR) {
1488 1489
			sata_scr_read(&ap->link, SCR_ERROR, &serr);
			sata_scr_write_flush(&ap->link, SCR_ERROR, serr);
1490
			err_mask = AC_ERR_ATA_BUS;
T
Tejun Heo 已提交
1491
			action |= ATA_EH_RESET;
1492
		}
1493
	}
1494 1495

	/* Clear EDMA now that SERR cleanup done */
M
Mark Lord 已提交
1496
	writelfl(~edma_err_cause, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1497

1498 1499
	if (!err_mask) {
		err_mask = AC_ERR_OTHER;
T
Tejun Heo 已提交
1500
		action |= ATA_EH_RESET;
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517 1518 1519 1520 1521 1522 1523 1524 1525 1526 1527
	}

	ehi->serror |= serr;
	ehi->action |= action;

	if (qc)
		qc->err_mask |= err_mask;
	else
		ehi->err_mask |= err_mask;

	if (edma_err_cause & eh_freeze_mask)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
}

static void mv_intr_pio(struct ata_port *ap)
{
	struct ata_queued_cmd *qc;
	u8 ata_status;

	/* ignore spurious intr if drive still BUSY */
	ata_status = readb(ap->ioaddr.status_addr);
	if (unlikely(ata_status & ATA_BUSY))
		return;

	/* get active ATA command */
T
Tejun Heo 已提交
1528
	qc = ata_qc_from_tag(ap, ap->link.active_tag);
1529 1530 1531 1532 1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543 1544 1545 1546 1547 1548 1549 1550 1551 1552 1553
	if (unlikely(!qc))			/* no active tag */
		return;
	if (qc->tf.flags & ATA_TFLAG_POLLING)	/* polling; we don't own qc */
		return;

	/* and finally, complete the ATA command */
	qc->err_mask |= ac_err_mask(ata_status);
	ata_qc_complete(qc);
}

static void mv_intr_edma(struct ata_port *ap)
{
	void __iomem *port_mmio = mv_ap_base(ap);
	struct mv_host_priv *hpriv = ap->host->private_data;
	struct mv_port_priv *pp = ap->private_data;
	struct ata_queued_cmd *qc;
	u32 out_index, in_index;
	bool work_done = false;

	/* get h/w response queue pointer */
	in_index = (readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
			>> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;

	while (1) {
		u16 status;
1554
		unsigned int tag;
1555 1556 1557 1558 1559 1560 1561

		/* get s/w response queue last-read pointer, and compare */
		out_index = pp->resp_idx & MV_MAX_Q_DEPTH_MASK;
		if (in_index == out_index)
			break;

		/* 50xx: get active ATA command */
J
Jeff Garzik 已提交
1562
		if (IS_GEN_I(hpriv))
T
Tejun Heo 已提交
1563
			tag = ap->link.active_tag;
1564

1565 1566 1567
		/* Gen II/IIE: get active ATA command via tag, to enable
		 * support for queueing.  this works transparently for
		 * queued and non-queued modes.
1568
		 */
1569 1570
		else
			tag = le16_to_cpu(pp->crpb[out_index].id) & 0x1f;
1571

1572
		qc = ata_qc_from_tag(ap, tag);
1573

1574 1575 1576
		/* For non-NCQ mode, the lower 8 bits of status
		 * are from EDMA_ERR_IRQ_CAUSE_OFS,
		 * which should be zero if all went well.
1577 1578
		 */
		status = le16_to_cpu(pp->crpb[out_index].flags);
1579
		if ((status & 0xff) && !(pp->pp_flags & MV_PP_FLAG_NCQ_EN)) {
1580 1581 1582 1583 1584 1585 1586 1587 1588 1589 1590
			mv_err_intr(ap, qc);
			return;
		}

		/* and finally, complete the ATA command */
		if (qc) {
			qc->err_mask |=
				ac_err_mask(status >> CRPB_FLAG_STATUS_SHIFT);
			ata_qc_complete(qc);
		}

J
Jeff Garzik 已提交
1591
		/* advance software response queue pointer, to
1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602
		 * indicate (after the loop completes) to hardware
		 * that we have consumed a response queue entry.
		 */
		work_done = true;
		pp->resp_idx++;
	}

	if (work_done)
		writelfl((pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK) |
			 (out_index << EDMA_RSP_Q_PTR_SHIFT),
			 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1603 1604
}

1605 1606
/**
 *      mv_host_intr - Handle all interrupts on the given host controller
J
Jeff Garzik 已提交
1607
 *      @host: host specific structure
1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620
 *      @relevant: port error bits relevant to this host controller
 *      @hc: which host controller we're to look at
 *
 *      Read then write clear the HC interrupt status then walk each
 *      port connected to the HC and see if it needs servicing.  Port
 *      success ints are reported in the HC interrupt status reg, the
 *      port error ints are reported in the higher level main
 *      interrupt status register and thus are passed in via the
 *      'relevant' argument.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
J
Jeff Garzik 已提交
1621
static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc)
1622
{
S
Saeed Bishara 已提交
1623 1624
	struct mv_host_priv *hpriv = host->private_data;
	void __iomem *mmio = hpriv->base;
1625 1626
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 hc_irq_cause;
S
Saeed Bishara 已提交
1627
	int port, port0, last_port;
1628

1629
	if (hc == 0)
1630
		port0 = 0;
1631
	else
1632 1633
		port0 = MV_PORTS_PER_HC;

S
Saeed Bishara 已提交
1634 1635 1636 1637
	if (HAS_PCI(host))
		last_port = port0 + MV_PORTS_PER_HC;
	else
		last_port = port0 + hpriv->n_ports;
1638 1639
	/* we'll need the HC success int register in most cases */
	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1640 1641 1642 1643
	if (!hc_irq_cause)
		return;

	writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
1644 1645

	VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
1646
		hc, relevant, hc_irq_cause);
1647

Y
Yinghai Lu 已提交
1648
	for (port = port0; port < last_port; port++) {
J
Jeff Garzik 已提交
1649
		struct ata_port *ap = host->ports[port];
Y
Yinghai Lu 已提交
1650
		struct mv_port_priv *pp;
1651
		int have_err_bits, hard_port, shift;
J
Jeff Garzik 已提交
1652

1653
		if ((!ap) || (ap->flags & ATA_FLAG_DISABLED))
1654 1655
			continue;

Y
Yinghai Lu 已提交
1656 1657
		pp = ap->private_data;

1658
		shift = port << 1;		/* (port * 2) */
M
Mark Lord 已提交
1659
		if (port >= MV_PORTS_PER_HC)
1660
			shift++;	/* skip bit 8 in the HC Main IRQ reg */
M
Mark Lord 已提交
1661

1662 1663 1664 1665
		have_err_bits = ((PORT0_ERR << shift) & relevant);

		if (unlikely(have_err_bits)) {
			struct ata_queued_cmd *qc;
1666

T
Tejun Heo 已提交
1667
			qc = ata_qc_from_tag(ap, ap->link.active_tag);
1668 1669 1670 1671 1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
			if (qc && (qc->tf.flags & ATA_TFLAG_POLLING))
				continue;

			mv_err_intr(ap, qc);
			continue;
		}

		hard_port = mv_hardport_from_port(port); /* range 0..3 */

		if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
			if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause)
				mv_intr_edma(ap);
		} else {
			if ((DEV_IRQ << hard_port) & hc_irq_cause)
				mv_intr_pio(ap);
1683 1684 1685 1686 1687
		}
	}
	VPRINTK("EXIT\n");
}

1688 1689
static void mv_pci_error(struct ata_host *host, void __iomem *mmio)
{
1690
	struct mv_host_priv *hpriv = host->private_data;
1691 1692 1693 1694 1695 1696
	struct ata_port *ap;
	struct ata_queued_cmd *qc;
	struct ata_eh_info *ehi;
	unsigned int i, err_mask, printed = 0;
	u32 err_cause;

1697
	err_cause = readl(mmio + hpriv->irq_cause_ofs);
1698 1699 1700 1701 1702 1703 1704

	dev_printk(KERN_ERR, host->dev, "PCI ERROR; PCI IRQ cause=0x%08x\n",
		   err_cause);

	DPRINTK("All regs @ PCI error\n");
	mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));

1705
	writelfl(0, mmio + hpriv->irq_cause_ofs);
1706 1707 1708

	for (i = 0; i < host->n_ports; i++) {
		ap = host->ports[i];
1709
		if (!ata_link_offline(&ap->link)) {
T
Tejun Heo 已提交
1710
			ehi = &ap->link.eh_info;
1711 1712 1713 1714 1715
			ata_ehi_clear_desc(ehi);
			if (!printed++)
				ata_ehi_push_desc(ehi,
					"PCI err cause 0x%08x", err_cause);
			err_mask = AC_ERR_HOST_BUS;
T
Tejun Heo 已提交
1716
			ehi->action = ATA_EH_RESET;
T
Tejun Heo 已提交
1717
			qc = ata_qc_from_tag(ap, ap->link.active_tag);
1718 1719 1720 1721 1722 1723 1724 1725 1726 1727
			if (qc)
				qc->err_mask |= err_mask;
			else
				ehi->err_mask |= err_mask;

			ata_port_freeze(ap);
		}
	}
}

1728
/**
1729
 *      mv_interrupt - Main interrupt event handler
1730 1731 1732 1733 1734 1735 1736 1737
 *      @irq: unused
 *      @dev_instance: private data; in this case the host structure
 *
 *      Read the read only register to determine if any host
 *      controllers have pending interrupts.  If so, call lower level
 *      routine to handle.  Also check for PCI errors which are only
 *      reported here.
 *
1738
 *      LOCKING:
J
Jeff Garzik 已提交
1739
 *      This routine holds the host lock while processing pending
1740 1741
 *      interrupts.
 */
1742
static irqreturn_t mv_interrupt(int irq, void *dev_instance)
1743
{
J
Jeff Garzik 已提交
1744
	struct ata_host *host = dev_instance;
S
Saeed Bishara 已提交
1745
	struct mv_host_priv *hpriv = host->private_data;
1746
	unsigned int hc, handled = 0, n_hcs;
S
Saeed Bishara 已提交
1747
	void __iomem *mmio = hpriv->base;
M
Mark Lord 已提交
1748
	u32 irq_stat, irq_mask;
1749

M
Mark Lord 已提交
1750
	/* Note to self: &host->lock == &ap->host->lock == ap->lock */
M
Mark Lord 已提交
1751
	spin_lock(&host->lock);
S
Saeed Bishara 已提交
1752 1753 1754

	irq_stat = readl(hpriv->main_cause_reg_addr);
	irq_mask = readl(hpriv->main_mask_reg_addr);
1755 1756 1757 1758

	/* check the cases where we either have nothing pending or have read
	 * a bogus register value which can indicate HW removal or PCI fault
	 */
M
Mark Lord 已提交
1759 1760
	if (!(irq_stat & irq_mask) || (0xffffffffU == irq_stat))
		goto out_unlock;
1761

J
Jeff Garzik 已提交
1762
	n_hcs = mv_get_hc_count(host->ports[0]->flags);
1763

S
Saeed Bishara 已提交
1764
	if (unlikely((irq_stat & PCI_ERR) && HAS_PCI(host))) {
1765 1766 1767 1768 1769
		mv_pci_error(host, mmio);
		handled = 1;
		goto out_unlock;	/* skip all other HC irq handling */
	}

1770 1771 1772
	for (hc = 0; hc < n_hcs; hc++) {
		u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
		if (relevant) {
J
Jeff Garzik 已提交
1773
			mv_host_intr(host, relevant, hc);
1774
			handled = 1;
1775 1776
		}
	}
1777

1778
out_unlock:
J
Jeff Garzik 已提交
1779
	spin_unlock(&host->lock);
1780 1781 1782 1783

	return IRQ_RETVAL(handled);
}

1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800
static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
{
	unsigned int ofs;

	switch (sc_reg_in) {
	case SCR_STATUS:
	case SCR_ERROR:
	case SCR_CONTROL:
		ofs = sc_reg_in * sizeof(u32);
		break;
	default:
		ofs = 0xffffffffU;
		break;
	}
	return ofs;
}

1801
static int mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in, u32 *val)
1802
{
S
Saeed Bishara 已提交
1803 1804
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *mmio = hpriv->base;
T
Tejun Heo 已提交
1805
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1806 1807
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

1808 1809 1810 1811 1812
	if (ofs != 0xffffffffU) {
		*val = readl(addr + ofs);
		return 0;
	} else
		return -EINVAL;
1813 1814
}

1815
static int mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1816
{
S
Saeed Bishara 已提交
1817 1818
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *mmio = hpriv->base;
T
Tejun Heo 已提交
1819
	void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
1820 1821
	unsigned int ofs = mv5_scr_offset(sc_reg_in);

1822
	if (ofs != 0xffffffffU) {
T
Tejun Heo 已提交
1823
		writelfl(val, addr + ofs);
1824 1825 1826
		return 0;
	} else
		return -EINVAL;
1827 1828
}

S
Saeed Bishara 已提交
1829
static void mv5_reset_bus(struct ata_host *host, void __iomem *mmio)
1830
{
S
Saeed Bishara 已提交
1831
	struct pci_dev *pdev = to_pci_dev(host->dev);
1832 1833
	int early_5080;

1834
	early_5080 = (pdev->device == 0x5080) && (pdev->revision == 0);
1835 1836 1837 1838 1839 1840 1841

	if (!early_5080) {
		u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
		tmp |= (1 << 0);
		writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
	}

S
Saeed Bishara 已提交
1842
	mv_reset_pci_bus(host, mmio);
1843 1844 1845 1846 1847 1848 1849
}

static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	writel(0x0fcfffff, mmio + MV_FLASH_CTL);
}

1850
static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
1851 1852
			   void __iomem *mmio)
{
1853 1854 1855 1856 1857 1858 1859
	void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
	u32 tmp;

	tmp = readl(phy_mmio + MV5_PHY_MODE);

	hpriv->signal[idx].pre = tmp & 0x1800;	/* bits 12:11 */
	hpriv->signal[idx].amps = tmp & 0xe0;	/* bits 7:5 */
J
Jeff Garzik 已提交
1860 1861
}

1862
static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
1863
{
1864 1865 1866 1867 1868 1869 1870 1871 1872
	u32 tmp;

	writel(0, mmio + MV_GPIO_PORT_CTL);

	/* FIXME: handle MV_HP_ERRATA_50XXB2 errata */

	tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
	tmp |= ~(1 << 0);
	writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
J
Jeff Garzik 已提交
1873 1874
}

1875 1876
static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
			   unsigned int port)
1877
{
1878 1879 1880 1881 1882 1883 1884 1885 1886 1887 1888 1889 1890 1891 1892 1893 1894 1895 1896 1897 1898
	void __iomem *phy_mmio = mv5_phy_base(mmio, port);
	const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
	u32 tmp;
	int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);

	if (fix_apm_sq) {
		tmp = readl(phy_mmio + MV5_LT_MODE);
		tmp |= (1 << 19);
		writel(tmp, phy_mmio + MV5_LT_MODE);

		tmp = readl(phy_mmio + MV5_PHY_CTL);
		tmp &= ~0x3;
		tmp |= 0x1;
		writel(tmp, phy_mmio + MV5_PHY_CTL);
	}

	tmp = readl(phy_mmio + MV5_PHY_MODE);
	tmp &= ~mask;
	tmp |= hpriv->signal[port].pre;
	tmp |= hpriv->signal[port].amps;
	writel(tmp, phy_mmio + MV5_PHY_MODE);
1899 1900
}

1901 1902 1903 1904 1905 1906 1907 1908

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
			     unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

M
Mark Lord 已提交
1909 1910 1911 1912 1913
	/*
	 * The datasheet warns against setting ATA_RST when EDMA is active
	 * (but doesn't say what the problem might be).  So we first try
	 * to disable the EDMA engine before doing the ATA_RST operation.
	 */
M
Mark Lord 已提交
1914
	mv_reset_channel(hpriv, mmio, port);
1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925 1926 1927 1928 1929 1930 1931 1932 1933 1934

	ZERO(0x028);	/* command */
	writel(0x11f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);	/* timer */
	ZERO(0x008);	/* irq err cause */
	ZERO(0x00c);	/* irq err mask */
	ZERO(0x010);	/* rq bah */
	ZERO(0x014);	/* rq inp */
	ZERO(0x018);	/* rq outp */
	ZERO(0x01c);	/* respq bah */
	ZERO(0x024);	/* respq outp */
	ZERO(0x020);	/* respq inp */
	ZERO(0x02c);	/* test control */
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
}
#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int hc)
1935
{
1936 1937 1938 1939 1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955 1956 1957 1958 1959 1960 1961 1962 1963 1964
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	u32 tmp;

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);
	ZERO(0x018);

	tmp = readl(hc_mmio + 0x20);
	tmp &= 0x1c1c1c1c;
	tmp |= 0x03030303;
	writel(tmp, hc_mmio + 0x20);
}
#undef ZERO

static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
{
	unsigned int hc, port;

	for (hc = 0; hc < n_hc; hc++) {
		for (port = 0; port < MV_PORTS_PER_HC; port++)
			mv5_reset_hc_port(hpriv, mmio,
					  (hc * MV_PORTS_PER_HC) + port);

		mv5_reset_one_hc(hpriv, mmio, hc);
	}

	return 0;
1965 1966
}

J
Jeff Garzik 已提交
1967 1968
#undef ZERO
#define ZERO(reg) writel(0, mmio + (reg))
S
Saeed Bishara 已提交
1969
static void mv_reset_pci_bus(struct ata_host *host, void __iomem *mmio)
J
Jeff Garzik 已提交
1970
{
1971
	struct mv_host_priv *hpriv = host->private_data;
J
Jeff Garzik 已提交
1972 1973 1974 1975 1976 1977 1978 1979 1980 1981 1982
	u32 tmp;

	tmp = readl(mmio + MV_PCI_MODE);
	tmp &= 0xff00ffff;
	writel(tmp, mmio + MV_PCI_MODE);

	ZERO(MV_PCI_DISC_TIMER);
	ZERO(MV_PCI_MSI_TRIGGER);
	writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
	ZERO(HC_MAIN_IRQ_MASK_OFS);
	ZERO(MV_PCI_SERR_MASK);
1983 1984
	ZERO(hpriv->irq_cause_ofs);
	ZERO(hpriv->irq_mask_ofs);
J
Jeff Garzik 已提交
1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012
	ZERO(MV_PCI_ERR_LOW_ADDRESS);
	ZERO(MV_PCI_ERR_HIGH_ADDRESS);
	ZERO(MV_PCI_ERR_ATTRIBUTE);
	ZERO(MV_PCI_ERR_COMMAND);
}
#undef ZERO

static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
{
	u32 tmp;

	mv5_reset_flash(hpriv, mmio);

	tmp = readl(mmio + MV_GPIO_PORT_CTL);
	tmp &= 0x3;
	tmp |= (1 << 5) | (1 << 6);
	writel(tmp, mmio + MV_GPIO_PORT_CTL);
}

/**
 *      mv6_reset_hc - Perform the 6xxx global soft reset
 *      @mmio: base address of the HBA
 *
 *      This routine only applies to 6xxx parts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2013 2014
static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
			unsigned int n_hc)
J
Jeff Garzik 已提交
2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028
{
	void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
	int i, rc = 0;
	u32 t;

	/* Following procedure defined in PCI "main command and status
	 * register" table.
	 */
	t = readl(reg);
	writel(t | STOP_PCI_MASTER, reg);

	for (i = 0; i < 1000; i++) {
		udelay(1);
		t = readl(reg);
2029
		if (PCI_MASTER_EMPTY & t)
J
Jeff Garzik 已提交
2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067
			break;
	}
	if (!(PCI_MASTER_EMPTY & t)) {
		printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
		rc = 1;
		goto done;
	}

	/* set reset */
	i = 5;
	do {
		writel(t | GLOB_SFT_RST, reg);
		t = readl(reg);
		udelay(1);
	} while (!(GLOB_SFT_RST & t) && (i-- > 0));

	if (!(GLOB_SFT_RST & t)) {
		printk(KERN_ERR DRV_NAME ": can't set global reset\n");
		rc = 1;
		goto done;
	}

	/* clear reset and *reenable the PCI master* (not mentioned in spec) */
	i = 5;
	do {
		writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
		t = readl(reg);
		udelay(1);
	} while ((GLOB_SFT_RST & t) && (i-- > 0));

	if (GLOB_SFT_RST & t) {
		printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
		rc = 1;
	}
done:
	return rc;
}

2068
static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
J
Jeff Garzik 已提交
2069 2070 2071 2072 2073 2074 2075
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

	tmp = readl(mmio + MV_RESET_CFG);
	if ((tmp & (1 << 0)) == 0) {
2076
		hpriv->signal[idx].amps = 0x7 << 8;
J
Jeff Garzik 已提交
2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087
		hpriv->signal[idx].pre = 0x1 << 5;
		return;
	}

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

2088
static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
J
Jeff Garzik 已提交
2089
{
2090
	writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
J
Jeff Garzik 已提交
2091 2092
}

2093
static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
2094
			   unsigned int port)
2095
{
2096 2097
	void __iomem *port_mmio = mv_port_base(mmio, port);

2098
	u32 hp_flags = hpriv->hp_flags;
2099 2100
	int fix_phy_mode2 =
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
2101
	int fix_phy_mode4 =
2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124
		hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
	u32 m2, tmp;

	if (fix_phy_mode2) {
		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~(1 << 16);
		m2 |= (1 << 31);
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);

		m2 = readl(port_mmio + PHY_MODE2);
		m2 &= ~((1 << 16) | (1 << 31));
		writel(m2, port_mmio + PHY_MODE2);

		udelay(200);
	}

	/* who knows what this magic does */
	tmp = readl(port_mmio + PHY_MODE3);
	tmp &= ~0x7F800000;
	tmp |= 0x2A800000;
	writel(tmp, port_mmio + PHY_MODE3);
2125 2126

	if (fix_phy_mode4) {
2127
		u32 m4;
2128 2129

		m4 = readl(port_mmio + PHY_MODE4);
2130 2131

		if (hp_flags & MV_HP_ERRATA_60X1B2)
M
Mark Lord 已提交
2132
			tmp = readl(port_mmio + PHY_MODE3);
2133

M
Mark Lord 已提交
2134
		/* workaround for errata FEr SATA#10 (part 1) */
2135 2136 2137
		m4 = (m4 & ~(1 << 1)) | (1 << 0);

		writel(m4, port_mmio + PHY_MODE4);
2138 2139

		if (hp_flags & MV_HP_ERRATA_60X1B2)
M
Mark Lord 已提交
2140
			writel(tmp, port_mmio + PHY_MODE3);
2141 2142 2143 2144 2145 2146
	}

	/* Revert values of pre-emphasis and signal amps to the saved ones */
	m2 = readl(port_mmio + PHY_MODE2);

	m2 &= ~MV_M2_PREAMP_MASK;
2147 2148
	m2 |= hpriv->signal[port].amps;
	m2 |= hpriv->signal[port].pre;
2149
	m2 &= ~(1 << 16);
2150

2151 2152 2153 2154 2155 2156
	/* according to mvSata 3.6.1, some IIE values are fixed */
	if (IS_GEN_IIE(hpriv)) {
		m2 &= ~0xC30FF01F;
		m2 |= 0x0000900F;
	}

2157 2158 2159
	writel(m2, port_mmio + PHY_MODE2);
}

S
Saeed Bishara 已提交
2160 2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
/* TODO: use the generic LED interface to configure the SATA Presence */
/* & Acitivy LEDs on the board */
static void mv_soc_enable_leds(struct mv_host_priv *hpriv,
				      void __iomem *mmio)
{
	return;
}

static void mv_soc_read_preamp(struct mv_host_priv *hpriv, int idx,
			   void __iomem *mmio)
{
	void __iomem *port_mmio;
	u32 tmp;

	port_mmio = mv_port_base(mmio, idx);
	tmp = readl(port_mmio + PHY_MODE2);

	hpriv->signal[idx].amps = tmp & 0x700;	/* bits 10:8 */
	hpriv->signal[idx].pre = tmp & 0xe0;	/* bits 7:5 */
}

#undef ZERO
#define ZERO(reg) writel(0, port_mmio + (reg))
static void mv_soc_reset_hc_port(struct mv_host_priv *hpriv,
					void __iomem *mmio, unsigned int port)
{
	void __iomem *port_mmio = mv_port_base(mmio, port);

M
Mark Lord 已提交
2188 2189 2190 2191 2192
	/*
	 * The datasheet warns against setting ATA_RST when EDMA is active
	 * (but doesn't say what the problem might be).  So we first try
	 * to disable the EDMA engine before doing the ATA_RST operation.
	 */
M
Mark Lord 已提交
2193
	mv_reset_channel(hpriv, mmio, port);
S
Saeed Bishara 已提交
2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244 2245 2246 2247 2248 2249

	ZERO(0x028);		/* command */
	writel(0x101f, port_mmio + EDMA_CFG_OFS);
	ZERO(0x004);		/* timer */
	ZERO(0x008);		/* irq err cause */
	ZERO(0x00c);		/* irq err mask */
	ZERO(0x010);		/* rq bah */
	ZERO(0x014);		/* rq inp */
	ZERO(0x018);		/* rq outp */
	ZERO(0x01c);		/* respq bah */
	ZERO(0x024);		/* respq outp */
	ZERO(0x020);		/* respq inp */
	ZERO(0x02c);		/* test control */
	writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
}

#undef ZERO

#define ZERO(reg) writel(0, hc_mmio + (reg))
static void mv_soc_reset_one_hc(struct mv_host_priv *hpriv,
				       void __iomem *mmio)
{
	void __iomem *hc_mmio = mv_hc_base(mmio, 0);

	ZERO(0x00c);
	ZERO(0x010);
	ZERO(0x014);

}

#undef ZERO

static int mv_soc_reset_hc(struct mv_host_priv *hpriv,
				  void __iomem *mmio, unsigned int n_hc)
{
	unsigned int port;

	for (port = 0; port < hpriv->n_ports; port++)
		mv_soc_reset_hc_port(hpriv, mmio, port);

	mv_soc_reset_one_hc(hpriv, mmio);

	return 0;
}

static void mv_soc_reset_flash(struct mv_host_priv *hpriv,
				      void __iomem *mmio)
{
	return;
}

static void mv_soc_reset_bus(struct ata_host *host, void __iomem *mmio)
{
	return;
}

M
Mark Lord 已提交
2250 2251 2252 2253 2254 2255 2256 2257 2258 2259
static void mv_setup_ifctl(void __iomem *port_mmio, int want_gen2i)
{
	u32 ifctl = readl(port_mmio + SATA_INTERFACE_CFG);

	ifctl = (ifctl & 0xf7f) | 0x9b1000;	/* from chip spec */
	if (want_gen2i)
		ifctl |= (1 << 7);		/* enable gen2i speed */
	writelfl(ifctl, port_mmio + SATA_INTERFACE_CFG);
}

M
Mark Lord 已提交
2260 2261 2262 2263
/*
 * Caller must ensure that EDMA is not active,
 * by first doing mv_stop_edma() where needed.
 */
M
Mark Lord 已提交
2264
static void mv_reset_channel(struct mv_host_priv *hpriv, void __iomem *mmio,
2265 2266 2267 2268
			     unsigned int port_no)
{
	void __iomem *port_mmio = mv_port_base(mmio, port_no);

M
Mark Lord 已提交
2269
	mv_stop_edma_engine(port_mmio);
2270 2271
	writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);

M
Mark Lord 已提交
2272 2273 2274
	if (!IS_GEN_I(hpriv)) {
		/* Enable 3.0gb/s link speed */
		mv_setup_ifctl(port_mmio, 1);
2275
	}
M
Mark Lord 已提交
2276 2277 2278 2279
	/*
	 * Strobing ATA_RST here causes a hard reset of the SATA transport,
	 * link, and physical layers.  It resets all SATA interface registers
	 * (except for SATA_INTERFACE_CFG), and issues a COMRESET to the dev.
2280
	 */
M
Mark Lord 已提交
2281 2282
	writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);
	udelay(25);	/* allow reset propagation */
2283 2284 2285 2286
	writelfl(0, port_mmio + EDMA_CMD_OFS);

	hpriv->ops->phy_errata(hpriv, mmio, port_no);

2287
	if (IS_GEN_I(hpriv))
2288 2289 2290
		mdelay(1);
}

T
Tejun Heo 已提交
2291
static int mv_hardreset(struct ata_link *link, unsigned int *class,
2292
			unsigned long deadline)
2293
{
T
Tejun Heo 已提交
2294
	struct ata_port *ap = link->ap;
2295
	struct mv_host_priv *hpriv = ap->host->private_data;
M
Mark Lord 已提交
2296
	struct mv_port_priv *pp = ap->private_data;
S
Saeed Bishara 已提交
2297
	void __iomem *mmio = hpriv->base;
M
Mark Lord 已提交
2298 2299 2300
	int rc, attempts = 0, extra = 0;
	u32 sstatus;
	bool online;
2301

M
Mark Lord 已提交
2302
	mv_reset_channel(hpriv, mmio, ap->port_no);
M
Mark Lord 已提交
2303
	pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
2304

M
Mark Lord 已提交
2305 2306
	/* Workaround for errata FEr SATA#10 (part 2) */
	do {
M
Mark Lord 已提交
2307 2308
		const unsigned long *timing =
				sata_ehc_deb_timing(&link->eh_context);
2309

M
Mark Lord 已提交
2310 2311 2312
		rc = sata_link_hardreset(link, timing, deadline + extra,
					 &online, NULL);
		if (rc)
M
Mark Lord 已提交
2313 2314 2315 2316 2317 2318 2319 2320 2321
			return rc;
		sata_scr_read(link, SCR_STATUS, &sstatus);
		if (!IS_GEN_I(hpriv) && ++attempts >= 5 && sstatus == 0x121) {
			/* Force 1.5gb/s link speed and try again */
			mv_setup_ifctl(mv_ap_base(ap), 0);
			if (time_after(jiffies + HZ, deadline))
				extra = HZ; /* only extend it once, max */
		}
	} while (sstatus != 0x0 && sstatus != 0x113 && sstatus != 0x123);
2322

M
Mark Lord 已提交
2323
	return rc;
2324 2325 2326 2327
}

static void mv_eh_freeze(struct ata_port *ap)
{
S
Saeed Bishara 已提交
2328
	struct mv_host_priv *hpriv = ap->host->private_data;
2329 2330 2331 2332 2333 2334 2335 2336 2337 2338 2339 2340 2341
	unsigned int hc = (ap->port_no > 3) ? 1 : 0;
	u32 tmp, mask;
	unsigned int shift;

	/* FIXME: handle coalescing completion events properly */

	shift = ap->port_no * 2;
	if (hc > 0)
		shift++;

	mask = 0x3 << shift;

	/* disable assertion of portN err, done events */
S
Saeed Bishara 已提交
2342 2343
	tmp = readl(hpriv->main_mask_reg_addr);
	writelfl(tmp & ~mask, hpriv->main_mask_reg_addr);
2344 2345 2346 2347
}

static void mv_eh_thaw(struct ata_port *ap)
{
S
Saeed Bishara 已提交
2348 2349
	struct mv_host_priv *hpriv = ap->host->private_data;
	void __iomem *mmio = hpriv->base;
2350 2351 2352 2353 2354 2355 2356 2357 2358 2359 2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375
	unsigned int hc = (ap->port_no > 3) ? 1 : 0;
	void __iomem *hc_mmio = mv_hc_base(mmio, hc);
	void __iomem *port_mmio = mv_ap_base(ap);
	u32 tmp, mask, hc_irq_cause;
	unsigned int shift, hc_port_no = ap->port_no;

	/* FIXME: handle coalescing completion events properly */

	shift = ap->port_no * 2;
	if (hc > 0) {
		shift++;
		hc_port_no -= 4;
	}

	mask = 0x3 << shift;

	/* clear EDMA errors on this port */
	writel(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

	/* clear pending irq events */
	hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
	hc_irq_cause &= ~(1 << hc_port_no);	/* clear CRPB-done */
	hc_irq_cause &= ~(1 << (hc_port_no + 8)); /* clear Device int */
	writel(hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);

	/* enable assertion of portN err, done events */
S
Saeed Bishara 已提交
2376 2377
	tmp = readl(hpriv->main_mask_reg_addr);
	writelfl(tmp | mask, hpriv->main_mask_reg_addr);
2378 2379
}

2380 2381 2382 2383 2384 2385 2386 2387 2388 2389 2390 2391
/**
 *      mv_port_init - Perform some early initialization on a single port.
 *      @port: libata data structure storing shadow register addresses
 *      @port_mmio: base address of the port
 *
 *      Initialize shadow register mmio addresses, clear outstanding
 *      interrupts on the port, and unmask interrupts for the future
 *      start of the port.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2392
static void mv_port_init(struct ata_ioports *port,  void __iomem *port_mmio)
2393
{
T
Tejun Heo 已提交
2394
	void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
2395 2396
	unsigned serr_ofs;

2397
	/* PIO related setup
2398 2399
	 */
	port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
2400
	port->error_addr =
2401 2402 2403 2404 2405 2406
		port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
	port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
	port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
	port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
	port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
	port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
2407
	port->status_addr =
2408 2409 2410 2411 2412
		port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
	/* special case: control/altstatus doesn't have ATA_REG_ address */
	port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;

	/* unused: */
R
Randy Dunlap 已提交
2413
	port->cmd_addr = port->bmdma_addr = port->scr_addr = NULL;
2414

2415 2416 2417 2418 2419
	/* Clear any currently outstanding port interrupt conditions */
	serr_ofs = mv_scr_offset(SCR_ERROR);
	writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
	writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);

M
Mark Lord 已提交
2420 2421
	/* unmask all non-transient EDMA error interrupts */
	writelfl(~EDMA_ERR_IRQ_TRANSIENT, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
2422

2423
	VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
2424 2425 2426
		readl(port_mmio + EDMA_CFG_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
		readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
2427 2428
}

2429
static int mv_chip_id(struct ata_host *host, unsigned int board_idx)
2430
{
2431 2432
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
2433 2434
	u32 hp_flags = hpriv->hp_flags;

2435
	switch (board_idx) {
2436 2437
	case chip_5080:
		hpriv->ops = &mv5xxx_ops;
2438
		hp_flags |= MV_HP_GEN_I;
2439

2440
		switch (pdev->revision) {
2441 2442 2443 2444 2445 2446 2447 2448 2449 2450 2451 2452 2453 2454
		case 0x1:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 50XXB2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		}
		break;

2455 2456
	case chip_504x:
	case chip_508x:
2457
		hpriv->ops = &mv5xxx_ops;
2458
		hp_flags |= MV_HP_GEN_I;
2459

2460
		switch (pdev->revision) {
2461 2462 2463 2464 2465 2466 2467 2468 2469 2470 2471
		case 0x0:
			hp_flags |= MV_HP_ERRATA_50XXB0;
			break;
		case 0x3:
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_50XXB2;
			break;
2472 2473 2474 2475 2476
		}
		break;

	case chip_604x:
	case chip_608x:
2477
		hpriv->ops = &mv6xxx_ops;
2478
		hp_flags |= MV_HP_GEN_II;
2479

2480
		switch (pdev->revision) {
2481 2482 2483 2484 2485
		case 0x7:
			hp_flags |= MV_HP_ERRATA_60X1B2;
			break;
		case 0x9:
			hp_flags |= MV_HP_ERRATA_60X1C0;
2486 2487 2488
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
2489 2490
				   "Applying B2 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1B2;
2491 2492 2493 2494
			break;
		}
		break;

2495
	case chip_7042:
2496
		hp_flags |= MV_HP_PCIE;
2497 2498 2499
		if (pdev->vendor == PCI_VENDOR_ID_TTI &&
		    (pdev->device == 0x2300 || pdev->device == 0x2310))
		{
2500 2501 2502 2503 2504 2505 2506 2507 2508 2509 2510 2511 2512 2513 2514 2515 2516 2517 2518 2519 2520 2521 2522 2523 2524
			/*
			 * Highpoint RocketRAID PCIe 23xx series cards:
			 *
			 * Unconfigured drives are treated as "Legacy"
			 * by the BIOS, and it overwrites sector 8 with
			 * a "Lgcy" metadata block prior to Linux boot.
			 *
			 * Configured drives (RAID or JBOD) leave sector 8
			 * alone, but instead overwrite a high numbered
			 * sector for the RAID metadata.  This sector can
			 * be determined exactly, by truncating the physical
			 * drive capacity to a nice even GB value.
			 *
			 * RAID metadata is at: (dev->n_sectors & ~0xfffff)
			 *
			 * Warn the user, lest they think we're just buggy.
			 */
			printk(KERN_WARNING DRV_NAME ": Highpoint RocketRAID"
				" BIOS CORRUPTS DATA on all attached drives,"
				" regardless of if/how they are configured."
				" BEWARE!\n");
			printk(KERN_WARNING DRV_NAME ": For data safety, do not"
				" use sectors 8-9 on \"Legacy\" drives,"
				" and avoid the final two gigabytes on"
				" all RocketRAID BIOS initialized drives.\n");
2525
		}
2526 2527 2528 2529
	case chip_6042:
		hpriv->ops = &mv6xxx_ops;
		hp_flags |= MV_HP_GEN_IIE;

2530
		switch (pdev->revision) {
2531 2532 2533 2534 2535 2536 2537 2538 2539 2540 2541 2542 2543
		case 0x0:
			hp_flags |= MV_HP_ERRATA_XX42A0;
			break;
		case 0x1:
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		default:
			dev_printk(KERN_WARNING, &pdev->dev,
			   "Applying 60X1C0 workarounds to unknown rev\n");
			hp_flags |= MV_HP_ERRATA_60X1C0;
			break;
		}
		break;
S
Saeed Bishara 已提交
2544 2545 2546 2547
	case chip_soc:
		hpriv->ops = &mv_soc_ops;
		hp_flags |= MV_HP_ERRATA_60X1C0;
		break;
2548

2549
	default:
S
Saeed Bishara 已提交
2550
		dev_printk(KERN_ERR, host->dev,
2551
			   "BUG: invalid board index %u\n", board_idx);
2552 2553 2554 2555
		return 1;
	}

	hpriv->hp_flags = hp_flags;
2556 2557 2558 2559 2560 2561 2562 2563 2564
	if (hp_flags & MV_HP_PCIE) {
		hpriv->irq_cause_ofs	= PCIE_IRQ_CAUSE_OFS;
		hpriv->irq_mask_ofs	= PCIE_IRQ_MASK_OFS;
		hpriv->unmask_all_irqs	= PCIE_UNMASK_ALL_IRQS;
	} else {
		hpriv->irq_cause_ofs	= PCI_IRQ_CAUSE_OFS;
		hpriv->irq_mask_ofs	= PCI_IRQ_MASK_OFS;
		hpriv->unmask_all_irqs	= PCI_UNMASK_ALL_IRQS;
	}
2565 2566 2567 2568

	return 0;
}

2569
/**
2570
 *      mv_init_host - Perform some early initialization of the host.
2571 2572
 *	@host: ATA host to initialize
 *      @board_idx: controller index
2573 2574 2575 2576 2577 2578 2579
 *
 *      If possible, do an early global reset of the host.  Then do
 *      our port init and clear/unmask all/relevant host interrupts.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2580
static int mv_init_host(struct ata_host *host, unsigned int board_idx)
2581 2582
{
	int rc = 0, n_hc, port, hc;
2583
	struct mv_host_priv *hpriv = host->private_data;
S
Saeed Bishara 已提交
2584
	void __iomem *mmio = hpriv->base;
2585

2586
	rc = mv_chip_id(host, board_idx);
2587
	if (rc)
S
Saeed Bishara 已提交
2588 2589 2590 2591 2592 2593 2594 2595 2596 2597 2598 2599 2600 2601
	goto done;

	if (HAS_PCI(host)) {
		hpriv->main_cause_reg_addr = hpriv->base +
		  HC_MAIN_IRQ_CAUSE_OFS;
		hpriv->main_mask_reg_addr = hpriv->base + HC_MAIN_IRQ_MASK_OFS;
	} else {
		hpriv->main_cause_reg_addr = hpriv->base +
		  HC_SOC_MAIN_IRQ_CAUSE_OFS;
		hpriv->main_mask_reg_addr = hpriv->base +
		  HC_SOC_MAIN_IRQ_MASK_OFS;
	}
	/* global interrupt mask */
	writel(0, hpriv->main_mask_reg_addr);
2602

2603
	n_hc = mv_get_hc_count(host->ports[0]->flags);
2604

2605
	for (port = 0; port < host->n_ports; port++)
2606
		hpriv->ops->read_preamp(hpriv, port, mmio);
2607

2608
	rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
2609
	if (rc)
2610 2611
		goto done;

2612
	hpriv->ops->reset_flash(hpriv, mmio);
S
Saeed Bishara 已提交
2613
	hpriv->ops->reset_bus(host, mmio);
2614
	hpriv->ops->enable_leds(hpriv, mmio);
2615

2616
	for (port = 0; port < host->n_ports; port++) {
2617
		struct ata_port *ap = host->ports[port];
2618
		void __iomem *port_mmio = mv_port_base(mmio, port);
2619 2620 2621

		mv_port_init(&ap->ioaddr, port_mmio);

S
Saeed Bishara 已提交
2622
#ifdef CONFIG_PCI
S
Saeed Bishara 已提交
2623 2624 2625 2626 2627
		if (HAS_PCI(host)) {
			unsigned int offset = port_mmio - mmio;
			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, -1, "mmio");
			ata_port_pbar_desc(ap, MV_PRIMARY_BAR, offset, "port");
		}
S
Saeed Bishara 已提交
2628
#endif
2629 2630 2631
	}

	for (hc = 0; hc < n_hc; hc++) {
2632 2633 2634 2635 2636 2637 2638 2639 2640
		void __iomem *hc_mmio = mv_hc_base(mmio, hc);

		VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
			"(before clear)=0x%08x\n", hc,
			readl(hc_mmio + HC_CFG_OFS),
			readl(hc_mmio + HC_IRQ_CAUSE_OFS));

		/* Clear any currently outstanding hc interrupt conditions */
		writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
2641 2642
	}

S
Saeed Bishara 已提交
2643 2644 2645
	if (HAS_PCI(host)) {
		/* Clear any currently outstanding host interrupt conditions */
		writelfl(0, mmio + hpriv->irq_cause_ofs);
2646

S
Saeed Bishara 已提交
2647 2648 2649 2650 2651 2652 2653 2654 2655 2656 2657 2658 2659 2660 2661 2662 2663 2664 2665 2666 2667 2668 2669 2670 2671
		/* and unmask interrupt generation for host regs */
		writelfl(hpriv->unmask_all_irqs, mmio + hpriv->irq_mask_ofs);
		if (IS_GEN_I(hpriv))
			writelfl(~HC_MAIN_MASKED_IRQS_5,
				 hpriv->main_mask_reg_addr);
		else
			writelfl(~HC_MAIN_MASKED_IRQS,
				 hpriv->main_mask_reg_addr);

		VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
			"PCI int cause/mask=0x%08x/0x%08x\n",
			readl(hpriv->main_cause_reg_addr),
			readl(hpriv->main_mask_reg_addr),
			readl(mmio + hpriv->irq_cause_ofs),
			readl(mmio + hpriv->irq_mask_ofs));
	} else {
		writelfl(~HC_MAIN_MASKED_IRQS_SOC,
			 hpriv->main_mask_reg_addr);
		VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x\n",
			readl(hpriv->main_cause_reg_addr),
			readl(hpriv->main_mask_reg_addr));
	}
done:
	return rc;
}
2672

2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692
static int mv_create_dma_pools(struct mv_host_priv *hpriv, struct device *dev)
{
	hpriv->crqb_pool   = dmam_pool_create("crqb_q", dev, MV_CRQB_Q_SZ,
							     MV_CRQB_Q_SZ, 0);
	if (!hpriv->crqb_pool)
		return -ENOMEM;

	hpriv->crpb_pool   = dmam_pool_create("crpb_q", dev, MV_CRPB_Q_SZ,
							     MV_CRPB_Q_SZ, 0);
	if (!hpriv->crpb_pool)
		return -ENOMEM;

	hpriv->sg_tbl_pool = dmam_pool_create("sg_tbl", dev, MV_SG_TBL_SZ,
							     MV_SG_TBL_SZ, 0);
	if (!hpriv->sg_tbl_pool)
		return -ENOMEM;

	return 0;
}

S
Saeed Bishara 已提交
2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710
/**
 *      mv_platform_probe - handle a positive probe of an soc Marvell
 *      host
 *      @pdev: platform device found
 *
 *      LOCKING:
 *      Inherited from caller.
 */
static int mv_platform_probe(struct platform_device *pdev)
{
	static int printed_version;
	const struct mv_sata_platform_data *mv_platform_data;
	const struct ata_port_info *ppi[] =
	    { &mv_port_info[chip_soc], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	struct resource *res;
	int n_ports, rc;
2711

S
Saeed Bishara 已提交
2712 2713
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2714

S
Saeed Bishara 已提交
2715 2716 2717 2718 2719 2720 2721 2722 2723 2724 2725 2726 2727 2728 2729 2730 2731 2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742
	/*
	 * Simple resource validation ..
	 */
	if (unlikely(pdev->num_resources != 2)) {
		dev_err(&pdev->dev, "invalid number of resources\n");
		return -EINVAL;
	}

	/*
	 * Get the register base first
	 */
	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
	if (res == NULL)
		return -EINVAL;

	/* allocate host */
	mv_platform_data = pdev->dev.platform_data;
	n_ports = mv_platform_data->n_ports;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);

	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;
	hpriv->n_ports = n_ports;

	host->iomap = NULL;
2743 2744
	hpriv->base = devm_ioremap(&pdev->dev, res->start,
				   res->end - res->start + 1);
S
Saeed Bishara 已提交
2745 2746
	hpriv->base -= MV_SATAHC0_REG_BASE;

2747 2748 2749 2750
	rc = mv_create_dma_pools(hpriv, &pdev->dev);
	if (rc)
		return rc;

S
Saeed Bishara 已提交
2751 2752 2753 2754 2755 2756 2757 2758 2759 2760 2761 2762 2763 2764 2765 2766 2767 2768 2769 2770 2771 2772 2773 2774 2775 2776 2777 2778
	/* initialize adapter */
	rc = mv_init_host(host, chip_soc);
	if (rc)
		return rc;

	dev_printk(KERN_INFO, &pdev->dev,
		   "slots %u ports %d\n", (unsigned)MV_MAX_Q_DEPTH,
		   host->n_ports);

	return ata_host_activate(host, platform_get_irq(pdev, 0), mv_interrupt,
				 IRQF_SHARED, &mv6_sht);
}

/*
 *
 *      mv_platform_remove    -       unplug a platform interface
 *      @pdev: platform device
 *
 *      A platform bus SATA device has been unplugged. Perform the needed
 *      cleanup. Also called on module unload for any active devices.
 */
static int __devexit mv_platform_remove(struct platform_device *pdev)
{
	struct device *dev = &pdev->dev;
	struct ata_host *host = dev_get_drvdata(dev);

	ata_host_detach(host);
	return 0;
2779 2780
}

S
Saeed Bishara 已提交
2781 2782 2783 2784 2785 2786 2787 2788 2789 2790
static struct platform_driver mv_platform_driver = {
	.probe			= mv_platform_probe,
	.remove			= __devexit_p(mv_platform_remove),
	.driver			= {
				   .name = DRV_NAME,
				   .owner = THIS_MODULE,
				  },
};


S
Saeed Bishara 已提交
2791
#ifdef CONFIG_PCI
S
Saeed Bishara 已提交
2792 2793 2794
static int mv_pci_init_one(struct pci_dev *pdev,
			   const struct pci_device_id *ent);

S
Saeed Bishara 已提交
2795 2796 2797 2798

static struct pci_driver mv_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= mv_pci_tbl,
S
Saeed Bishara 已提交
2799
	.probe			= mv_pci_init_one,
S
Saeed Bishara 已提交
2800 2801 2802 2803 2804 2805 2806 2807 2808 2809 2810 2811 2812 2813 2814 2815 2816 2817 2818 2819 2820 2821 2822 2823 2824 2825 2826 2827 2828 2829 2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841
	.remove			= ata_pci_remove_one,
};

/*
 * module options
 */
static int msi;	      /* Use PCI msi; either zero (off, default) or non-zero */


/* move to PCI layer or libata core? */
static int pci_go_64(struct pci_dev *pdev)
{
	int rc;

	if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
			return rc;
		}
	}

	return rc;
}

2842 2843
/**
 *      mv_print_info - Dump key info to kernel log for perusal.
2844
 *      @host: ATA host to print info about
2845 2846 2847 2848 2849 2850
 *
 *      FIXME: complete this.
 *
 *      LOCKING:
 *      Inherited from caller.
 */
2851
static void mv_print_info(struct ata_host *host)
2852
{
2853 2854
	struct pci_dev *pdev = to_pci_dev(host->dev);
	struct mv_host_priv *hpriv = host->private_data;
2855
	u8 scc;
2856
	const char *scc_s, *gen;
2857 2858 2859 2860 2861 2862 2863 2864 2865 2866

	/* Use this to determine the HW stepping of the chip so we know
	 * what errata to workaround
	 */
	pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
	if (scc == 0)
		scc_s = "SCSI";
	else if (scc == 0x01)
		scc_s = "RAID";
	else
2867 2868 2869 2870 2871 2872 2873 2874 2875 2876
		scc_s = "?";

	if (IS_GEN_I(hpriv))
		gen = "I";
	else if (IS_GEN_II(hpriv))
		gen = "II";
	else if (IS_GEN_IIE(hpriv))
		gen = "IIE";
	else
		gen = "?";
2877

2878
	dev_printk(KERN_INFO, &pdev->dev,
2879 2880
	       "Gen-%s %u slots %u ports %s mode IRQ via %s\n",
	       gen, (unsigned)MV_MAX_Q_DEPTH, host->n_ports,
2881 2882 2883
	       scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
}

2884
/**
S
Saeed Bishara 已提交
2885
 *      mv_pci_init_one - handle a positive probe of a PCI Marvell host
2886 2887 2888 2889 2890 2891
 *      @pdev: PCI device found
 *      @ent: PCI device ID entry for the matched host
 *
 *      LOCKING:
 *      Inherited from caller.
 */
S
Saeed Bishara 已提交
2892 2893
static int mv_pci_init_one(struct pci_dev *pdev,
			   const struct pci_device_id *ent)
2894
{
2895
	static int printed_version;
2896
	unsigned int board_idx = (unsigned int)ent->driver_data;
2897 2898 2899 2900
	const struct ata_port_info *ppi[] = { &mv_port_info[board_idx], NULL };
	struct ata_host *host;
	struct mv_host_priv *hpriv;
	int n_ports, rc;
2901

2902 2903
	if (!printed_version++)
		dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
2904

2905 2906 2907 2908 2909 2910 2911 2912
	/* allocate host */
	n_ports = mv_get_hc_count(ppi[0]->flags) * MV_PORTS_PER_HC;

	host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
	hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
	if (!host || !hpriv)
		return -ENOMEM;
	host->private_data = hpriv;
S
Saeed Bishara 已提交
2913
	hpriv->n_ports = n_ports;
2914 2915

	/* acquire resources */
2916 2917
	rc = pcim_enable_device(pdev);
	if (rc)
2918 2919
		return rc;

T
Tejun Heo 已提交
2920 2921
	rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
	if (rc == -EBUSY)
2922
		pcim_pin_device(pdev);
T
Tejun Heo 已提交
2923
	if (rc)
2924
		return rc;
2925
	host->iomap = pcim_iomap_table(pdev);
S
Saeed Bishara 已提交
2926
	hpriv->base = host->iomap[MV_PRIMARY_BAR];
2927

2928 2929 2930 2931
	rc = pci_go_64(pdev);
	if (rc)
		return rc;

2932 2933 2934 2935
	rc = mv_create_dma_pools(hpriv, &pdev->dev);
	if (rc)
		return rc;

2936
	/* initialize adapter */
2937
	rc = mv_init_host(host, board_idx);
2938 2939
	if (rc)
		return rc;
2940

2941
	/* Enable interrupts */
2942
	if (msi && pci_enable_msi(pdev))
2943
		pci_intx(pdev, 1);
2944

2945
	mv_dump_pci_cfg(pdev, 0x68);
2946
	mv_print_info(host);
2947

2948
	pci_set_master(pdev);
2949
	pci_try_set_mwi(pdev);
2950
	return ata_host_activate(host, pdev->irq, mv_interrupt, IRQF_SHARED,
2951
				 IS_GEN_I(hpriv) ? &mv5_sht : &mv6_sht);
2952
}
S
Saeed Bishara 已提交
2953
#endif
2954

S
Saeed Bishara 已提交
2955 2956 2957
static int mv_platform_probe(struct platform_device *pdev);
static int __devexit mv_platform_remove(struct platform_device *pdev);

2958 2959
static int __init mv_init(void)
{
S
Saeed Bishara 已提交
2960 2961 2962
	int rc = -ENODEV;
#ifdef CONFIG_PCI
	rc = pci_register_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
2963 2964 2965 2966 2967 2968 2969 2970
	if (rc < 0)
		return rc;
#endif
	rc = platform_driver_register(&mv_platform_driver);

#ifdef CONFIG_PCI
	if (rc < 0)
		pci_unregister_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
2971 2972
#endif
	return rc;
2973 2974 2975 2976
}

static void __exit mv_exit(void)
{
S
Saeed Bishara 已提交
2977
#ifdef CONFIG_PCI
2978
	pci_unregister_driver(&mv_pci_driver);
S
Saeed Bishara 已提交
2979
#endif
S
Saeed Bishara 已提交
2980
	platform_driver_unregister(&mv_platform_driver);
2981 2982 2983 2984 2985 2986 2987
}

MODULE_AUTHOR("Brett Russ");
MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
MODULE_VERSION(DRV_VERSION);
M
Mark Lord 已提交
2988
MODULE_ALIAS("platform:" DRV_NAME);
2989

S
Saeed Bishara 已提交
2990
#ifdef CONFIG_PCI
2991 2992
module_param(msi, int, 0444);
MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
S
Saeed Bishara 已提交
2993
#endif
2994

2995 2996
module_init(mv_init);
module_exit(mv_exit);