hw.h 34.9 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#ifndef HW_H
#define HW_H

#include <linux/if_ether.h>
#include <linux/delay.h>
S
Sujith 已提交
22
#include <linux/io.h>
23
#include <linux/firmware.h>
S
Sujith 已提交
24 25 26 27 28 29

#include "mac.h"
#include "ani.h"
#include "eeprom.h"
#include "calib.h"
#include "reg.h"
30
#include "reg_mci.h"
S
Sujith 已提交
31
#include "phy.h"
32
#include "btcoex.h"
33
#include "dynack.h"
S
Sujith 已提交
34

35
#include "../regd.h"
36

S
Sujith 已提交
37
#define ATHEROS_VENDOR_ID	0x168c
38

S
Sujith 已提交
39 40 41 42 43 44
#define AR5416_DEVID_PCI	0x0023
#define AR5416_DEVID_PCIE	0x0024
#define AR9160_DEVID_PCI	0x0027
#define AR9280_DEVID_PCI	0x0029
#define AR9280_DEVID_PCIE	0x002a
#define AR9285_DEVID_PCIE	0x002b
45
#define AR2427_DEVID_PCIE	0x002c
46 47 48
#define AR9287_DEVID_PCI	0x002d
#define AR9287_DEVID_PCIE	0x002e
#define AR9300_DEVID_PCIE	0x0030
49
#define AR9300_DEVID_AR9340	0x0031
50
#define AR9300_DEVID_AR9485_PCIE 0x0032
L
Luis R. Rodriguez 已提交
51
#define AR9300_DEVID_AR9580	0x0033
52
#define AR9300_DEVID_AR9462	0x0034
G
Gabor Juhos 已提交
53
#define AR9300_DEVID_AR9330	0x0035
G
Gabor Juhos 已提交
54
#define AR9300_DEVID_QCA955X	0x0038
55
#define AR9485_DEVID_AR1111	0x0037
56
#define AR9300_DEVID_AR9565     0x0036
57
#define AR9300_DEVID_AR953X     0x003d
M
Miaoqing Pan 已提交
58
#define AR9300_DEVID_QCA956X    0x003f
59

S
Sujith 已提交
60
#define AR5416_AR9100_DEVID	0x000b
61

S
Sujith 已提交
62 63 64 65
#define	AR_SUBVENDOR_ID_NOG	0x0e11
#define AR_SUBVENDOR_ID_NEW_A	0x7065
#define AR5416_MAGIC		0x19641014

66 67 68 69
#define AR9280_COEX2WIRE_SUBSYSID	0x309b
#define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
#define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab

70 71
#define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)

72 73
#define	ATH_DEFAULT_NOISE_FLOOR -95

74
#define ATH9K_RSSI_BAD			-128
75

76 77
#define ATH9K_NUM_CHANNELS	38

S
Sujith 已提交
78
/* Register read/write primitives */
79
#define REG_WRITE(_ah, _reg, _val) \
80
	(_ah)->reg_ops.write((_ah), (_val), (_reg))
81 82

#define REG_READ(_ah, _reg) \
83
	(_ah)->reg_ops.read((_ah), (_reg))
S
Sujith 已提交
84

85
#define REG_READ_MULTI(_ah, _addr, _val, _cnt)		\
86
	(_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
87

88 89 90
#define REG_RMW(_ah, _reg, _set, _clr) \
	(_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))

91 92
#define ENABLE_REGWRITE_BUFFER(_ah)					\
	do {								\
93 94
		if ((_ah)->reg_ops.enable_write_buffer)	\
			(_ah)->reg_ops.enable_write_buffer((_ah)); \
95 96 97 98
	} while (0)

#define REGWRITE_BUFFER_FLUSH(_ah)					\
	do {								\
99 100
		if ((_ah)->reg_ops.write_flush)		\
			(_ah)->reg_ops.write_flush((_ah));	\
101 102
	} while (0)

103 104 105 106 107 108 109 110 111 112 113 114
#define ENABLE_REG_RMW_BUFFER(_ah)					\
	do {								\
		if ((_ah)->reg_ops.enable_rmw_buffer)	\
			(_ah)->reg_ops.enable_rmw_buffer((_ah)); \
	} while (0)

#define REG_RMW_BUFFER_FLUSH(_ah)					\
	do {								\
		if ((_ah)->reg_ops.rmw_flush)		\
			(_ah)->reg_ops.rmw_flush((_ah));	\
	} while (0)

115 116
#define PR_EEP(_s, _val)						\
	do {								\
117 118
		len += scnprintf(buf + len, size - len, "%20s : %10d\n",\
				 _s, (_val));				\
119 120
	} while (0)

S
Sujith 已提交
121 122 123
#define SM(_v, _f)  (((_v) << _f##_S) & _f)
#define MS(_v, _f)  (((_v) & _f) >> _f##_S)
#define REG_RMW_FIELD(_a, _r, _f, _v) \
124
	REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
125 126
#define REG_READ_FIELD(_a, _r, _f) \
	(((REG_READ(_a, _r) & _f) >> _f##_S))
S
Sujith 已提交
127
#define REG_SET_BIT(_a, _r, _f) \
128
	REG_RMW(_a, _r, (_f), 0)
S
Sujith 已提交
129
#define REG_CLR_BIT(_a, _r, _f) \
130
	REG_RMW(_a, _r, 0, (_f))
131

132 133 134 135 136
#define DO_DELAY(x) do {					\
		if (((++(x) % 64) == 0) &&			\
		    (ath9k_hw_common(ah)->bus_ops->ath_bus_type	\
			!= ATH_USB))				\
			udelay(1);				\
S
Sujith 已提交
137
	} while (0)
138

139 140
#define REG_WRITE_ARRAY(iniarray, column, regWr) \
	ath9k_hw_write_array(ah, iniarray, column, &(regWr))
141 142
#define REG_READ_ARRAY(ah, array, size) \
	ath9k_hw_read_array(ah, array, size)
143

S
Sujith 已提交
144 145 146 147
#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
148
#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
S
Sujith 已提交
149 150
#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
151 152 153 154 155 156 157 158 159 160
#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA      0x16
#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK       0x17
#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA        0x18
#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK         0x19
#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX           0x14
#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX           0x13
#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX           9
#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX           8
#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE      0x1d
#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA        0x1e
161

S
Sujith 已提交
162 163
#define AR_GPIOD_MASK               0x00001FFF
#define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
164

S
Sujith 已提交
165
#define BASE_ACTIVATE_DELAY         100
166
#define RTC_PLL_SETTLE_DELAY        (AR_SREV_9340(ah) ? 1000 : 100)
S
Sujith 已提交
167 168
#define COEF_SCALE_S                24
#define HT40_CHANNEL_CENTER_SHIFT   10
169

S
Sujith 已提交
170 171 172 173 174 175 176
#define ATH9K_ANTENNA0_CHAINMASK    0x1
#define ATH9K_ANTENNA1_CHAINMASK    0x2

#define ATH9K_NUM_DMA_DEBUG_REGS    8
#define ATH9K_NUM_QUEUES            10

#define MAX_RATE_POWER              63
S
Sujith 已提交
177
#define AH_WAIT_TIMEOUT             100000 /* (us) */
178
#define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
S
Sujith 已提交
179 180
#define AH_TIME_QUANTUM             10
#define AR_KEYTABLE_SIZE            128
S
Sujith 已提交
181
#define POWER_UP_TIME               10000
S
Sujith 已提交
182
#define SPUR_RSSI_THRESH            40
183 184
#define UPPER_5G_SUB_BAND_START		5700
#define MID_5G_SUB_BAND_START		5400
S
Sujith 已提交
185 186 187 188

#define CAB_TIMEOUT_VAL             10
#define BEACON_TIMEOUT_VAL          10
#define MIN_BEACON_TIMEOUT_VAL      1
189
#define SLEEP_SLOP                  TU_TO_USEC(3)
S
Sujith 已提交
190 191 192 193 194 195 196

#define INIT_CONFIG_STATUS          0x00000000
#define INIT_RSSI_THR               0x00000700
#define INIT_BCON_CNTRL_REG         0x00000000

#define TU_TO_USEC(_tu)             ((_tu) << 10)

197 198 199
#define ATH9K_HW_RX_HP_QDEPTH	16
#define ATH9K_HW_RX_LP_QDEPTH	128

200 201 202
#define PAPRD_GAIN_TABLE_ENTRIES	32
#define PAPRD_TABLE_SZ			24
#define PAPRD_IDEAL_AGC2_PWR_RANGE	0xe0
203

204 205 206 207 208 209 210 211 212 213 214 215 216
/*
 * Wake on Wireless
 */

/* Keep Alive Frame */
#define KAL_FRAME_LEN		28
#define KAL_FRAME_TYPE		0x2	/* data frame */
#define KAL_FRAME_SUB_TYPE	0x4	/* null data frame */
#define KAL_DURATION_ID		0x3d
#define KAL_NUM_DATA_WORDS	6
#define KAL_NUM_DESC_WORDS	12
#define KAL_ANTENNA_MODE	1
#define KAL_TO_DS		1
217
#define KAL_DELAY		4	/* delay of 4ms between 2 KAL frames */
218 219 220 221
#define KAL_TIMEOUT		900

#define MAX_PATTERN_SIZE		256
#define MAX_PATTERN_MASK_SIZE		32
222 223
#define MAX_NUM_PATTERN			16
#define MAX_NUM_PATTERN_LEGACY		8
224 225 226 227 228 229 230 231 232 233 234 235
#define MAX_NUM_USER_PATTERN		6 /*  deducting the disassociate and
					      deauthenticate packets */

/*
 * WoW trigger mapping to hardware code
 */

#define AH_WOW_USER_PATTERN_EN		BIT(0)
#define AH_WOW_MAGIC_PATTERN_EN		BIT(1)
#define AH_WOW_LINK_CHANGE		BIT(2)
#define AH_WOW_BEACON_MISS		BIT(3)

236
enum ath_hw_txq_subtype {
F
Felix Fietkau 已提交
237 238
	ATH_TXQ_AC_BK = 0,
	ATH_TXQ_AC_BE = 1,
239 240 241 242
	ATH_TXQ_AC_VI = 2,
	ATH_TXQ_AC_VO = 3,
};

243 244 245 246 247 248 249
enum ath_ini_subsys {
	ATH_INI_PRE = 0,
	ATH_INI_CORE,
	ATH_INI_POST,
	ATH_INI_NUM_SPLIT,
};

S
Sujith 已提交
250
enum ath9k_hw_caps {
251 252
	ATH9K_HW_CAP_HT                         = BIT(0),
	ATH9K_HW_CAP_RFSILENT                   = BIT(1),
253 254 255 256 257 258 259 260 261 262 263
	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(2),
	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(3),
	ATH9K_HW_CAP_EDMA			= BIT(4),
	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(5),
	ATH9K_HW_CAP_LDPC			= BIT(6),
	ATH9K_HW_CAP_FASTCLOCK			= BIT(7),
	ATH9K_HW_CAP_SGI_20			= BIT(8),
	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(10),
	ATH9K_HW_CAP_2GHZ			= BIT(11),
	ATH9K_HW_CAP_5GHZ			= BIT(12),
	ATH9K_HW_CAP_APM			= BIT(13),
264
#ifdef CONFIG_ATH9K_PCOEM
265 266
	ATH9K_HW_CAP_RTT			= BIT(14),
	ATH9K_HW_CAP_MCI			= BIT(15),
267 268 269 270 271 272 273 274 275
	ATH9K_HW_CAP_BT_ANT_DIV			= BIT(17),
#else
	ATH9K_HW_CAP_RTT			= 0,
	ATH9K_HW_CAP_MCI			= 0,
	ATH9K_HW_CAP_BT_ANT_DIV			= 0,
#endif
	ATH9K_HW_CAP_DFS			= BIT(18),
	ATH9K_HW_CAP_PAPRD			= BIT(19),
	ATH9K_HW_CAP_FCC_BAND_SWITCH		= BIT(20),
S
Sujith 已提交
276
};
277

278 279 280 281 282 283 284 285 286 287 288
/*
 * WoW device capabilities
 * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
 * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
 * an exact user defined pattern or de-authentication/disassoc pattern.
 * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
 * bytes of the pattern for user defined pattern, de-authentication and
 * disassociation patterns for all types of possible frames recieved
 * of those types.
 */

289 290
struct ath9k_hw_wow {
	u32 wow_event_mask;
291
	u32 wow_event_mask2;
292
	u8 max_patterns;
293 294
};

S
Sujith 已提交
295 296 297 298 299
struct ath9k_hw_capabilities {
	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
	u16 rts_aggr_limit;
	u8 tx_chainmask;
	u8 rx_chainmask;
300
	u8 chip_chainmask;
301 302
	u8 max_txchains;
	u8 max_rxchains;
S
Sujith 已提交
303
	u8 num_gpio_pins;
304 305 306
	u8 rx_hp_qdepth;
	u8 rx_lp_qdepth;
	u8 rx_status_len;
307
	u8 tx_desc_len;
308
	u8 txs_len;
S
Sujith 已提交
309
};
310

311 312 313 314 315 316 317 318 319 320 321 322 323 324 325
#define AR_NO_SPUR      	0x8000
#define AR_BASE_FREQ_2GHZ   	2300
#define AR_BASE_FREQ_5GHZ   	4900
#define AR_SPUR_FEEQ_BOUND_HT40 19
#define AR_SPUR_FEEQ_BOUND_HT20 10

enum ath9k_hw_hang_checks {
	HW_BB_WATCHDOG            = BIT(0),
	HW_PHYRESTART_CLC_WAR     = BIT(1),
	HW_BB_RIFS_HANG           = BIT(2),
	HW_BB_DFS_HANG            = BIT(3),
	HW_BB_RX_CLEAR_STUCK_HANG = BIT(4),
	HW_MAC_HANG               = BIT(5),
};

326 327 328 329 330 331
#define AR_PCIE_PLL_PWRSAVE_CONTROL BIT(0)
#define AR_PCIE_PLL_PWRSAVE_ON_D3   BIT(1)
#define AR_PCIE_PLL_PWRSAVE_ON_D0   BIT(2)
#define AR_PCIE_CDR_PWRSAVE_ON_D3   BIT(3)
#define AR_PCIE_CDR_PWRSAVE_ON_D0   BIT(4)

S
Sujith 已提交
332 333 334
struct ath9k_ops_config {
	int dma_beacon_response_time;
	int sw_beacon_response_time;
335
	u32 cwm_ignore_extcca;
S
Sujith 已提交
336 337 338 339 340 341
	u32 pcie_waen;
	u8 analog_shiftreg;
	u32 ofdm_trig_low;
	u32 ofdm_trig_high;
	u32 cck_trig_high;
	u32 cck_trig_low;
342
	u32 enable_paprd;
S
Sujith 已提交
343
	int serialize_regmode;
S
Sujith 已提交
344
	bool rx_intr_mitigation;
345
	bool tx_intr_mitigation;
346
	u8 max_txtrig_level;
347
	u16 ani_poll_interval; /* ANI poll interval in ms */
348
	u16 hw_hang_checks;
349 350
	u16 rimt_first;
	u16 rimt_last;
351 352

	/* Platform specific config */
S
Sujith Manoharan 已提交
353
	u32 aspm_l1_fix;
354
	u32 xlna_gpio;
355
	u32 ant_ctrl_comm2g_switch_enable;
356
	bool xatten_margin_cfg;
357
	bool alt_mingainidx;
358
	u8 pll_pwrsave;
359
	bool tx_gain_buffalo;
S
Sujith Manoharan 已提交
360
	bool led_active_high;
S
Sujith 已提交
361
};
362

S
Sujith 已提交
363 364 365
enum ath9k_int {
	ATH9K_INT_RX = 0x00000001,
	ATH9K_INT_RXDESC = 0x00000002,
F
Felix Fietkau 已提交
366 367
	ATH9K_INT_RXHP = 0x00000001,
	ATH9K_INT_RXLP = 0x00000002,
S
Sujith 已提交
368 369 370 371 372 373
	ATH9K_INT_RXNOFRM = 0x00000008,
	ATH9K_INT_RXEOL = 0x00000010,
	ATH9K_INT_RXORN = 0x00000020,
	ATH9K_INT_TX = 0x00000040,
	ATH9K_INT_TXDESC = 0x00000080,
	ATH9K_INT_TIM_TIMER = 0x00000100,
374
	ATH9K_INT_MCI = 0x00000200,
375
	ATH9K_INT_BB_WATCHDOG = 0x00000400,
S
Sujith 已提交
376 377 378 379 380 381 382 383 384 385 386 387
	ATH9K_INT_TXURN = 0x00000800,
	ATH9K_INT_MIB = 0x00001000,
	ATH9K_INT_RXPHY = 0x00004000,
	ATH9K_INT_RXKCM = 0x00008000,
	ATH9K_INT_SWBA = 0x00010000,
	ATH9K_INT_BMISS = 0x00040000,
	ATH9K_INT_BNR = 0x00100000,
	ATH9K_INT_TIM = 0x00200000,
	ATH9K_INT_DTIM = 0x00400000,
	ATH9K_INT_DTIMSYNC = 0x00800000,
	ATH9K_INT_GPIO = 0x01000000,
	ATH9K_INT_CABEND = 0x02000000,
388
	ATH9K_INT_TSFOOR = 0x04000000,
389
	ATH9K_INT_GENTIMER = 0x08000000,
S
Sujith 已提交
390 391 392 393 394 395 396
	ATH9K_INT_CST = 0x10000000,
	ATH9K_INT_GTT = 0x20000000,
	ATH9K_INT_FATAL = 0x40000000,
	ATH9K_INT_GLOBAL = 0x80000000,
	ATH9K_INT_BMISC = ATH9K_INT_TIM |
		ATH9K_INT_DTIM |
		ATH9K_INT_DTIMSYNC |
397
		ATH9K_INT_TSFOOR |
S
Sujith 已提交
398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
		ATH9K_INT_CABEND,
	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
		ATH9K_INT_RXDESC |
		ATH9K_INT_RXEOL |
		ATH9K_INT_RXORN |
		ATH9K_INT_TXURN |
		ATH9K_INT_TXDESC |
		ATH9K_INT_MIB |
		ATH9K_INT_RXPHY |
		ATH9K_INT_RXKCM |
		ATH9K_INT_SWBA |
		ATH9K_INT_BMISS |
		ATH9K_INT_GPIO,
	ATH9K_INT_NOCARD = 0xffffffff
};
413

414
#define MAX_RTT_TABLE_ENTRY     6
415
#define MAX_IQCAL_MEASUREMENT	8
416
#define MAX_CL_TAB_ENTRY	16
417
#define CL_TAB_ENTRY(reg_base)	(reg_base + (4 * j))
418

419 420 421 422 423 424 425 426
enum ath9k_cal_flags {
	RTT_DONE,
	PAPRD_PACKET_SENT,
	PAPRD_DONE,
	NFCAL_PENDING,
	NFCAL_INTF,
	TXIQCAL_DONE,
	TXCLCAL_DONE,
427
	SW_PKDET_DONE,
428 429
};

430
struct ath9k_hw_cal_data {
S
Sujith 已提交
431
	u16 channel;
F
Felix Fietkau 已提交
432
	u16 channelFlags;
433
	unsigned long cal_flags;
S
Sujith 已提交
434 435 436
	int32_t CalValid;
	int8_t iCoff;
	int8_t qCoff;
437
	u8 caldac[2];
438 439
	u16 small_signal_gain[AR9300_MAX_CHAINS];
	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
440 441
	u32 num_measures[AR9300_MAX_CHAINS];
	int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
442
	u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
S
Sujith Manoharan 已提交
443
	u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
444 445 446 447 448 449
	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
};

struct ath9k_channel {
	struct ieee80211_channel *chan;
	u16 channel;
F
Felix Fietkau 已提交
450
	u16 channelFlags;
451
	s16 noisefloor;
S
Sujith 已提交
452
};
453

F
Felix Fietkau 已提交
454 455 456 457 458 459 460 461 462 463 464 465
#define CHANNEL_5GHZ		BIT(0)
#define CHANNEL_HALF		BIT(1)
#define CHANNEL_QUARTER		BIT(2)
#define CHANNEL_HT		BIT(3)
#define CHANNEL_HT40PLUS	BIT(4)
#define CHANNEL_HT40MINUS	BIT(5)

#define IS_CHAN_5GHZ(_c) (!!((_c)->channelFlags & CHANNEL_5GHZ))
#define IS_CHAN_2GHZ(_c) (!IS_CHAN_5GHZ(_c))

#define IS_CHAN_HALF_RATE(_c) (!!((_c)->channelFlags & CHANNEL_HALF))
#define IS_CHAN_QUARTER_RATE(_c) (!!((_c)->channelFlags & CHANNEL_QUARTER))
466
#define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
F
Felix Fietkau 已提交
467 468 469 470 471 472 473 474 475 476 477
	(IS_CHAN_5GHZ(_c) && ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))

#define IS_CHAN_HT(_c) ((_c)->channelFlags & CHANNEL_HT)

#define IS_CHAN_HT20(_c) (IS_CHAN_HT(_c) && !IS_CHAN_HT40(_c))

#define IS_CHAN_HT40(_c) \
	(!!((_c)->channelFlags & (CHANNEL_HT40PLUS | CHANNEL_HT40MINUS)))

#define IS_CHAN_HT40PLUS(_c) ((_c)->channelFlags & CHANNEL_HT40PLUS)
#define IS_CHAN_HT40MINUS(_c) ((_c)->channelFlags & CHANNEL_HT40MINUS)
S
Sujith 已提交
478 479 480 481 482 483 484

enum ath9k_power_mode {
	ATH9K_PM_AWAKE = 0,
	ATH9K_PM_FULL_SLEEP,
	ATH9K_PM_NETWORK_SLEEP,
	ATH9K_PM_UNDEFINED
};
485

S
Sujith 已提交
486 487 488 489 490
enum ser_reg_mode {
	SER_REG_MODE_OFF = 0,
	SER_REG_MODE_ON = 1,
	SER_REG_MODE_AUTO = 2,
};
491

492 493 494 495 496 497
enum ath9k_rx_qtype {
	ATH9K_RX_QUEUE_HP,
	ATH9K_RX_QUEUE_LP,
	ATH9K_RX_QUEUE_MAX,
};

S
Sujith 已提交
498 499 500 501
struct ath9k_beacon_state {
	u32 bs_nexttbtt;
	u32 bs_nextdtim;
	u32 bs_intval;
502
#define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
S
Sujith 已提交
503 504 505
	u32 bs_dtimperiod;
	u16 bs_bmissthreshold;
	u32 bs_sleepduration;
506
	u32 bs_tsfoor_threshold;
S
Sujith 已提交
507
};
508

S
Sujith 已提交
509 510 511 512 513
struct chan_centers {
	u16 synth_center;
	u16 ctl_center;
	u16 ext_center;
};
514

S
Sujith 已提交
515 516 517 518 519
enum {
	ATH9K_RESET_POWER_ON,
	ATH9K_RESET_WARM,
	ATH9K_RESET_COLD,
};
520

521 522 523 524 525 526 527 528 529
struct ath9k_hw_version {
	u32 magic;
	u16 devid;
	u16 subvendorid;
	u32 macVersion;
	u16 macRev;
	u16 phyRev;
	u16 analog5GhzRev;
	u16 analog2GhzRev;
530
	enum ath_usb_dev usbdev;
531
};
S
Sujith 已提交
532

533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554
/* Generic TSF timer definitions */

#define ATH_MAX_GEN_TIMER	16

#define AR_GENTMR_BIT(_index)	(1 << (_index))

struct ath_gen_timer_configuration {
	u32 next_addr;
	u32 period_addr;
	u32 mode_addr;
	u32 mode_mask;
};

struct ath_gen_timer {
	void (*trigger)(void *arg);
	void (*overflow)(void *arg);
	void *arg;
	u8 index;
};

struct ath_gen_timer_table {
	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
555
	u16 timer_mask;
556
	bool tsf2_enabled;
557 558
};

559 560 561 562
struct ath_hw_antcomb_conf {
	u8 main_lna_conf;
	u8 alt_lna_conf;
	u8 fast_div_bias;
563 564 565
	u8 main_gaintb;
	u8 alt_gaintb;
	int lna1_lna2_delta;
566
	int lna1_lna2_switch_delta;
567
	u8 div_group;
568 569
};

570 571 572 573 574 575 576 577 578 579 580 581 582 583 584 585 586 587 588 589 590 591 592 593 594 595 596 597 598 599 600 601 602 603
/**
 * struct ath_hw_radar_conf - radar detection initialization parameters
 *
 * @pulse_inband: threshold for checking the ratio of in-band power
 *	to total power for short radar pulses (half dB steps)
 * @pulse_inband_step: threshold for checking an in-band power to total
 *	power ratio increase for short radar pulses (half dB steps)
 * @pulse_height: threshold for detecting the beginning of a short
 *	radar pulse (dB step)
 * @pulse_rssi: threshold for detecting if a short radar pulse is
 *	gone (dB step)
 * @pulse_maxlen: maximum pulse length (0.8 us steps)
 *
 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
 * @radar_inband: threshold for checking the ratio of in-band power
 *	to total power for long radar pulses (half dB steps)
 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
 *
 * @ext_channel: enable extension channel radar detection
 */
struct ath_hw_radar_conf {
	unsigned int pulse_inband;
	unsigned int pulse_inband_step;
	unsigned int pulse_height;
	unsigned int pulse_rssi;
	unsigned int pulse_maxlen;

	unsigned int radar_rssi;
	unsigned int radar_inband;
	int fir_power;

	bool ext_channel;
};

604 605 606 607 608 609
/**
 * struct ath_hw_private_ops - callbacks used internally by hardware code
 *
 * This structure contains private callbacks designed to only be used internally
 * by the hardware core.
 *
610 611 612
 * @init_cal_settings: setup types of calibrations supported
 * @init_cal: starts actual calibration
 *
613
 * @init_mode_gain_regs: Initialize TX/RX gain registers
614 615 616 617
 *
 * @rf_set_freq: change frequency
 * @spur_mitigate_freq: spur mitigation
 * @set_rf_regs:
618 619
 * @compute_pll_control: compute the PLL control value to use for
 *	AR_RTC_PLL_CONTROL for a given channel
620 621
 * @setup_calibration: set up calibration
 * @iscal_supported: used to query if a type of calibration is supported
622
 *
623 624
 * @ani_cache_ini_regs: cache the values for ANI from the initial
 *	register settings through the register initialization.
625 626
 */
struct ath_hw_private_ops {
627
	void (*init_hang_checks)(struct ath_hw *ah);
628 629 630
	bool (*detect_mac_hang)(struct ath_hw *ah);
	bool (*detect_bb_hang)(struct ath_hw *ah);

631
	/* Calibration ops */
632
	void (*init_cal_settings)(struct ath_hw *ah);
633 634
	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);

635
	void (*init_mode_gain_regs)(struct ath_hw *ah);
636 637
	void (*setup_calibration)(struct ath_hw *ah,
				  struct ath9k_cal_list *currCal);
638 639 640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657

	/* PHY ops */
	int (*rf_set_freq)(struct ath_hw *ah,
			   struct ath9k_channel *chan);
	void (*spur_mitigate_freq)(struct ath_hw *ah,
				   struct ath9k_channel *chan);
	bool (*set_rf_regs)(struct ath_hw *ah,
			    struct ath9k_channel *chan,
			    u16 modesIndex);
	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
	void (*init_bb)(struct ath_hw *ah,
			struct ath9k_channel *chan);
	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
	void (*olc_init)(struct ath_hw *ah);
	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
	void (*mark_phy_inactive)(struct ath_hw *ah);
	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
	bool (*rfbus_req)(struct ath_hw *ah);
	void (*rfbus_done)(struct ath_hw *ah);
	void (*restore_chainmask)(struct ath_hw *ah);
658 659
	u32 (*compute_pll_control)(struct ath_hw *ah,
				   struct ath9k_channel *chan);
660 661
	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
			    int param);
662
	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
663 664
	void (*set_radar_params)(struct ath_hw *ah,
				 struct ath_hw_radar_conf *conf);
665 666
	int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
				u8 *ini_reloaded);
667 668

	/* ANI */
669
	void (*ani_cache_ini_regs)(struct ath_hw *ah);
670 671 672 673

#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
	bool (*is_aic_enabled)(struct ath_hw *ah);
#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
674 675
};

676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703 704 705 706
/**
 * struct ath_spec_scan - parameters for Atheros spectral scan
 *
 * @enabled: enable/disable spectral scan
 * @short_repeat: controls whether the chip is in spectral scan mode
 *		  for 4 usec (enabled) or 204 usec (disabled)
 * @count: number of scan results requested. There are special meanings
 *	   in some chip revisions:
 *	   AR92xx: highest bit set (>=128) for endless mode
 *		   (spectral scan won't stopped until explicitly disabled)
 *	   AR9300 and newer: 0 for endless mode
 * @endless: true if endless mode is intended. Otherwise, count value is
 *           corrected to the next possible value.
 * @period: time duration between successive spectral scan entry points
 *	    (period*256*Tclk). Tclk = ath_common->clockrate
 * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS
 *
 * Note: Tclk = 40MHz or 44MHz depending upon operating mode.
 *	 Typically it's 44MHz in 2/5GHz on later chips, but there's
 *	 a "fast clock" check for this in 5GHz.
 *
 */
struct ath_spec_scan {
	bool enabled;
	bool short_repeat;
	bool endless;
	u8 count;
	u8 period;
	u8 fft_period;
};

707 708 709 710 711 712 713
/**
 * struct ath_hw_ops - callbacks used by hardware code and driver code
 *
 * This structure contains callbacks designed to to be used internally by
 * hardware code and also by the lower level driver.
 *
 * @config_pci_powersave:
714
 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
715 716 717 718
 *
 * @spectral_scan_config: set parameters for spectral scan and enable/disable it
 * @spectral_scan_trigger: trigger a spectral scan run
 * @spectral_scan_wait: wait for a spectral scan run to finish
719 720 721
 */
struct ath_hw_ops {
	void (*config_pci_powersave)(struct ath_hw *ah,
722
				     bool power_off);
723
	void (*rx_enable)(struct ath_hw *ah);
724
	void (*set_desc_link)(void *ds, u32 link);
725 726
	int (*calibrate)(struct ath_hw *ah, struct ath9k_channel *chan,
			 u8 rxchainmask, bool longcal);
727 728
	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked,
			u32 *sync_cause_p);
729 730
	void (*set_txdesc)(struct ath_hw *ah, void *ds,
			   struct ath_tx_info *i);
731 732
	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
			   struct ath_tx_status *ts);
733
	int (*get_duration)(struct ath_hw *ah, const void *ds, int index);
734 735 736 737
	void (*antdiv_comb_conf_get)(struct ath_hw *ah,
			struct ath_hw_antcomb_conf *antconf);
	void (*antdiv_comb_conf_set)(struct ath_hw *ah,
			struct ath_hw_antcomb_conf *antconf);
738 739 740 741
	void (*spectral_scan_config)(struct ath_hw *ah,
				     struct ath_spec_scan *param);
	void (*spectral_scan_trigger)(struct ath_hw *ah);
	void (*spectral_scan_wait)(struct ath_hw *ah);
S
Sujith Manoharan 已提交
742

L
Luis R. Rodriguez 已提交
743 744 745 746
	void (*tx99_start)(struct ath_hw *ah, u32 qnum);
	void (*tx99_stop)(struct ath_hw *ah);
	void (*tx99_set_txpower)(struct ath_hw *ah, u8 power);

S
Sujith Manoharan 已提交
747 748 749
#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
	void (*set_bt_ant_diversity)(struct ath_hw *hw, bool enable);
#endif
750 751
};

752 753 754 755 756 757
struct ath_nf_limits {
	s16 max;
	s16 min;
	s16 nominal;
};

758 759 760 761 762 763
enum ath_cal_list {
	TX_IQ_CAL         =	BIT(0),
	TX_IQ_ON_AGC_CAL  =	BIT(1),
	TX_CL_CAL         =	BIT(2),
};

764 765 766
/* ah_flags */
#define AH_USE_EEPROM   0x1
#define AH_UNPLUGGED    0x2 /* The card has been physically removed. */
767
#define AH_FASTCC       0x4
768
#define AH_NO_EEP_SWAP  0x8 /* Do not swap EEPROM data */
769

770
struct ath_hw {
771 772
	struct ath_ops reg_ops;

773
	struct device *dev;
774
	struct ieee80211_hw *hw;
775
	struct ath_common common;
776
	struct ath9k_hw_version hw_version;
777 778
	struct ath9k_ops_config config;
	struct ath9k_hw_capabilities caps;
779
	struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
780
	struct ath9k_channel *curchan;
S
Sujith 已提交
781

782 783 784
	union {
		struct ar5416_eeprom_def def;
		struct ar5416_eeprom_4k map4k;
785
		struct ar9287_eeprom map9287;
786
		struct ar9300_eeprom ar9300_eep;
787
	} eeprom;
S
Sujith 已提交
788
	const struct eeprom_ops *eep_ops;
789

790 791
	bool sw_mgmt_crypto_tx;
	bool sw_mgmt_crypto_rx;
792
	bool is_pciexpress;
793
	bool aspm_enabled;
794
	bool is_monitoring;
795
	bool need_an_top2_fixup;
796
	u16 tx_trig_level;
797

798
	u32 nf_regs[6];
799 800
	struct ath_nf_limits nf_2g;
	struct ath_nf_limits nf_5g;
801 802 803
	u16 rfsilent;
	u32 rfkill_gpio;
	u32 rfkill_polarity;
804
	u32 ah_flags;
S
Sujith 已提交
805

806
	bool reset_power_on;
807 808
	bool htc_reset_init;

809 810
	enum nl80211_iftype opmode;
	enum ath9k_power_mode power_mode;
811

812
	s8 noise;
813
	struct ath9k_hw_cal_data *caldata;
814
	struct ath9k_pacal_info pacal_info;
815 816 817
	struct ar5416Stats stats;
	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];

P
Pavel Roskin 已提交
818
	enum ath9k_int imask;
819
	u32 imrs2_reg;
820 821 822 823 824
	u32 txok_interrupt_mask;
	u32 txerr_interrupt_mask;
	u32 txdesc_interrupt_mask;
	u32 txeol_interrupt_mask;
	u32 txurn_interrupt_mask;
825
	atomic_t intr_ref_cnt;
826
	bool chip_fullsleep;
827
	u32 modes_index;
S
Sujith 已提交
828 829

	/* Calibration */
830
	u32 supp_cals;
831 832 833 834 835 836
	struct ath9k_cal_list iq_caldata;
	struct ath9k_cal_list adcgain_caldata;
	struct ath9k_cal_list adcdc_caldata;
	struct ath9k_cal_list *cal_list;
	struct ath9k_cal_list *cal_list_last;
	struct ath9k_cal_list *cal_list_curr;
837 838 839 840 841 842 843 844 845 846 847
#define totalPowerMeasI meas0.unsign
#define totalPowerMeasQ meas1.unsign
#define totalIqCorrMeas meas2.sign
#define totalAdcIOddPhase  meas0.unsign
#define totalAdcIEvenPhase meas1.unsign
#define totalAdcQOddPhase  meas2.unsign
#define totalAdcQEvenPhase meas3.unsign
#define totalAdcDcOffsetIOddPhase  meas0.sign
#define totalAdcDcOffsetIEvenPhase meas1.sign
#define totalAdcDcOffsetQOddPhase  meas2.sign
#define totalAdcDcOffsetQEvenPhase meas3.sign
848 849 850
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
851
	} meas0;
852 853 854
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
855
	} meas1;
856 857 858
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
859
	} meas2;
860 861 862
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
863 864
	} meas3;
	u16 cal_samples;
865
	u8 enabled_cals;
S
Sujith 已提交
866

867 868
	u32 sta_id1_defaults;
	u32 misc_mode;
S
Sujith 已提交
869

870 871 872 873 874
	/* Private to hardware code */
	struct ath_hw_private_ops private_ops;
	/* Accessed by the lower level driver */
	struct ath_hw_ops ops;

875
	/* Used to program the radio on non single-chip devices */
876 877
	u32 *analogBank6Data;

878
	int coverage_class;
879 880
	u32 slottime;
	u32 globaltxtimeout;
S
Sujith 已提交
881 882

	/* ANI */
883 884
	u32 aniperiod;
	enum ath9k_ani_cmd ani_function;
885
	u32 ani_skip_count;
886
	struct ar5416AniState ani;
887

888
#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
889
	struct ath_btcoex_hw btcoex_hw;
890
#endif
891

892 893 894 895
	u32 intr_txqs;
	u8 txchainmask;
	u8 rxchainmask;

896 897
	struct ath_hw_radar_conf radar_conf;

898 899 900
	u32 originalGain[22];
	int initPDADC;
	int PDADCdelta;
901
	int led_pin;
902 903
	u32 gpio_mask;
	u32 gpio_val;
904

905
	struct ar5416IniArray ini_dfs;
906 907 908 909 910 911
	struct ar5416IniArray iniModes;
	struct ar5416IniArray iniCommon;
	struct ar5416IniArray iniBB_RfGain;
	struct ar5416IniArray iniBank6;
	struct ar5416IniArray iniAddac;
	struct ar5416IniArray iniPcieSerdes;
912
	struct ar5416IniArray iniPcieSerdesLowPower;
913 914
	struct ar5416IniArray iniModesFastClock;
	struct ar5416IniArray iniAdditional;
915
	struct ar5416IniArray iniModesRxGain;
916
	struct ar5416IniArray ini_modes_rx_gain_bounds;
917
	struct ar5416IniArray iniModesTxGain;
S
Sujith 已提交
918 919
	struct ar5416IniArray iniCckfirNormal;
	struct ar5416IniArray iniCckfirJapan2484;
920
	struct ar5416IniArray iniModes_9271_ANI_reg;
921
	struct ar5416IniArray ini_radio_post_sys2ant;
922
	struct ar5416IniArray ini_modes_rxgain_5g_xlna;
923 924
	struct ar5416IniArray ini_modes_rxgain_bb_core;
	struct ar5416IniArray ini_modes_rxgain_bb_postamble;
925

926 927 928 929 930
	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];

931 932 933
	u32 intr_gen_timer_trigger;
	u32 intr_gen_timer_thresh;
	struct ath_gen_timer_table hw_gen_timers;
934 935 936 937 938

	struct ar9003_txs *ts_ring;
	u32 ts_paddr_start;
	u32 ts_paddr_end;
	u16 ts_tail;
939
	u16 ts_size;
940 941 942

	u32 bb_watchdog_last_status;
	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
943
	u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
944

945 946
	unsigned int paprd_target_power;
	unsigned int paprd_training_power;
947
	unsigned int paprd_ratemask;
948
	unsigned int paprd_ratemask_ht40;
949
	bool paprd_table_write_done;
950 951
	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
952 953 954 955 956 957
	/*
	 * Store the permanent value of Reg 0x4004in WARegVal
	 * so we dont have to R/M/W. We should not be reading
	 * this register when in sleep states.
	 */
	u32 WARegVal;
958 959 960

	/* Enterprise mode cap */
	u32 ent_mode;
961

S
Sujith Manoharan 已提交
962
#ifdef CONFIG_ATH9K_WOW
963
	struct ath9k_hw_wow wow;
964
#endif
965
	bool is_clk_25mhz;
966
	int (*get_mac_revision)(void);
967
	int (*external_reset)(void);
968 969
	bool disable_2ghz;
	bool disable_5ghz;
970 971

	const struct firmware *eeprom_blob;
972 973

	struct ath_dynack dynack;
974 975 976 977

	bool tpc_enabled;
	u8 tx_power[Ar5416RateSize];
	u8 tx_power_stbc[Ar5416RateSize];
978 979
};

980 981 982 983 984
struct ath_bus_ops {
	enum ath_bus_type ath_bus_type;
	void (*read_cachesize)(struct ath_common *common, int *csz);
	bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
	void (*bt_coex_prep)(struct ath_common *common);
985
	void (*aspm_init)(struct ath_common *common);
986 987
};

988 989 990 991 992 993 994 995 996 997
static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
{
	return &ah->common;
}

static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
{
	return &(ath9k_hw_common(ah)->regulatory);
}

998 999 1000 1001 1002 1003 1004 1005 1006 1007
static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
{
	return &ah->private_ops;
}

static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
{
	return &ah->ops;
}

1008 1009 1010 1011 1012
static inline u8 get_streams(int mask)
{
	return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
}

1013
/* Initialization, Detach, Reset */
S
Sujith 已提交
1014
void ath9k_hw_deinit(struct ath_hw *ah);
1015
int ath9k_hw_init(struct ath_hw *ah);
1016
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1017
		   struct ath9k_hw_cal_data *caldata, bool fastcc);
1018
int ath9k_hw_fill_cap_info(struct ath_hw *ah);
1019
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
S
Sujith 已提交
1020 1021

/* GPIO / RFKILL / Antennae */
1022 1023 1024
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
1025
			 u32 ah_signal_type);
1026 1027
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
S
Sujith 已提交
1028 1029

/* General Operation */
1030 1031
void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
			  int hw_delay);
S
Sujith 已提交
1032
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
1033
void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
1034
			  int column, unsigned int *writecnt);
1035
void ath9k_hw_read_array(struct ath_hw *ah, u32 array[][2], int size);
S
Sujith 已提交
1036
u32 ath9k_hw_reverse_bits(u32 val, u32 n);
1037
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
1038
			   u8 phy, int kbps,
S
Sujith 已提交
1039
			   u32 frameLen, u16 rateix, bool shortPreamble);
1040
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
1041 1042
				  struct ath9k_channel *chan,
				  struct chan_centers *centers);
1043 1044 1045 1046
u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
bool ath9k_hw_phy_disable(struct ath_hw *ah);
bool ath9k_hw_disable(struct ath_hw *ah);
1047
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
1048 1049
void ath9k_hw_setopmode(struct ath_hw *ah);
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
1050
void ath9k_hw_write_associd(struct ath_hw *ah);
1051
u32 ath9k_hw_gettsf32(struct ath_hw *ah);
1052 1053 1054
u64 ath9k_hw_gettsf64(struct ath_hw *ah);
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
void ath9k_hw_reset_tsf(struct ath_hw *ah);
1055
u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur);
1056
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
1057
void ath9k_hw_init_global_settings(struct ath_hw *ah);
1058
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
1059
void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan);
1060 1061
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1062
				    const struct ath9k_beacon_state *bs);
1063
void ath9k_hw_check_nav(struct ath_hw *ah);
1064
bool ath9k_hw_check_alive(struct ath_hw *ah);
1065

1066
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
1067

1068 1069 1070 1071 1072 1073
/* Generic hw timer primitives */
struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index);
1074 1075 1076 1077
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period);
1078
void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah);
1079 1080
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);

1081 1082 1083
void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
void ath_gen_timer_isr(struct ath_hw *hw);

1084
void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
1085

1086 1087 1088
/* PHY */
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent);
1089 1090
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
			    bool test);
1091

1092 1093 1094 1095 1096
/*
 * Code Specific to AR5008, AR9001 or AR9002,
 * we stuff these here to avoid callbacks for AR9003.
 */
int ar9002_hw_rf_claim(struct ath_hw *ah);
1097
void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
1098

1099
/*
1100
 * Code specific to AR9003, we stuff these here to avoid callbacks
1101 1102
 * for older families
 */
1103
bool ar9003_hw_bb_watchdog_check(struct ath_hw *ah);
1104 1105 1106
void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
1107
void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
1108 1109
void ar9003_paprd_enable(struct ath_hw *ah, bool val);
void ar9003_paprd_populate_single_table(struct ath_hw *ah,
1110 1111 1112 1113
					struct ath9k_hw_cal_data *caldata,
					int chain);
int ar9003_paprd_create_curve(struct ath_hw *ah,
			      struct ath9k_hw_cal_data *caldata, int chain);
1114
void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1115 1116
int ar9003_paprd_init_table(struct ath_hw *ah);
bool ar9003_paprd_is_done(struct ath_hw *ah);
S
Sujith Manoharan 已提交
1117
bool ar9003_is_paprd_enabled(struct ath_hw *ah);
1118
void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
1119 1120
void ar9003_hw_init_rate_txpower(struct ath_hw *ah, u8 *rate_array,
				 struct ath9k_channel *chan);
1121 1122
void ar5008_hw_init_rate_txpower(struct ath_hw *ah, int16_t *rate_array,
				 struct ath9k_channel *chan, int ht40_delta);
1123 1124

/* Hardware family op attach helpers */
1125
int ar5008_hw_attach_phy_ops(struct ath_hw *ah);
1126 1127
void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
1128

1129 1130 1131
void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
void ar9003_hw_attach_calib_ops(struct ath_hw *ah);

1132
int ar9002_hw_attach_ops(struct ath_hw *ah);
1133 1134
void ar9003_hw_attach_ops(struct ath_hw *ah);

1135
void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
1136

1137
void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
1138
void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1139

1140 1141 1142 1143
void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us);
void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us);
void ath9k_hw_setslottime(struct ath_hw *ah, u32 us);

1144
#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
1145
void ar9003_hw_attach_aic_ops(struct ath_hw *ah);
1146 1147 1148 1149
static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
{
	return ah->btcoex_hw.enabled;
}
S
Sujith Manoharan 已提交
1150 1151
static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
{
1152 1153
	return ah->common.btcoex_enabled &&
	       (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
S
Sujith Manoharan 已提交
1154 1155

}
1156
void ath9k_hw_btcoex_enable(struct ath_hw *ah);
1157 1158 1159 1160 1161 1162
static inline enum ath_btcoex_scheme
ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
{
	return ah->btcoex_hw.scheme;
}
#else
1163 1164 1165
static inline void ar9003_hw_attach_aic_ops(struct ath_hw *ah)
{
}
1166 1167 1168 1169
static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
{
	return false;
}
S
Sujith Manoharan 已提交
1170 1171 1172 1173
static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
{
	return false;
}
1174 1175 1176 1177 1178 1179 1180 1181
static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
{
}
static inline enum ath_btcoex_scheme
ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
{
	return ATH_BTCOEX_CFG_NONE;
}
1182
#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
1183

1184

S
Sujith Manoharan 已提交
1185
#ifdef CONFIG_ATH9K_WOW
S
Sujith Manoharan 已提交
1186 1187 1188
int ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
			       u8 *user_mask, int pattern_count,
			       int pattern_len);
1189 1190 1191
u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
#else
S
Sujith Manoharan 已提交
1192 1193 1194 1195 1196
static inline int ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
					     u8 *user_pattern,
					     u8 *user_mask,
					     int pattern_count,
					     int pattern_len)
1197
{
S
Sujith Manoharan 已提交
1198
	return 0;
1199 1200 1201 1202 1203 1204 1205 1206 1207 1208
}
static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
{
	return 0;
}
static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
{
}
#endif

1209 1210 1211 1212 1213
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44

1214
#endif