hw.h 34.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#ifndef HW_H
#define HW_H

#include <linux/if_ether.h>
#include <linux/delay.h>
S
Sujith 已提交
22
#include <linux/io.h>
23
#include <linux/firmware.h>
S
Sujith 已提交
24 25 26 27 28 29 30

#include "mac.h"
#include "ani.h"
#include "eeprom.h"
#include "calib.h"
#include "reg.h"
#include "phy.h"
31
#include "btcoex.h"
32
#include "dynack.h"
S
Sujith 已提交
33

34
#include "../regd.h"
35

S
Sujith 已提交
36
#define ATHEROS_VENDOR_ID	0x168c
37

S
Sujith 已提交
38 39 40 41 42 43
#define AR5416_DEVID_PCI	0x0023
#define AR5416_DEVID_PCIE	0x0024
#define AR9160_DEVID_PCI	0x0027
#define AR9280_DEVID_PCI	0x0029
#define AR9280_DEVID_PCIE	0x002a
#define AR9285_DEVID_PCIE	0x002b
44
#define AR2427_DEVID_PCIE	0x002c
45 46 47
#define AR9287_DEVID_PCI	0x002d
#define AR9287_DEVID_PCIE	0x002e
#define AR9300_DEVID_PCIE	0x0030
48
#define AR9300_DEVID_AR9340	0x0031
49
#define AR9300_DEVID_AR9485_PCIE 0x0032
L
Luis R. Rodriguez 已提交
50
#define AR9300_DEVID_AR9580	0x0033
51
#define AR9300_DEVID_AR9462	0x0034
G
Gabor Juhos 已提交
52
#define AR9300_DEVID_AR9330	0x0035
G
Gabor Juhos 已提交
53
#define AR9300_DEVID_QCA955X	0x0038
54
#define AR9485_DEVID_AR1111	0x0037
55
#define AR9300_DEVID_AR9565     0x0036
56
#define AR9300_DEVID_AR953X     0x003d
M
Miaoqing Pan 已提交
57
#define AR9300_DEVID_QCA956X    0x003f
58

S
Sujith 已提交
59
#define AR5416_AR9100_DEVID	0x000b
60

S
Sujith 已提交
61 62 63 64
#define	AR_SUBVENDOR_ID_NOG	0x0e11
#define AR_SUBVENDOR_ID_NEW_A	0x7065
#define AR5416_MAGIC		0x19641014

65 66 67 68
#define AR9280_COEX2WIRE_SUBSYSID	0x309b
#define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
#define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab

69 70
#define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)

71 72
#define	ATH_DEFAULT_NOISE_FLOOR -95

73
#define ATH9K_RSSI_BAD			-128
74

75 76
#define ATH9K_NUM_CHANNELS	38

S
Sujith 已提交
77
/* Register read/write primitives */
78
#define REG_WRITE(_ah, _reg, _val) \
79
	(_ah)->reg_ops.write((_ah), (_val), (_reg))
80 81

#define REG_READ(_ah, _reg) \
82
	(_ah)->reg_ops.read((_ah), (_reg))
S
Sujith 已提交
83

84
#define REG_READ_MULTI(_ah, _addr, _val, _cnt)		\
85
	(_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
86

87 88 89
#define REG_RMW(_ah, _reg, _set, _clr) \
	(_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))

90 91
#define ENABLE_REGWRITE_BUFFER(_ah)					\
	do {								\
92 93
		if ((_ah)->reg_ops.enable_write_buffer)	\
			(_ah)->reg_ops.enable_write_buffer((_ah)); \
94 95 96 97
	} while (0)

#define REGWRITE_BUFFER_FLUSH(_ah)					\
	do {								\
98 99
		if ((_ah)->reg_ops.write_flush)		\
			(_ah)->reg_ops.write_flush((_ah));	\
100 101
	} while (0)

102 103
#define PR_EEP(_s, _val)						\
	do {								\
104 105
		len += scnprintf(buf + len, size - len, "%20s : %10d\n",\
				 _s, (_val));				\
106 107
	} while (0)

S
Sujith 已提交
108 109 110
#define SM(_v, _f)  (((_v) << _f##_S) & _f)
#define MS(_v, _f)  (((_v) & _f) >> _f##_S)
#define REG_RMW_FIELD(_a, _r, _f, _v) \
111
	REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
112 113
#define REG_READ_FIELD(_a, _r, _f) \
	(((REG_READ(_a, _r) & _f) >> _f##_S))
S
Sujith 已提交
114
#define REG_SET_BIT(_a, _r, _f) \
115
	REG_RMW(_a, _r, (_f), 0)
S
Sujith 已提交
116
#define REG_CLR_BIT(_a, _r, _f) \
117
	REG_RMW(_a, _r, 0, (_f))
118

119 120 121 122 123
#define DO_DELAY(x) do {					\
		if (((++(x) % 64) == 0) &&			\
		    (ath9k_hw_common(ah)->bus_ops->ath_bus_type	\
			!= ATH_USB))				\
			udelay(1);				\
S
Sujith 已提交
124
	} while (0)
125

126 127
#define REG_WRITE_ARRAY(iniarray, column, regWr) \
	ath9k_hw_write_array(ah, iniarray, column, &(regWr))
128

S
Sujith 已提交
129 130 131 132
#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
133
#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
S
Sujith 已提交
134 135
#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
136 137 138 139 140 141 142 143 144 145
#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA      0x16
#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK       0x17
#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA        0x18
#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK         0x19
#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX           0x14
#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX           0x13
#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX           9
#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX           8
#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE      0x1d
#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA        0x1e
146

S
Sujith 已提交
147 148
#define AR_GPIOD_MASK               0x00001FFF
#define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
149

S
Sujith 已提交
150
#define BASE_ACTIVATE_DELAY         100
151
#define RTC_PLL_SETTLE_DELAY        (AR_SREV_9340(ah) ? 1000 : 100)
S
Sujith 已提交
152 153
#define COEF_SCALE_S                24
#define HT40_CHANNEL_CENTER_SHIFT   10
154

S
Sujith 已提交
155 156 157 158 159 160 161
#define ATH9K_ANTENNA0_CHAINMASK    0x1
#define ATH9K_ANTENNA1_CHAINMASK    0x2

#define ATH9K_NUM_DMA_DEBUG_REGS    8
#define ATH9K_NUM_QUEUES            10

#define MAX_RATE_POWER              63
S
Sujith 已提交
162
#define AH_WAIT_TIMEOUT             100000 /* (us) */
163
#define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
S
Sujith 已提交
164 165
#define AH_TIME_QUANTUM             10
#define AR_KEYTABLE_SIZE            128
S
Sujith 已提交
166
#define POWER_UP_TIME               10000
S
Sujith 已提交
167
#define SPUR_RSSI_THRESH            40
168 169
#define UPPER_5G_SUB_BAND_START		5700
#define MID_5G_SUB_BAND_START		5400
S
Sujith 已提交
170 171 172 173

#define CAB_TIMEOUT_VAL             10
#define BEACON_TIMEOUT_VAL          10
#define MIN_BEACON_TIMEOUT_VAL      1
174
#define SLEEP_SLOP                  TU_TO_USEC(3)
S
Sujith 已提交
175 176 177 178 179 180 181

#define INIT_CONFIG_STATUS          0x00000000
#define INIT_RSSI_THR               0x00000700
#define INIT_BCON_CNTRL_REG         0x00000000

#define TU_TO_USEC(_tu)             ((_tu) << 10)

182 183 184
#define ATH9K_HW_RX_HP_QDEPTH	16
#define ATH9K_HW_RX_LP_QDEPTH	128

185 186 187
#define PAPRD_GAIN_TABLE_ENTRIES	32
#define PAPRD_TABLE_SZ			24
#define PAPRD_IDEAL_AGC2_PWR_RANGE	0xe0
188

189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
/*
 * Wake on Wireless
 */

/* Keep Alive Frame */
#define KAL_FRAME_LEN		28
#define KAL_FRAME_TYPE		0x2	/* data frame */
#define KAL_FRAME_SUB_TYPE	0x4	/* null data frame */
#define KAL_DURATION_ID		0x3d
#define KAL_NUM_DATA_WORDS	6
#define KAL_NUM_DESC_WORDS	12
#define KAL_ANTENNA_MODE	1
#define KAL_TO_DS		1
#define KAL_DELAY		4	/*delay of 4ms between 2 KAL frames */
#define KAL_TIMEOUT		900

#define MAX_PATTERN_SIZE		256
#define MAX_PATTERN_MASK_SIZE		32
207 208
#define MAX_NUM_PATTERN			16
#define MAX_NUM_PATTERN_LEGACY		8
209 210 211 212 213 214 215 216 217 218 219 220
#define MAX_NUM_USER_PATTERN		6 /*  deducting the disassociate and
					      deauthenticate packets */

/*
 * WoW trigger mapping to hardware code
 */

#define AH_WOW_USER_PATTERN_EN		BIT(0)
#define AH_WOW_MAGIC_PATTERN_EN		BIT(1)
#define AH_WOW_LINK_CHANGE		BIT(2)
#define AH_WOW_BEACON_MISS		BIT(3)

221
enum ath_hw_txq_subtype {
F
Felix Fietkau 已提交
222 223
	ATH_TXQ_AC_BK = 0,
	ATH_TXQ_AC_BE = 1,
224 225 226 227
	ATH_TXQ_AC_VI = 2,
	ATH_TXQ_AC_VO = 3,
};

228 229 230 231 232 233 234
enum ath_ini_subsys {
	ATH_INI_PRE = 0,
	ATH_INI_CORE,
	ATH_INI_POST,
	ATH_INI_NUM_SPLIT,
};

S
Sujith 已提交
235
enum ath9k_hw_caps {
236 237
	ATH9K_HW_CAP_HT                         = BIT(0),
	ATH9K_HW_CAP_RFSILENT                   = BIT(1),
238 239 240 241 242 243 244 245 246 247 248
	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(2),
	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(3),
	ATH9K_HW_CAP_EDMA			= BIT(4),
	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(5),
	ATH9K_HW_CAP_LDPC			= BIT(6),
	ATH9K_HW_CAP_FASTCLOCK			= BIT(7),
	ATH9K_HW_CAP_SGI_20			= BIT(8),
	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(10),
	ATH9K_HW_CAP_2GHZ			= BIT(11),
	ATH9K_HW_CAP_5GHZ			= BIT(12),
	ATH9K_HW_CAP_APM			= BIT(13),
249
#ifdef CONFIG_ATH9K_PCOEM
250 251
	ATH9K_HW_CAP_RTT			= BIT(14),
	ATH9K_HW_CAP_MCI			= BIT(15),
252 253 254 255 256 257 258 259 260
	ATH9K_HW_CAP_BT_ANT_DIV			= BIT(17),
#else
	ATH9K_HW_CAP_RTT			= 0,
	ATH9K_HW_CAP_MCI			= 0,
	ATH9K_HW_CAP_BT_ANT_DIV			= 0,
#endif
	ATH9K_HW_CAP_DFS			= BIT(18),
	ATH9K_HW_CAP_PAPRD			= BIT(19),
	ATH9K_HW_CAP_FCC_BAND_SWITCH		= BIT(20),
S
Sujith 已提交
261
};
262

263 264 265 266 267 268 269 270 271 272 273
/*
 * WoW device capabilities
 * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
 * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
 * an exact user defined pattern or de-authentication/disassoc pattern.
 * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
 * bytes of the pattern for user defined pattern, de-authentication and
 * disassociation patterns for all types of possible frames recieved
 * of those types.
 */

274 275
struct ath9k_hw_wow {
	u32 wow_event_mask;
276
	u8 max_patterns;
277 278
};

S
Sujith 已提交
279 280 281 282 283
struct ath9k_hw_capabilities {
	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
	u16 rts_aggr_limit;
	u8 tx_chainmask;
	u8 rx_chainmask;
284
	u8 chip_chainmask;
285 286
	u8 max_txchains;
	u8 max_rxchains;
S
Sujith 已提交
287
	u8 num_gpio_pins;
288 289 290
	u8 rx_hp_qdepth;
	u8 rx_lp_qdepth;
	u8 rx_status_len;
291
	u8 tx_desc_len;
292
	u8 txs_len;
S
Sujith 已提交
293
};
294

295 296 297 298 299 300 301 302 303 304 305 306 307 308 309
#define AR_NO_SPUR      	0x8000
#define AR_BASE_FREQ_2GHZ   	2300
#define AR_BASE_FREQ_5GHZ   	4900
#define AR_SPUR_FEEQ_BOUND_HT40 19
#define AR_SPUR_FEEQ_BOUND_HT20 10

enum ath9k_hw_hang_checks {
	HW_BB_WATCHDOG            = BIT(0),
	HW_PHYRESTART_CLC_WAR     = BIT(1),
	HW_BB_RIFS_HANG           = BIT(2),
	HW_BB_DFS_HANG            = BIT(3),
	HW_BB_RX_CLEAR_STUCK_HANG = BIT(4),
	HW_MAC_HANG               = BIT(5),
};

S
Sujith 已提交
310 311 312
struct ath9k_ops_config {
	int dma_beacon_response_time;
	int sw_beacon_response_time;
313
	u32 cwm_ignore_extcca;
S
Sujith 已提交
314 315 316 317 318 319
	u32 pcie_waen;
	u8 analog_shiftreg;
	u32 ofdm_trig_low;
	u32 ofdm_trig_high;
	u32 cck_trig_high;
	u32 cck_trig_low;
320
	u32 enable_paprd;
S
Sujith 已提交
321
	int serialize_regmode;
S
Sujith 已提交
322
	bool rx_intr_mitigation;
323
	bool tx_intr_mitigation;
324
	u8 max_txtrig_level;
325
	u16 ani_poll_interval; /* ANI poll interval in ms */
326
	u16 hw_hang_checks;
327 328
	u16 rimt_first;
	u16 rimt_last;
329 330

	/* Platform specific config */
S
Sujith Manoharan 已提交
331
	u32 aspm_l1_fix;
332
	u32 xlna_gpio;
333
	u32 ant_ctrl_comm2g_switch_enable;
334
	bool xatten_margin_cfg;
335
	bool alt_mingainidx;
336
	bool no_pll_pwrsave;
337
	bool tx_gain_buffalo;
S
Sujith Manoharan 已提交
338
	bool led_active_high;
S
Sujith 已提交
339
};
340

S
Sujith 已提交
341 342 343
enum ath9k_int {
	ATH9K_INT_RX = 0x00000001,
	ATH9K_INT_RXDESC = 0x00000002,
F
Felix Fietkau 已提交
344 345
	ATH9K_INT_RXHP = 0x00000001,
	ATH9K_INT_RXLP = 0x00000002,
S
Sujith 已提交
346 347 348 349 350 351
	ATH9K_INT_RXNOFRM = 0x00000008,
	ATH9K_INT_RXEOL = 0x00000010,
	ATH9K_INT_RXORN = 0x00000020,
	ATH9K_INT_TX = 0x00000040,
	ATH9K_INT_TXDESC = 0x00000080,
	ATH9K_INT_TIM_TIMER = 0x00000100,
352
	ATH9K_INT_MCI = 0x00000200,
353
	ATH9K_INT_BB_WATCHDOG = 0x00000400,
S
Sujith 已提交
354 355 356 357 358 359 360 361 362 363 364 365
	ATH9K_INT_TXURN = 0x00000800,
	ATH9K_INT_MIB = 0x00001000,
	ATH9K_INT_RXPHY = 0x00004000,
	ATH9K_INT_RXKCM = 0x00008000,
	ATH9K_INT_SWBA = 0x00010000,
	ATH9K_INT_BMISS = 0x00040000,
	ATH9K_INT_BNR = 0x00100000,
	ATH9K_INT_TIM = 0x00200000,
	ATH9K_INT_DTIM = 0x00400000,
	ATH9K_INT_DTIMSYNC = 0x00800000,
	ATH9K_INT_GPIO = 0x01000000,
	ATH9K_INT_CABEND = 0x02000000,
366
	ATH9K_INT_TSFOOR = 0x04000000,
367
	ATH9K_INT_GENTIMER = 0x08000000,
S
Sujith 已提交
368 369 370 371 372 373 374
	ATH9K_INT_CST = 0x10000000,
	ATH9K_INT_GTT = 0x20000000,
	ATH9K_INT_FATAL = 0x40000000,
	ATH9K_INT_GLOBAL = 0x80000000,
	ATH9K_INT_BMISC = ATH9K_INT_TIM |
		ATH9K_INT_DTIM |
		ATH9K_INT_DTIMSYNC |
375
		ATH9K_INT_TSFOOR |
S
Sujith 已提交
376 377 378 379 380 381 382 383 384 385 386 387 388 389 390
		ATH9K_INT_CABEND,
	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
		ATH9K_INT_RXDESC |
		ATH9K_INT_RXEOL |
		ATH9K_INT_RXORN |
		ATH9K_INT_TXURN |
		ATH9K_INT_TXDESC |
		ATH9K_INT_MIB |
		ATH9K_INT_RXPHY |
		ATH9K_INT_RXKCM |
		ATH9K_INT_SWBA |
		ATH9K_INT_BMISS |
		ATH9K_INT_GPIO,
	ATH9K_INT_NOCARD = 0xffffffff
};
391

392
#define MAX_RTT_TABLE_ENTRY     6
393
#define MAX_IQCAL_MEASUREMENT	8
394
#define MAX_CL_TAB_ENTRY	16
395
#define CL_TAB_ENTRY(reg_base)	(reg_base + (4 * j))
396

397 398 399 400 401 402 403 404
enum ath9k_cal_flags {
	RTT_DONE,
	PAPRD_PACKET_SENT,
	PAPRD_DONE,
	NFCAL_PENDING,
	NFCAL_INTF,
	TXIQCAL_DONE,
	TXCLCAL_DONE,
405
	SW_PKDET_DONE,
406 407
};

408
struct ath9k_hw_cal_data {
S
Sujith 已提交
409
	u16 channel;
F
Felix Fietkau 已提交
410
	u16 channelFlags;
411
	unsigned long cal_flags;
S
Sujith 已提交
412 413 414
	int32_t CalValid;
	int8_t iCoff;
	int8_t qCoff;
415
	u8 caldac[2];
416 417
	u16 small_signal_gain[AR9300_MAX_CHAINS];
	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
418 419
	u32 num_measures[AR9300_MAX_CHAINS];
	int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
420
	u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
S
Sujith Manoharan 已提交
421
	u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
422 423 424 425 426 427
	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
};

struct ath9k_channel {
	struct ieee80211_channel *chan;
	u16 channel;
F
Felix Fietkau 已提交
428
	u16 channelFlags;
429
	s16 noisefloor;
S
Sujith 已提交
430
};
431

F
Felix Fietkau 已提交
432 433 434 435 436 437 438 439 440 441 442 443
#define CHANNEL_5GHZ		BIT(0)
#define CHANNEL_HALF		BIT(1)
#define CHANNEL_QUARTER		BIT(2)
#define CHANNEL_HT		BIT(3)
#define CHANNEL_HT40PLUS	BIT(4)
#define CHANNEL_HT40MINUS	BIT(5)

#define IS_CHAN_5GHZ(_c) (!!((_c)->channelFlags & CHANNEL_5GHZ))
#define IS_CHAN_2GHZ(_c) (!IS_CHAN_5GHZ(_c))

#define IS_CHAN_HALF_RATE(_c) (!!((_c)->channelFlags & CHANNEL_HALF))
#define IS_CHAN_QUARTER_RATE(_c) (!!((_c)->channelFlags & CHANNEL_QUARTER))
444
#define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
F
Felix Fietkau 已提交
445 446 447 448 449 450 451 452 453 454 455
	(IS_CHAN_5GHZ(_c) && ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))

#define IS_CHAN_HT(_c) ((_c)->channelFlags & CHANNEL_HT)

#define IS_CHAN_HT20(_c) (IS_CHAN_HT(_c) && !IS_CHAN_HT40(_c))

#define IS_CHAN_HT40(_c) \
	(!!((_c)->channelFlags & (CHANNEL_HT40PLUS | CHANNEL_HT40MINUS)))

#define IS_CHAN_HT40PLUS(_c) ((_c)->channelFlags & CHANNEL_HT40PLUS)
#define IS_CHAN_HT40MINUS(_c) ((_c)->channelFlags & CHANNEL_HT40MINUS)
S
Sujith 已提交
456 457 458 459 460 461 462

enum ath9k_power_mode {
	ATH9K_PM_AWAKE = 0,
	ATH9K_PM_FULL_SLEEP,
	ATH9K_PM_NETWORK_SLEEP,
	ATH9K_PM_UNDEFINED
};
463

S
Sujith 已提交
464 465 466 467 468
enum ser_reg_mode {
	SER_REG_MODE_OFF = 0,
	SER_REG_MODE_ON = 1,
	SER_REG_MODE_AUTO = 2,
};
469

470 471 472 473 474 475
enum ath9k_rx_qtype {
	ATH9K_RX_QUEUE_HP,
	ATH9K_RX_QUEUE_LP,
	ATH9K_RX_QUEUE_MAX,
};

S
Sujith 已提交
476 477 478 479
struct ath9k_beacon_state {
	u32 bs_nexttbtt;
	u32 bs_nextdtim;
	u32 bs_intval;
480
#define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
S
Sujith 已提交
481 482 483
	u32 bs_dtimperiod;
	u16 bs_bmissthreshold;
	u32 bs_sleepduration;
484
	u32 bs_tsfoor_threshold;
S
Sujith 已提交
485
};
486

S
Sujith 已提交
487 488 489 490 491
struct chan_centers {
	u16 synth_center;
	u16 ctl_center;
	u16 ext_center;
};
492

S
Sujith 已提交
493 494 495 496 497
enum {
	ATH9K_RESET_POWER_ON,
	ATH9K_RESET_WARM,
	ATH9K_RESET_COLD,
};
498

499 500 501 502 503 504 505 506 507
struct ath9k_hw_version {
	u32 magic;
	u16 devid;
	u16 subvendorid;
	u32 macVersion;
	u16 macRev;
	u16 phyRev;
	u16 analog5GhzRev;
	u16 analog2GhzRev;
508
	enum ath_usb_dev usbdev;
509
};
S
Sujith 已提交
510

511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532
/* Generic TSF timer definitions */

#define ATH_MAX_GEN_TIMER	16

#define AR_GENTMR_BIT(_index)	(1 << (_index))

struct ath_gen_timer_configuration {
	u32 next_addr;
	u32 period_addr;
	u32 mode_addr;
	u32 mode_mask;
};

struct ath_gen_timer {
	void (*trigger)(void *arg);
	void (*overflow)(void *arg);
	void *arg;
	u8 index;
};

struct ath_gen_timer_table {
	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
533
	u16 timer_mask;
534
	bool tsf2_enabled;
535 536
};

537 538 539 540
struct ath_hw_antcomb_conf {
	u8 main_lna_conf;
	u8 alt_lna_conf;
	u8 fast_div_bias;
541 542 543
	u8 main_gaintb;
	u8 alt_gaintb;
	int lna1_lna2_delta;
544
	int lna1_lna2_switch_delta;
545
	u8 div_group;
546 547
};

548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575 576 577 578 579 580 581
/**
 * struct ath_hw_radar_conf - radar detection initialization parameters
 *
 * @pulse_inband: threshold for checking the ratio of in-band power
 *	to total power for short radar pulses (half dB steps)
 * @pulse_inband_step: threshold for checking an in-band power to total
 *	power ratio increase for short radar pulses (half dB steps)
 * @pulse_height: threshold for detecting the beginning of a short
 *	radar pulse (dB step)
 * @pulse_rssi: threshold for detecting if a short radar pulse is
 *	gone (dB step)
 * @pulse_maxlen: maximum pulse length (0.8 us steps)
 *
 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
 * @radar_inband: threshold for checking the ratio of in-band power
 *	to total power for long radar pulses (half dB steps)
 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
 *
 * @ext_channel: enable extension channel radar detection
 */
struct ath_hw_radar_conf {
	unsigned int pulse_inband;
	unsigned int pulse_inband_step;
	unsigned int pulse_height;
	unsigned int pulse_rssi;
	unsigned int pulse_maxlen;

	unsigned int radar_rssi;
	unsigned int radar_inband;
	int fir_power;

	bool ext_channel;
};

582 583 584 585 586 587
/**
 * struct ath_hw_private_ops - callbacks used internally by hardware code
 *
 * This structure contains private callbacks designed to only be used internally
 * by the hardware core.
 *
588 589 590
 * @init_cal_settings: setup types of calibrations supported
 * @init_cal: starts actual calibration
 *
591
 * @init_mode_gain_regs: Initialize TX/RX gain registers
592 593 594 595
 *
 * @rf_set_freq: change frequency
 * @spur_mitigate_freq: spur mitigation
 * @set_rf_regs:
596 597
 * @compute_pll_control: compute the PLL control value to use for
 *	AR_RTC_PLL_CONTROL for a given channel
598 599
 * @setup_calibration: set up calibration
 * @iscal_supported: used to query if a type of calibration is supported
600
 *
601 602
 * @ani_cache_ini_regs: cache the values for ANI from the initial
 *	register settings through the register initialization.
603 604
 */
struct ath_hw_private_ops {
605
	void (*init_hang_checks)(struct ath_hw *ah);
606 607 608
	bool (*detect_mac_hang)(struct ath_hw *ah);
	bool (*detect_bb_hang)(struct ath_hw *ah);

609
	/* Calibration ops */
610
	void (*init_cal_settings)(struct ath_hw *ah);
611 612
	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);

613
	void (*init_mode_gain_regs)(struct ath_hw *ah);
614 615
	void (*setup_calibration)(struct ath_hw *ah,
				  struct ath9k_cal_list *currCal);
616 617 618 619 620 621 622 623 624 625 626 627 628 629 630 631 632 633 634 635

	/* PHY ops */
	int (*rf_set_freq)(struct ath_hw *ah,
			   struct ath9k_channel *chan);
	void (*spur_mitigate_freq)(struct ath_hw *ah,
				   struct ath9k_channel *chan);
	bool (*set_rf_regs)(struct ath_hw *ah,
			    struct ath9k_channel *chan,
			    u16 modesIndex);
	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
	void (*init_bb)(struct ath_hw *ah,
			struct ath9k_channel *chan);
	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
	void (*olc_init)(struct ath_hw *ah);
	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
	void (*mark_phy_inactive)(struct ath_hw *ah);
	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
	bool (*rfbus_req)(struct ath_hw *ah);
	void (*rfbus_done)(struct ath_hw *ah);
	void (*restore_chainmask)(struct ath_hw *ah);
636 637
	u32 (*compute_pll_control)(struct ath_hw *ah,
				   struct ath9k_channel *chan);
638 639
	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
			    int param);
640
	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
641 642
	void (*set_radar_params)(struct ath_hw *ah,
				 struct ath_hw_radar_conf *conf);
643 644
	int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
				u8 *ini_reloaded);
645 646

	/* ANI */
647
	void (*ani_cache_ini_regs)(struct ath_hw *ah);
648 649
};

650 651 652 653 654 655 656 657 658 659 660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680
/**
 * struct ath_spec_scan - parameters for Atheros spectral scan
 *
 * @enabled: enable/disable spectral scan
 * @short_repeat: controls whether the chip is in spectral scan mode
 *		  for 4 usec (enabled) or 204 usec (disabled)
 * @count: number of scan results requested. There are special meanings
 *	   in some chip revisions:
 *	   AR92xx: highest bit set (>=128) for endless mode
 *		   (spectral scan won't stopped until explicitly disabled)
 *	   AR9300 and newer: 0 for endless mode
 * @endless: true if endless mode is intended. Otherwise, count value is
 *           corrected to the next possible value.
 * @period: time duration between successive spectral scan entry points
 *	    (period*256*Tclk). Tclk = ath_common->clockrate
 * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS
 *
 * Note: Tclk = 40MHz or 44MHz depending upon operating mode.
 *	 Typically it's 44MHz in 2/5GHz on later chips, but there's
 *	 a "fast clock" check for this in 5GHz.
 *
 */
struct ath_spec_scan {
	bool enabled;
	bool short_repeat;
	bool endless;
	u8 count;
	u8 period;
	u8 fft_period;
};

681 682 683 684 685 686 687
/**
 * struct ath_hw_ops - callbacks used by hardware code and driver code
 *
 * This structure contains callbacks designed to to be used internally by
 * hardware code and also by the lower level driver.
 *
 * @config_pci_powersave:
688
 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
689 690 691 692
 *
 * @spectral_scan_config: set parameters for spectral scan and enable/disable it
 * @spectral_scan_trigger: trigger a spectral scan run
 * @spectral_scan_wait: wait for a spectral scan run to finish
693 694 695
 */
struct ath_hw_ops {
	void (*config_pci_powersave)(struct ath_hw *ah,
696
				     bool power_off);
697
	void (*rx_enable)(struct ath_hw *ah);
698
	void (*set_desc_link)(void *ds, u32 link);
699 700
	int (*calibrate)(struct ath_hw *ah, struct ath9k_channel *chan,
			 u8 rxchainmask, bool longcal);
701 702
	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked,
			u32 *sync_cause_p);
703 704
	void (*set_txdesc)(struct ath_hw *ah, void *ds,
			   struct ath_tx_info *i);
705 706
	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
			   struct ath_tx_status *ts);
707
	int (*get_duration)(struct ath_hw *ah, const void *ds, int index);
708 709 710 711
	void (*antdiv_comb_conf_get)(struct ath_hw *ah,
			struct ath_hw_antcomb_conf *antconf);
	void (*antdiv_comb_conf_set)(struct ath_hw *ah,
			struct ath_hw_antcomb_conf *antconf);
712 713 714 715
	void (*spectral_scan_config)(struct ath_hw *ah,
				     struct ath_spec_scan *param);
	void (*spectral_scan_trigger)(struct ath_hw *ah);
	void (*spectral_scan_wait)(struct ath_hw *ah);
S
Sujith Manoharan 已提交
716

L
Luis R. Rodriguez 已提交
717 718 719 720
	void (*tx99_start)(struct ath_hw *ah, u32 qnum);
	void (*tx99_stop)(struct ath_hw *ah);
	void (*tx99_set_txpower)(struct ath_hw *ah, u8 power);

S
Sujith Manoharan 已提交
721 722 723
#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
	void (*set_bt_ant_diversity)(struct ath_hw *hw, bool enable);
#endif
724 725
};

726 727 728 729 730 731
struct ath_nf_limits {
	s16 max;
	s16 min;
	s16 nominal;
};

732 733 734 735 736 737
enum ath_cal_list {
	TX_IQ_CAL         =	BIT(0),
	TX_IQ_ON_AGC_CAL  =	BIT(1),
	TX_CL_CAL         =	BIT(2),
};

738 739 740
/* ah_flags */
#define AH_USE_EEPROM   0x1
#define AH_UNPLUGGED    0x2 /* The card has been physically removed. */
741
#define AH_FASTCC       0x4
742
#define AH_NO_EEP_SWAP  0x8 /* Do not swap EEPROM data */
743

744
struct ath_hw {
745 746
	struct ath_ops reg_ops;

747
	struct device *dev;
748
	struct ieee80211_hw *hw;
749
	struct ath_common common;
750
	struct ath9k_hw_version hw_version;
751 752
	struct ath9k_ops_config config;
	struct ath9k_hw_capabilities caps;
753
	struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
754
	struct ath9k_channel *curchan;
S
Sujith 已提交
755

756 757 758
	union {
		struct ar5416_eeprom_def def;
		struct ar5416_eeprom_4k map4k;
759
		struct ar9287_eeprom map9287;
760
		struct ar9300_eeprom ar9300_eep;
761
	} eeprom;
S
Sujith 已提交
762
	const struct eeprom_ops *eep_ops;
763

764 765
	bool sw_mgmt_crypto_tx;
	bool sw_mgmt_crypto_rx;
766
	bool is_pciexpress;
767
	bool aspm_enabled;
768
	bool is_monitoring;
769
	bool need_an_top2_fixup;
770
	u16 tx_trig_level;
771

772
	u32 nf_regs[6];
773 774
	struct ath_nf_limits nf_2g;
	struct ath_nf_limits nf_5g;
775 776 777
	u16 rfsilent;
	u32 rfkill_gpio;
	u32 rfkill_polarity;
778
	u32 ah_flags;
S
Sujith 已提交
779

780
	bool reset_power_on;
781 782
	bool htc_reset_init;

783 784
	enum nl80211_iftype opmode;
	enum ath9k_power_mode power_mode;
785

786
	s8 noise;
787
	struct ath9k_hw_cal_data *caldata;
788
	struct ath9k_pacal_info pacal_info;
789 790 791
	struct ar5416Stats stats;
	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];

P
Pavel Roskin 已提交
792
	enum ath9k_int imask;
793
	u32 imrs2_reg;
794 795 796 797 798
	u32 txok_interrupt_mask;
	u32 txerr_interrupt_mask;
	u32 txdesc_interrupt_mask;
	u32 txeol_interrupt_mask;
	u32 txurn_interrupt_mask;
799
	atomic_t intr_ref_cnt;
800
	bool chip_fullsleep;
801
	u32 modes_index;
S
Sujith 已提交
802 803

	/* Calibration */
804
	u32 supp_cals;
805 806 807 808 809 810
	struct ath9k_cal_list iq_caldata;
	struct ath9k_cal_list adcgain_caldata;
	struct ath9k_cal_list adcdc_caldata;
	struct ath9k_cal_list *cal_list;
	struct ath9k_cal_list *cal_list_last;
	struct ath9k_cal_list *cal_list_curr;
811 812 813 814 815 816 817 818 819 820 821
#define totalPowerMeasI meas0.unsign
#define totalPowerMeasQ meas1.unsign
#define totalIqCorrMeas meas2.sign
#define totalAdcIOddPhase  meas0.unsign
#define totalAdcIEvenPhase meas1.unsign
#define totalAdcQOddPhase  meas2.unsign
#define totalAdcQEvenPhase meas3.unsign
#define totalAdcDcOffsetIOddPhase  meas0.sign
#define totalAdcDcOffsetIEvenPhase meas1.sign
#define totalAdcDcOffsetQOddPhase  meas2.sign
#define totalAdcDcOffsetQEvenPhase meas3.sign
822 823 824
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
825
	} meas0;
826 827 828
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
829
	} meas1;
830 831 832
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
833
	} meas2;
834 835 836
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
837 838
	} meas3;
	u16 cal_samples;
839
	u8 enabled_cals;
S
Sujith 已提交
840

841 842
	u32 sta_id1_defaults;
	u32 misc_mode;
S
Sujith 已提交
843

844 845 846 847 848
	/* Private to hardware code */
	struct ath_hw_private_ops private_ops;
	/* Accessed by the lower level driver */
	struct ath_hw_ops ops;

849
	/* Used to program the radio on non single-chip devices */
850 851
	u32 *analogBank6Data;

852
	int coverage_class;
853 854
	u32 slottime;
	u32 globaltxtimeout;
S
Sujith 已提交
855 856

	/* ANI */
857 858
	u32 aniperiod;
	enum ath9k_ani_cmd ani_function;
859
	u32 ani_skip_count;
860
	struct ar5416AniState ani;
861

862
#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
863
	struct ath_btcoex_hw btcoex_hw;
864
#endif
865

866 867 868 869
	u32 intr_txqs;
	u8 txchainmask;
	u8 rxchainmask;

870 871
	struct ath_hw_radar_conf radar_conf;

872 873 874
	u32 originalGain[22];
	int initPDADC;
	int PDADCdelta;
875
	int led_pin;
876 877
	u32 gpio_mask;
	u32 gpio_val;
878

879
	struct ar5416IniArray ini_dfs;
880 881 882 883 884 885
	struct ar5416IniArray iniModes;
	struct ar5416IniArray iniCommon;
	struct ar5416IniArray iniBB_RfGain;
	struct ar5416IniArray iniBank6;
	struct ar5416IniArray iniAddac;
	struct ar5416IniArray iniPcieSerdes;
886
	struct ar5416IniArray iniPcieSerdesLowPower;
887 888
	struct ar5416IniArray iniModesFastClock;
	struct ar5416IniArray iniAdditional;
889
	struct ar5416IniArray iniModesRxGain;
890
	struct ar5416IniArray ini_modes_rx_gain_bounds;
891
	struct ar5416IniArray iniModesTxGain;
S
Sujith 已提交
892 893
	struct ar5416IniArray iniCckfirNormal;
	struct ar5416IniArray iniCckfirJapan2484;
894
	struct ar5416IniArray iniModes_9271_ANI_reg;
895
	struct ar5416IniArray ini_radio_post_sys2ant;
896
	struct ar5416IniArray ini_modes_rxgain_5g_xlna;
897 898
	struct ar5416IniArray ini_modes_rxgain_bb_core;
	struct ar5416IniArray ini_modes_rxgain_bb_postamble;
899

900 901 902 903 904
	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];

905 906 907
	u32 intr_gen_timer_trigger;
	u32 intr_gen_timer_thresh;
	struct ath_gen_timer_table hw_gen_timers;
908 909 910 911 912

	struct ar9003_txs *ts_ring;
	u32 ts_paddr_start;
	u32 ts_paddr_end;
	u16 ts_tail;
913
	u16 ts_size;
914 915 916

	u32 bb_watchdog_last_status;
	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
917
	u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
918

919 920
	unsigned int paprd_target_power;
	unsigned int paprd_training_power;
921
	unsigned int paprd_ratemask;
922
	unsigned int paprd_ratemask_ht40;
923
	bool paprd_table_write_done;
924 925
	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
926 927 928 929 930 931
	/*
	 * Store the permanent value of Reg 0x4004in WARegVal
	 * so we dont have to R/M/W. We should not be reading
	 * this register when in sleep states.
	 */
	u32 WARegVal;
932 933 934

	/* Enterprise mode cap */
	u32 ent_mode;
935

S
Sujith Manoharan 已提交
936
#ifdef CONFIG_ATH9K_WOW
937
	struct ath9k_hw_wow wow;
938
#endif
939
	bool is_clk_25mhz;
940
	int (*get_mac_revision)(void);
941
	int (*external_reset)(void);
942 943
	bool disable_2ghz;
	bool disable_5ghz;
944 945

	const struct firmware *eeprom_blob;
946 947

	struct ath_dynack dynack;
948 949 950 951

	bool tpc_enabled;
	u8 tx_power[Ar5416RateSize];
	u8 tx_power_stbc[Ar5416RateSize];
952 953
};

954 955 956 957 958
struct ath_bus_ops {
	enum ath_bus_type ath_bus_type;
	void (*read_cachesize)(struct ath_common *common, int *csz);
	bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
	void (*bt_coex_prep)(struct ath_common *common);
959
	void (*aspm_init)(struct ath_common *common);
960 961
};

962 963 964 965 966 967 968 969 970 971
static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
{
	return &ah->common;
}

static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
{
	return &(ath9k_hw_common(ah)->regulatory);
}

972 973 974 975 976 977 978 979 980 981
static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
{
	return &ah->private_ops;
}

static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
{
	return &ah->ops;
}

982 983 984 985 986
static inline u8 get_streams(int mask)
{
	return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
}

987
/* Initialization, Detach, Reset */
S
Sujith 已提交
988
void ath9k_hw_deinit(struct ath_hw *ah);
989
int ath9k_hw_init(struct ath_hw *ah);
990
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
991
		   struct ath9k_hw_cal_data *caldata, bool fastcc);
992
int ath9k_hw_fill_cap_info(struct ath_hw *ah);
993
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
S
Sujith 已提交
994 995

/* GPIO / RFKILL / Antennae */
996 997 998
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
999
			 u32 ah_signal_type);
1000 1001
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
S
Sujith 已提交
1002 1003

/* General Operation */
1004 1005
void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
			  int hw_delay);
S
Sujith 已提交
1006
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
1007
void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
1008
			  int column, unsigned int *writecnt);
S
Sujith 已提交
1009
u32 ath9k_hw_reverse_bits(u32 val, u32 n);
1010
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
1011
			   u8 phy, int kbps,
S
Sujith 已提交
1012
			   u32 frameLen, u16 rateix, bool shortPreamble);
1013
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
1014 1015
				  struct ath9k_channel *chan,
				  struct chan_centers *centers);
1016 1017 1018 1019
u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
bool ath9k_hw_phy_disable(struct ath_hw *ah);
bool ath9k_hw_disable(struct ath_hw *ah);
1020
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
1021 1022
void ath9k_hw_setopmode(struct ath_hw *ah);
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
1023
void ath9k_hw_write_associd(struct ath_hw *ah);
1024
u32 ath9k_hw_gettsf32(struct ath_hw *ah);
1025 1026 1027
u64 ath9k_hw_gettsf64(struct ath_hw *ah);
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
void ath9k_hw_reset_tsf(struct ath_hw *ah);
1028
u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur);
1029
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
1030
void ath9k_hw_init_global_settings(struct ath_hw *ah);
1031
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
1032
void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan);
1033 1034
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1035
				    const struct ath9k_beacon_state *bs);
1036
void ath9k_hw_check_nav(struct ath_hw *ah);
1037
bool ath9k_hw_check_alive(struct ath_hw *ah);
1038

1039
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
1040

1041 1042 1043 1044 1045 1046
/* Generic hw timer primitives */
struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index);
1047 1048 1049 1050
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period);
1051
void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah);
1052 1053
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);

1054 1055 1056
void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
void ath_gen_timer_isr(struct ath_hw *hw);

1057
void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
1058

1059 1060 1061
/* PHY */
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent);
1062 1063
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
			    bool test);
1064

1065 1066 1067 1068 1069
/*
 * Code Specific to AR5008, AR9001 or AR9002,
 * we stuff these here to avoid callbacks for AR9003.
 */
int ar9002_hw_rf_claim(struct ath_hw *ah);
1070
void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
1071

1072
/*
1073
 * Code specific to AR9003, we stuff these here to avoid callbacks
1074 1075
 * for older families
 */
1076
bool ar9003_hw_bb_watchdog_check(struct ath_hw *ah);
1077 1078 1079
void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
1080
void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
1081 1082
void ar9003_paprd_enable(struct ath_hw *ah, bool val);
void ar9003_paprd_populate_single_table(struct ath_hw *ah,
1083 1084 1085 1086
					struct ath9k_hw_cal_data *caldata,
					int chain);
int ar9003_paprd_create_curve(struct ath_hw *ah,
			      struct ath9k_hw_cal_data *caldata, int chain);
1087
void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1088 1089
int ar9003_paprd_init_table(struct ath_hw *ah);
bool ar9003_paprd_is_done(struct ath_hw *ah);
S
Sujith Manoharan 已提交
1090
bool ar9003_is_paprd_enabled(struct ath_hw *ah);
1091
void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
1092 1093
void ar9003_hw_init_rate_txpower(struct ath_hw *ah, u8 *rate_array,
				 struct ath9k_channel *chan);
1094 1095
void ar5008_hw_init_rate_txpower(struct ath_hw *ah, int16_t *rate_array,
				 struct ath9k_channel *chan, int ht40_delta);
1096 1097

/* Hardware family op attach helpers */
1098
int ar5008_hw_attach_phy_ops(struct ath_hw *ah);
1099 1100
void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
1101

1102 1103 1104
void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
void ar9003_hw_attach_calib_ops(struct ath_hw *ah);

1105
int ar9002_hw_attach_ops(struct ath_hw *ah);
1106 1107
void ar9003_hw_attach_ops(struct ath_hw *ah);

1108
void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
1109

1110
void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
1111
void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1112

1113 1114 1115 1116
void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us);
void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us);
void ath9k_hw_setslottime(struct ath_hw *ah, u32 us);

1117
#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
1118 1119 1120 1121
static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
{
	return ah->btcoex_hw.enabled;
}
S
Sujith Manoharan 已提交
1122 1123
static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
{
1124 1125
	return ah->common.btcoex_enabled &&
	       (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
S
Sujith Manoharan 已提交
1126 1127

}
1128
void ath9k_hw_btcoex_enable(struct ath_hw *ah);
1129 1130 1131 1132 1133 1134
static inline enum ath_btcoex_scheme
ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
{
	return ah->btcoex_hw.scheme;
}
#else
1135 1136 1137 1138
static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
{
	return false;
}
S
Sujith Manoharan 已提交
1139 1140 1141 1142
static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
{
	return false;
}
1143 1144 1145 1146 1147 1148 1149 1150
static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
{
}
static inline enum ath_btcoex_scheme
ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
{
	return ATH_BTCOEX_CFG_NONE;
}
1151
#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
1152

1153

S
Sujith Manoharan 已提交
1154
#ifdef CONFIG_ATH9K_WOW
S
Sujith Manoharan 已提交
1155 1156 1157
int ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
			       u8 *user_mask, int pattern_count,
			       int pattern_len);
1158 1159 1160
u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
#else
S
Sujith Manoharan 已提交
1161 1162 1163 1164 1165
static inline int ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
					     u8 *user_pattern,
					     u8 *user_mask,
					     int pattern_count,
					     int pattern_len)
1166
{
S
Sujith Manoharan 已提交
1167
	return 0;
1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
}
static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
{
	return 0;
}
static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
{
}
#endif

1178 1179 1180 1181 1182
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44

1183
#endif