hw.h 35.0 KB
Newer Older
1
/*
2
 * Copyright (c) 2008-2011 Atheros Communications Inc.
3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21
 *
 * Permission to use, copy, modify, and/or distribute this software for any
 * purpose with or without fee is hereby granted, provided that the above
 * copyright notice and this permission notice appear in all copies.
 *
 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
 */

#ifndef HW_H
#define HW_H

#include <linux/if_ether.h>
#include <linux/delay.h>
S
Sujith 已提交
22 23 24 25 26 27 28 29
#include <linux/io.h>

#include "mac.h"
#include "ani.h"
#include "eeprom.h"
#include "calib.h"
#include "reg.h"
#include "phy.h"
30
#include "btcoex.h"
S
Sujith 已提交
31

32
#include "../regd.h"
33

S
Sujith 已提交
34
#define ATHEROS_VENDOR_ID	0x168c
35

S
Sujith 已提交
36 37 38 39 40 41
#define AR5416_DEVID_PCI	0x0023
#define AR5416_DEVID_PCIE	0x0024
#define AR9160_DEVID_PCI	0x0027
#define AR9280_DEVID_PCI	0x0029
#define AR9280_DEVID_PCIE	0x002a
#define AR9285_DEVID_PCIE	0x002b
42
#define AR2427_DEVID_PCIE	0x002c
43 44 45
#define AR9287_DEVID_PCI	0x002d
#define AR9287_DEVID_PCIE	0x002e
#define AR9300_DEVID_PCIE	0x0030
46
#define AR9300_DEVID_AR9340	0x0031
47
#define AR9300_DEVID_AR9485_PCIE 0x0032
L
Luis R. Rodriguez 已提交
48
#define AR9300_DEVID_AR9580	0x0033
49
#define AR9300_DEVID_AR9462	0x0034
G
Gabor Juhos 已提交
50
#define AR9300_DEVID_AR9330	0x0035
51

S
Sujith 已提交
52
#define AR5416_AR9100_DEVID	0x000b
53

S
Sujith 已提交
54 55 56 57
#define	AR_SUBVENDOR_ID_NOG	0x0e11
#define AR_SUBVENDOR_ID_NEW_A	0x7065
#define AR5416_MAGIC		0x19641014

58 59 60 61
#define AR9280_COEX2WIRE_SUBSYSID	0x309b
#define AT9285_COEX3WIRE_SA_SUBSYSID	0x30aa
#define AT9285_COEX3WIRE_DA_SUBSYSID	0x30ab

62 63
#define ATH_AMPDU_LIMIT_MAX        (64 * 1024 - 1)

64 65
#define	ATH_DEFAULT_NOISE_FLOOR -95

66
#define ATH9K_RSSI_BAD			-128
67

68 69
#define ATH9K_NUM_CHANNELS	38

S
Sujith 已提交
70
/* Register read/write primitives */
71
#define REG_WRITE(_ah, _reg, _val) \
72
	(_ah)->reg_ops.write((_ah), (_val), (_reg))
73 74

#define REG_READ(_ah, _reg) \
75
	(_ah)->reg_ops.read((_ah), (_reg))
S
Sujith 已提交
76

77
#define REG_READ_MULTI(_ah, _addr, _val, _cnt)		\
78
	(_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
79

80 81 82
#define REG_RMW(_ah, _reg, _set, _clr) \
	(_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))

83 84
#define ENABLE_REGWRITE_BUFFER(_ah)					\
	do {								\
85 86
		if ((_ah)->reg_ops.enable_write_buffer)	\
			(_ah)->reg_ops.enable_write_buffer((_ah)); \
87 88 89 90
	} while (0)

#define REGWRITE_BUFFER_FLUSH(_ah)					\
	do {								\
91 92
		if ((_ah)->reg_ops.write_flush)		\
			(_ah)->reg_ops.write_flush((_ah));	\
93 94
	} while (0)

95 96 97 98 99 100
#define PR_EEP(_s, _val)						\
	do {								\
		len += snprintf(buf + len, size - len, "%20s : %10d\n",	\
				_s, (_val));				\
	} while (0)

S
Sujith 已提交
101 102 103
#define SM(_v, _f)  (((_v) << _f##_S) & _f)
#define MS(_v, _f)  (((_v) & _f) >> _f##_S)
#define REG_RMW_FIELD(_a, _r, _f, _v) \
104
	REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
105 106
#define REG_READ_FIELD(_a, _r, _f) \
	(((REG_READ(_a, _r) & _f) >> _f##_S))
S
Sujith 已提交
107
#define REG_SET_BIT(_a, _r, _f) \
108
	REG_RMW(_a, _r, (_f), 0)
S
Sujith 已提交
109
#define REG_CLR_BIT(_a, _r, _f) \
110
	REG_RMW(_a, _r, 0, (_f))
111

112 113 114 115 116
#define DO_DELAY(x) do {					\
		if (((++(x) % 64) == 0) &&			\
		    (ath9k_hw_common(ah)->bus_ops->ath_bus_type	\
			!= ATH_USB))				\
			udelay(1);				\
S
Sujith 已提交
117
	} while (0)
118

119 120
#define REG_WRITE_ARRAY(iniarray, column, regWr) \
	ath9k_hw_write_array(ah, iniarray, column, &(regWr))
121

S
Sujith 已提交
122 123 124 125
#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT             0
#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED     2
#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME           3
126
#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL  4
S
Sujith 已提交
127 128
#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED    5
#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED      6
129

S
Sujith 已提交
130 131
#define AR_GPIOD_MASK               0x00001FFF
#define AR_GPIO_BIT(_gpio)          (1 << (_gpio))
132

S
Sujith 已提交
133
#define BASE_ACTIVATE_DELAY         100
134
#define RTC_PLL_SETTLE_DELAY        (AR_SREV_9340(ah) ? 1000 : 100)
S
Sujith 已提交
135 136
#define COEF_SCALE_S                24
#define HT40_CHANNEL_CENTER_SHIFT   10
137

S
Sujith 已提交
138 139 140 141 142 143 144
#define ATH9K_ANTENNA0_CHAINMASK    0x1
#define ATH9K_ANTENNA1_CHAINMASK    0x2

#define ATH9K_NUM_DMA_DEBUG_REGS    8
#define ATH9K_NUM_QUEUES            10

#define MAX_RATE_POWER              63
S
Sujith 已提交
145
#define AH_WAIT_TIMEOUT             100000 /* (us) */
146
#define AH_TSF_WRITE_TIMEOUT        100    /* (us) */
S
Sujith 已提交
147 148
#define AH_TIME_QUANTUM             10
#define AR_KEYTABLE_SIZE            128
S
Sujith 已提交
149
#define POWER_UP_TIME               10000
S
Sujith 已提交
150
#define SPUR_RSSI_THRESH            40
151 152
#define UPPER_5G_SUB_BAND_START		5700
#define MID_5G_SUB_BAND_START		5400
S
Sujith 已提交
153 154 155 156 157 158 159 160 161 162 163 164

#define CAB_TIMEOUT_VAL             10
#define BEACON_TIMEOUT_VAL          10
#define MIN_BEACON_TIMEOUT_VAL      1
#define SLEEP_SLOP                  3

#define INIT_CONFIG_STATUS          0x00000000
#define INIT_RSSI_THR               0x00000700
#define INIT_BCON_CNTRL_REG         0x00000000

#define TU_TO_USEC(_tu)             ((_tu) << 10)

165 166 167
#define ATH9K_HW_RX_HP_QDEPTH	16
#define ATH9K_HW_RX_LP_QDEPTH	128

168 169 170
#define PAPRD_GAIN_TABLE_ENTRIES	32
#define PAPRD_TABLE_SZ			24
#define PAPRD_IDEAL_AGC2_PWR_RANGE	0xe0
171

172 173 174 175 176 177 178
enum ath_hw_txq_subtype {
	ATH_TXQ_AC_BE = 0,
	ATH_TXQ_AC_BK = 1,
	ATH_TXQ_AC_VI = 2,
	ATH_TXQ_AC_VO = 3,
};

179 180 181 182 183 184 185
enum ath_ini_subsys {
	ATH_INI_PRE = 0,
	ATH_INI_CORE,
	ATH_INI_POST,
	ATH_INI_NUM_SPLIT,
};

S
Sujith 已提交
186
enum ath9k_hw_caps {
187 188 189 190 191 192 193 194 195 196 197 198
	ATH9K_HW_CAP_HT                         = BIT(0),
	ATH9K_HW_CAP_RFSILENT                   = BIT(1),
	ATH9K_HW_CAP_CST                        = BIT(2),
	ATH9K_HW_CAP_AUTOSLEEP                  = BIT(4),
	ATH9K_HW_CAP_4KB_SPLITTRANS             = BIT(5),
	ATH9K_HW_CAP_EDMA			= BIT(6),
	ATH9K_HW_CAP_RAC_SUPPORTED		= BIT(7),
	ATH9K_HW_CAP_LDPC			= BIT(8),
	ATH9K_HW_CAP_FASTCLOCK			= BIT(9),
	ATH9K_HW_CAP_SGI_20			= BIT(10),
	ATH9K_HW_CAP_PAPRD			= BIT(11),
	ATH9K_HW_CAP_ANT_DIV_COMB		= BIT(12),
199 200
	ATH9K_HW_CAP_2GHZ			= BIT(13),
	ATH9K_HW_CAP_5GHZ			= BIT(14),
201
	ATH9K_HW_CAP_APM			= BIT(15),
202
	ATH9K_HW_CAP_RTT			= BIT(16),
203
	ATH9K_HW_CAP_MCI			= BIT(17),
S
Sujith 已提交
204
};
205

S
Sujith 已提交
206 207 208 209 210
struct ath9k_hw_capabilities {
	u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
	u16 rts_aggr_limit;
	u8 tx_chainmask;
	u8 rx_chainmask;
211 212
	u8 max_txchains;
	u8 max_rxchains;
S
Sujith 已提交
213
	u8 num_gpio_pins;
214 215 216
	u8 rx_hp_qdepth;
	u8 rx_lp_qdepth;
	u8 rx_status_len;
217
	u8 tx_desc_len;
218
	u8 txs_len;
219 220
	u16 pcie_lcr_offset;
	bool pcie_lcr_extsync_en;
S
Sujith 已提交
221
};
222

S
Sujith 已提交
223 224 225 226 227
struct ath9k_ops_config {
	int dma_beacon_response_time;
	int sw_beacon_response_time;
	int additional_swba_backoff;
	int ack_6mb;
228
	u32 cwm_ignore_extcca;
229
	bool pcieSerDesWrite;
S
Sujith 已提交
230 231 232
	u8 pcie_clock_req;
	u32 pcie_waen;
	u8 analog_shiftreg;
233
	u8 paprd_disable;
S
Sujith 已提交
234 235 236 237 238 239
	u32 ofdm_trig_low;
	u32 ofdm_trig_high;
	u32 cck_trig_high;
	u32 cck_trig_low;
	u32 enable_ani;
	int serialize_regmode;
S
Sujith 已提交
240
	bool rx_intr_mitigation;
241
	bool tx_intr_mitigation;
S
Sujith 已提交
242 243 244 245 246 247 248 249 250 251 252 253
#define SPUR_DISABLE        	0
#define SPUR_ENABLE_IOCTL   	1
#define SPUR_ENABLE_EEPROM  	2
#define AR_SPUR_5413_1      	1640
#define AR_SPUR_5413_2      	1200
#define AR_NO_SPUR      	0x8000
#define AR_BASE_FREQ_2GHZ   	2300
#define AR_BASE_FREQ_5GHZ   	4900
#define AR_SPUR_FEEQ_BOUND_HT40 19
#define AR_SPUR_FEEQ_BOUND_HT20 10
	int spurmode;
	u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
254
	u8 max_txtrig_level;
255
	u16 ani_poll_interval; /* ANI poll interval in ms */
S
Sujith 已提交
256
};
257

S
Sujith 已提交
258 259 260
enum ath9k_int {
	ATH9K_INT_RX = 0x00000001,
	ATH9K_INT_RXDESC = 0x00000002,
F
Felix Fietkau 已提交
261 262
	ATH9K_INT_RXHP = 0x00000001,
	ATH9K_INT_RXLP = 0x00000002,
S
Sujith 已提交
263 264 265 266 267 268
	ATH9K_INT_RXNOFRM = 0x00000008,
	ATH9K_INT_RXEOL = 0x00000010,
	ATH9K_INT_RXORN = 0x00000020,
	ATH9K_INT_TX = 0x00000040,
	ATH9K_INT_TXDESC = 0x00000080,
	ATH9K_INT_TIM_TIMER = 0x00000100,
269
	ATH9K_INT_MCI = 0x00000200,
270
	ATH9K_INT_BB_WATCHDOG = 0x00000400,
S
Sujith 已提交
271 272 273 274 275 276 277 278 279 280 281 282
	ATH9K_INT_TXURN = 0x00000800,
	ATH9K_INT_MIB = 0x00001000,
	ATH9K_INT_RXPHY = 0x00004000,
	ATH9K_INT_RXKCM = 0x00008000,
	ATH9K_INT_SWBA = 0x00010000,
	ATH9K_INT_BMISS = 0x00040000,
	ATH9K_INT_BNR = 0x00100000,
	ATH9K_INT_TIM = 0x00200000,
	ATH9K_INT_DTIM = 0x00400000,
	ATH9K_INT_DTIMSYNC = 0x00800000,
	ATH9K_INT_GPIO = 0x01000000,
	ATH9K_INT_CABEND = 0x02000000,
283
	ATH9K_INT_TSFOOR = 0x04000000,
284
	ATH9K_INT_GENTIMER = 0x08000000,
S
Sujith 已提交
285 286 287 288 289 290 291
	ATH9K_INT_CST = 0x10000000,
	ATH9K_INT_GTT = 0x20000000,
	ATH9K_INT_FATAL = 0x40000000,
	ATH9K_INT_GLOBAL = 0x80000000,
	ATH9K_INT_BMISC = ATH9K_INT_TIM |
		ATH9K_INT_DTIM |
		ATH9K_INT_DTIMSYNC |
292
		ATH9K_INT_TSFOOR |
S
Sujith 已提交
293 294 295 296 297 298 299 300 301 302 303 304 305 306 307
		ATH9K_INT_CABEND,
	ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
		ATH9K_INT_RXDESC |
		ATH9K_INT_RXEOL |
		ATH9K_INT_RXORN |
		ATH9K_INT_TXURN |
		ATH9K_INT_TXDESC |
		ATH9K_INT_MIB |
		ATH9K_INT_RXPHY |
		ATH9K_INT_RXKCM |
		ATH9K_INT_SWBA |
		ATH9K_INT_BMISS |
		ATH9K_INT_GPIO,
	ATH9K_INT_NOCARD = 0xffffffff
};
308

S
Sujith 已提交
309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339
#define CHANNEL_CW_INT    0x00002
#define CHANNEL_CCK       0x00020
#define CHANNEL_OFDM      0x00040
#define CHANNEL_2GHZ      0x00080
#define CHANNEL_5GHZ      0x00100
#define CHANNEL_PASSIVE   0x00200
#define CHANNEL_DYN       0x00400
#define CHANNEL_HALF      0x04000
#define CHANNEL_QUARTER   0x08000
#define CHANNEL_HT20      0x10000
#define CHANNEL_HT40PLUS  0x20000
#define CHANNEL_HT40MINUS 0x40000

#define CHANNEL_A           (CHANNEL_5GHZ|CHANNEL_OFDM)
#define CHANNEL_B           (CHANNEL_2GHZ|CHANNEL_CCK)
#define CHANNEL_G           (CHANNEL_2GHZ|CHANNEL_OFDM)
#define CHANNEL_G_HT20      (CHANNEL_2GHZ|CHANNEL_HT20)
#define CHANNEL_A_HT20      (CHANNEL_5GHZ|CHANNEL_HT20)
#define CHANNEL_G_HT40PLUS  (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
#define CHANNEL_A_HT40PLUS  (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
#define CHANNEL_ALL				\
	(CHANNEL_OFDM|				\
	 CHANNEL_CCK|				\
	 CHANNEL_2GHZ |				\
	 CHANNEL_5GHZ |				\
	 CHANNEL_HT20 |				\
	 CHANNEL_HT40PLUS |			\
	 CHANNEL_HT40MINUS)

340 341 342 343 344 345 346
#define MAX_RTT_TABLE_ENTRY     6
#define RTT_HIST_MAX            3
struct ath9k_rtt_hist {
	u32 table[AR9300_MAX_CHAINS][RTT_HIST_MAX][MAX_RTT_TABLE_ENTRY];
	u8 num_readings;
};

347
#define MAX_IQCAL_MEASUREMENT	8
348
#define MAX_CL_TAB_ENTRY	16
349

350
struct ath9k_hw_cal_data {
S
Sujith 已提交
351 352 353 354 355
	u16 channel;
	u32 channelFlags;
	int32_t CalValid;
	int8_t iCoff;
	int8_t qCoff;
356
	bool paprd_done;
357
	bool nfcal_pending;
358
	bool nfcal_interference;
359
	bool done_txiqcal_once;
360
	bool done_txclcal_once;
361 362
	u16 small_signal_gain[AR9300_MAX_CHAINS];
	u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
363 364
	u32 num_measures[AR9300_MAX_CHAINS];
	int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
365
	u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
366
	struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
367
	struct ath9k_rtt_hist rtt_hist;
368 369 370 371
};

struct ath9k_channel {
	struct ieee80211_channel *chan;
372
	struct ar5416AniState ani;
373 374 375
	u16 channel;
	u32 channelFlags;
	u32 chanmode;
376
	s16 noisefloor;
S
Sujith 已提交
377
};
378

S
Sujith 已提交
379 380 381 382 383 384 385 386 387
#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
       (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
       (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
       (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
388
#define IS_CHAN_A_FAST_CLOCK(_ah, _c)			\
S
Sujith 已提交
389
	((((_c)->channelFlags & CHANNEL_5GHZ) != 0) &&	\
390
	 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
S
Sujith 已提交
391 392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407

/* These macros check chanmode and not channelFlags */
#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) ||	\
			  ((_c)->chanmode == CHANNEL_G_HT20))
#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) ||	\
			  ((_c)->chanmode == CHANNEL_A_HT40MINUS) ||	\
			  ((_c)->chanmode == CHANNEL_G_HT40PLUS) ||	\
			  ((_c)->chanmode == CHANNEL_G_HT40MINUS))
#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))

enum ath9k_power_mode {
	ATH9K_PM_AWAKE = 0,
	ATH9K_PM_FULL_SLEEP,
	ATH9K_PM_NETWORK_SLEEP,
	ATH9K_PM_UNDEFINED
};
408

S
Sujith 已提交
409 410 411 412 413
enum ser_reg_mode {
	SER_REG_MODE_OFF = 0,
	SER_REG_MODE_ON = 1,
	SER_REG_MODE_AUTO = 2,
};
414

415 416 417 418 419 420
enum ath9k_rx_qtype {
	ATH9K_RX_QUEUE_HP,
	ATH9K_RX_QUEUE_LP,
	ATH9K_RX_QUEUE_MAX,
};

421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439
enum mci_message_header {		/* length of payload */
	MCI_LNA_CTRL     = 0x10,        /* len = 0 */
	MCI_CONT_NACK    = 0x20,        /* len = 0 */
	MCI_CONT_INFO    = 0x30,        /* len = 4 */
	MCI_CONT_RST     = 0x40,        /* len = 0 */
	MCI_SCHD_INFO    = 0x50,        /* len = 16 */
	MCI_CPU_INT      = 0x60,        /* len = 4 */
	MCI_SYS_WAKING   = 0x70,        /* len = 0 */
	MCI_GPM          = 0x80,        /* len = 16 */
	MCI_LNA_INFO     = 0x90,        /* len = 1 */
	MCI_LNA_STATE    = 0x94,
	MCI_LNA_TAKE     = 0x98,
	MCI_LNA_TRANS    = 0x9c,
	MCI_SYS_SLEEPING = 0xa0,        /* len = 0 */
	MCI_REQ_WAKE     = 0xc0,        /* len = 0 */
	MCI_DEBUG_16     = 0xfe,        /* len = 2 */
	MCI_REMOTE_RESET = 0xff         /* len = 16 */
};

440 441 442 443 444 445 446 447 448 449
enum ath_mci_gpm_coex_profile_type {
	MCI_GPM_COEX_PROFILE_UNKNOWN,
	MCI_GPM_COEX_PROFILE_RFCOMM,
	MCI_GPM_COEX_PROFILE_A2DP,
	MCI_GPM_COEX_PROFILE_HID,
	MCI_GPM_COEX_PROFILE_BNEP,
	MCI_GPM_COEX_PROFILE_VOICE,
	MCI_GPM_COEX_PROFILE_MAX
};

450 451 452 453 454 455 456 457 458 459 460 461 462 463 464 465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572 573 574 575
/* MCI GPM/Coex opcode/type definitions */
enum {
	MCI_GPM_COEX_W_GPM_PAYLOAD      = 1,
	MCI_GPM_COEX_B_GPM_TYPE         = 4,
	MCI_GPM_COEX_B_GPM_OPCODE       = 5,
	/* MCI_GPM_WLAN_CAL_REQ, MCI_GPM_WLAN_CAL_DONE */
	MCI_GPM_WLAN_CAL_W_SEQUENCE     = 2,

	/* MCI_GPM_COEX_VERSION_QUERY */
	/* MCI_GPM_COEX_VERSION_RESPONSE */
	MCI_GPM_COEX_B_MAJOR_VERSION    = 6,
	MCI_GPM_COEX_B_MINOR_VERSION    = 7,
	/* MCI_GPM_COEX_STATUS_QUERY */
	MCI_GPM_COEX_B_BT_BITMAP        = 6,
	MCI_GPM_COEX_B_WLAN_BITMAP      = 7,
	/* MCI_GPM_COEX_HALT_BT_GPM */
	MCI_GPM_COEX_B_HALT_STATE       = 6,
	/* MCI_GPM_COEX_WLAN_CHANNELS */
	MCI_GPM_COEX_B_CHANNEL_MAP      = 6,
	/* MCI_GPM_COEX_BT_PROFILE_INFO */
	MCI_GPM_COEX_B_PROFILE_TYPE     = 6,
	MCI_GPM_COEX_B_PROFILE_LINKID   = 7,
	MCI_GPM_COEX_B_PROFILE_STATE    = 8,
	MCI_GPM_COEX_B_PROFILE_ROLE     = 9,
	MCI_GPM_COEX_B_PROFILE_RATE     = 10,
	MCI_GPM_COEX_B_PROFILE_VOTYPE   = 11,
	MCI_GPM_COEX_H_PROFILE_T        = 12,
	MCI_GPM_COEX_B_PROFILE_W        = 14,
	MCI_GPM_COEX_B_PROFILE_A        = 15,
	/* MCI_GPM_COEX_BT_STATUS_UPDATE */
	MCI_GPM_COEX_B_STATUS_TYPE      = 6,
	MCI_GPM_COEX_B_STATUS_LINKID    = 7,
	MCI_GPM_COEX_B_STATUS_STATE     = 8,
	/* MCI_GPM_COEX_BT_UPDATE_FLAGS */
	MCI_GPM_COEX_W_BT_FLAGS         = 6,
	MCI_GPM_COEX_B_BT_FLAGS_OP      = 10
};

enum mci_gpm_subtype {
	MCI_GPM_BT_CAL_REQ      = 0,
	MCI_GPM_BT_CAL_GRANT    = 1,
	MCI_GPM_BT_CAL_DONE     = 2,
	MCI_GPM_WLAN_CAL_REQ    = 3,
	MCI_GPM_WLAN_CAL_GRANT  = 4,
	MCI_GPM_WLAN_CAL_DONE   = 5,
	MCI_GPM_COEX_AGENT      = 0x0c,
	MCI_GPM_RSVD_PATTERN    = 0xfe,
	MCI_GPM_RSVD_PATTERN32  = 0xfefefefe,
	MCI_GPM_BT_DEBUG        = 0xff
};

enum mci_bt_state {
	MCI_BT_SLEEP,
	MCI_BT_AWAKE,
	MCI_BT_CAL_START,
	MCI_BT_CAL
};

/* Type of state query */
enum mci_state_type {
	MCI_STATE_ENABLE,
	MCI_STATE_INIT_GPM_OFFSET,
	MCI_STATE_NEXT_GPM_OFFSET,
	MCI_STATE_LAST_GPM_OFFSET,
	MCI_STATE_BT,
	MCI_STATE_SET_BT_SLEEP,
	MCI_STATE_SET_BT_AWAKE,
	MCI_STATE_SET_BT_CAL_START,
	MCI_STATE_SET_BT_CAL,
	MCI_STATE_LAST_SCHD_MSG_OFFSET,
	MCI_STATE_REMOTE_SLEEP,
	MCI_STATE_CONT_RSSI_POWER,
	MCI_STATE_CONT_PRIORITY,
	MCI_STATE_CONT_TXRX,
	MCI_STATE_RESET_REQ_WAKE,
	MCI_STATE_SEND_WLAN_COEX_VERSION,
	MCI_STATE_SET_BT_COEX_VERSION,
	MCI_STATE_SEND_WLAN_CHANNELS,
	MCI_STATE_SEND_VERSION_QUERY,
	MCI_STATE_SEND_STATUS_QUERY,
	MCI_STATE_NEED_FLUSH_BT_INFO,
	MCI_STATE_SET_CONCUR_TX_PRI,
	MCI_STATE_RECOVER_RX,
	MCI_STATE_NEED_FTP_STOMP,
	MCI_STATE_NEED_TUNING,
	MCI_STATE_DEBUG,
	MCI_STATE_MAX
};

enum mci_gpm_coex_opcode {
	MCI_GPM_COEX_VERSION_QUERY,
	MCI_GPM_COEX_VERSION_RESPONSE,
	MCI_GPM_COEX_STATUS_QUERY,
	MCI_GPM_COEX_HALT_BT_GPM,
	MCI_GPM_COEX_WLAN_CHANNELS,
	MCI_GPM_COEX_BT_PROFILE_INFO,
	MCI_GPM_COEX_BT_STATUS_UPDATE,
	MCI_GPM_COEX_BT_UPDATE_FLAGS
};

#define MCI_GPM_NOMORE  0
#define MCI_GPM_MORE    1
#define MCI_GPM_INVALID 0xffffffff

#define MCI_GPM_RECYCLE(_p_gpm)	do {			  \
	*(((u32 *)_p_gpm) + MCI_GPM_COEX_W_GPM_PAYLOAD) = \
				MCI_GPM_RSVD_PATTERN32;   \
} while (0)

#define MCI_GPM_TYPE(_p_gpm)	\
	(*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_TYPE) & 0xff)

#define MCI_GPM_OPCODE(_p_gpm)	\
	(*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_OPCODE) & 0xff)

#define MCI_GPM_SET_CAL_TYPE(_p_gpm, _cal_type)	do {			   \
	*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_TYPE) = (_cal_type) & 0xff;\
} while (0)

#define MCI_GPM_SET_TYPE_OPCODE(_p_gpm, _type, _opcode) do {		   \
	*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_TYPE) = (_type) & 0xff;	   \
	*(((u8 *)(_p_gpm)) + MCI_GPM_COEX_B_GPM_OPCODE) = (_opcode) & 0xff;\
} while (0)

#define MCI_GPM_IS_CAL_TYPE(_type) ((_type) <= MCI_GPM_WLAN_CAL_DONE)

S
Sujith 已提交
576 577 578 579
struct ath9k_beacon_state {
	u32 bs_nexttbtt;
	u32 bs_nextdtim;
	u32 bs_intval;
580
#define ATH9K_TSFOOR_THRESHOLD    0x00004240 /* 16k us */
S
Sujith 已提交
581 582 583 584 585 586 587
	u32 bs_dtimperiod;
	u16 bs_cfpperiod;
	u16 bs_cfpmaxduration;
	u32 bs_cfpnext;
	u16 bs_timoffset;
	u16 bs_bmissthreshold;
	u32 bs_sleepduration;
588
	u32 bs_tsfoor_threshold;
S
Sujith 已提交
589
};
590

S
Sujith 已提交
591 592 593 594 595
struct chan_centers {
	u16 synth_center;
	u16 ctl_center;
	u16 ext_center;
};
596

S
Sujith 已提交
597 598 599 600 601
enum {
	ATH9K_RESET_POWER_ON,
	ATH9K_RESET_WARM,
	ATH9K_RESET_COLD,
};
602

603 604 605 606 607 608 609 610 611
struct ath9k_hw_version {
	u32 magic;
	u16 devid;
	u16 subvendorid;
	u32 macVersion;
	u16 macRev;
	u16 phyRev;
	u16 analog5GhzRev;
	u16 analog2GhzRev;
612
	enum ath_usb_dev usbdev;
613
};
S
Sujith 已提交
614

615 616 617 618 619 620 621
/* Generic TSF timer definitions */

#define ATH_MAX_GEN_TIMER	16

#define AR_GENTMR_BIT(_index)	(1 << (_index))

/*
622
 * Using de Bruijin sequence to look up 1's index in a 32 bit number
623 624
 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
 */
625
#define debruijn32 0x077CB531U
626 627 628 629 630 631 632 633 634 635 636 637 638 639 640 641 642 643 644 645 646 647 648 649

struct ath_gen_timer_configuration {
	u32 next_addr;
	u32 period_addr;
	u32 mode_addr;
	u32 mode_mask;
};

struct ath_gen_timer {
	void (*trigger)(void *arg);
	void (*overflow)(void *arg);
	void *arg;
	u8 index;
};

struct ath_gen_timer_table {
	u32 gen_timer_index[32];
	struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
	union {
		unsigned long timer_bits;
		u16 val;
	} timer_mask;
};

650 651 652 653
struct ath_hw_antcomb_conf {
	u8 main_lna_conf;
	u8 alt_lna_conf;
	u8 fast_div_bias;
654 655 656
	u8 main_gaintb;
	u8 alt_gaintb;
	int lna1_lna2_delta;
657
	u8 div_group;
658 659
};

660 661 662 663 664 665 666 667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
/**
 * struct ath_hw_radar_conf - radar detection initialization parameters
 *
 * @pulse_inband: threshold for checking the ratio of in-band power
 *	to total power for short radar pulses (half dB steps)
 * @pulse_inband_step: threshold for checking an in-band power to total
 *	power ratio increase for short radar pulses (half dB steps)
 * @pulse_height: threshold for detecting the beginning of a short
 *	radar pulse (dB step)
 * @pulse_rssi: threshold for detecting if a short radar pulse is
 *	gone (dB step)
 * @pulse_maxlen: maximum pulse length (0.8 us steps)
 *
 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
 * @radar_inband: threshold for checking the ratio of in-band power
 *	to total power for long radar pulses (half dB steps)
 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
 *
 * @ext_channel: enable extension channel radar detection
 */
struct ath_hw_radar_conf {
	unsigned int pulse_inband;
	unsigned int pulse_inband_step;
	unsigned int pulse_height;
	unsigned int pulse_rssi;
	unsigned int pulse_maxlen;

	unsigned int radar_rssi;
	unsigned int radar_inband;
	int fir_power;

	bool ext_channel;
};

694 695 696 697 698 699
/**
 * struct ath_hw_private_ops - callbacks used internally by hardware code
 *
 * This structure contains private callbacks designed to only be used internally
 * by the hardware core.
 *
700 701 702
 * @init_cal_settings: setup types of calibrations supported
 * @init_cal: starts actual calibration
 *
703
 * @init_mode_regs: Initializes mode registers
704
 * @init_mode_gain_regs: Initialize TX/RX gain registers
705 706 707 708 709 710
 *
 * @rf_set_freq: change frequency
 * @spur_mitigate_freq: spur mitigation
 * @rf_alloc_ext_banks:
 * @rf_free_ext_banks:
 * @set_rf_regs:
711 712
 * @compute_pll_control: compute the PLL control value to use for
 *	AR_RTC_PLL_CONTROL for a given channel
713 714
 * @setup_calibration: set up calibration
 * @iscal_supported: used to query if a type of calibration is supported
715
 *
716 717
 * @ani_cache_ini_regs: cache the values for ANI from the initial
 *	register settings through the register initialization.
718 719
 */
struct ath_hw_private_ops {
720
	/* Calibration ops */
721
	void (*init_cal_settings)(struct ath_hw *ah);
722 723
	bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);

724
	void (*init_mode_regs)(struct ath_hw *ah);
725
	void (*init_mode_gain_regs)(struct ath_hw *ah);
726 727
	void (*setup_calibration)(struct ath_hw *ah,
				  struct ath9k_cal_list *currCal);
728 729 730 731 732 733 734 735 736 737 738 739 740 741 742 743 744 745 746 747 748 749

	/* PHY ops */
	int (*rf_set_freq)(struct ath_hw *ah,
			   struct ath9k_channel *chan);
	void (*spur_mitigate_freq)(struct ath_hw *ah,
				   struct ath9k_channel *chan);
	int (*rf_alloc_ext_banks)(struct ath_hw *ah);
	void (*rf_free_ext_banks)(struct ath_hw *ah);
	bool (*set_rf_regs)(struct ath_hw *ah,
			    struct ath9k_channel *chan,
			    u16 modesIndex);
	void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
	void (*init_bb)(struct ath_hw *ah,
			struct ath9k_channel *chan);
	int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
	void (*olc_init)(struct ath_hw *ah);
	void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
	void (*mark_phy_inactive)(struct ath_hw *ah);
	void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
	bool (*rfbus_req)(struct ath_hw *ah);
	void (*rfbus_done)(struct ath_hw *ah);
	void (*restore_chainmask)(struct ath_hw *ah);
750 751
	u32 (*compute_pll_control)(struct ath_hw *ah,
				   struct ath9k_channel *chan);
752 753
	bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
			    int param);
754
	void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
755 756
	void (*set_radar_params)(struct ath_hw *ah,
				 struct ath_hw_radar_conf *conf);
757 758
	int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
				u8 *ini_reloaded);
759 760

	/* ANI */
761
	void (*ani_cache_ini_regs)(struct ath_hw *ah);
762 763 764 765 766 767 768 769 770
};

/**
 * struct ath_hw_ops - callbacks used by hardware code and driver code
 *
 * This structure contains callbacks designed to to be used internally by
 * hardware code and also by the lower level driver.
 *
 * @config_pci_powersave:
771
 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
772 773 774
 */
struct ath_hw_ops {
	void (*config_pci_powersave)(struct ath_hw *ah,
775
				     bool power_off);
776
	void (*rx_enable)(struct ath_hw *ah);
777
	void (*set_desc_link)(void *ds, u32 link);
778 779 780 781
	bool (*calibrate)(struct ath_hw *ah,
			  struct ath9k_channel *chan,
			  u8 rxchainmask,
			  bool longcal);
782
	bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
783 784
	void (*set_txdesc)(struct ath_hw *ah, void *ds,
			   struct ath_tx_info *i);
785 786
	int (*proc_txdesc)(struct ath_hw *ah, void *ds,
			   struct ath_tx_status *ts);
787 788 789 790 791
	void (*antdiv_comb_conf_get)(struct ath_hw *ah,
			struct ath_hw_antcomb_conf *antconf);
	void (*antdiv_comb_conf_set)(struct ath_hw *ah,
			struct ath_hw_antcomb_conf *antconf);

792 793
};

794 795 796 797 798 799
struct ath_nf_limits {
	s16 max;
	s16 min;
	s16 nominal;
};

800 801 802 803 804 805
enum ath_cal_list {
	TX_IQ_CAL         =	BIT(0),
	TX_IQ_ON_AGC_CAL  =	BIT(1),
	TX_CL_CAL         =	BIT(2),
};

806 807 808
/* ah_flags */
#define AH_USE_EEPROM   0x1
#define AH_UNPLUGGED    0x2 /* The card has been physically removed. */
809
#define AH_FASTCC       0x4
810

811
struct ath_hw {
812 813
	struct ath_ops reg_ops;

814
	struct ieee80211_hw *hw;
815
	struct ath_common common;
816
	struct ath9k_hw_version hw_version;
817 818
	struct ath9k_ops_config config;
	struct ath9k_hw_capabilities caps;
819
	struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
820
	struct ath9k_channel *curchan;
S
Sujith 已提交
821

822 823 824
	union {
		struct ar5416_eeprom_def def;
		struct ar5416_eeprom_4k map4k;
825
		struct ar9287_eeprom map9287;
826
		struct ar9300_eeprom ar9300_eep;
827
	} eeprom;
S
Sujith 已提交
828
	const struct eeprom_ops *eep_ops;
829 830

	bool sw_mgmt_crypto;
831
	bool is_pciexpress;
832
	bool aspm_enabled;
833
	bool is_monitoring;
834
	bool need_an_top2_fixup;
835
	u16 tx_trig_level;
836

837
	u32 nf_regs[6];
838 839
	struct ath_nf_limits nf_2g;
	struct ath_nf_limits nf_5g;
840 841 842
	u16 rfsilent;
	u32 rfkill_gpio;
	u32 rfkill_polarity;
843
	u32 ah_flags;
S
Sujith 已提交
844

845 846
	bool htc_reset_init;

847 848
	enum nl80211_iftype opmode;
	enum ath9k_power_mode power_mode;
849

850
	s8 noise;
851
	struct ath9k_hw_cal_data *caldata;
852
	struct ath9k_pacal_info pacal_info;
853 854 855 856
	struct ar5416Stats stats;
	struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];

	int16_t curchan_rad_index;
P
Pavel Roskin 已提交
857
	enum ath9k_int imask;
858
	u32 imrs2_reg;
859 860 861 862 863
	u32 txok_interrupt_mask;
	u32 txerr_interrupt_mask;
	u32 txdesc_interrupt_mask;
	u32 txeol_interrupt_mask;
	u32 txurn_interrupt_mask;
864
	atomic_t intr_ref_cnt;
865 866
	bool chip_fullsleep;
	u32 atim_window;
867
	u32 modes_index;
S
Sujith 已提交
868 869

	/* Calibration */
870
	u32 supp_cals;
871 872 873
	struct ath9k_cal_list iq_caldata;
	struct ath9k_cal_list adcgain_caldata;
	struct ath9k_cal_list adcdc_caldata;
874
	struct ath9k_cal_list tempCompCalData;
875 876 877
	struct ath9k_cal_list *cal_list;
	struct ath9k_cal_list *cal_list_last;
	struct ath9k_cal_list *cal_list_curr;
878 879 880 881 882 883 884 885 886 887 888
#define totalPowerMeasI meas0.unsign
#define totalPowerMeasQ meas1.unsign
#define totalIqCorrMeas meas2.sign
#define totalAdcIOddPhase  meas0.unsign
#define totalAdcIEvenPhase meas1.unsign
#define totalAdcQOddPhase  meas2.unsign
#define totalAdcQEvenPhase meas3.unsign
#define totalAdcDcOffsetIOddPhase  meas0.sign
#define totalAdcDcOffsetIEvenPhase meas1.sign
#define totalAdcDcOffsetQOddPhase  meas2.sign
#define totalAdcDcOffsetQEvenPhase meas3.sign
889 890 891
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
892
	} meas0;
893 894 895
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
896
	} meas1;
897 898 899
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
900
	} meas2;
901 902 903
	union {
		u32 unsign[AR5416_MAX_CHAINS];
		int32_t sign[AR5416_MAX_CHAINS];
904 905
	} meas3;
	u16 cal_samples;
906
	u8 enabled_cals;
S
Sujith 已提交
907

908 909
	u32 sta_id1_defaults;
	u32 misc_mode;
910 911 912 913
	enum {
		AUTO_32KHZ,
		USE_32KHZ,
		DONT_USE_32KHZ,
914
	} enable_32kHz_clock;
S
Sujith 已提交
915

916 917 918 919 920
	/* Private to hardware code */
	struct ath_hw_private_ops private_ops;
	/* Accessed by the lower level driver */
	struct ath_hw_ops ops;

921
	/* Used to program the radio on non single-chip devices */
922 923 924 925 926 927 928 929 930 931
	u32 *analogBank0Data;
	u32 *analogBank1Data;
	u32 *analogBank2Data;
	u32 *analogBank3Data;
	u32 *analogBank6Data;
	u32 *analogBank6TPCData;
	u32 *analogBank7Data;
	u32 *addac5416_21;
	u32 *bank6Temp;

932
	u8 txpower_limit;
933
	int coverage_class;
934 935
	u32 slottime;
	u32 globaltxtimeout;
S
Sujith 已提交
936 937

	/* ANI */
938 939 940 941 942 943 944 945
	u32 proc_phyerr;
	u32 aniperiod;
	int totalSizeDesired[5];
	int coarse_high[5];
	int coarse_low[5];
	int firpwr[5];
	enum ath9k_ani_cmd ani_function;

946
	/* Bluetooth coexistance */
947
	struct ath_btcoex_hw btcoex_hw;
948

949 950 951 952
	u32 intr_txqs;
	u8 txchainmask;
	u8 rxchainmask;

953 954
	struct ath_hw_radar_conf radar_conf;

955 956 957
	u32 originalGain[22];
	int initPDADC;
	int PDADCdelta;
958
	int led_pin;
959 960
	u32 gpio_mask;
	u32 gpio_val;
961

962 963 964 965 966 967 968 969 970 971 972 973
	struct ar5416IniArray iniModes;
	struct ar5416IniArray iniCommon;
	struct ar5416IniArray iniBank0;
	struct ar5416IniArray iniBB_RfGain;
	struct ar5416IniArray iniBank1;
	struct ar5416IniArray iniBank2;
	struct ar5416IniArray iniBank3;
	struct ar5416IniArray iniBank6;
	struct ar5416IniArray iniBank6TPC;
	struct ar5416IniArray iniBank7;
	struct ar5416IniArray iniAddac;
	struct ar5416IniArray iniPcieSerdes;
974
	struct ar5416IniArray iniPcieSerdesLowPower;
975
	struct ar5416IniArray iniModesAdditional;
976
	struct ar5416IniArray iniModesAdditional_40M;
977 978
	struct ar5416IniArray iniModesRxGain;
	struct ar5416IniArray iniModesTxGain;
979
	struct ar5416IniArray iniModes_9271_1_0_only;
S
Sujith 已提交
980 981
	struct ar5416IniArray iniCckfirNormal;
	struct ar5416IniArray iniCckfirJapan2484;
982
	struct ar5416IniArray ini_japan2484;
983 984 985 986 987
	struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
	struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
	struct ar5416IniArray iniModes_9271_ANI_reg;
	struct ar5416IniArray iniModes_high_power_tx_gain_9271;
	struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
988 989
	struct ar5416IniArray ini_radio_post_sys2ant;
	struct ar5416IniArray ini_BTCOEX_MAX_TXPWR;
990

991 992 993 994 995
	struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
	struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
	struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
	struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];

996 997 998
	u32 intr_gen_timer_trigger;
	u32 intr_gen_timer_thresh;
	struct ath_gen_timer_table hw_gen_timers;
999 1000 1001 1002 1003 1004 1005

	struct ar9003_txs *ts_ring;
	void *ts_start;
	u32 ts_paddr_start;
	u32 ts_paddr_end;
	u16 ts_tail;
	u8 ts_size;
1006 1007 1008

	u32 bb_watchdog_last_status;
	u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
1009
	u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
1010

1011 1012
	unsigned int paprd_target_power;
	unsigned int paprd_training_power;
1013
	unsigned int paprd_ratemask;
1014
	unsigned int paprd_ratemask_ht40;
1015
	bool paprd_table_write_done;
1016 1017
	u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
	u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
1018 1019 1020 1021 1022 1023
	/*
	 * Store the permanent value of Reg 0x4004in WARegVal
	 * so we dont have to R/M/W. We should not be reading
	 * this register when in sleep states.
	 */
	u32 WARegVal;
1024 1025 1026

	/* Enterprise mode cap */
	u32 ent_mode;
1027 1028

	bool is_clk_25mhz;
1029
	int (*get_mac_revision)(void);
1030
	int (*external_reset)(void);
1031 1032
};

1033 1034 1035 1036 1037 1038
struct ath_bus_ops {
	enum ath_bus_type ath_bus_type;
	void (*read_cachesize)(struct ath_common *common, int *csz);
	bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
	void (*bt_coex_prep)(struct ath_common *common);
	void (*extn_synch_en)(struct ath_common *common);
1039
	void (*aspm_init)(struct ath_common *common);
1040 1041
};

1042 1043 1044 1045 1046 1047 1048 1049 1050 1051
static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
{
	return &ah->common;
}

static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
{
	return &(ath9k_hw_common(ah)->regulatory);
}

1052 1053 1054 1055 1056 1057 1058 1059 1060 1061
static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
{
	return &ah->private_ops;
}

static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
{
	return &ah->ops;
}

1062 1063 1064 1065 1066
static inline u8 get_streams(int mask)
{
	return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
}

1067
/* Initialization, Detach, Reset */
S
Sujith 已提交
1068
const char *ath9k_hw_probe(u16 vendorid, u16 devid);
S
Sujith 已提交
1069
void ath9k_hw_deinit(struct ath_hw *ah);
1070
int ath9k_hw_init(struct ath_hw *ah);
1071
int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
1072
		   struct ath9k_hw_cal_data *caldata, bool bChannelChange);
1073
int ath9k_hw_fill_cap_info(struct ath_hw *ah);
1074
u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
S
Sujith 已提交
1075 1076

/* GPIO / RFKILL / Antennae */
1077 1078 1079
void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
S
Sujith 已提交
1080
			 u32 ah_signal_type);
1081 1082 1083
void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
S
Sujith 已提交
1084 1085

/* General Operation */
S
Sujith 已提交
1086
bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
1087 1088
void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
			  int column, unsigned int *writecnt);
S
Sujith 已提交
1089
u32 ath9k_hw_reverse_bits(u32 val, u32 n);
1090
u16 ath9k_hw_computetxtime(struct ath_hw *ah,
1091
			   u8 phy, int kbps,
S
Sujith 已提交
1092
			   u32 frameLen, u16 rateix, bool shortPreamble);
1093
void ath9k_hw_get_channel_centers(struct ath_hw *ah,
S
Sujith 已提交
1094 1095
				  struct ath9k_channel *chan,
				  struct chan_centers *centers);
1096 1097 1098 1099
u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
bool ath9k_hw_phy_disable(struct ath_hw *ah);
bool ath9k_hw_disable(struct ath_hw *ah);
1100
void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
1101 1102
void ath9k_hw_setopmode(struct ath_hw *ah);
void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
1103 1104
void ath9k_hw_setbssidmask(struct ath_hw *ah);
void ath9k_hw_write_associd(struct ath_hw *ah);
1105
u32 ath9k_hw_gettsf32(struct ath_hw *ah);
1106 1107 1108
u64 ath9k_hw_gettsf64(struct ath_hw *ah);
void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
void ath9k_hw_reset_tsf(struct ath_hw *ah);
S
Sujith 已提交
1109
void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
1110
void ath9k_hw_init_global_settings(struct ath_hw *ah);
1111
u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
L
Luis R. Rodriguez 已提交
1112
void ath9k_hw_set11nmac2040(struct ath_hw *ah);
1113 1114
void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
S
Sujith 已提交
1115
				    const struct ath9k_beacon_state *bs);
1116
bool ath9k_hw_check_alive(struct ath_hw *ah);
1117

1118
bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
1119

1120 1121 1122 1123 1124 1125
/* Generic hw timer primitives */
struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
					  void (*trigger)(void *),
					  void (*overflow)(void *),
					  void *arg,
					  u8 timer_index);
1126 1127 1128 1129 1130 1131
void ath9k_hw_gen_timer_start(struct ath_hw *ah,
			      struct ath_gen_timer *timer,
			      u32 timer_next,
			      u32 timer_period);
void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);

1132 1133 1134
void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
void ath_gen_timer_isr(struct ath_hw *hw);

1135
void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
1136

1137 1138 1139
/* HTC */
void ath9k_hw_htc_resetinit(struct ath_hw *ah);

1140 1141 1142
/* PHY */
void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
				   u32 *coef_mantissa, u32 *coef_exponent);
1143
void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan);
1144

1145 1146 1147 1148
/*
 * Code Specific to AR5008, AR9001 or AR9002,
 * we stuff these here to avoid callbacks for AR9003.
 */
1149
void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
1150
int ar9002_hw_rf_claim(struct ath_hw *ah);
1151
void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
1152

1153
/*
1154
 * Code specific to AR9003, we stuff these here to avoid callbacks
1155 1156
 * for older families
 */
1157 1158 1159
void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
1160
void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
1161 1162
void ar9003_paprd_enable(struct ath_hw *ah, bool val);
void ar9003_paprd_populate_single_table(struct ath_hw *ah,
1163 1164 1165 1166
					struct ath9k_hw_cal_data *caldata,
					int chain);
int ar9003_paprd_create_curve(struct ath_hw *ah,
			      struct ath9k_hw_cal_data *caldata, int chain);
1167 1168 1169 1170
int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
int ar9003_paprd_init_table(struct ath_hw *ah);
bool ar9003_paprd_is_done(struct ath_hw *ah);
void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
1171 1172

/* Hardware family op attach helpers */
1173
void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
1174 1175
void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
1176

1177 1178 1179
void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
void ar9003_hw_attach_calib_ops(struct ath_hw *ah);

1180 1181 1182
void ar9002_hw_attach_ops(struct ath_hw *ah);
void ar9003_hw_attach_ops(struct ath_hw *ah);

1183
void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
1184 1185 1186 1187
/*
 * ANI work can be shared between all families but a next
 * generation implementation of ANI will be used only for AR9003 only
 * for now as the other families still need to be tested with the same
1188 1189
 * next generation ANI. Feel free to start testing it though for the
 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
1190
 */
1191
extern int modparam_force_new_ani;
1192
void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
1193
void ath9k_hw_proc_mib_event(struct ath_hw *ah);
1194
void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
1195

1196 1197 1198 1199 1200
#define ATH9K_CLOCK_RATE_CCK		22
#define ATH9K_CLOCK_RATE_5GHZ_OFDM	40
#define ATH9K_CLOCK_RATE_2GHZ_OFDM	44
#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44

1201
#endif