i915_irq.c 46.1 KB
Newer Older
D
Dave Airlie 已提交
1
/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
L
Linus Torvalds 已提交
2
 */
D
Dave Airlie 已提交
3
/*
L
Linus Torvalds 已提交
4 5
 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
 * All Rights Reserved.
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
D
Dave Airlie 已提交
27
 */
L
Linus Torvalds 已提交
28

29
#include <linux/sysrq.h>
30
#include <linux/slab.h>
L
Linus Torvalds 已提交
31 32 33 34
#include "drmP.h"
#include "drm.h"
#include "i915_drm.h"
#include "i915_drv.h"
C
Chris Wilson 已提交
35
#include "i915_trace.h"
J
Jesse Barnes 已提交
36
#include "intel_drv.h"
L
Linus Torvalds 已提交
37 38 39

#define MAX_NOPID ((u32)~0)

40 41 42 43 44 45 46
/**
 * Interrupts that are always left unmasked.
 *
 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
 * we leave them always unmasked in IMR and then control enabling them through
 * PIPESTAT alone.
 */
47 48 49 50 51 52 53
#define I915_INTERRUPT_ENABLE_FIX			\
	(I915_ASLE_INTERRUPT |				\
	 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |		\
	 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |		\
	 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |	\
	 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |	\
	 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
54 55

/** Interrupts that we mask and unmask at runtime. */
56
#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
57

J
Jesse Barnes 已提交
58 59 60 61 62 63 64 65 66
#define I915_PIPE_VBLANK_STATUS	(PIPE_START_VBLANK_INTERRUPT_STATUS |\
				 PIPE_VBLANK_INTERRUPT_STATUS)

#define I915_PIPE_VBLANK_ENABLE	(PIPE_START_VBLANK_INTERRUPT_ENABLE |\
				 PIPE_VBLANK_INTERRUPT_ENABLE)

#define DRM_I915_VBLANK_PIPE_ALL	(DRM_I915_VBLANK_PIPE_A | \
					 DRM_I915_VBLANK_PIPE_B)

67
void
68
ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
69 70 71 72
{
	if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
		dev_priv->gt_irq_mask_reg &= ~mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
73
		POSTING_READ(GTIMR);
74 75 76
	}
}

77
void
78
ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
79 80 81 82
{
	if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
		dev_priv->gt_irq_mask_reg |= mask;
		I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
83
		POSTING_READ(GTIMR);
84 85 86 87
	}
}

/* For display hotplug interrupt */
88
static void
89
ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
90 91 92 93
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
94
		POSTING_READ(DEIMR);
95 96 97 98
	}
}

static inline void
99
ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
100 101 102 103
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
104
		POSTING_READ(DEIMR);
105 106 107
	}
}

108
void
109 110 111 112 113
i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != 0) {
		dev_priv->irq_mask_reg &= ~mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
114
		POSTING_READ(IMR);
115 116 117
	}
}

118
void
119 120 121 122 123
i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
{
	if ((dev_priv->irq_mask_reg & mask) != mask) {
		dev_priv->irq_mask_reg |= mask;
		I915_WRITE(IMR, dev_priv->irq_mask_reg);
124
		POSTING_READ(IMR);
125 126 127
	}
}

128 129 130 131 132 133 134
static inline u32
i915_pipestat(int pipe)
{
	if (pipe == 0)
		return PIPEASTAT;
	if (pipe == 1)
		return PIPEBSTAT;
135
	BUG();
136 137 138 139 140 141 142 143 144 145 146
}

void
i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != mask) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] |= mask;
		/* Enable the interrupt, clear any pending status */
		I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
147
		POSTING_READ(reg);
148 149 150 151 152 153 154 155 156 157 158
	}
}

void
i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
{
	if ((dev_priv->pipestat[pipe] & mask) != 0) {
		u32 reg = i915_pipestat(pipe);

		dev_priv->pipestat[pipe] &= ~mask;
		I915_WRITE(reg, dev_priv->pipestat[pipe]);
159
		POSTING_READ(reg);
160 161 162
	}
}

163 164 165 166 167 168 169
/**
 * intel_enable_asle - enable ASLE interrupt for OpRegion
 */
void intel_enable_asle (struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

170
	if (HAS_PCH_SPLIT(dev))
171
		ironlake_enable_display_irq(dev_priv, DE_GSE);
172
	else {
173
		i915_enable_pipestat(dev_priv, 1,
174
				     PIPE_LEGACY_BLC_EVENT_ENABLE);
175
		if (INTEL_INFO(dev)->gen >= 4)
176
			i915_enable_pipestat(dev_priv, 0,
177
					     PIPE_LEGACY_BLC_EVENT_ENABLE);
178
	}
179 180
}

181 182 183 184 185 186 187 188 189 190 191 192 193
/**
 * i915_pipe_enabled - check if a pipe is enabled
 * @dev: DRM device
 * @pipe: pipe to check
 *
 * Reading certain registers when the pipe is disabled can hang the chip.
 * Use this routine to make sure the PLL is running and the pipe is active
 * before reading such registers if unsure.
 */
static int
i915_pipe_enabled(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
194
	return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
195 196
}

197 198 199 200
/* Called from drm generic code, passed a 'crtc', which
 * we use as a pipe index
 */
u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
201 202 203 204
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	unsigned long high_frame;
	unsigned long low_frame;
205
	u32 high1, high2, low;
206 207

	if (!i915_pipe_enabled(dev, pipe)) {
208 209
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
				"pipe %d\n", pipe);
210 211 212
		return 0;
	}

213 214 215
	high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
	low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;

216 217 218 219 220 221
	/*
	 * High & low register fields aren't synchronized, so make sure
	 * we get a low value that's stable across two reads of the high
	 * register.
	 */
	do {
222 223 224
		high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
		low   = I915_READ(low_frame)  & PIPE_FRAME_LOW_MASK;
		high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
225 226
	} while (high1 != high2);

227 228 229
	high1 >>= PIPE_FRAME_HIGH_SHIFT;
	low >>= PIPE_FRAME_LOW_SHIFT;
	return (high1 << 8) | low;
230 231
}

232 233 234 235 236 237
u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;

	if (!i915_pipe_enabled(dev, pipe)) {
238 239
		DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
					"pipe %d\n", pipe);
240 241 242 243 244 245
		return 0;
	}

	return I915_READ(reg);
}

246 247 248 249 250 251 252 253
/*
 * Handle hotplug events outside the interrupt handler proper.
 */
static void i915_hotplug_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    hotplug_work);
	struct drm_device *dev = dev_priv->dev;
254
	struct drm_mode_config *mode_config = &dev->mode_config;
255 256 257 258 259 260
	struct intel_encoder *encoder;

	list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
		if (encoder->hot_plug)
			encoder->hot_plug(encoder);

261
	/* Just fire off a uevent and let userspace tell us what to do */
262
	drm_helper_hpd_irq_event(dev);
263 264
}

265 266 267
static void i915_handle_rps_change(struct drm_device *dev)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
268
	u32 busy_up, busy_down, max_avg, min_avg;
269 270
	u8 new_delay = dev_priv->cur_delay;

271
	I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
272 273
	busy_up = I915_READ(RCPREVBSYTUPAVG);
	busy_down = I915_READ(RCPREVBSYTDNAVG);
274 275 276 277
	max_avg = I915_READ(RCBMAXAVG);
	min_avg = I915_READ(RCBMINAVG);

	/* Handle RCS change request from hw */
278
	if (busy_up > max_avg) {
279 280 281 282
		if (dev_priv->cur_delay != dev_priv->max_delay)
			new_delay = dev_priv->cur_delay - 1;
		if (new_delay < dev_priv->max_delay)
			new_delay = dev_priv->max_delay;
283
	} else if (busy_down < min_avg) {
284 285 286 287 288 289
		if (dev_priv->cur_delay != dev_priv->min_delay)
			new_delay = dev_priv->cur_delay + 1;
		if (new_delay > dev_priv->min_delay)
			new_delay = dev_priv->min_delay;
	}

290 291
	if (ironlake_set_drps(dev, new_delay))
		dev_priv->cur_delay = new_delay;
292 293 294 295

	return;
}

296 297 298 299
static void notify_ring(struct drm_device *dev,
			struct intel_ring_buffer *ring)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
300
	u32 seqno = ring->get_seqno(ring);
301
	ring->irq_seqno = seqno;
302 303 304 305 306 307 308
	trace_i915_gem_request_complete(dev, seqno);
	wake_up_all(&ring->irq_queue);
	dev_priv->hangcheck_count = 0;
	mod_timer(&dev_priv->hangcheck_timer,
		  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
}

309
static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
310 311 312
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	int ret = IRQ_NONE;
313
	u32 de_iir, gt_iir, de_ier, pch_iir;
314
	u32 hotplug_mask;
315
	struct drm_i915_master_private *master_priv;
316 317 318 319
	u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;

	if (IS_GEN6(dev))
		bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
320

321 322 323
	/* disable master interrupt before clearing iir  */
	de_ier = I915_READ(DEIER);
	I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
324
	POSTING_READ(DEIER);
325

326 327
	de_iir = I915_READ(DEIIR);
	gt_iir = I915_READ(GTIIR);
328
	pch_iir = I915_READ(SDEIIR);
329

330 331
	if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
		goto done;
332

333 334 335 336 337
	if (HAS_PCH_CPT(dev))
		hotplug_mask = SDE_HOTPLUG_MASK_CPT;
	else
		hotplug_mask = SDE_HOTPLUG_MASK;

338
	ret = IRQ_HANDLED;
339

340 341 342 343 344 345
	if (dev->primary->master) {
		master_priv = dev->primary->master->driver_priv;
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch =
				READ_BREADCRUMB(dev_priv);
	}
346

347 348
	if (gt_iir & GT_PIPE_NOTIFY)
		notify_ring(dev, &dev_priv->render_ring);
349
	if (gt_iir & bsd_usr_interrupt)
350 351 352
		notify_ring(dev, &dev_priv->bsd_ring);
	if (HAS_BLT(dev) && gt_iir & GT_BLT_USER_INTERRUPT)
		notify_ring(dev, &dev_priv->blt_ring);
353

354
	if (de_iir & DE_GSE)
355
		intel_opregion_gse_intr(dev);
356

357
	if (de_iir & DE_PLANEA_FLIP_DONE) {
358
		intel_prepare_page_flip(dev, 0);
359
		intel_finish_page_flip_plane(dev, 0);
360
	}
361

362
	if (de_iir & DE_PLANEB_FLIP_DONE) {
363
		intel_prepare_page_flip(dev, 1);
364
		intel_finish_page_flip_plane(dev, 1);
365
	}
366

367
	if (de_iir & DE_PIPEA_VBLANK)
368 369
		drm_handle_vblank(dev, 0);

370
	if (de_iir & DE_PIPEB_VBLANK)
371 372
		drm_handle_vblank(dev, 1);

373
	/* check event from PCH */
374
	if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask))
375
		queue_work(dev_priv->wq, &dev_priv->hotplug_work);
376

377
	if (de_iir & DE_PCU_EVENT) {
378
		I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
379 380 381
		i915_handle_rps_change(dev);
	}

382 383 384 385 386 387
	/* should clear PCH hotplug event before clear CPU irq */
	I915_WRITE(SDEIIR, pch_iir);
	I915_WRITE(GTIIR, gt_iir);
	I915_WRITE(DEIIR, de_iir);

done:
388
	I915_WRITE(DEIER, de_ier);
389
	POSTING_READ(DEIER);
390

391 392 393
	return ret;
}

394 395 396 397 398 399 400 401 402 403 404 405
/**
 * i915_error_work_func - do process context error handling work
 * @work: work struct
 *
 * Fire an error uevent so userspace can see that a hang or error
 * was detected.
 */
static void i915_error_work_func(struct work_struct *work)
{
	drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
						    error_work);
	struct drm_device *dev = dev_priv->dev;
406 407 408
	char *error_event[] = { "ERROR=1", NULL };
	char *reset_event[] = { "RESET=1", NULL };
	char *reset_done_event[] = { "ERROR=0", NULL };
409

410 411
	kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);

412
	if (atomic_read(&dev_priv->mm.wedged)) {
413 414 415 416 417
		DRM_DEBUG_DRIVER("resetting chip\n");
		kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
		if (!i915_reset(dev, GRDOM_RENDER)) {
			atomic_set(&dev_priv->mm.wedged, 0);
			kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
418
		}
419
		complete_all(&dev_priv->error_completion);
420
	}
421 422
}

423
#ifdef CONFIG_DEBUG_FS
424 425
static struct drm_i915_error_object *
i915_error_object_create(struct drm_device *dev,
426
			 struct drm_i915_gem_object *src)
427
{
428
	drm_i915_private_t *dev_priv = dev->dev_private;
429 430
	struct drm_i915_error_object *dst;
	int page, page_count;
431
	u32 reloc_offset;
432

433
	if (src == NULL || src->pages == NULL)
434 435
		return NULL;

436
	page_count = src->base.size / PAGE_SIZE;
437 438 439 440 441

	dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
	if (dst == NULL)
		return NULL;

442
	reloc_offset = src->gtt_offset;
443
	for (page = 0; page < page_count; page++) {
444
		unsigned long flags;
445 446
		void __iomem *s;
		void *d;
447

448
		d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
449 450
		if (d == NULL)
			goto unwind;
451

452
		local_irq_save(flags);
453
		s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
P
Peter Zijlstra 已提交
454
					     reloc_offset);
455
		memcpy_fromio(d, s, PAGE_SIZE);
P
Peter Zijlstra 已提交
456
		io_mapping_unmap_atomic(s);
457
		local_irq_restore(flags);
458

459
		dst->pages[page] = d;
460 461

		reloc_offset += PAGE_SIZE;
462 463
	}
	dst->page_count = page_count;
464
	dst->gtt_offset = src->gtt_offset;
465 466 467 468 469 470 471 472 473 474 475 476 477 478 479 480 481 482 483 484 485 486 487 488 489 490 491 492 493 494 495 496

	return dst;

unwind:
	while (page--)
		kfree(dst->pages[page]);
	kfree(dst);
	return NULL;
}

static void
i915_error_object_free(struct drm_i915_error_object *obj)
{
	int page;

	if (obj == NULL)
		return;

	for (page = 0; page < obj->page_count; page++)
		kfree(obj->pages[page]);

	kfree(obj);
}

static void
i915_error_state_free(struct drm_device *dev,
		      struct drm_i915_error_state *error)
{
	i915_error_object_free(error->batchbuffer[0]);
	i915_error_object_free(error->batchbuffer[1]);
	i915_error_object_free(error->ringbuffer);
	kfree(error->active_bo);
497
	kfree(error->overlay);
498 499 500 501 502 503 504 505 506 507
	kfree(error);
}

static u32
i915_get_bbaddr(struct drm_device *dev, u32 *ring)
{
	u32 cmd;

	if (IS_I830(dev) || IS_845G(dev))
		cmd = MI_BATCH_BUFFER;
508
	else if (INTEL_INFO(dev)->gen >= 4)
509 510 511 512 513 514 515 516 517
		cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
		       MI_BATCH_NON_SECURE_I965);
	else
		cmd = (MI_BATCH_BUFFER_START | (2 << 6));

	return ring[0] == cmd ? ring[1] : 0;
}

static u32
518 519
i915_ringbuffer_last_batch(struct drm_device *dev,
			   struct intel_ring_buffer *ring)
520 521 522
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 head, bbaddr;
523
	u32 *val;
524 525 526 527 528

	/* Locate the current position in the ringbuffer and walk back
	 * to find the most recently dispatched batch buffer.
	 */
	bbaddr = 0;
529 530
	head = I915_READ_HEAD(ring) & HEAD_ADDR;
	val = (u32 *)(ring->virtual_start + head);
531

532 533
	while (--val >= (u32 *)ring->virtual_start) {
		bbaddr = i915_get_bbaddr(dev, val);
534 535 536 537 538
		if (bbaddr)
			break;
	}

	if (bbaddr == 0) {
539 540 541
		val = (u32 *)(ring->virtual_start + ring->size);
		while (--val >= (u32 *)ring->virtual_start) {
			bbaddr = i915_get_bbaddr(dev, val);
542 543 544 545 546 547 548 549
			if (bbaddr)
				break;
		}
	}

	return bbaddr;
}

550 551 552 553 554 555 556 557 558 559 560 561 562 563 564 565 566 567 568 569 570 571 572
static u32 capture_bo_list(struct drm_i915_error_buffer *err,
			   int count,
			   struct list_head *head)
{
	struct drm_i915_gem_object *obj;
	int i = 0;

	list_for_each_entry(obj, head, mm_list) {
		err->size = obj->base.size;
		err->name = obj->base.name;
		err->seqno = obj->last_rendering_seqno;
		err->gtt_offset = obj->gtt_offset;
		err->read_domains = obj->base.read_domains;
		err->write_domain = obj->base.write_domain;
		err->fence_reg = obj->fence_reg;
		err->pinned = 0;
		if (obj->pin_count > 0)
			err->pinned = 1;
		if (obj->user_pin_count > 0)
			err->pinned = -1;
		err->tiling = obj->tiling_mode;
		err->dirty = obj->dirty;
		err->purgeable = obj->madv != I915_MADV_WILLNEED;
573
		err->ring = obj->ring ? obj->ring->id : 0;
574 575 576 577 578 579 580 581 582 583

		if (++i == count)
			break;

		err++;
	}

	return i;
}

584 585 586 587 588 589 590 591 592
/**
 * i915_capture_error_state - capture an error record for later analysis
 * @dev: drm device
 *
 * Should be called when an error is detected (either a hang or an error
 * interrupt) to capture error state from the time of the error.  Fills
 * out a structure which becomes available in debugfs for user level tools
 * to pick up.
 */
593 594 595
static void i915_capture_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
596
	struct drm_i915_gem_object *obj;
597
	struct drm_i915_error_state *error;
598
	struct drm_i915_gem_object *batchbuffer[2];
599
	unsigned long flags;
600 601
	u32 bbaddr;
	int count;
602 603

	spin_lock_irqsave(&dev_priv->error_lock, flags);
604 605 606 607
	error = dev_priv->first_error;
	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
	if (error)
		return;
608 609 610

	error = kmalloc(sizeof(*error), GFP_ATOMIC);
	if (!error) {
611 612
		DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
		return;
613 614
	}

615 616
	DRM_DEBUG_DRIVER("generating error event\n");

617
	error->seqno =
618
		dev_priv->render_ring.get_seqno(&dev_priv->render_ring);
619 620 621 622 623
	error->eir = I915_READ(EIR);
	error->pgtbl_er = I915_READ(PGTBL_ER);
	error->pipeastat = I915_READ(PIPEASTAT);
	error->pipebstat = I915_READ(PIPEBSTAT);
	error->instpm = I915_READ(INSTPM);
624 625 626
	error->error = 0;
	if (INTEL_INFO(dev)->gen >= 6) {
		error->error = I915_READ(ERROR_GEN6);
627

628 629 630 631 632 633 634
		error->bcs_acthd = I915_READ(BCS_ACTHD);
		error->bcs_ipehr = I915_READ(BCS_IPEHR);
		error->bcs_ipeir = I915_READ(BCS_IPEIR);
		error->bcs_instdone = I915_READ(BCS_INSTDONE);
		error->bcs_seqno = 0;
		if (dev_priv->blt_ring.get_seqno)
			error->bcs_seqno = dev_priv->blt_ring.get_seqno(&dev_priv->blt_ring);
635 636 637 638 639 640 641 642

		error->vcs_acthd = I915_READ(VCS_ACTHD);
		error->vcs_ipehr = I915_READ(VCS_IPEHR);
		error->vcs_ipeir = I915_READ(VCS_IPEIR);
		error->vcs_instdone = I915_READ(VCS_INSTDONE);
		error->vcs_seqno = 0;
		if (dev_priv->bsd_ring.get_seqno)
			error->vcs_seqno = dev_priv->bsd_ring.get_seqno(&dev_priv->bsd_ring);
643 644
	}
	if (INTEL_INFO(dev)->gen >= 4) {
645 646 647 648 649 650
		error->ipeir = I915_READ(IPEIR_I965);
		error->ipehr = I915_READ(IPEHR_I965);
		error->instdone = I915_READ(INSTDONE_I965);
		error->instps = I915_READ(INSTPS);
		error->instdone1 = I915_READ(INSTDONE1);
		error->acthd = I915_READ(ACTHD_I965);
651
		error->bbaddr = I915_READ64(BB_ADDR);
652 653 654 655 656 657
	} else {
		error->ipeir = I915_READ(IPEIR);
		error->ipehr = I915_READ(IPEHR);
		error->instdone = I915_READ(INSTDONE);
		error->acthd = I915_READ(ACTHD);
		error->bbaddr = 0;
658 659
	}

660
	bbaddr = i915_ringbuffer_last_batch(dev, &dev_priv->render_ring);
661

662 663 664 665
	/* Grab the current batchbuffer, most likely to have crashed. */
	batchbuffer[0] = NULL;
	batchbuffer[1] = NULL;
	count = 0;
666
	list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
667
		if (batchbuffer[0] == NULL &&
668 669
		    bbaddr >= obj->gtt_offset &&
		    bbaddr < obj->gtt_offset + obj->base.size)
670 671 672
			batchbuffer[0] = obj;

		if (batchbuffer[1] == NULL &&
673 674
		    error->acthd >= obj->gtt_offset &&
		    error->acthd < obj->gtt_offset + obj->base.size)
675 676 677 678
			batchbuffer[1] = obj;

		count++;
	}
679 680
	/* Scan the other lists for completeness for those bizarre errors. */
	if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
681
		list_for_each_entry(obj, &dev_priv->mm.flushing_list, mm_list) {
682
			if (batchbuffer[0] == NULL &&
683 684
			    bbaddr >= obj->gtt_offset &&
			    bbaddr < obj->gtt_offset + obj->base.size)
685 686 687
				batchbuffer[0] = obj;

			if (batchbuffer[1] == NULL &&
688 689
			    error->acthd >= obj->gtt_offset &&
			    error->acthd < obj->gtt_offset + obj->base.size)
690 691 692 693 694 695 696
				batchbuffer[1] = obj;

			if (batchbuffer[0] && batchbuffer[1])
				break;
		}
	}
	if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
697
		list_for_each_entry(obj, &dev_priv->mm.inactive_list, mm_list) {
698
			if (batchbuffer[0] == NULL &&
699 700
			    bbaddr >= obj->gtt_offset &&
			    bbaddr < obj->gtt_offset + obj->base.size)
701 702 703
				batchbuffer[0] = obj;

			if (batchbuffer[1] == NULL &&
704 705
			    error->acthd >= obj->gtt_offset &&
			    error->acthd < obj->gtt_offset + obj->base.size)
706 707 708 709 710 711
				batchbuffer[1] = obj;

			if (batchbuffer[0] && batchbuffer[1])
				break;
		}
	}
712 713

	/* We need to copy these to an anonymous buffer as the simplest
714
	 * method to avoid being overwritten by userspace.
715 716
	 */
	error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
717 718 719 720
	if (batchbuffer[1] != batchbuffer[0])
		error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
	else
		error->batchbuffer[1] = NULL;
721 722

	/* Record the ringbuffer */
723
	error->ringbuffer = i915_error_object_create(dev,
724
						     dev_priv->render_ring.obj);
725

726
	/* Record buffers on the active and pinned lists. */
727
	error->active_bo = NULL;
728
	error->pinned_bo = NULL;
729

730
	error->active_bo_count = count;
731
	list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
732 733 734 735
		count++;
	error->pinned_bo_count = count - error->active_bo_count;

	if (count) {
736 737
		error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
					   GFP_ATOMIC);
738 739 740
		if (error->active_bo)
			error->pinned_bo =
				error->active_bo + error->active_bo_count;
741 742
	}

743 744 745 746 747 748 749 750 751 752 753 754
	if (error->active_bo)
		error->active_bo_count =
			capture_bo_list(error->active_bo,
					error->active_bo_count,
					&dev_priv->mm.active_list);

	if (error->pinned_bo)
		error->pinned_bo_count =
			capture_bo_list(error->pinned_bo,
					error->pinned_bo_count,
					&dev_priv->mm.pinned_list);

755 756
	do_gettimeofday(&error->time);

757
	error->overlay = intel_overlay_capture_error_state(dev);
758
	error->display = intel_display_capture_error_state(dev);
759

760 761 762 763 764
	spin_lock_irqsave(&dev_priv->error_lock, flags);
	if (dev_priv->first_error == NULL) {
		dev_priv->first_error = error;
		error = NULL;
	}
765
	spin_unlock_irqrestore(&dev_priv->error_lock, flags);
766 767 768 769 770 771 772 773 774 775 776 777 778 779 780 781 782

	if (error)
		i915_error_state_free(dev, error);
}

void i915_destroy_error_state(struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	struct drm_i915_error_state *error;

	spin_lock(&dev_priv->error_lock);
	error = dev_priv->first_error;
	dev_priv->first_error = NULL;
	spin_unlock(&dev_priv->error_lock);

	if (error)
		i915_error_state_free(dev, error);
783
}
784 785 786
#else
#define i915_capture_error_state(x)
#endif
787

788
static void i915_report_and_clear_eir(struct drm_device *dev)
789 790 791 792
{
	struct drm_i915_private *dev_priv = dev->dev_private;
	u32 eir = I915_READ(EIR);

793 794
	if (!eir)
		return;
795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815

	printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
	       eir);

	if (IS_G4X(dev)) {
		if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
			u32 ipeir = I915_READ(IPEIR_I965);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR_I965));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR_I965));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE_I965));
			printk(KERN_ERR "  INSTPS: 0x%08x\n",
			       I915_READ(INSTPS));
			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
			       I915_READ(INSTDONE1));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD_I965));
			I915_WRITE(IPEIR_I965, ipeir);
816
			POSTING_READ(IPEIR_I965);
817 818 819 820 821 822 823
		}
		if (eir & GM45_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
			printk(KERN_ERR "page table error\n");
			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
			       pgtbl_err);
			I915_WRITE(PGTBL_ER, pgtbl_err);
824
			POSTING_READ(PGTBL_ER);
825 826 827
		}
	}

828
	if (!IS_GEN2(dev)) {
829 830 831 832 833 834
		if (eir & I915_ERROR_PAGE_TABLE) {
			u32 pgtbl_err = I915_READ(PGTBL_ER);
			printk(KERN_ERR "page table error\n");
			printk(KERN_ERR "  PGTBL_ER: 0x%08x\n",
			       pgtbl_err);
			I915_WRITE(PGTBL_ER, pgtbl_err);
835
			POSTING_READ(PGTBL_ER);
836 837 838 839
		}
	}

	if (eir & I915_ERROR_MEMORY_REFRESH) {
840 841 842
		u32 pipea_stats = I915_READ(PIPEASTAT);
		u32 pipeb_stats = I915_READ(PIPEBSTAT);

843 844 845 846 847 848 849 850 851 852 853
		printk(KERN_ERR "memory refresh error\n");
		printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
		       pipea_stats);
		printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
		       pipeb_stats);
		/* pipestat has already been acked */
	}
	if (eir & I915_ERROR_INSTRUCTION) {
		printk(KERN_ERR "instruction error\n");
		printk(KERN_ERR "  INSTPM: 0x%08x\n",
		       I915_READ(INSTPM));
854
		if (INTEL_INFO(dev)->gen < 4) {
855 856 857 858 859 860 861 862 863 864 865
			u32 ipeir = I915_READ(IPEIR);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD));
			I915_WRITE(IPEIR, ipeir);
866
			POSTING_READ(IPEIR);
867 868 869 870 871 872 873 874 875 876 877 878 879 880 881 882
		} else {
			u32 ipeir = I915_READ(IPEIR_I965);

			printk(KERN_ERR "  IPEIR: 0x%08x\n",
			       I915_READ(IPEIR_I965));
			printk(KERN_ERR "  IPEHR: 0x%08x\n",
			       I915_READ(IPEHR_I965));
			printk(KERN_ERR "  INSTDONE: 0x%08x\n",
			       I915_READ(INSTDONE_I965));
			printk(KERN_ERR "  INSTPS: 0x%08x\n",
			       I915_READ(INSTPS));
			printk(KERN_ERR "  INSTDONE1: 0x%08x\n",
			       I915_READ(INSTDONE1));
			printk(KERN_ERR "  ACTHD: 0x%08x\n",
			       I915_READ(ACTHD_I965));
			I915_WRITE(IPEIR_I965, ipeir);
883
			POSTING_READ(IPEIR_I965);
884 885 886 887
		}
	}

	I915_WRITE(EIR, eir);
888
	POSTING_READ(EIR);
889 890 891 892 893 894 895 896 897 898
	eir = I915_READ(EIR);
	if (eir) {
		/*
		 * some errors might have become stuck,
		 * mask them.
		 */
		DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
		I915_WRITE(EMR, I915_READ(EMR) | eir);
		I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
	}
899 900 901 902 903 904 905 906 907 908 909 910
}

/**
 * i915_handle_error - handle an error interrupt
 * @dev: drm device
 *
 * Do some basic checking of regsiter state at error interrupt time and
 * dump it to the syslog.  Also call i915_capture_error_state() to make
 * sure we get a record and make it available in debugfs.  Fire a uevent
 * so userspace knows something bad happened (should trigger collection
 * of a ring dump etc.).
 */
911
void i915_handle_error(struct drm_device *dev, bool wedged)
912 913 914 915 916
{
	struct drm_i915_private *dev_priv = dev->dev_private;

	i915_capture_error_state(dev);
	i915_report_and_clear_eir(dev);
917

918
	if (wedged) {
919
		INIT_COMPLETION(dev_priv->error_completion);
920 921
		atomic_set(&dev_priv->mm.wedged, 1);

922 923 924
		/*
		 * Wakeup waiting processes so they don't hang
		 */
925 926 927
		wake_up_all(&dev_priv->render_ring.irq_queue);
		if (HAS_BSD(dev))
			wake_up_all(&dev_priv->bsd_ring.irq_queue);
928 929
		if (HAS_BLT(dev))
			wake_up_all(&dev_priv->blt_ring.irq_queue);
930 931
	}

932
	queue_work(dev_priv->wq, &dev_priv->error_work);
933 934
}

935 936 937 938 939
static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
{
	drm_i915_private_t *dev_priv = dev->dev_private;
	struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
	struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
940
	struct drm_i915_gem_object *obj;
941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958
	struct intel_unpin_work *work;
	unsigned long flags;
	bool stall_detected;

	/* Ignore early vblank irqs */
	if (intel_crtc == NULL)
		return;

	spin_lock_irqsave(&dev->event_lock, flags);
	work = intel_crtc->unpin_work;

	if (work == NULL || work->pending || !work->enable_stall_check) {
		/* Either the pending flip IRQ arrived, or we're too early. Don't check */
		spin_unlock_irqrestore(&dev->event_lock, flags);
		return;
	}

	/* Potential stall - if we see that the flip has happened, assume a missed interrupt */
959
	obj = work->pending_flip_obj;
960
	if (INTEL_INFO(dev)->gen >= 4) {
961
		int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
962
		stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
963 964
	} else {
		int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
965
		stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
966 967 968 969 970 971 972 973 974 975 976 977
							crtc->y * crtc->fb->pitch +
							crtc->x * crtc->fb->bits_per_pixel/8);
	}

	spin_unlock_irqrestore(&dev->event_lock, flags);

	if (stall_detected) {
		DRM_DEBUG_DRIVER("Pageflip stall detected\n");
		intel_prepare_page_flip(dev, intel_crtc->plane);
	}
}

L
Linus Torvalds 已提交
978 979
irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
{
980
	struct drm_device *dev = (struct drm_device *) arg;
L
Linus Torvalds 已提交
981
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
982
	struct drm_i915_master_private *master_priv;
983 984
	u32 iir, new_iir;
	u32 pipea_stats, pipeb_stats;
985
	u32 vblank_status;
986
	int vblank = 0;
987
	unsigned long irqflags;
988 989
	int irq_received;
	int ret = IRQ_NONE;
990

991 992
	atomic_inc(&dev_priv->irq_received);

993
	if (HAS_PCH_SPLIT(dev))
994
		return ironlake_irq_handler(dev);
995

996
	iir = I915_READ(IIR);
997

998
	if (INTEL_INFO(dev)->gen >= 4)
999
		vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
1000
	else
1001
		vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
1002

1003 1004 1005 1006 1007 1008 1009 1010 1011 1012 1013
	for (;;) {
		irq_received = iir != 0;

		/* Can't rely on pipestat interrupt bit in iir as it might
		 * have been cleared after the pipestat interrupt was received.
		 * It doesn't set the bit in iir again, but it still produces
		 * interrupts (for non-MSI).
		 */
		spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
		pipea_stats = I915_READ(PIPEASTAT);
		pipeb_stats = I915_READ(PIPEBSTAT);
J
Jesse Barnes 已提交
1014

1015
		if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
1016
			i915_handle_error(dev, false);
1017

1018 1019 1020
		/*
		 * Clear the PIPE(A|B)STAT regs before the IIR
		 */
1021
		if (pipea_stats & 0x8000ffff) {
1022
			if (pipea_stats &  PIPE_FIFO_UNDERRUN_STATUS)
1023
				DRM_DEBUG_DRIVER("pipe a underrun\n");
1024
			I915_WRITE(PIPEASTAT, pipea_stats);
1025
			irq_received = 1;
1026
		}
L
Linus Torvalds 已提交
1027

1028
		if (pipeb_stats & 0x8000ffff) {
1029
			if (pipeb_stats &  PIPE_FIFO_UNDERRUN_STATUS)
1030
				DRM_DEBUG_DRIVER("pipe b underrun\n");
1031
			I915_WRITE(PIPEBSTAT, pipeb_stats);
1032
			irq_received = 1;
1033
		}
1034 1035 1036 1037 1038 1039
		spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);

		if (!irq_received)
			break;

		ret = IRQ_HANDLED;
1040

1041 1042 1043 1044 1045
		/* Consume port.  Then clear IIR or we'll miss events */
		if ((I915_HAS_HOTPLUG(dev)) &&
		    (iir & I915_DISPLAY_PORT_INTERRUPT)) {
			u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);

1046
			DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1047 1048
				  hotplug_status);
			if (hotplug_status & dev_priv->hotplug_supported_mask)
1049 1050
				queue_work(dev_priv->wq,
					   &dev_priv->hotplug_work);
1051 1052 1053 1054 1055

			I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
			I915_READ(PORT_HOTPLUG_STAT);
		}

1056 1057
		I915_WRITE(IIR, iir);
		new_iir = I915_READ(IIR); /* Flush posted writes */
1058

1059 1060 1061 1062 1063 1064
		if (dev->primary->master) {
			master_priv = dev->primary->master->driver_priv;
			if (master_priv->sarea_priv)
				master_priv->sarea_priv->last_dispatch =
					READ_BREADCRUMB(dev_priv);
		}
1065

1066 1067
		if (iir & I915_USER_INTERRUPT)
			notify_ring(dev, &dev_priv->render_ring);
1068
		if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
1069
			notify_ring(dev, &dev_priv->bsd_ring);
1070

1071
		if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
1072
			intel_prepare_page_flip(dev, 0);
1073 1074 1075
			if (dev_priv->flip_pending_is_done)
				intel_finish_page_flip_plane(dev, 0);
		}
1076

1077
		if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
1078
			intel_prepare_page_flip(dev, 1);
1079 1080 1081
			if (dev_priv->flip_pending_is_done)
				intel_finish_page_flip_plane(dev, 1);
		}
1082

1083
		if (pipea_stats & vblank_status) {
1084 1085
			vblank++;
			drm_handle_vblank(dev, 0);
1086 1087
			if (!dev_priv->flip_pending_is_done) {
				i915_pageflip_stall_check(dev, 0);
1088
				intel_finish_page_flip(dev, 0);
1089
			}
1090
		}
1091

1092
		if (pipeb_stats & vblank_status) {
1093 1094
			vblank++;
			drm_handle_vblank(dev, 1);
1095 1096
			if (!dev_priv->flip_pending_is_done) {
				i915_pageflip_stall_check(dev, 1);
1097
				intel_finish_page_flip(dev, 1);
1098
			}
1099
		}
1100

1101 1102
		if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
		    (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1103
		    (iir & I915_ASLE_INTERRUPT))
1104
			intel_opregion_asle_intr(dev);
1105 1106 1107 1108 1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121

		/* With MSI, interrupts are only generated when iir
		 * transitions from zero to nonzero.  If another bit got
		 * set while we were handling the existing iir bits, then
		 * we would never get another interrupt.
		 *
		 * This is fine on non-MSI as well, as if we hit this path
		 * we avoid exiting the interrupt handler only to generate
		 * another one.
		 *
		 * Note that for MSI this could cause a stray interrupt report
		 * if an interrupt landed in the time between writing IIR and
		 * the posting read.  This should be rare enough to never
		 * trigger the 99% of 100,000 interrupts test for disabling
		 * stray interrupts.
		 */
		iir = new_iir;
1122
	}
1123

1124
	return ret;
L
Linus Torvalds 已提交
1125 1126
}

1127
static int i915_emit_irq(struct drm_device * dev)
L
Linus Torvalds 已提交
1128 1129
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1130
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
1131 1132 1133

	i915_kernel_lost_context(dev);

1134
	DRM_DEBUG_DRIVER("\n");
L
Linus Torvalds 已提交
1135

1136
	dev_priv->counter++;
1137
	if (dev_priv->counter > 0x7FFFFFFFUL)
1138
		dev_priv->counter = 1;
1139 1140
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->last_enqueue = dev_priv->counter;
1141

1142 1143 1144 1145 1146 1147 1148
	if (BEGIN_LP_RING(4) == 0) {
		OUT_RING(MI_STORE_DWORD_INDEX);
		OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
		OUT_RING(dev_priv->counter);
		OUT_RING(MI_USER_INTERRUPT);
		ADVANCE_LP_RING();
	}
D
Dave Airlie 已提交
1149

1150
	return dev_priv->counter;
L
Linus Torvalds 已提交
1151 1152
}

1153 1154 1155
void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1156
	struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
1157 1158

	if (dev_priv->trace_irq_seqno == 0)
1159
		render_ring->user_irq_get(render_ring);
1160 1161 1162 1163

	dev_priv->trace_irq_seqno = seqno;
}

1164
static int i915_wait_irq(struct drm_device * dev, int irq_nr)
L
Linus Torvalds 已提交
1165 1166
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1167
	struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
L
Linus Torvalds 已提交
1168
	int ret = 0;
1169
	struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
L
Linus Torvalds 已提交
1170

1171
	DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
L
Linus Torvalds 已提交
1172 1173
		  READ_BREADCRUMB(dev_priv));

1174
	if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
1175 1176
		if (master_priv->sarea_priv)
			master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
L
Linus Torvalds 已提交
1177
		return 0;
1178
	}
L
Linus Torvalds 已提交
1179

1180 1181
	if (master_priv->sarea_priv)
		master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
L
Linus Torvalds 已提交
1182

1183
	render_ring->user_irq_get(render_ring);
1184
	DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
L
Linus Torvalds 已提交
1185
		    READ_BREADCRUMB(dev_priv) >= irq_nr);
1186
	render_ring->user_irq_put(render_ring);
L
Linus Torvalds 已提交
1187

E
Eric Anholt 已提交
1188
	if (ret == -EBUSY) {
1189
		DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
L
Linus Torvalds 已提交
1190 1191 1192
			  READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
	}

1193 1194 1195
	return ret;
}

L
Linus Torvalds 已提交
1196 1197
/* Needs the lock as it touches the ring.
 */
1198 1199
int i915_irq_emit(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
1200 1201
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1202
	drm_i915_irq_emit_t *emit = data;
L
Linus Torvalds 已提交
1203 1204
	int result;

1205
	if (!dev_priv || !dev_priv->render_ring.virtual_start) {
1206
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1207
		return -EINVAL;
L
Linus Torvalds 已提交
1208
	}
1209 1210 1211

	RING_LOCK_TEST_WITH_RETURN(dev, file_priv);

1212
	mutex_lock(&dev->struct_mutex);
L
Linus Torvalds 已提交
1213
	result = i915_emit_irq(dev);
1214
	mutex_unlock(&dev->struct_mutex);
L
Linus Torvalds 已提交
1215

1216
	if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
L
Linus Torvalds 已提交
1217
		DRM_ERROR("copy_to_user\n");
E
Eric Anholt 已提交
1218
		return -EFAULT;
L
Linus Torvalds 已提交
1219 1220 1221 1222 1223 1224 1225
	}

	return 0;
}

/* Doesn't need the hardware lock.
 */
1226 1227
int i915_irq_wait(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
L
Linus Torvalds 已提交
1228 1229
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1230
	drm_i915_irq_wait_t *irqwait = data;
L
Linus Torvalds 已提交
1231 1232

	if (!dev_priv) {
1233
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1234
		return -EINVAL;
L
Linus Torvalds 已提交
1235 1236
	}

1237
	return i915_wait_irq(dev, irqwait->irq_seq);
L
Linus Torvalds 已提交
1238 1239
}

1240 1241 1242 1243
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
int i915_enable_vblank(struct drm_device *dev, int pipe)
1244 1245
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1246
	unsigned long irqflags;
1247

1248
	if (!i915_pipe_enabled(dev, pipe))
1249
		return -EINVAL;
1250

1251
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
1252
	if (HAS_PCH_SPLIT(dev))
1253 1254
		ironlake_enable_display_irq(dev_priv, (pipe == 0) ? 
					    DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1255
	else if (INTEL_INFO(dev)->gen >= 4)
1256 1257
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_START_VBLANK_INTERRUPT_ENABLE);
1258
	else
1259 1260
		i915_enable_pipestat(dev_priv, pipe,
				     PIPE_VBLANK_INTERRUPT_ENABLE);
1261
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
1262 1263 1264
	return 0;
}

1265 1266 1267 1268
/* Called from drm generic code, passed 'crtc' which
 * we use as a pipe index
 */
void i915_disable_vblank(struct drm_device *dev, int pipe)
1269 1270
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1271
	unsigned long irqflags;
1272

1273
	spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
1274
	if (HAS_PCH_SPLIT(dev))
1275 1276 1277 1278 1279 1280
		ironlake_disable_display_irq(dev_priv, (pipe == 0) ? 
					     DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
	else
		i915_disable_pipestat(dev_priv, pipe,
				      PIPE_VBLANK_INTERRUPT_ENABLE |
				      PIPE_START_VBLANK_INTERRUPT_ENABLE);
1281
	spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
1282 1283
}

J
Jesse Barnes 已提交
1284 1285 1286
void i915_enable_interrupt (struct drm_device *dev)
{
	struct drm_i915_private *dev_priv = dev->dev_private;
1287

1288
	if (!HAS_PCH_SPLIT(dev))
1289
		intel_opregion_enable_asle(dev);
J
Jesse Barnes 已提交
1290 1291 1292 1293
	dev_priv->irq_enabled = 1;
}


1294 1295
/* Set the vblank monitor pipe
 */
1296 1297
int i915_vblank_pipe_set(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
1298 1299 1300 1301
{
	drm_i915_private_t *dev_priv = dev->dev_private;

	if (!dev_priv) {
1302
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1303
		return -EINVAL;
1304 1305
	}

1306
	return 0;
1307 1308
}

1309 1310
int i915_vblank_pipe_get(struct drm_device *dev, void *data,
			 struct drm_file *file_priv)
1311 1312
{
	drm_i915_private_t *dev_priv = dev->dev_private;
1313
	drm_i915_vblank_pipe_t *pipe = data;
1314 1315

	if (!dev_priv) {
1316
		DRM_ERROR("called with no initialization\n");
E
Eric Anholt 已提交
1317
		return -EINVAL;
1318 1319
	}

1320
	pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
1321

1322 1323 1324
	return 0;
}

1325 1326 1327
/**
 * Schedule buffer swap at given vertical blank.
 */
1328 1329
int i915_vblank_swap(struct drm_device *dev, void *data,
		     struct drm_file *file_priv)
1330
{
1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341 1342 1343
	/* The delayed swap mechanism was fundamentally racy, and has been
	 * removed.  The model was that the client requested a delayed flip/swap
	 * from the kernel, then waited for vblank before continuing to perform
	 * rendering.  The problem was that the kernel might wake the client
	 * up before it dispatched the vblank swap (since the lock has to be
	 * held while touching the ringbuffer), in which case the client would
	 * clear and start the next frame before the swap occurred, and
	 * flicker would occur in addition to likely missing the vblank.
	 *
	 * In the absence of this ioctl, userland falls back to a correct path
	 * of waiting for a vblank, then dispatching the swap on its own.
	 * Context switching to userland and back is plenty fast enough for
	 * meeting the requirements of vblank swapping.
1344
	 */
1345
	return -EINVAL;
1346 1347
}

1348 1349
static u32
ring_last_seqno(struct intel_ring_buffer *ring)
1350
{
1351 1352 1353 1354 1355 1356 1357 1358 1359
	return list_entry(ring->request_list.prev,
			  struct drm_i915_gem_request, list)->seqno;
}

static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
{
	if (list_empty(&ring->request_list) ||
	    i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
		/* Issue a wake-up to catch stuck h/w. */
1360
		if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
1361 1362
			DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
				  ring->name,
1363
				  ring->waiting_seqno,
1364 1365 1366 1367 1368 1369 1370
				  ring->get_seqno(ring));
			wake_up_all(&ring->irq_queue);
			*err = true;
		}
		return true;
	}
	return false;
B
Ben Gamari 已提交
1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
}

/**
 * This is called when the chip hasn't reported back with completed
 * batchbuffers in a long time. The first time this is called we simply record
 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
 * again, we assume the chip is wedged and try to fix it.
 */
void i915_hangcheck_elapsed(unsigned long data)
{
	struct drm_device *dev = (struct drm_device *)data;
	drm_i915_private_t *dev_priv = dev->dev_private;
1383
	uint32_t acthd, instdone, instdone1;
1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394
	bool err = false;

	/* If all work is done then ACTHD clearly hasn't advanced. */
	if (i915_hangcheck_ring_idle(&dev_priv->render_ring, &err) &&
	    i915_hangcheck_ring_idle(&dev_priv->bsd_ring, &err) &&
	    i915_hangcheck_ring_idle(&dev_priv->blt_ring, &err)) {
		dev_priv->hangcheck_count = 0;
		if (err)
			goto repeat;
		return;
	}
1395

1396
	if (INTEL_INFO(dev)->gen < 4) {
B
Ben Gamari 已提交
1397
		acthd = I915_READ(ACTHD);
1398 1399 1400
		instdone = I915_READ(INSTDONE);
		instdone1 = 0;
	} else {
B
Ben Gamari 已提交
1401
		acthd = I915_READ(ACTHD_I965);
1402 1403 1404
		instdone = I915_READ(INSTDONE_I965);
		instdone1 = I915_READ(INSTDONE1);
	}
B
Ben Gamari 已提交
1405

1406 1407 1408 1409 1410
	if (dev_priv->last_acthd == acthd &&
	    dev_priv->last_instdone == instdone &&
	    dev_priv->last_instdone1 == instdone1) {
		if (dev_priv->hangcheck_count++ > 1) {
			DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
1411 1412 1413 1414 1415 1416 1417

			if (!IS_GEN2(dev)) {
				/* Is the chip hanging on a WAIT_FOR_EVENT?
				 * If so we can simply poke the RB_WAIT bit
				 * and break the hang. This should work on
				 * all but the second generation chipsets.
				 */
1418 1419
				struct intel_ring_buffer *ring = &dev_priv->render_ring;
				u32 tmp = I915_READ_CTL(ring);
1420
				if (tmp & RING_WAIT) {
1421
					I915_WRITE_CTL(ring, tmp);
1422
					goto repeat;
1423 1424 1425
				}
			}

1426 1427 1428 1429 1430 1431 1432 1433 1434 1435
			i915_handle_error(dev, true);
			return;
		}
	} else {
		dev_priv->hangcheck_count = 0;

		dev_priv->last_acthd = acthd;
		dev_priv->last_instdone = instdone;
		dev_priv->last_instdone1 = instdone1;
	}
B
Ben Gamari 已提交
1436

1437
repeat:
B
Ben Gamari 已提交
1438
	/* Reset timer case chip hangs without another request being added */
1439 1440
	mod_timer(&dev_priv->hangcheck_timer,
		  jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
B
Ben Gamari 已提交
1441 1442
}

L
Linus Torvalds 已提交
1443 1444
/* drm_dma.h hooks
*/
1445
static void ironlake_irq_preinstall(struct drm_device *dev)
1446 1447 1448 1449 1450 1451 1452 1453 1454
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

	I915_WRITE(HWSTAM, 0xeffe);

	/* XXX hotplug from PCH */

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
1455
	POSTING_READ(DEIER);
1456 1457 1458 1459

	/* and GT */
	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
1460
	POSTING_READ(GTIER);
1461 1462 1463 1464

	/* south display irq */
	I915_WRITE(SDEIMR, 0xffffffff);
	I915_WRITE(SDEIER, 0x0);
1465
	POSTING_READ(SDEIER);
1466 1467
}

1468
static int ironlake_irq_postinstall(struct drm_device *dev)
1469 1470 1471
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	/* enable kind of interrupts always enabled */
1472 1473
	u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
			   DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
1474
	u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
1475
	u32 hotplug_mask;
1476 1477

	dev_priv->irq_mask_reg = ~display_mask;
1478
	dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
1479 1480 1481 1482 1483

	/* should always can generate irq */
	I915_WRITE(DEIIR, I915_READ(DEIIR));
	I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
	I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
1484
	POSTING_READ(DEIER);
1485

1486 1487 1488 1489 1490 1491
	if (IS_GEN6(dev)) {
		render_mask =
			GT_PIPE_NOTIFY |
			GT_GEN6_BSD_USER_INTERRUPT |
			GT_BLT_USER_INTERRUPT;
	}
1492

1493
	dev_priv->gt_irq_mask_reg = ~render_mask;
1494 1495 1496 1497
	dev_priv->gt_irq_enable_reg = render_mask;

	I915_WRITE(GTIIR, I915_READ(GTIIR));
	I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
1498
	if (IS_GEN6(dev)) {
1499
		I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
1500
		I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
1501
		I915_WRITE(GEN6_BLITTER_IMR, ~GEN6_BLITTER_USER_INTERRUPT);
1502 1503
	}

1504
	I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
1505
	POSTING_READ(GTIER);
1506

1507 1508 1509 1510 1511 1512 1513 1514
	if (HAS_PCH_CPT(dev)) {
		hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT  |
			       SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
	} else {
		hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
			       SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
	}

1515 1516 1517 1518 1519 1520
	dev_priv->pch_irq_mask_reg = ~hotplug_mask;
	dev_priv->pch_irq_enable_reg = hotplug_mask;

	I915_WRITE(SDEIIR, I915_READ(SDEIIR));
	I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
	I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
1521
	POSTING_READ(SDEIER);
1522

1523 1524 1525 1526 1527 1528 1529
	if (IS_IRONLAKE_M(dev)) {
		/* Clear & enable PCU event interrupts */
		I915_WRITE(DEIIR, DE_PCU_EVENT);
		I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
		ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
	}

1530 1531 1532
	return 0;
}

1533
void i915_driver_irq_preinstall(struct drm_device * dev)
L
Linus Torvalds 已提交
1534 1535 1536
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;

J
Jesse Barnes 已提交
1537 1538
	atomic_set(&dev_priv->irq_received, 0);

1539
	INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
1540
	INIT_WORK(&dev_priv->error_work, i915_error_work_func);
1541

1542
	if (HAS_PCH_SPLIT(dev)) {
1543
		ironlake_irq_preinstall(dev);
1544 1545 1546
		return;
	}

1547 1548 1549 1550 1551
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

1552
	I915_WRITE(HWSTAM, 0xeffe);
1553 1554
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
1555
	I915_WRITE(IMR, 0xffffffff);
1556
	I915_WRITE(IER, 0x0);
1557
	POSTING_READ(IER);
L
Linus Torvalds 已提交
1558 1559
}

1560 1561 1562 1563
/*
 * Must be called after intel_modeset_init or hotplug interrupts won't be
 * enabled correctly.
 */
1564
int i915_driver_irq_postinstall(struct drm_device *dev)
L
Linus Torvalds 已提交
1565 1566
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1567
	u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
1568
	u32 error_mask;
1569

1570
	DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
1571 1572
	if (HAS_BSD(dev))
		DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
1573 1574
	if (HAS_BLT(dev))
		DRM_INIT_WAITQUEUE(&dev_priv->blt_ring.irq_queue);
1575

1576 1577
	dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;

1578
	if (HAS_PCH_SPLIT(dev))
1579
		return ironlake_irq_postinstall(dev);
1580

1581 1582 1583 1584 1585 1586
	/* Unmask the interrupts that we always want on. */
	dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;

	dev_priv->pipestat[0] = 0;
	dev_priv->pipestat[1] = 0;

1587 1588 1589 1590
	if (I915_HAS_HOTPLUG(dev)) {
		/* Enable in IER... */
		enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
		/* and unmask in IMR */
1591
		dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
1592 1593
	}

1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608
	/*
	 * Enable some error detection, note the instruction error mask
	 * bit is reserved, so we leave it masked.
	 */
	if (IS_G4X(dev)) {
		error_mask = ~(GM45_ERROR_PAGE_TABLE |
			       GM45_ERROR_MEM_PRIV |
			       GM45_ERROR_CP_PRIV |
			       I915_ERROR_MEMORY_REFRESH);
	} else {
		error_mask = ~(I915_ERROR_PAGE_TABLE |
			       I915_ERROR_MEMORY_REFRESH);
	}
	I915_WRITE(EMR, error_mask);

1609
	I915_WRITE(IMR, dev_priv->irq_mask_reg);
1610
	I915_WRITE(IER, enable_mask);
1611
	POSTING_READ(IER);
1612

1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
	if (I915_HAS_HOTPLUG(dev)) {
		u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);

		/* Note HDMI and DP share bits */
		if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIB_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMIC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
			hotplug_en |= HDMID_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
			hotplug_en |= SDVOC_HOTPLUG_INT_EN;
		if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
			hotplug_en |= SDVOB_HOTPLUG_INT_EN;
1627
		if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
1628
			hotplug_en |= CRT_HOTPLUG_INT_EN;
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638

			/* Programming the CRT detection parameters tends
			   to generate a spurious hotplug event about three
			   seconds later.  So just do it once.
			*/
			if (IS_G4X(dev))
				hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
			hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
		}

1639 1640 1641 1642 1643
		/* Ignore TV since it's buggy */

		I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
	}

1644
	intel_opregion_enable_asle(dev);
1645 1646

	return 0;
L
Linus Torvalds 已提交
1647 1648
}

1649
static void ironlake_irq_uninstall(struct drm_device *dev)
1650 1651 1652 1653 1654 1655 1656 1657 1658 1659 1660 1661 1662
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
	I915_WRITE(HWSTAM, 0xffffffff);

	I915_WRITE(DEIMR, 0xffffffff);
	I915_WRITE(DEIER, 0x0);
	I915_WRITE(DEIIR, I915_READ(DEIIR));

	I915_WRITE(GTIMR, 0xffffffff);
	I915_WRITE(GTIER, 0x0);
	I915_WRITE(GTIIR, I915_READ(GTIIR));
}

1663
void i915_driver_irq_uninstall(struct drm_device * dev)
L
Linus Torvalds 已提交
1664 1665
{
	drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1666

L
Linus Torvalds 已提交
1667 1668 1669
	if (!dev_priv)
		return;

1670 1671
	dev_priv->vblank_pipe = 0;

1672
	if (HAS_PCH_SPLIT(dev)) {
1673
		ironlake_irq_uninstall(dev);
1674 1675 1676
		return;
	}

1677 1678 1679 1680 1681
	if (I915_HAS_HOTPLUG(dev)) {
		I915_WRITE(PORT_HOTPLUG_EN, 0);
		I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
	}

1682
	I915_WRITE(HWSTAM, 0xffffffff);
1683 1684
	I915_WRITE(PIPEASTAT, 0);
	I915_WRITE(PIPEBSTAT, 0);
1685
	I915_WRITE(IMR, 0xffffffff);
1686
	I915_WRITE(IER, 0x0);
1687

1688 1689 1690
	I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
	I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
	I915_WRITE(IIR, I915_READ(IIR));
L
Linus Torvalds 已提交
1691
}