pci.c 14.6 KB
Newer Older
T
Tzachi Perelstein 已提交
1
/*
2
 * arch/arm/mach-orion5x/pci.c
T
Tzachi Perelstein 已提交
3
 *
L
Lennert Buytenhek 已提交
4
 * PCI and PCIe functions for Marvell Orion System On Chip
T
Tzachi Perelstein 已提交
5 6 7
 *
 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
 *
L
Lennert Buytenhek 已提交
8 9
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
T
Tzachi Perelstein 已提交
10 11 12 13 14
 * warranty of any kind, whether express or implied.
 */

#include <linux/kernel.h>
#include <linux/pci.h>
15
#include <linux/mbus.h>
16
#include <asm/irq.h>
T
Tzachi Perelstein 已提交
17
#include <asm/mach/pci.h>
18
#include <plat/pcie.h>
T
Tzachi Perelstein 已提交
19 20 21
#include "common.h"

/*****************************************************************************
L
Lennert Buytenhek 已提交
22
 * Orion has one PCIe controller and one PCI controller.
T
Tzachi Perelstein 已提交
23
 *
L
Lennert Buytenhek 已提交
24 25
 * Note1: The local PCIe bus number is '0'. The local PCI bus number
 * follows the scanned PCIe bridged busses, if any.
T
Tzachi Perelstein 已提交
26
 *
L
Lennert Buytenhek 已提交
27
 * Note2: It is possible for PCI/PCIe agents to access many subsystem's
T
Tzachi Perelstein 已提交
28 29 30 31 32 33 34
 * space, by configuring BARs and Address Decode Windows, e.g. flashes on
 * device bus, Orion registers, etc. However this code only enable the
 * access to DDR banks.
 ****************************************************************************/


/*****************************************************************************
L
Lennert Buytenhek 已提交
35
 * PCIe controller
T
Tzachi Perelstein 已提交
36
 ****************************************************************************/
37
#define PCIE_BASE	((void __iomem *)ORION5X_PCIE_VIRT_BASE)
T
Tzachi Perelstein 已提交
38

39
void __init orion5x_pcie_id(u32 *dev, u32 *rev)
T
Tzachi Perelstein 已提交
40
{
41 42
	*dev = orion_pcie_dev_id(PCIE_BASE);
	*rev = orion_pcie_rev(PCIE_BASE);
T
Tzachi Perelstein 已提交
43 44
}

45
static int pcie_valid_config(int bus, int dev)
T
Tzachi Perelstein 已提交
46 47 48
{
	/*
	 * Don't go out when trying to access --
49
	 * 1. nonexisting device on local bus
T
Tzachi Perelstein 已提交
50 51
	 * 2. where there's no device connected (no link)
	 */
52 53
	if (bus == 0 && dev == 0)
		return 1;
T
Tzachi Perelstein 已提交
54

55
	if (!orion_pcie_link_up(PCIE_BASE))
T
Tzachi Perelstein 已提交
56 57
		return 0;

58 59 60
	if (bus == 0 && dev != 1)
		return 0;

T
Tzachi Perelstein 已提交
61 62 63
	return 1;
}

64 65

/*
L
Lennert Buytenhek 已提交
66
 * PCIe config cycles are done by programming the PCIE_CONF_ADDR register
67 68 69
 * and then reading the PCIE_CONF_DATA register. Need to make sure these
 * transactions are atomic.
 */
70
static DEFINE_SPINLOCK(orion5x_pcie_lock);
71 72 73

static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
			int size, u32 *val)
T
Tzachi Perelstein 已提交
74 75
{
	unsigned long flags;
76
	int ret;
T
Tzachi Perelstein 已提交
77

78
	if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
T
Tzachi Perelstein 已提交
79 80 81 82
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

83
	spin_lock_irqsave(&orion5x_pcie_lock, flags);
84
	ret = orion_pcie_rd_conf(PCIE_BASE, bus, devfn, where, size, val);
85
	spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
T
Tzachi Perelstein 已提交
86

87 88
	return ret;
}
T
Tzachi Perelstein 已提交
89

90 91 92 93
static int pcie_rd_conf_wa(struct pci_bus *bus, u32 devfn,
			   int where, int size, u32 *val)
{
	int ret;
T
Tzachi Perelstein 已提交
94

95 96 97 98
	if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}
T
Tzachi Perelstein 已提交
99

100 101 102 103 104 105 106 107 108
	/*
	 * We only support access to the non-extended configuration
	 * space when using the WA access method (or we would have to
	 * sacrifice 256M of CPU virtual address space.)
	 */
	if (where >= 0x100) {
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}
T
Tzachi Perelstein 已提交
109

110
	ret = orion_pcie_rd_conf_wa((void __iomem *)ORION5X_PCIE_WA_VIRT_BASE,
111
				    bus, devfn, where, size, val);
T
Tzachi Perelstein 已提交
112

113 114
	return ret;
}
T
Tzachi Perelstein 已提交
115

116 117
static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
			int where, int size, u32 val)
T
Tzachi Perelstein 已提交
118 119 120 121
{
	unsigned long flags;
	int ret;

122
	if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0)
T
Tzachi Perelstein 已提交
123 124
		return PCIBIOS_DEVICE_NOT_FOUND;

125
	spin_lock_irqsave(&orion5x_pcie_lock, flags);
126
	ret = orion_pcie_wr_conf(PCIE_BASE, bus, devfn, where, size, val);
127
	spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
T
Tzachi Perelstein 已提交
128 129 130 131

	return ret;
}

L
Lennert Buytenhek 已提交
132
static struct pci_ops pcie_ops = {
133 134
	.read = pcie_rd_conf,
	.write = pcie_wr_conf,
T
Tzachi Perelstein 已提交
135 136 137
};


138
static int __init pcie_setup(struct pci_sys_data *sys)
T
Tzachi Perelstein 已提交
139 140
{
	struct resource *res;
141
	int dev;
T
Tzachi Perelstein 已提交
142

143
	/*
144
	 * Generic PCIe unit setup.
T
Tzachi Perelstein 已提交
145
	 */
146
	orion_pcie_setup(PCIE_BASE, &orion5x_mbus_dram_info);
T
Tzachi Perelstein 已提交
147 148

	/*
149 150
	 * Check whether to apply Orion-1/Orion-NAS PCIe config
	 * read transaction workaround.
T
Tzachi Perelstein 已提交
151
	 */
152 153 154 155
	dev = orion_pcie_dev_id(PCIE_BASE);
	if (dev == MV88F5181_DEV_ID || dev == MV88F5182_DEV_ID) {
		printk(KERN_NOTICE "Applying Orion-1/Orion-NAS PCIe config "
				   "read transaction workaround\n");
156 157
		orion5x_setup_pcie_wa_win(ORION5X_PCIE_WA_PHYS_BASE,
					  ORION5X_PCIE_WA_SIZE);
158 159
		pcie_ops.read = pcie_rd_conf_wa;
	}
T
Tzachi Perelstein 已提交
160 161

	/*
162
	 * Request resources.
T
Tzachi Perelstein 已提交
163 164 165
	 */
	res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
	if (!res)
166
		panic("pcie_setup unable to alloc resources");
T
Tzachi Perelstein 已提交
167 168 169 170

	/*
	 * IORESOURCE_IO
	 */
L
Lennert Buytenhek 已提交
171
	res[0].name = "PCIe I/O Space";
T
Tzachi Perelstein 已提交
172
	res[0].flags = IORESOURCE_IO;
173 174
	res[0].start = ORION5X_PCIE_IO_BUS_BASE;
	res[0].end = res[0].start + ORION5X_PCIE_IO_SIZE - 1;
T
Tzachi Perelstein 已提交
175
	if (request_resource(&ioport_resource, &res[0]))
L
Lennert Buytenhek 已提交
176
		panic("Request PCIe IO resource failed\n");
T
Tzachi Perelstein 已提交
177 178 179 180 181
	sys->resource[0] = &res[0];

	/*
	 * IORESOURCE_MEM
	 */
L
Lennert Buytenhek 已提交
182
	res[1].name = "PCIe Memory Space";
T
Tzachi Perelstein 已提交
183
	res[1].flags = IORESOURCE_MEM;
184 185
	res[1].start = ORION5X_PCIE_MEM_PHYS_BASE;
	res[1].end = res[1].start + ORION5X_PCIE_MEM_SIZE - 1;
T
Tzachi Perelstein 已提交
186
	if (request_resource(&iomem_resource, &res[1]))
L
Lennert Buytenhek 已提交
187
		panic("Request PCIe Memory resource failed\n");
T
Tzachi Perelstein 已提交
188 189 190 191 192 193 194 195 196 197 198
	sys->resource[1] = &res[1];

	sys->resource[2] = NULL;
	sys->io_offset = 0;

	return 1;
}

/*****************************************************************************
 * PCI controller
 ****************************************************************************/
199
#define ORION5X_PCI_REG(x)	(ORION5X_PCI_VIRT_BASE | (x))
200 201 202 203 204
#define PCI_MODE		ORION5X_PCI_REG(0xd00)
#define PCI_CMD			ORION5X_PCI_REG(0xc00)
#define PCI_P2P_CONF		ORION5X_PCI_REG(0x1d14)
#define PCI_CONF_ADDR		ORION5X_PCI_REG(0xc78)
#define PCI_CONF_DATA		ORION5X_PCI_REG(0xc7c)
T
Tzachi Perelstein 已提交
205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242

/*
 * PCI_MODE bits
 */
#define PCI_MODE_64BIT			(1 << 2)
#define PCI_MODE_PCIX			((1 << 4) | (1 << 5))

/*
 * PCI_CMD bits
 */
#define PCI_CMD_HOST_REORDER		(1 << 29)

/*
 * PCI_P2P_CONF bits
 */
#define PCI_P2P_BUS_OFFS		16
#define PCI_P2P_BUS_MASK		(0xff << PCI_P2P_BUS_OFFS)
#define PCI_P2P_DEV_OFFS		24
#define PCI_P2P_DEV_MASK		(0x1f << PCI_P2P_DEV_OFFS)

/*
 * PCI_CONF_ADDR bits
 */
#define PCI_CONF_REG(reg)		((reg) & 0xfc)
#define PCI_CONF_FUNC(func)		(((func) & 0x3) << 8)
#define PCI_CONF_DEV(dev)		(((dev) & 0x1f) << 11)
#define PCI_CONF_BUS(bus)		(((bus) & 0xff) << 16)
#define PCI_CONF_ADDR_EN		(1 << 31)

/*
 * Internal configuration space
 */
#define PCI_CONF_FUNC_STAT_CMD		0
#define PCI_CONF_REG_STAT_CMD		4
#define PCIX_STAT			0x64
#define PCIX_STAT_BUS_OFFS		8
#define PCIX_STAT_BUS_MASK		(0xff << PCIX_STAT_BUS_OFFS)

243 244 245
/*
 * PCI Address Decode Windows registers
 */
246
#define PCI_BAR_SIZE_DDR_CS(n)	(((n) == 0) ? ORION5X_PCI_REG(0xc08) : \
247 248 249 250 251 252 253
				 ((n) == 1) ? ORION5X_PCI_REG(0xd08) : \
				 ((n) == 2) ? ORION5X_PCI_REG(0xc0c) : \
				 ((n) == 3) ? ORION5X_PCI_REG(0xd0c) : 0)
#define PCI_BAR_REMAP_DDR_CS(n)	(((n) == 0) ? ORION5X_PCI_REG(0xc48) : \
				 ((n) == 1) ? ORION5X_PCI_REG(0xd48) : \
				 ((n) == 2) ? ORION5X_PCI_REG(0xc4c) : \
				 ((n) == 3) ? ORION5X_PCI_REG(0xd4c) : 0)
254 255
#define PCI_BAR_ENABLE		ORION5X_PCI_REG(0xc3c)
#define PCI_ADDR_DECODE_CTRL	ORION5X_PCI_REG(0xd3c)
256 257 258 259 260 261 262 263

/*
 * PCI configuration helpers for BAR settings
 */
#define PCI_CONF_FUNC_BAR_CS(n)		((n) >> 1)
#define PCI_CONF_REG_BAR_LO_CS(n)	(((n) & 1) ? 0x18 : 0x10)
#define PCI_CONF_REG_BAR_HI_CS(n)	(((n) & 1) ? 0x1c : 0x14)

T
Tzachi Perelstein 已提交
264 265 266 267 268
/*
 * PCI config cycles are done by programming the PCI_CONF_ADDR register
 * and then reading the PCI_CONF_DATA register. Need to make sure these
 * transactions are atomic.
 */
269
static DEFINE_SPINLOCK(orion5x_pci_lock);
T
Tzachi Perelstein 已提交
270

271 272
static int orion5x_pci_cardbus_mode;

273
static int orion5x_pci_local_bus_nr(void)
T
Tzachi Perelstein 已提交
274
{
275
	u32 conf = readl(PCI_P2P_CONF);
T
Tzachi Perelstein 已提交
276 277 278
	return((conf & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS);
}

279
static int orion5x_pci_hw_rd_conf(int bus, int dev, u32 func,
T
Tzachi Perelstein 已提交
280 281 282
					u32 where, u32 size, u32 *val)
{
	unsigned long flags;
283
	spin_lock_irqsave(&orion5x_pci_lock, flags);
T
Tzachi Perelstein 已提交
284

285 286 287
	writel(PCI_CONF_BUS(bus) |
		PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
		PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
T
Tzachi Perelstein 已提交
288

289
	*val = readl(PCI_CONF_DATA);
T
Tzachi Perelstein 已提交
290 291 292 293 294 295

	if (size == 1)
		*val = (*val >> (8*(where & 0x3))) & 0xff;
	else if (size == 2)
		*val = (*val >> (8*(where & 0x3))) & 0xffff;

296
	spin_unlock_irqrestore(&orion5x_pci_lock, flags);
T
Tzachi Perelstein 已提交
297 298 299 300

	return PCIBIOS_SUCCESSFUL;
}

301
static int orion5x_pci_hw_wr_conf(int bus, int dev, u32 func,
T
Tzachi Perelstein 已提交
302 303 304 305 306
					u32 where, u32 size, u32 val)
{
	unsigned long flags;
	int ret = PCIBIOS_SUCCESSFUL;

307
	spin_lock_irqsave(&orion5x_pci_lock, flags);
T
Tzachi Perelstein 已提交
308

309 310 311
	writel(PCI_CONF_BUS(bus) |
		PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
		PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
T
Tzachi Perelstein 已提交
312 313 314 315 316 317 318 319 320 321 322

	if (size == 4) {
		__raw_writel(val, PCI_CONF_DATA);
	} else if (size == 2) {
		__raw_writew(val, PCI_CONF_DATA + (where & 0x3));
	} else if (size == 1) {
		__raw_writeb(val, PCI_CONF_DATA + (where & 0x3));
	} else {
		ret = PCIBIOS_BAD_REGISTER_NUMBER;
	}

323
	spin_unlock_irqrestore(&orion5x_pci_lock, flags);
T
Tzachi Perelstein 已提交
324 325 326 327

	return ret;
}

328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347
static int orion5x_pci_valid_config(int bus, u32 devfn)
{
	if (bus == orion5x_pci_local_bus_nr()) {
		/*
		 * Don't go out for local device
		 */
		if (PCI_SLOT(devfn) == 0 && PCI_FUNC(devfn) != 0)
			return 0;

		/*
		 * When the PCI signals are directly connected to a
		 * Cardbus slot, ignore all but device IDs 0 and 1.
		 */
		if (orion5x_pci_cardbus_mode && PCI_SLOT(devfn) > 1)
			return 0;
	}

	return 1;
}

348
static int orion5x_pci_rd_conf(struct pci_bus *bus, u32 devfn,
T
Tzachi Perelstein 已提交
349 350
				int where, int size, u32 *val)
{
351
	if (!orion5x_pci_valid_config(bus->number, devfn)) {
T
Tzachi Perelstein 已提交
352 353 354 355
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

356
	return orion5x_pci_hw_rd_conf(bus->number, PCI_SLOT(devfn),
T
Tzachi Perelstein 已提交
357 358 359
					PCI_FUNC(devfn), where, size, val);
}

360
static int orion5x_pci_wr_conf(struct pci_bus *bus, u32 devfn,
T
Tzachi Perelstein 已提交
361 362
				int where, int size, u32 val)
{
363
	if (!orion5x_pci_valid_config(bus->number, devfn))
T
Tzachi Perelstein 已提交
364 365
		return PCIBIOS_DEVICE_NOT_FOUND;

366
	return orion5x_pci_hw_wr_conf(bus->number, PCI_SLOT(devfn),
T
Tzachi Perelstein 已提交
367 368 369
					PCI_FUNC(devfn), where, size, val);
}

L
Lennert Buytenhek 已提交
370
static struct pci_ops pci_ops = {
371 372
	.read = orion5x_pci_rd_conf,
	.write = orion5x_pci_wr_conf,
T
Tzachi Perelstein 已提交
373 374
};

375
static void __init orion5x_pci_set_bus_nr(int nr)
T
Tzachi Perelstein 已提交
376
{
377
	u32 p2p = readl(PCI_P2P_CONF);
T
Tzachi Perelstein 已提交
378

379
	if (readl(PCI_MODE) & PCI_MODE_PCIX) {
T
Tzachi Perelstein 已提交
380 381 382 383 384 385
		/*
		 * PCI-X mode
		 */
		u32 pcix_status, bus, dev;
		bus = (p2p & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS;
		dev = (p2p & PCI_P2P_DEV_MASK) >> PCI_P2P_DEV_OFFS;
386
		orion5x_pci_hw_rd_conf(bus, dev, 0, PCIX_STAT, 4, &pcix_status);
T
Tzachi Perelstein 已提交
387 388
		pcix_status &= ~PCIX_STAT_BUS_MASK;
		pcix_status |= (nr << PCIX_STAT_BUS_OFFS);
389
		orion5x_pci_hw_wr_conf(bus, dev, 0, PCIX_STAT, 4, pcix_status);
T
Tzachi Perelstein 已提交
390 391 392 393 394 395
	} else {
		/*
		 * PCI Conventional mode
		 */
		p2p &= ~PCI_P2P_BUS_MASK;
		p2p |= (nr << PCI_P2P_BUS_OFFS);
396
		writel(p2p, PCI_P2P_CONF);
T
Tzachi Perelstein 已提交
397 398 399
	}
}

400
static void __init orion5x_pci_master_slave_enable(void)
T
Tzachi Perelstein 已提交
401
{
402
	int bus_nr, func, reg;
403
	u32 val;
T
Tzachi Perelstein 已提交
404

405
	bus_nr = orion5x_pci_local_bus_nr();
T
Tzachi Perelstein 已提交
406 407
	func = PCI_CONF_FUNC_STAT_CMD;
	reg = PCI_CONF_REG_STAT_CMD;
408
	orion5x_pci_hw_rd_conf(bus_nr, 0, func, reg, 4, &val);
T
Tzachi Perelstein 已提交
409
	val |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
410
	orion5x_pci_hw_wr_conf(bus_nr, 0, func, reg, 4, val | 0x7);
T
Tzachi Perelstein 已提交
411 412
}

413
static void __init orion5x_setup_pci_wins(struct mbus_dram_target_info *dram)
414 415
{
	u32 win_enable;
416
	int bus;
417 418 419 420 421 422
	int i;

	/*
	 * First, disable windows.
	 */
	win_enable = 0xffffffff;
423
	writel(win_enable, PCI_BAR_ENABLE);
424 425 426 427

	/*
	 * Setup windows for DDR banks.
	 */
428
	bus = orion5x_pci_local_bus_nr();
429 430 431 432 433 434 435 436 437 438 439

	for (i = 0; i < dram->num_cs; i++) {
		struct mbus_dram_window *cs = dram->cs + i;
		u32 func = PCI_CONF_FUNC_BAR_CS(cs->cs_index);
		u32 reg;
		u32 val;

		/*
		 * Write DRAM bank base address register.
		 */
		reg = PCI_CONF_REG_BAR_LO_CS(cs->cs_index);
440
		orion5x_pci_hw_rd_conf(bus, 0, func, reg, 4, &val);
441
		val = (cs->base & 0xfffff000) | (val & 0xfff);
442
		orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, val);
443 444 445 446 447

		/*
		 * Write DRAM bank size register.
		 */
		reg = PCI_CONF_REG_BAR_HI_CS(cs->cs_index);
448
		orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, 0);
449 450 451 452
		writel((cs->size - 1) & 0xfffff000,
			PCI_BAR_SIZE_DDR_CS(cs->cs_index));
		writel(cs->base & 0xfffff000,
			PCI_BAR_REMAP_DDR_CS(cs->cs_index));
453 454 455 456 457 458 459 460 461 462

		/*
		 * Enable decode window for this chip select.
		 */
		win_enable &= ~(1 << cs->cs_index);
	}

	/*
	 * Re-enable decode windows.
	 */
463
	writel(win_enable, PCI_BAR_ENABLE);
464 465 466 467

	/*
	 * Disable automatic update of address remaping when writing to BARs.
	 */
468
	orion5x_setbits(PCI_ADDR_DECODE_CTRL, 1);
469 470
}

471
static int __init pci_setup(struct pci_sys_data *sys)
T
Tzachi Perelstein 已提交
472 473 474
{
	struct resource *res;

475 476 477
	/*
	 * Point PCI unit MBUS decode windows to DRAM space.
	 */
478
	orion5x_setup_pci_wins(&orion5x_mbus_dram_info);
479

T
Tzachi Perelstein 已提交
480 481 482
	/*
	 * Master + Slave enable
	 */
483
	orion5x_pci_master_slave_enable();
T
Tzachi Perelstein 已提交
484 485 486 487

	/*
	 * Force ordering
	 */
488
	orion5x_setbits(PCI_CMD, PCI_CMD_HOST_REORDER);
T
Tzachi Perelstein 已提交
489 490 491 492 493 494

	/*
	 * Request resources
	 */
	res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
	if (!res)
495
		panic("pci_setup unable to alloc resources");
T
Tzachi Perelstein 已提交
496 497 498 499 500 501

	/*
	 * IORESOURCE_IO
	 */
	res[0].name = "PCI I/O Space";
	res[0].flags = IORESOURCE_IO;
502 503
	res[0].start = ORION5X_PCI_IO_BUS_BASE;
	res[0].end = res[0].start + ORION5X_PCI_IO_SIZE - 1;
T
Tzachi Perelstein 已提交
504 505 506 507 508 509 510 511 512
	if (request_resource(&ioport_resource, &res[0]))
		panic("Request PCI IO resource failed\n");
	sys->resource[0] = &res[0];

	/*
	 * IORESOURCE_MEM
	 */
	res[1].name = "PCI Memory Space";
	res[1].flags = IORESOURCE_MEM;
513 514
	res[1].start = ORION5X_PCI_MEM_PHYS_BASE;
	res[1].end = res[1].start + ORION5X_PCI_MEM_SIZE - 1;
T
Tzachi Perelstein 已提交
515 516 517 518 519 520 521 522 523 524 525 526
	if (request_resource(&iomem_resource, &res[1]))
		panic("Request PCI Memory resource failed\n");
	sys->resource[1] = &res[1];

	sys->resource[2] = NULL;
	sys->io_offset = 0;

	return 1;
}


/*****************************************************************************
L
Lennert Buytenhek 已提交
527
 * General PCIe + PCI
T
Tzachi Perelstein 已提交
528
 ****************************************************************************/
529 530 531 532 533 534 535 536 537 538 539 540 541 542 543 544 545
static void __devinit rc_pci_fixup(struct pci_dev *dev)
{
	/*
	 * Prevent enumeration of root complex.
	 */
	if (dev->bus->parent == NULL && dev->devfn == 0) {
		int i;

		for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
			dev->resource[i].start = 0;
			dev->resource[i].end   = 0;
			dev->resource[i].flags = 0;
		}
	}
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup);

546 547 548 549 550 551 552
static int orion5x_pci_disabled __initdata;

void __init orion5x_pci_disable(void)
{
	orion5x_pci_disabled = 1;
}

553 554 555 556 557
void __init orion5x_pci_set_cardbus_mode(void)
{
	orion5x_pci_cardbus_mode = 1;
}

558
int __init orion5x_pci_sys_setup(int nr, struct pci_sys_data *sys)
T
Tzachi Perelstein 已提交
559 560 561 562
{
	int ret = 0;

	if (nr == 0) {
563 564
		orion_pcie_set_local_bus_nr(PCIE_BASE, sys->busnr);
		ret = pcie_setup(sys);
565
	} else if (nr == 1 && !orion5x_pci_disabled) {
566
		orion5x_pci_set_bus_nr(sys->busnr);
567
		ret = pci_setup(sys);
T
Tzachi Perelstein 已提交
568 569 570 571 572
	}

	return ret;
}

573
struct pci_bus __init *orion5x_pci_sys_scan_bus(int nr, struct pci_sys_data *sys)
T
Tzachi Perelstein 已提交
574 575 576 577
{
	struct pci_bus *bus;

	if (nr == 0) {
578
		bus = pci_scan_bus(sys->busnr, &pcie_ops, sys);
579
	} else if (nr == 1 && !orion5x_pci_disabled) {
580
		bus = pci_scan_bus(sys->busnr, &pci_ops, sys);
T
Tzachi Perelstein 已提交
581 582
	} else {
		bus = NULL;
583
		BUG();
T
Tzachi Perelstein 已提交
584 585 586 587
	}

	return bus;
}
588 589 590 591 592 593 594 595

int __init orion5x_pci_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
{
	int bus = dev->bus->number;

	/*
	 * PCIe endpoint?
	 */
596
	if (orion5x_pci_disabled || bus < orion5x_pci_local_bus_nr())
597 598 599 600
		return IRQ_ORION5X_PCIE0_INT;

	return -1;
}