pci.c 14.0 KB
Newer Older
T
Tzachi Perelstein 已提交
1
/*
2
 * arch/arm/mach-orion5x/pci.c
T
Tzachi Perelstein 已提交
3
 *
L
Lennert Buytenhek 已提交
4
 * PCI and PCIe functions for Marvell Orion System On Chip
T
Tzachi Perelstein 已提交
5 6 7
 *
 * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
 *
L
Lennert Buytenhek 已提交
8 9
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without any
T
Tzachi Perelstein 已提交
10 11 12 13 14
 * warranty of any kind, whether express or implied.
 */

#include <linux/kernel.h>
#include <linux/pci.h>
15
#include <linux/mbus.h>
T
Tzachi Perelstein 已提交
16
#include <asm/mach/pci.h>
17
#include <asm/plat-orion/pcie.h>
T
Tzachi Perelstein 已提交
18 19 20
#include "common.h"

/*****************************************************************************
L
Lennert Buytenhek 已提交
21
 * Orion has one PCIe controller and one PCI controller.
T
Tzachi Perelstein 已提交
22
 *
L
Lennert Buytenhek 已提交
23 24
 * Note1: The local PCIe bus number is '0'. The local PCI bus number
 * follows the scanned PCIe bridged busses, if any.
T
Tzachi Perelstein 已提交
25
 *
L
Lennert Buytenhek 已提交
26
 * Note2: It is possible for PCI/PCIe agents to access many subsystem's
T
Tzachi Perelstein 已提交
27 28 29 30 31 32 33
 * space, by configuring BARs and Address Decode Windows, e.g. flashes on
 * device bus, Orion registers, etc. However this code only enable the
 * access to DDR banks.
 ****************************************************************************/


/*****************************************************************************
L
Lennert Buytenhek 已提交
34
 * PCIe controller
T
Tzachi Perelstein 已提交
35
 ****************************************************************************/
36
#define PCIE_BASE	((void __iomem *)ORION5X_PCIE_VIRT_BASE)
T
Tzachi Perelstein 已提交
37

38
void __init orion5x_pcie_id(u32 *dev, u32 *rev)
T
Tzachi Perelstein 已提交
39
{
40 41
	*dev = orion_pcie_dev_id(PCIE_BASE);
	*rev = orion_pcie_rev(PCIE_BASE);
T
Tzachi Perelstein 已提交
42 43
}

44
static int pcie_valid_config(int bus, int dev)
T
Tzachi Perelstein 已提交
45 46 47
{
	/*
	 * Don't go out when trying to access --
48
	 * 1. nonexisting device on local bus
T
Tzachi Perelstein 已提交
49 50
	 * 2. where there's no device connected (no link)
	 */
51 52
	if (bus == 0 && dev == 0)
		return 1;
T
Tzachi Perelstein 已提交
53

54
	if (!orion_pcie_link_up(PCIE_BASE))
T
Tzachi Perelstein 已提交
55 56
		return 0;

57 58 59
	if (bus == 0 && dev != 1)
		return 0;

T
Tzachi Perelstein 已提交
60 61 62
	return 1;
}

63 64

/*
L
Lennert Buytenhek 已提交
65
 * PCIe config cycles are done by programming the PCIE_CONF_ADDR register
66 67 68
 * and then reading the PCIE_CONF_DATA register. Need to make sure these
 * transactions are atomic.
 */
69
static DEFINE_SPINLOCK(orion5x_pcie_lock);
70 71 72

static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
			int size, u32 *val)
T
Tzachi Perelstein 已提交
73 74
{
	unsigned long flags;
75
	int ret;
T
Tzachi Perelstein 已提交
76

77
	if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
T
Tzachi Perelstein 已提交
78 79 80 81
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

82
	spin_lock_irqsave(&orion5x_pcie_lock, flags);
83
	ret = orion_pcie_rd_conf(PCIE_BASE, bus, devfn, where, size, val);
84
	spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
T
Tzachi Perelstein 已提交
85

86 87
	return ret;
}
T
Tzachi Perelstein 已提交
88

89 90 91 92
static int pcie_rd_conf_wa(struct pci_bus *bus, u32 devfn,
			   int where, int size, u32 *val)
{
	int ret;
T
Tzachi Perelstein 已提交
93

94 95 96 97
	if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}
T
Tzachi Perelstein 已提交
98

99 100 101 102 103 104 105 106 107
	/*
	 * We only support access to the non-extended configuration
	 * space when using the WA access method (or we would have to
	 * sacrifice 256M of CPU virtual address space.)
	 */
	if (where >= 0x100) {
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}
T
Tzachi Perelstein 已提交
108

109
	ret = orion_pcie_rd_conf_wa((void __iomem *)ORION5X_PCIE_WA_VIRT_BASE,
110
				    bus, devfn, where, size, val);
T
Tzachi Perelstein 已提交
111

112 113
	return ret;
}
T
Tzachi Perelstein 已提交
114

115 116
static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
			int where, int size, u32 val)
T
Tzachi Perelstein 已提交
117 118 119 120
{
	unsigned long flags;
	int ret;

121
	if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0)
T
Tzachi Perelstein 已提交
122 123
		return PCIBIOS_DEVICE_NOT_FOUND;

124
	spin_lock_irqsave(&orion5x_pcie_lock, flags);
125
	ret = orion_pcie_wr_conf(PCIE_BASE, bus, devfn, where, size, val);
126
	spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
T
Tzachi Perelstein 已提交
127 128 129 130

	return ret;
}

L
Lennert Buytenhek 已提交
131
static struct pci_ops pcie_ops = {
132 133
	.read = pcie_rd_conf,
	.write = pcie_wr_conf,
T
Tzachi Perelstein 已提交
134 135 136
};


137
static int __init pcie_setup(struct pci_sys_data *sys)
T
Tzachi Perelstein 已提交
138 139
{
	struct resource *res;
140
	int dev;
T
Tzachi Perelstein 已提交
141

142
	/*
143
	 * Generic PCIe unit setup.
T
Tzachi Perelstein 已提交
144
	 */
145
	orion_pcie_setup(PCIE_BASE, &orion5x_mbus_dram_info);
T
Tzachi Perelstein 已提交
146 147

	/*
148 149
	 * Check whether to apply Orion-1/Orion-NAS PCIe config
	 * read transaction workaround.
T
Tzachi Perelstein 已提交
150
	 */
151 152 153 154 155 156
	dev = orion_pcie_dev_id(PCIE_BASE);
	if (dev == MV88F5181_DEV_ID || dev == MV88F5182_DEV_ID) {
		printk(KERN_NOTICE "Applying Orion-1/Orion-NAS PCIe config "
				   "read transaction workaround\n");
		pcie_ops.read = pcie_rd_conf_wa;
	}
T
Tzachi Perelstein 已提交
157 158

	/*
159
	 * Request resources.
T
Tzachi Perelstein 已提交
160 161 162
	 */
	res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
	if (!res)
163
		panic("pcie_setup unable to alloc resources");
T
Tzachi Perelstein 已提交
164 165 166 167

	/*
	 * IORESOURCE_IO
	 */
L
Lennert Buytenhek 已提交
168
	res[0].name = "PCIe I/O Space";
T
Tzachi Perelstein 已提交
169
	res[0].flags = IORESOURCE_IO;
170 171
	res[0].start = ORION5X_PCIE_IO_BUS_BASE;
	res[0].end = res[0].start + ORION5X_PCIE_IO_SIZE - 1;
T
Tzachi Perelstein 已提交
172
	if (request_resource(&ioport_resource, &res[0]))
L
Lennert Buytenhek 已提交
173
		panic("Request PCIe IO resource failed\n");
T
Tzachi Perelstein 已提交
174 175 176 177 178
	sys->resource[0] = &res[0];

	/*
	 * IORESOURCE_MEM
	 */
L
Lennert Buytenhek 已提交
179
	res[1].name = "PCIe Memory Space";
T
Tzachi Perelstein 已提交
180
	res[1].flags = IORESOURCE_MEM;
181 182
	res[1].start = ORION5X_PCIE_MEM_PHYS_BASE;
	res[1].end = res[1].start + ORION5X_PCIE_MEM_SIZE - 1;
T
Tzachi Perelstein 已提交
183
	if (request_resource(&iomem_resource, &res[1]))
L
Lennert Buytenhek 已提交
184
		panic("Request PCIe Memory resource failed\n");
T
Tzachi Perelstein 已提交
185 186 187 188 189 190 191 192 193 194 195
	sys->resource[1] = &res[1];

	sys->resource[2] = NULL;
	sys->io_offset = 0;

	return 1;
}

/*****************************************************************************
 * PCI controller
 ****************************************************************************/
196 197 198 199 200
#define PCI_MODE		ORION5X_PCI_REG(0xd00)
#define PCI_CMD			ORION5X_PCI_REG(0xc00)
#define PCI_P2P_CONF		ORION5X_PCI_REG(0x1d14)
#define PCI_CONF_ADDR		ORION5X_PCI_REG(0xc78)
#define PCI_CONF_DATA		ORION5X_PCI_REG(0xc7c)
T
Tzachi Perelstein 已提交
201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238

/*
 * PCI_MODE bits
 */
#define PCI_MODE_64BIT			(1 << 2)
#define PCI_MODE_PCIX			((1 << 4) | (1 << 5))

/*
 * PCI_CMD bits
 */
#define PCI_CMD_HOST_REORDER		(1 << 29)

/*
 * PCI_P2P_CONF bits
 */
#define PCI_P2P_BUS_OFFS		16
#define PCI_P2P_BUS_MASK		(0xff << PCI_P2P_BUS_OFFS)
#define PCI_P2P_DEV_OFFS		24
#define PCI_P2P_DEV_MASK		(0x1f << PCI_P2P_DEV_OFFS)

/*
 * PCI_CONF_ADDR bits
 */
#define PCI_CONF_REG(reg)		((reg) & 0xfc)
#define PCI_CONF_FUNC(func)		(((func) & 0x3) << 8)
#define PCI_CONF_DEV(dev)		(((dev) & 0x1f) << 11)
#define PCI_CONF_BUS(bus)		(((bus) & 0xff) << 16)
#define PCI_CONF_ADDR_EN		(1 << 31)

/*
 * Internal configuration space
 */
#define PCI_CONF_FUNC_STAT_CMD		0
#define PCI_CONF_REG_STAT_CMD		4
#define PCIX_STAT			0x64
#define PCIX_STAT_BUS_OFFS		8
#define PCIX_STAT_BUS_MASK		(0xff << PCIX_STAT_BUS_OFFS)

239 240 241
/*
 * PCI Address Decode Windows registers
 */
242
#define PCI_BAR_SIZE_DDR_CS(n)	(((n) == 0) ? ORION5X_PCI_REG(0xc08) : \
243 244 245 246 247 248 249
				 ((n) == 1) ? ORION5X_PCI_REG(0xd08) : \
				 ((n) == 2) ? ORION5X_PCI_REG(0xc0c) : \
				 ((n) == 3) ? ORION5X_PCI_REG(0xd0c) : 0)
#define PCI_BAR_REMAP_DDR_CS(n)	(((n) == 0) ? ORION5X_PCI_REG(0xc48) : \
				 ((n) == 1) ? ORION5X_PCI_REG(0xd48) : \
				 ((n) == 2) ? ORION5X_PCI_REG(0xc4c) : \
				 ((n) == 3) ? ORION5X_PCI_REG(0xd4c) : 0)
250 251
#define PCI_BAR_ENABLE		ORION5X_PCI_REG(0xc3c)
#define PCI_ADDR_DECODE_CTRL	ORION5X_PCI_REG(0xd3c)
252 253 254 255 256 257 258 259

/*
 * PCI configuration helpers for BAR settings
 */
#define PCI_CONF_FUNC_BAR_CS(n)		((n) >> 1)
#define PCI_CONF_REG_BAR_LO_CS(n)	(((n) & 1) ? 0x18 : 0x10)
#define PCI_CONF_REG_BAR_HI_CS(n)	(((n) & 1) ? 0x1c : 0x14)

T
Tzachi Perelstein 已提交
260 261 262 263 264
/*
 * PCI config cycles are done by programming the PCI_CONF_ADDR register
 * and then reading the PCI_CONF_DATA register. Need to make sure these
 * transactions are atomic.
 */
265
static DEFINE_SPINLOCK(orion5x_pci_lock);
T
Tzachi Perelstein 已提交
266

267
static int orion5x_pci_local_bus_nr(void)
T
Tzachi Perelstein 已提交
268
{
269
	u32 conf = orion5x_read(PCI_P2P_CONF);
T
Tzachi Perelstein 已提交
270 271 272
	return((conf & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS);
}

273
static int orion5x_pci_hw_rd_conf(int bus, int dev, u32 func,
T
Tzachi Perelstein 已提交
274 275 276
					u32 where, u32 size, u32 *val)
{
	unsigned long flags;
277
	spin_lock_irqsave(&orion5x_pci_lock, flags);
T
Tzachi Perelstein 已提交
278

279
	orion5x_write(PCI_CONF_ADDR, PCI_CONF_BUS(bus) |
T
Tzachi Perelstein 已提交
280 281 282
			PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
			PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN);

283
	*val = orion5x_read(PCI_CONF_DATA);
T
Tzachi Perelstein 已提交
284 285 286 287 288 289

	if (size == 1)
		*val = (*val >> (8*(where & 0x3))) & 0xff;
	else if (size == 2)
		*val = (*val >> (8*(where & 0x3))) & 0xffff;

290
	spin_unlock_irqrestore(&orion5x_pci_lock, flags);
T
Tzachi Perelstein 已提交
291 292 293 294

	return PCIBIOS_SUCCESSFUL;
}

295
static int orion5x_pci_hw_wr_conf(int bus, int dev, u32 func,
T
Tzachi Perelstein 已提交
296 297 298 299 300
					u32 where, u32 size, u32 val)
{
	unsigned long flags;
	int ret = PCIBIOS_SUCCESSFUL;

301
	spin_lock_irqsave(&orion5x_pci_lock, flags);
T
Tzachi Perelstein 已提交
302

303
	orion5x_write(PCI_CONF_ADDR, PCI_CONF_BUS(bus) |
T
Tzachi Perelstein 已提交
304 305 306 307 308 309 310 311 312 313 314 315 316
			PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
			PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN);

	if (size == 4) {
		__raw_writel(val, PCI_CONF_DATA);
	} else if (size == 2) {
		__raw_writew(val, PCI_CONF_DATA + (where & 0x3));
	} else if (size == 1) {
		__raw_writeb(val, PCI_CONF_DATA + (where & 0x3));
	} else {
		ret = PCIBIOS_BAD_REGISTER_NUMBER;
	}

317
	spin_unlock_irqrestore(&orion5x_pci_lock, flags);
T
Tzachi Perelstein 已提交
318 319 320 321

	return ret;
}

322
static int orion5x_pci_rd_conf(struct pci_bus *bus, u32 devfn,
T
Tzachi Perelstein 已提交
323 324 325 326 327
				int where, int size, u32 *val)
{
	/*
	 * Don't go out for local device
	 */
328
	if (bus->number == orion5x_pci_local_bus_nr() &&
329
	    PCI_SLOT(devfn) == 0 && PCI_FUNC(devfn) != 0) {
T
Tzachi Perelstein 已提交
330 331 332 333
		*val = 0xffffffff;
		return PCIBIOS_DEVICE_NOT_FOUND;
	}

334
	return orion5x_pci_hw_rd_conf(bus->number, PCI_SLOT(devfn),
T
Tzachi Perelstein 已提交
335 336 337
					PCI_FUNC(devfn), where, size, val);
}

338
static int orion5x_pci_wr_conf(struct pci_bus *bus, u32 devfn,
T
Tzachi Perelstein 已提交
339 340
				int where, int size, u32 val)
{
341
	if (bus->number == orion5x_pci_local_bus_nr() &&
342
	    PCI_SLOT(devfn) == 0 && PCI_FUNC(devfn) != 0)
T
Tzachi Perelstein 已提交
343 344
		return PCIBIOS_DEVICE_NOT_FOUND;

345
	return orion5x_pci_hw_wr_conf(bus->number, PCI_SLOT(devfn),
T
Tzachi Perelstein 已提交
346 347 348
					PCI_FUNC(devfn), where, size, val);
}

L
Lennert Buytenhek 已提交
349
static struct pci_ops pci_ops = {
350 351
	.read = orion5x_pci_rd_conf,
	.write = orion5x_pci_wr_conf,
T
Tzachi Perelstein 已提交
352 353
};

354
static void __init orion5x_pci_set_bus_nr(int nr)
T
Tzachi Perelstein 已提交
355
{
356
	u32 p2p = orion5x_read(PCI_P2P_CONF);
T
Tzachi Perelstein 已提交
357

358
	if (orion5x_read(PCI_MODE) & PCI_MODE_PCIX) {
T
Tzachi Perelstein 已提交
359 360 361 362 363 364
		/*
		 * PCI-X mode
		 */
		u32 pcix_status, bus, dev;
		bus = (p2p & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS;
		dev = (p2p & PCI_P2P_DEV_MASK) >> PCI_P2P_DEV_OFFS;
365
		orion5x_pci_hw_rd_conf(bus, dev, 0, PCIX_STAT, 4, &pcix_status);
T
Tzachi Perelstein 已提交
366 367
		pcix_status &= ~PCIX_STAT_BUS_MASK;
		pcix_status |= (nr << PCIX_STAT_BUS_OFFS);
368
		orion5x_pci_hw_wr_conf(bus, dev, 0, PCIX_STAT, 4, pcix_status);
T
Tzachi Perelstein 已提交
369 370 371 372 373 374
	} else {
		/*
		 * PCI Conventional mode
		 */
		p2p &= ~PCI_P2P_BUS_MASK;
		p2p |= (nr << PCI_P2P_BUS_OFFS);
375
		orion5x_write(PCI_P2P_CONF, p2p);
T
Tzachi Perelstein 已提交
376 377 378
	}
}

379
static void __init orion5x_pci_master_slave_enable(void)
T
Tzachi Perelstein 已提交
380
{
381
	int bus_nr, func, reg;
382
	u32 val;
T
Tzachi Perelstein 已提交
383

384
	bus_nr = orion5x_pci_local_bus_nr();
T
Tzachi Perelstein 已提交
385 386
	func = PCI_CONF_FUNC_STAT_CMD;
	reg = PCI_CONF_REG_STAT_CMD;
387
	orion5x_pci_hw_rd_conf(bus_nr, 0, func, reg, 4, &val);
T
Tzachi Perelstein 已提交
388
	val |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
389
	orion5x_pci_hw_wr_conf(bus_nr, 0, func, reg, 4, val | 0x7);
T
Tzachi Perelstein 已提交
390 391
}

392
static void __init orion5x_setup_pci_wins(struct mbus_dram_target_info *dram)
393 394
{
	u32 win_enable;
395
	int bus;
396 397 398 399 400 401
	int i;

	/*
	 * First, disable windows.
	 */
	win_enable = 0xffffffff;
402
	orion5x_write(PCI_BAR_ENABLE, win_enable);
403 404 405 406

	/*
	 * Setup windows for DDR banks.
	 */
407
	bus = orion5x_pci_local_bus_nr();
408 409 410 411 412 413 414 415 416 417 418

	for (i = 0; i < dram->num_cs; i++) {
		struct mbus_dram_window *cs = dram->cs + i;
		u32 func = PCI_CONF_FUNC_BAR_CS(cs->cs_index);
		u32 reg;
		u32 val;

		/*
		 * Write DRAM bank base address register.
		 */
		reg = PCI_CONF_REG_BAR_LO_CS(cs->cs_index);
419
		orion5x_pci_hw_rd_conf(bus, 0, func, reg, 4, &val);
420
		val = (cs->base & 0xfffff000) | (val & 0xfff);
421
		orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, val);
422 423 424 425 426

		/*
		 * Write DRAM bank size register.
		 */
		reg = PCI_CONF_REG_BAR_HI_CS(cs->cs_index);
427 428
		orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, 0);
		orion5x_write(PCI_BAR_SIZE_DDR_CS(cs->cs_index),
429
				(cs->size - 1) & 0xfffff000);
430
		orion5x_write(PCI_BAR_REMAP_DDR_CS(cs->cs_index),
431 432 433 434 435 436 437 438 439 440 441
				cs->base & 0xfffff000);

		/*
		 * Enable decode window for this chip select.
		 */
		win_enable &= ~(1 << cs->cs_index);
	}

	/*
	 * Re-enable decode windows.
	 */
442
	orion5x_write(PCI_BAR_ENABLE, win_enable);
443 444 445 446

	/*
	 * Disable automatic update of address remaping when writing to BARs.
	 */
447
	orion5x_setbits(PCI_ADDR_DECODE_CTRL, 1);
448 449
}

450
static int __init pci_setup(struct pci_sys_data *sys)
T
Tzachi Perelstein 已提交
451 452 453
{
	struct resource *res;

454 455 456
	/*
	 * Point PCI unit MBUS decode windows to DRAM space.
	 */
457
	orion5x_setup_pci_wins(&orion5x_mbus_dram_info);
458

T
Tzachi Perelstein 已提交
459 460 461
	/*
	 * Master + Slave enable
	 */
462
	orion5x_pci_master_slave_enable();
T
Tzachi Perelstein 已提交
463 464 465 466

	/*
	 * Force ordering
	 */
467
	orion5x_setbits(PCI_CMD, PCI_CMD_HOST_REORDER);
T
Tzachi Perelstein 已提交
468 469 470 471 472 473

	/*
	 * Request resources
	 */
	res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
	if (!res)
474
		panic("pci_setup unable to alloc resources");
T
Tzachi Perelstein 已提交
475 476 477 478 479 480

	/*
	 * IORESOURCE_IO
	 */
	res[0].name = "PCI I/O Space";
	res[0].flags = IORESOURCE_IO;
481 482
	res[0].start = ORION5X_PCI_IO_BUS_BASE;
	res[0].end = res[0].start + ORION5X_PCI_IO_SIZE - 1;
T
Tzachi Perelstein 已提交
483 484 485 486 487 488 489 490 491
	if (request_resource(&ioport_resource, &res[0]))
		panic("Request PCI IO resource failed\n");
	sys->resource[0] = &res[0];

	/*
	 * IORESOURCE_MEM
	 */
	res[1].name = "PCI Memory Space";
	res[1].flags = IORESOURCE_MEM;
492 493
	res[1].start = ORION5X_PCI_MEM_PHYS_BASE;
	res[1].end = res[1].start + ORION5X_PCI_MEM_SIZE - 1;
T
Tzachi Perelstein 已提交
494 495 496 497 498 499 500 501 502 503 504 505
	if (request_resource(&iomem_resource, &res[1]))
		panic("Request PCI Memory resource failed\n");
	sys->resource[1] = &res[1];

	sys->resource[2] = NULL;
	sys->io_offset = 0;

	return 1;
}


/*****************************************************************************
L
Lennert Buytenhek 已提交
506
 * General PCIe + PCI
T
Tzachi Perelstein 已提交
507
 ****************************************************************************/
508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523 524
static void __devinit rc_pci_fixup(struct pci_dev *dev)
{
	/*
	 * Prevent enumeration of root complex.
	 */
	if (dev->bus->parent == NULL && dev->devfn == 0) {
		int i;

		for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
			dev->resource[i].start = 0;
			dev->resource[i].end   = 0;
			dev->resource[i].flags = 0;
		}
	}
}
DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup);

525
int __init orion5x_pci_sys_setup(int nr, struct pci_sys_data *sys)
T
Tzachi Perelstein 已提交
526 527 528 529
{
	int ret = 0;

	if (nr == 0) {
530 531
		orion_pcie_set_local_bus_nr(PCIE_BASE, sys->busnr);
		ret = pcie_setup(sys);
T
Tzachi Perelstein 已提交
532
	} else if (nr == 1) {
533
		orion5x_pci_set_bus_nr(sys->busnr);
534
		ret = pci_setup(sys);
T
Tzachi Perelstein 已提交
535 536 537 538 539
	}

	return ret;
}

540
struct pci_bus __init *orion5x_pci_sys_scan_bus(int nr, struct pci_sys_data *sys)
T
Tzachi Perelstein 已提交
541 542 543 544
{
	struct pci_bus *bus;

	if (nr == 0) {
545
		bus = pci_scan_bus(sys->busnr, &pcie_ops, sys);
T
Tzachi Perelstein 已提交
546
	} else if (nr == 1) {
547
		bus = pci_scan_bus(sys->busnr, &pci_ops, sys);
T
Tzachi Perelstein 已提交
548 549
	} else {
		bus = NULL;
550
		BUG();
T
Tzachi Perelstein 已提交
551 552 553 554
	}

	return bus;
}
555 556 557 558 559 560 561 562 563 564 565 566 567

int __init orion5x_pci_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
{
	int bus = dev->bus->number;

	/*
	 * PCIe endpoint?
	 */
	if (bus < orion5x_pci_local_bus_nr())
		return IRQ_ORION5X_PCIE0_INT;

	return -1;
}