radeon.h 97.8 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __RADEON_H__
#define __RADEON_H__

/* TODO: Here are things that needs to be done :
 *	- surface allocator & initializer : (bit like scratch reg) should
 *	  initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
 *	  related to surface
 *	- WB : write back stuff (do it bit like scratch reg things)
 *	- Vblank : look at Jesse's rework and what we should do
 *	- r600/r700: gart & cp
 *	- cs : clean cs ioctl use bitmap & things like that.
 *	- power management stuff
 *	- Barrier in gart code
 *	- Unmappabled vram ?
 *	- TESTING, TESTING, TESTING
 */

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/* Initialization path:
 *  We expect that acceleration initialization might fail for various
 *  reasons even thought we work hard to make it works on most
 *  configurations. In order to still have a working userspace in such
 *  situation the init path must succeed up to the memory controller
 *  initialization point. Failure before this point are considered as
 *  fatal error. Here is the init callchain :
 *      radeon_device_init  perform common structure, mutex initialization
 *      asic_init           setup the GPU memory layout and perform all
 *                          one time initialization (failure in this
 *                          function are considered fatal)
 *      asic_startup        setup the GPU acceleration, in order to
 *                          follow guideline the first thing this
 *                          function should do is setting the GPU
 *                          memory controller (only MC setup failure
 *                          are considered as fatal)
 */

A
Arun Sharma 已提交
63
#include <linux/atomic.h>
64 65 66
#include <linux/wait.h>
#include <linux/list.h>
#include <linux/kref.h>
67
#include <linux/interval_tree.h>
68
#include <linux/hashtable.h>
69
#include <linux/fence.h>
70

71 72 73 74
#include <ttm/ttm_bo_api.h>
#include <ttm/ttm_bo_driver.h>
#include <ttm/ttm_placement.h>
#include <ttm/ttm_module.h>
75
#include <ttm/ttm_execbuf_util.h>
76

D
Daniel Vetter 已提交
77 78
#include <drm/drm_gem.h>

79
#include "radeon_family.h"
80 81 82 83 84 85 86 87 88 89 90 91 92 93
#include "radeon_mode.h"
#include "radeon_reg.h"

/*
 * Modules parameters.
 */
extern int radeon_no_wb;
extern int radeon_modeset;
extern int radeon_dynclks;
extern int radeon_r4xx_atom;
extern int radeon_agpmode;
extern int radeon_vram_limit;
extern int radeon_gart_size;
extern int radeon_benchmarking;
94
extern int radeon_testing;
95
extern int radeon_connector_table;
96
extern int radeon_tv;
97
extern int radeon_audio;
98
extern int radeon_disp_priority;
99
extern int radeon_hw_i2c;
100
extern int radeon_pcie_gen2;
101
extern int radeon_msi;
102
extern int radeon_lockup_timeout;
103
extern int radeon_fastfb;
104
extern int radeon_dpm;
105
extern int radeon_aspm;
106
extern int radeon_runtime_pm;
107
extern int radeon_hard_reset;
108
extern int radeon_vm_size;
109
extern int radeon_vm_block_size;
110
extern int radeon_deep_color;
111
extern int radeon_use_pflipirq;
112
extern int radeon_bapm;
113
extern int radeon_backlight;
114
extern int radeon_auxch;
115 116 117 118 119

/*
 * Copy from radeon_drv.h so we don't have to include both and have conflicting
 * symbol;
 */
120 121
#define RADEON_MAX_USEC_TIMEOUT			100000	/* 100 ms */
#define RADEON_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
122
/* RADEON_IB_POOL_SIZE must be a power of 2 */
123 124 125 126
#define RADEON_IB_POOL_SIZE			16
#define RADEON_DEBUGFS_MAX_COMPONENTS		32
#define RADEONFB_CONN_LIMIT			4
#define RADEON_BIOS_NUM_SCRATCH			8
127

128 129
/* internal ring indices */
/* r1xx+ has gfx CP ring */
130
#define RADEON_RING_TYPE_GFX_INDEX		0
131 132

/* cayman has 2 compute CP rings */
133 134
#define CAYMAN_RING_TYPE_CP1_INDEX		1
#define CAYMAN_RING_TYPE_CP2_INDEX		2
135

136 137
/* R600+ has an async dma ring */
#define R600_RING_TYPE_DMA_INDEX		3
138 139
/* cayman add a second async dma ring */
#define CAYMAN_RING_TYPE_DMA1_INDEX		4
140

C
Christian König 已提交
141
/* R600+ */
142 143 144 145 146 147 148 149
#define R600_RING_TYPE_UVD_INDEX		5

/* TN+ */
#define TN_RING_TYPE_VCE1_INDEX			6
#define TN_RING_TYPE_VCE2_INDEX			7

/* max number of rings */
#define RADEON_NUM_RINGS			8
C
Christian König 已提交
150

151 152
/* number of hw syncs before falling back on blocking */
#define RADEON_NUM_SYNCS			4
C
Christian König 已提交
153

154
/* hardcode those limit for now */
155
#define RADEON_VA_IB_OFFSET			(1 << 20)
156 157
#define RADEON_VA_RESERVED_SIZE			(8 << 20)
#define RADEON_IB_VM_MAX_SIZE			(64 << 10)
158

159 160 161
/* hard reset data */
#define RADEON_ASIC_RESET_DATA                  0x39d5e86b

A
Alex Deucher 已提交
162 163 164 165
/* reset flags */
#define RADEON_RESET_GFX			(1 << 0)
#define RADEON_RESET_COMPUTE			(1 << 1)
#define RADEON_RESET_DMA			(1 << 2)
166 167 168 169 170 171 172 173 174
#define RADEON_RESET_CP				(1 << 3)
#define RADEON_RESET_GRBM			(1 << 4)
#define RADEON_RESET_DMA1			(1 << 5)
#define RADEON_RESET_RLC			(1 << 6)
#define RADEON_RESET_SEM			(1 << 7)
#define RADEON_RESET_IH				(1 << 8)
#define RADEON_RESET_VMC			(1 << 9)
#define RADEON_RESET_MC				(1 << 10)
#define RADEON_RESET_DISPLAY			(1 << 11)
A
Alex Deucher 已提交
175

176 177 178 179 180 181 182
/* CG block flags */
#define RADEON_CG_BLOCK_GFX			(1 << 0)
#define RADEON_CG_BLOCK_MC			(1 << 1)
#define RADEON_CG_BLOCK_SDMA			(1 << 2)
#define RADEON_CG_BLOCK_UVD			(1 << 3)
#define RADEON_CG_BLOCK_VCE			(1 << 4)
#define RADEON_CG_BLOCK_HDP			(1 << 5)
183
#define RADEON_CG_BLOCK_BIF			(1 << 6)
184

A
Alex Deucher 已提交
185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204
/* CG flags */
#define RADEON_CG_SUPPORT_GFX_MGCG		(1 << 0)
#define RADEON_CG_SUPPORT_GFX_MGLS		(1 << 1)
#define RADEON_CG_SUPPORT_GFX_CGCG		(1 << 2)
#define RADEON_CG_SUPPORT_GFX_CGLS		(1 << 3)
#define RADEON_CG_SUPPORT_GFX_CGTS		(1 << 4)
#define RADEON_CG_SUPPORT_GFX_CGTS_LS		(1 << 5)
#define RADEON_CG_SUPPORT_GFX_CP_LS		(1 << 6)
#define RADEON_CG_SUPPORT_GFX_RLC_LS		(1 << 7)
#define RADEON_CG_SUPPORT_MC_LS			(1 << 8)
#define RADEON_CG_SUPPORT_MC_MGCG		(1 << 9)
#define RADEON_CG_SUPPORT_SDMA_LS		(1 << 10)
#define RADEON_CG_SUPPORT_SDMA_MGCG		(1 << 11)
#define RADEON_CG_SUPPORT_BIF_LS		(1 << 12)
#define RADEON_CG_SUPPORT_UVD_MGCG		(1 << 13)
#define RADEON_CG_SUPPORT_VCE_MGCG		(1 << 14)
#define RADEON_CG_SUPPORT_HDP_LS		(1 << 15)
#define RADEON_CG_SUPPORT_HDP_MGCG		(1 << 16)

/* PG flags */
A
Alex Deucher 已提交
205
#define RADEON_PG_SUPPORT_GFX_PG		(1 << 0)
A
Alex Deucher 已提交
206 207 208 209 210 211 212 213 214 215 216
#define RADEON_PG_SUPPORT_GFX_SMG		(1 << 1)
#define RADEON_PG_SUPPORT_GFX_DMG		(1 << 2)
#define RADEON_PG_SUPPORT_UVD			(1 << 3)
#define RADEON_PG_SUPPORT_VCE			(1 << 4)
#define RADEON_PG_SUPPORT_CP			(1 << 5)
#define RADEON_PG_SUPPORT_GDS			(1 << 6)
#define RADEON_PG_SUPPORT_RLC_SMU_HS		(1 << 7)
#define RADEON_PG_SUPPORT_SDMA			(1 << 8)
#define RADEON_PG_SUPPORT_ACP			(1 << 9)
#define RADEON_PG_SUPPORT_SAMU			(1 << 10)

217 218 219 220 221 222 223
/* max cursor sizes (in pixels) */
#define CURSOR_WIDTH 64
#define CURSOR_HEIGHT 64

#define CIK_CURSOR_WIDTH 128
#define CIK_CURSOR_HEIGHT 128

224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242
/*
 * Errata workarounds.
 */
enum radeon_pll_errata {
	CHIP_ERRATA_R300_CG             = 0x00000001,
	CHIP_ERRATA_PLL_DUMMYREADS      = 0x00000002,
	CHIP_ERRATA_PLL_DELAY           = 0x00000004
};


struct radeon_device;


/*
 * BIOS.
 */
bool radeon_get_bios(struct radeon_device *rdev);

/*
243
 * Dummy page
244
 */
245
struct radeon_dummy_page {
246
	uint64_t	entry;
247 248 249 250 251 252
	struct page	*page;
	dma_addr_t	addr;
};
int radeon_dummy_page_init(struct radeon_device *rdev);
void radeon_dummy_page_fini(struct radeon_device *rdev);

253

254 255 256
/*
 * Clocks
 */
257 258 259
struct radeon_clock {
	struct radeon_pll p1pll;
	struct radeon_pll p2pll;
260
	struct radeon_pll dcpll;
261 262 263 264 265
	struct radeon_pll spll;
	struct radeon_pll mpll;
	/* 10 Khz units */
	uint32_t default_mclk;
	uint32_t default_sclk;
266
	uint32_t default_dispclk;
267
	uint32_t current_dispclk;
268
	uint32_t dp_extclk;
269
	uint32_t max_pixel_clock;
270 271
};

272 273 274 275
/*
 * Power management
 */
int radeon_pm_init(struct radeon_device *rdev);
276
int radeon_pm_late_init(struct radeon_device *rdev);
277
void radeon_pm_fini(struct radeon_device *rdev);
278
void radeon_pm_compute_clocks(struct radeon_device *rdev);
279 280
void radeon_pm_suspend(struct radeon_device *rdev);
void radeon_pm_resume(struct radeon_device *rdev);
281 282
void radeon_combios_get_power_modes(struct radeon_device *rdev);
void radeon_atombios_get_power_modes(struct radeon_device *rdev);
283 284 285 286 287
int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
				   u8 clock_type,
				   u32 clock,
				   bool strobe_mode,
				   struct atom_clock_dividers *dividers);
288 289 290 291
int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
					u32 clock,
					bool strobe_mode,
					struct atom_mpll_param *mpll_param);
292
void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
293 294 295 296 297 298 299
int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
					  u16 voltage_level, u8 voltage_type,
					  u32 *gpio_value, u32 *gpio_mask);
void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
					 u32 eng_clock, u32 mem_clock);
int radeon_atom_get_voltage_step(struct radeon_device *rdev,
				 u8 voltage_type, u16 *voltage_step);
300 301
int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
			     u16 voltage_id, u16 *voltage);
302 303 304
int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
						      u16 *voltage,
						      u16 leakage_idx);
305 306 307 308 309 310
int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
					  u16 *leakage_id);
int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
							 u16 *vddc, u16 *vddci,
							 u16 virtual_voltage_id,
							 u16 vbios_voltage_id);
311 312 313
int radeon_atom_get_voltage_evv(struct radeon_device *rdev,
				u16 virtual_voltage_id,
				u16 *voltage);
314 315 316 317 318 319 320 321 322
int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
				      u8 voltage_type,
				      u16 nominal_voltage,
				      u16 *true_voltage);
int radeon_atom_get_min_voltage(struct radeon_device *rdev,
				u8 voltage_type, u16 *min_voltage);
int radeon_atom_get_max_voltage(struct radeon_device *rdev,
				u8 voltage_type, u16 *max_voltage);
int radeon_atom_get_voltage_table(struct radeon_device *rdev,
323
				  u8 voltage_type, u8 voltage_mode,
324
				  struct atom_voltage_table *voltage_table);
325 326
bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
				 u8 voltage_type, u8 voltage_mode);
327 328 329
int radeon_atom_get_svi2_info(struct radeon_device *rdev,
			      u8 voltage_type,
			      u8 *svd_gpio_id, u8 *svc_gpio_id);
330 331 332 333 334 335 336 337 338 339 340 341 342 343
void radeon_atom_update_memory_dll(struct radeon_device *rdev,
				   u32 mem_clock);
void radeon_atom_set_ac_timing(struct radeon_device *rdev,
			       u32 mem_clock);
int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
				  u8 module_index,
				  struct atom_mc_reg_table *reg_table);
int radeon_atom_get_memory_info(struct radeon_device *rdev,
				u8 module_index, struct atom_memory_info *mem_info);
int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
				     bool gddr5, u8 module_index,
				     struct atom_memory_clock_range_table *mclk_range_table);
int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
			     u16 voltage_id, u16 *voltage);
344
void rs690_pm_info(struct radeon_device *rdev);
345 346 347
extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
				    unsigned *bankh, unsigned *mtaspect,
				    unsigned *tile_split);
348

349 350 351 352
/*
 * Fences.
 */
struct radeon_fence_driver {
353
	struct radeon_device		*rdev;
354
	uint32_t			scratch_reg;
355 356
	uint64_t			gpu_addr;
	volatile uint32_t		*cpu_addr;
357 358
	/* sync_seq is protected by ring emission lock */
	uint64_t			sync_seq[RADEON_NUM_RINGS];
359
	atomic64_t			last_seq;
360
	bool				initialized, delayed_irq;
361
	struct delayed_work		lockup_work;
362 363 364
};

struct radeon_fence {
365
	struct fence		base;
366

367 368
	struct radeon_device	*rdev;
	uint64_t		seq;
369
	/* RB, DMA, etc. */
370 371
	unsigned		ring;
	bool			is_vm_update;
372

373
	wait_queue_t		fence_wake;
374 375
};

376 377
int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
int radeon_fence_driver_init(struct radeon_device *rdev);
378
void radeon_fence_driver_fini(struct radeon_device *rdev);
379
void radeon_fence_driver_force_completion(struct radeon_device *rdev, int ring);
380
int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
381
void radeon_fence_process(struct radeon_device *rdev, int ring);
382 383
bool radeon_fence_signaled(struct radeon_fence *fence);
int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
384 385
int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
386 387 388
int radeon_fence_wait_any(struct radeon_device *rdev,
			  struct radeon_fence **fences,
			  bool intr);
389 390
struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
void radeon_fence_unref(struct radeon_fence **fence);
391
unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
392 393 394 395 396 397 398 399 400 401 402 403 404 405 406 407 408 409 410 411 412
bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
						      struct radeon_fence *b)
{
	if (!a) {
		return b;
	}

	if (!b) {
		return a;
	}

	BUG_ON(a->ring != b->ring);

	if (a->seq > b->seq) {
		return a;
	} else {
		return b;
	}
}
413

414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429
static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
					   struct radeon_fence *b)
{
	if (!a) {
		return false;
	}

	if (!b) {
		return true;
	}

	BUG_ON(a->ring != b->ring);

	return a->seq < b->seq;
}

430 431 432 433
/*
 * Tiling registers
 */
struct radeon_surface_reg {
434
	struct radeon_bo *bo;
435 436 437
};

#define RADEON_GEM_MAX_SURFACES 8
438 439

/*
440
 * TTM.
441
 */
442 443
struct radeon_mman {
	struct ttm_bo_global_ref        bo_global_ref;
444
	struct drm_global_reference	mem_global_ref;
445
	struct ttm_bo_device		bdev;
446 447
	bool				mem_global_referenced;
	bool				initialized;
448 449 450

#if defined(CONFIG_DEBUG_FS)
	struct dentry			*vram;
451
	struct dentry			*gtt;
452
#endif
453 454
};

455 456 457 458 459 460 461 462 463
struct radeon_bo_list {
	struct radeon_bo		*robj;
	struct ttm_validate_buffer	tv;
	uint64_t			gpu_offset;
	unsigned			prefered_domains;
	unsigned			allowed_domains;
	uint32_t			tiling_flags;
};

464 465
/* bo virtual address in a specific vm */
struct radeon_bo_va {
466
	/* protected by bo being reserved */
467 468
	struct list_head		bo_list;
	uint32_t			flags;
469
	uint64_t			addr;
470
	struct radeon_fence		*last_pt_update;
471 472 473
	unsigned			ref_count;

	/* protected by vm mutex */
474
	struct interval_tree_node	it;
475
	struct list_head		vm_status;
476 477 478 479

	/* constant after initialization */
	struct radeon_vm		*vm;
	struct radeon_bo		*bo;
480 481
};

482 483 484 485
struct radeon_bo {
	/* Protected by gem.mutex */
	struct list_head		list;
	/* Protected by tbo.reserved */
486
	u32				initial_domain;
487
	struct ttm_place		placements[4];
488
	struct ttm_placement		placement;
489 490
	struct ttm_buffer_object	tbo;
	struct ttm_bo_kmap_obj		kmap;
491
	u32				flags;
492 493 494 495 496
	unsigned			pin_count;
	void				*kptr;
	u32				tiling_flags;
	u32				pitch;
	int				surface_reg;
497 498 499 500
	/* list of all virtual address to which this bo
	 * is associated to
	 */
	struct list_head		va;
501 502
	/* Constant after initialization */
	struct radeon_device		*rdev;
503
	struct drm_gem_object		gem_base;
504

J
Jerome Glisse 已提交
505 506
	struct ttm_bo_kmap_obj		dma_buf_vmap;
	pid_t				pid;
507 508 509

	struct radeon_mn		*mn;
	struct interval_tree_node	mn_it;
510
};
511
#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
512

J
Jerome Glisse 已提交
513 514
int radeon_gem_debugfs_init(struct radeon_device *rdev);

515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530 531 532 533 534 535 536 537 538
/* sub-allocation manager, it has to be protected by another lock.
 * By conception this is an helper for other part of the driver
 * like the indirect buffer or semaphore, which both have their
 * locking.
 *
 * Principe is simple, we keep a list of sub allocation in offset
 * order (first entry has offset == 0, last entry has the highest
 * offset).
 *
 * When allocating new object we first check if there is room at
 * the end total_size - (last_object_offset + last_object_size) >=
 * alloc_size. If so we allocate new object there.
 *
 * When there is not enough room at the end, we start waiting for
 * each sub object until we reach object_offset+object_size >=
 * alloc_size, this object then become the sub object we return.
 *
 * Alignment can't be bigger than page size.
 *
 * Hole are not considered for allocation to keep things simple.
 * Assumption is that there won't be hole (all object on same
 * alignment).
 */
struct radeon_sa_manager {
539
	wait_queue_head_t	wq;
540
	struct radeon_bo	*bo;
541 542 543
	struct list_head	*hole;
	struct list_head	flist[RADEON_NUM_RINGS];
	struct list_head	olist;
544 545 546 547
	unsigned		size;
	uint64_t		gpu_addr;
	void			*cpu_ptr;
	uint32_t		domain;
548
	uint32_t		align;
549 550 551 552 553 554
};

struct radeon_sa_bo;

/* sub-allocation buffer */
struct radeon_sa_bo {
555 556
	struct list_head		olist;
	struct list_head		flist;
557
	struct radeon_sa_manager	*manager;
558 559
	unsigned			soffset;
	unsigned			eoffset;
560
	struct radeon_fence		*fence;
561 562
};

563 564 565 566
/*
 * GEM objects.
 */
struct radeon_gem {
567
	struct mutex		mutex;
568 569 570 571 572
	struct list_head	objects;
};

int radeon_gem_init(struct radeon_device *rdev);
void radeon_gem_fini(struct radeon_device *rdev);
573
int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
574
				int alignment, int initial_domain,
575
				u32 flags, bool kernel,
576
				struct drm_gem_object **obj);
577

578 579 580 581 582 583
int radeon_mode_dumb_create(struct drm_file *file_priv,
			    struct drm_device *dev,
			    struct drm_mode_create_dumb *args);
int radeon_mode_dumb_mmap(struct drm_file *filp,
			  struct drm_device *dev,
			  uint32_t handle, uint64_t *offset_p);
584

585 586 587 588
/*
 * Semaphores.
 */
struct radeon_semaphore {
589 590 591
	struct radeon_sa_bo	*sa_bo;
	signed			waiters;
	uint64_t		gpu_addr;
592 593 594 595
};

int radeon_semaphore_create(struct radeon_device *rdev,
			    struct radeon_semaphore **semaphore);
596
bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
597
				  struct radeon_semaphore *semaphore);
598
bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
599 600
				struct radeon_semaphore *semaphore);
void radeon_semaphore_free(struct radeon_device *rdev,
601
			   struct radeon_semaphore **semaphore,
602
			   struct radeon_fence *fence);
603

604 605 606 607 608 609
/*
 * Synchronization
 */
struct radeon_sync {
	struct radeon_semaphore *semaphores[RADEON_NUM_SYNCS];
	struct radeon_fence	*sync_to[RADEON_NUM_RINGS];
610
	struct radeon_fence	*last_vm_update;
611 612 613 614 615 616 617 618 619 620 621 622 623 624 625
};

void radeon_sync_create(struct radeon_sync *sync);
void radeon_sync_fence(struct radeon_sync *sync,
		       struct radeon_fence *fence);
int radeon_sync_resv(struct radeon_device *rdev,
		     struct radeon_sync *sync,
		     struct reservation_object *resv,
		     bool shared);
int radeon_sync_rings(struct radeon_device *rdev,
		      struct radeon_sync *sync,
		      int waiting_ring);
void radeon_sync_free(struct radeon_device *rdev, struct radeon_sync *sync,
		      struct radeon_fence *fence);

626 627 628 629 630
/*
 * GART structures, functions & helpers
 */
struct radeon_mc;

631
#define RADEON_GPU_PAGE_SIZE 4096
632
#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
633
#define RADEON_GPU_PAGE_SHIFT 12
634
#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
635

636 637 638 639 640 641
#define RADEON_GART_PAGE_DUMMY  0
#define RADEON_GART_PAGE_VALID	(1 << 0)
#define RADEON_GART_PAGE_READ	(1 << 1)
#define RADEON_GART_PAGE_WRITE	(1 << 2)
#define RADEON_GART_PAGE_SNOOP	(1 << 3)

642 643
struct radeon_gart {
	dma_addr_t			table_addr;
644 645
	struct radeon_bo		*robj;
	void				*ptr;
646 647 648 649
	unsigned			num_gpu_pages;
	unsigned			num_cpu_pages;
	unsigned			table_size;
	struct page			**pages;
650
	uint64_t			*pages_entry;
651 652 653 654 655 656 657
	bool				ready;
};

int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
void radeon_gart_table_ram_free(struct radeon_device *rdev);
int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
void radeon_gart_table_vram_free(struct radeon_device *rdev);
658 659
int radeon_gart_table_vram_pin(struct radeon_device *rdev);
void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
660 661 662 663 664
int radeon_gart_init(struct radeon_device *rdev);
void radeon_gart_fini(struct radeon_device *rdev);
void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
			int pages);
int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
665
		     int pages, struct page **pagelist,
666
		     dma_addr_t *dma_addr, uint32_t flags);
667 668 669 670 671 672 673 674 675


/*
 * GPU MC structures, functions & helpers
 */
struct radeon_mc {
	resource_size_t		aper_size;
	resource_size_t		aper_base;
	resource_size_t		agp_base;
676 677
	/* for some chips with <= 32MB we need to lie
	 * about vram size near mc fb location */
678
	u64			mc_vram_size;
679
	u64			visible_vram_size;
680 681 682 683 684
	u64			gtt_size;
	u64			gtt_start;
	u64			gtt_end;
	u64			vram_start;
	u64			vram_end;
685
	unsigned		vram_width;
686
	u64			real_vram_size;
687 688
	int			vram_mtrr;
	bool			vram_is_ddr;
689
	bool			igp_sideport_enabled;
690
	u64                     gtt_base_align;
691
	u64                     mc_mask;
692 693
};

694 695
bool radeon_combios_sideport_present(struct radeon_device *rdev);
bool radeon_atombios_sideport_present(struct radeon_device *rdev);
696 697 698 699 700 701

/*
 * GPU scratch registers structures, functions & helpers
 */
struct radeon_scratch {
	unsigned		num_reg;
702
	uint32_t                reg_base;
703 704 705 706 707 708 709
	bool			free[32];
	uint32_t		reg[32];
};

int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);

710 711 712
/*
 * GPU doorbell structures, functions & helpers
 */
713 714
#define RADEON_MAX_DOORBELLS 1024	/* Reserve at most 1024 doorbell slots for radeon-owned rings. */

715 716
struct radeon_doorbell {
	/* doorbell mmio */
717 718 719 720 721
	resource_size_t		base;
	resource_size_t		size;
	u32 __iomem		*ptr;
	u32			num_doorbells;	/* Number of doorbells actually reserved for radeon. */
	unsigned long		used[DIV_ROUND_UP(RADEON_MAX_DOORBELLS, BITS_PER_LONG)];
722 723 724 725
};

int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
726 727 728 729
void radeon_doorbell_get_kfd_info(struct radeon_device *rdev,
				  phys_addr_t *aperture_base,
				  size_t *aperture_size,
				  size_t *start_offset);
730 731 732 733

/*
 * IRQS.
 */
734

735 736 737 738 739
struct radeon_flip_work {
	struct work_struct		flip_work;
	struct work_struct		unpin_work;
	struct radeon_device		*rdev;
	int				crtc_id;
740
	uint64_t			base;
741
	struct drm_pending_vblank_event *event;
742
	struct radeon_bo		*old_rbo;
743
	struct fence			*fence;
744 745 746 747
};

struct r500_irq_stat_regs {
	u32 disp_int;
748
	u32 hdmi0_status;
749 750 751 752 753 754 755 756
};

struct r600_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 d1grph_int;
	u32 d2grph_int;
757 758
	u32 hdmi0_status;
	u32 hdmi1_status;
759 760 761 762 763 764 765 766 767 768 769 770 771 772 773
};

struct evergreen_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 disp_int_cont3;
	u32 disp_int_cont4;
	u32 disp_int_cont5;
	u32 d1grph_int;
	u32 d2grph_int;
	u32 d3grph_int;
	u32 d4grph_int;
	u32 d5grph_int;
	u32 d6grph_int;
774 775 776 777 778 779
	u32 afmt_status1;
	u32 afmt_status2;
	u32 afmt_status3;
	u32 afmt_status4;
	u32 afmt_status5;
	u32 afmt_status6;
780 781
};

782 783 784 785 786 787 788 789
struct cik_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 disp_int_cont3;
	u32 disp_int_cont4;
	u32 disp_int_cont5;
	u32 disp_int_cont6;
790 791 792 793 794 795
	u32 d1grph_int;
	u32 d2grph_int;
	u32 d3grph_int;
	u32 d4grph_int;
	u32 d5grph_int;
	u32 d6grph_int;
796 797
};

798 799 800 801
union radeon_irq_stat_regs {
	struct r500_irq_stat_regs r500;
	struct r600_irq_stat_regs r600;
	struct evergreen_irq_stat_regs evergreen;
802
	struct cik_irq_stat_regs cik;
803 804
};

805
struct radeon_irq {
806 807
	bool				installed;
	spinlock_t			lock;
808
	atomic_t			ring_int[RADEON_NUM_RINGS];
809
	bool				crtc_vblank_int[RADEON_MAX_CRTCS];
810
	atomic_t			pflip[RADEON_MAX_CRTCS];
811 812 813 814
	wait_queue_head_t		vblank_queue;
	bool				hpd[RADEON_MAX_HPD_PINS];
	bool				afmt[RADEON_MAX_AFMT_BLOCKS];
	union radeon_irq_stat_regs	stat_regs;
815
	bool				dpm_thermal;
816 817 818 819
};

int radeon_irq_kms_init(struct radeon_device *rdev);
void radeon_irq_kms_fini(struct radeon_device *rdev);
820
void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
821
bool radeon_irq_kms_sw_irq_get_delayed(struct radeon_device *rdev, int ring);
822
void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
823 824
void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
825 826 827 828
void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
829 830

/*
831
 * CP & rings.
832
 */
833

834
struct radeon_ib {
835 836 837 838
	struct radeon_sa_bo		*sa_bo;
	uint32_t			length_dw;
	uint64_t			gpu_addr;
	uint32_t			*ptr;
839
	int				ring;
840
	struct radeon_fence		*fence;
841
	struct radeon_vm		*vm;
842
	bool				is_const_ib;
843
	struct radeon_sync		sync;
844 845
};

846
struct radeon_ring {
847
	struct radeon_bo	*ring_obj;
848
	volatile uint32_t	*ring;
849
	unsigned		rptr_offs;
850
	unsigned		rptr_save_reg;
851 852
	u64			next_rptr_gpu_addr;
	volatile u32		*next_rptr_cpu_addr;
853 854 855 856 857
	unsigned		wptr;
	unsigned		wptr_old;
	unsigned		ring_size;
	unsigned		ring_free_dw;
	int			count_dw;
858 859
	atomic_t		last_rptr;
	atomic64_t		last_activity;
860 861 862 863
	uint64_t		gpu_addr;
	uint32_t		align_mask;
	uint32_t		ptr_mask;
	bool			ready;
864
	u32			nop;
865
	u32			idx;
866 867
	u64			last_semaphore_signal_addr;
	u64			last_semaphore_wait_addr;
868 869 870 871 872
	/* for CIK queues */
	u32 me;
	u32 pipe;
	u32 queue;
	struct radeon_bo	*mqd_obj;
873
	u32 doorbell_index;
874 875 876 877 878 879 880 881 882
	unsigned		wptr_offs;
};

struct radeon_mec {
	struct radeon_bo	*hpd_eop_obj;
	u64			hpd_eop_gpu_addr;
	u32 num_pipe;
	u32 num_mec;
	u32 num_queue;
883 884
};

885 886 887
/*
 * VM
 */
888

889
/* maximum number of VMIDs */
890 891
#define RADEON_NUM_VM	16

892
/* number of entries in page table */
893
#define RADEON_VM_PTE_COUNT (1 << radeon_vm_block_size)
894

895 896 897 898 899
/* PTBs (Page Table Blocks) need to be aligned to 32K */
#define RADEON_VM_PTB_ALIGN_SIZE   32768
#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)

900 901 902 903 904 905
#define R600_PTE_VALID		(1 << 0)
#define R600_PTE_SYSTEM		(1 << 1)
#define R600_PTE_SNOOPED	(1 << 2)
#define R600_PTE_READABLE	(1 << 5)
#define R600_PTE_WRITEABLE	(1 << 6)

906 907 908 909 910
/* PTE (Page Table Entry) fragment field for different page sizes */
#define R600_PTE_FRAG_4KB	(0 << 7)
#define R600_PTE_FRAG_64KB	(4 << 7)
#define R600_PTE_FRAG_256KB	(6 << 7)

911 912 913
/* flags needed to be set so we can copy directly from the GART table */
#define R600_PTE_GART_MASK	( R600_PTE_READABLE | R600_PTE_WRITEABLE | \
				  R600_PTE_SYSTEM | R600_PTE_VALID )
914

915 916 917 918 919
struct radeon_vm_pt {
	struct radeon_bo		*bo;
	uint64_t			addr;
};

920 921 922 923 924 925 926 927 928
struct radeon_vm_id {
	unsigned		id;
	uint64_t		pd_gpu_addr;
	/* last flushed PD/PT update */
	struct radeon_fence	*flushed_updates;
	/* last use of vmid */
	struct radeon_fence	*last_id_use;
};

929
struct radeon_vm {
930 931
	struct mutex		mutex;

932
	struct rb_root		va;
933

934 935 936
	/* protecting invalidated and freed */
	spinlock_t		status_lock;

937
	/* BOs moved, but not yet updated in the PT */
938
	struct list_head	invalidated;
939

940
	/* BOs freed, but not yet updated in the PT */
941
	struct list_head	freed;
942

943
	/* contains the page directory */
944 945
	struct radeon_bo	*page_directory;
	unsigned		max_pde_used;
946 947

	/* array of page tables, one for each page directory entry */
948
	struct radeon_vm_pt	*page_tables;
949

950
	struct radeon_bo_va	*ib_bo_va;
951

952 953
	/* for id and flush management per ring */
	struct radeon_vm_id	ids[RADEON_NUM_RINGS];
954 955 956
};

struct radeon_vm_manager {
957
	struct radeon_fence		*active[RADEON_NUM_VM];
958 959 960 961 962
	uint32_t			max_pfn;
	/* number of VMIDs */
	unsigned			nvm;
	/* vram base address for page table entry  */
	u64				vram_base_offset;
963 964
	/* is vm enabled? */
	bool				enabled;
965 966
	/* for hw to save the PD addr on suspend/resume */
	uint32_t			saved_table_addr[RADEON_NUM_VM];
967 968 969 970 971 972 973 974 975
};

/*
 * file private structure
 */
struct radeon_fpriv {
	struct radeon_vm		vm;
};

976 977 978 979
/*
 * R6xx+ IH ring
 */
struct r600_ih {
980
	struct radeon_bo	*ring_obj;
981 982 983 984 985
	volatile uint32_t	*ring;
	unsigned		rptr;
	unsigned		ring_size;
	uint64_t		gpu_addr;
	uint32_t		ptr_mask;
986
	atomic_t		lock;
987 988 989
	bool                    enabled;
};

990
/*
991
 * RLC stuff
992
 */
993 994 995
#include "clearstate_defs.h"

struct radeon_rlc {
996 997 998
	/* for power gating */
	struct radeon_bo	*save_restore_obj;
	uint64_t		save_restore_gpu_addr;
999
	volatile uint32_t	*sr_ptr;
1000
	const u32               *reg_list;
1001
	u32                     reg_list_size;
1002 1003 1004
	/* for clear state */
	struct radeon_bo	*clear_state_obj;
	uint64_t		clear_state_gpu_addr;
1005
	volatile uint32_t	*cs_ptr;
1006
	const struct cs_section_def   *cs_data;
1007 1008 1009 1010 1011 1012
	u32                     clear_state_size;
	/* for cp tables */
	struct radeon_bo	*cp_table_obj;
	uint64_t		cp_table_gpu_addr;
	volatile uint32_t	*cp_table_ptr;
	u32                     cp_table_size;
1013 1014
};

1015
int radeon_ib_get(struct radeon_device *rdev, int ring,
1016 1017
		  struct radeon_ib *ib, struct radeon_vm *vm,
		  unsigned size);
1018
void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
1019
int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
1020
		       struct radeon_ib *const_ib, bool hdp_flush);
1021 1022
int radeon_ib_pool_init(struct radeon_device *rdev);
void radeon_ib_pool_fini(struct radeon_device *rdev);
1023
int radeon_ib_ring_tests(struct radeon_device *rdev);
1024
/* Ring access between begin & end cannot sleep */
1025 1026
bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
				      struct radeon_ring *ring);
1027 1028 1029
void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
1030 1031 1032 1033
void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp,
			bool hdp_flush);
void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp,
			       bool hdp_flush);
1034
void radeon_ring_undo(struct radeon_ring *ring);
1035 1036
void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
1037 1038
void radeon_ring_lockup_update(struct radeon_device *rdev,
			       struct radeon_ring *ring);
1039
bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
1040 1041 1042 1043
unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
			    uint32_t **data);
int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
			unsigned size, uint32_t *data);
1044
int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
1045
		     unsigned rptr_offs, u32 nop);
1046
void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
1047 1048


1049 1050 1051 1052 1053
/* r600 async dma */
void r600_dma_stop(struct radeon_device *rdev);
int r600_dma_resume(struct radeon_device *rdev);
void r600_dma_fini(struct radeon_device *rdev);

1054 1055 1056 1057
void cayman_dma_stop(struct radeon_device *rdev);
int cayman_dma_resume(struct radeon_device *rdev);
void cayman_dma_fini(struct radeon_device *rdev);

1058 1059 1060 1061 1062 1063
/*
 * CS.
 */
struct radeon_cs_chunk {
	uint32_t		length_dw;
	uint32_t		*kdata;
1064
	void __user		*user_ptr;
1065 1066 1067
};

struct radeon_cs_parser {
1068
	struct device		*dev;
1069 1070 1071 1072 1073 1074 1075 1076 1077 1078
	struct radeon_device	*rdev;
	struct drm_file		*filp;
	/* chunks */
	unsigned		nchunks;
	struct radeon_cs_chunk	*chunks;
	uint64_t		*chunks_array;
	/* IB */
	unsigned		idx;
	/* relocations */
	unsigned		nrelocs;
1079 1080
	struct radeon_bo_list	*relocs;
	struct radeon_bo_list	*vm_bos;
1081
	struct list_head	validated;
1082
	unsigned		dma_reloc_idx;
1083
	/* indices of various chunks */
1084 1085 1086 1087
	struct radeon_cs_chunk  *chunk_ib;
	struct radeon_cs_chunk  *chunk_relocs;
	struct radeon_cs_chunk  *chunk_flags;
	struct radeon_cs_chunk  *chunk_const_ib;
1088 1089
	struct radeon_ib	ib;
	struct radeon_ib	const_ib;
1090
	void			*track;
1091
	unsigned		family;
1092
	int			parser_error;
1093 1094 1095
	u32			cs_flags;
	u32			ring;
	s32			priority;
1096
	struct ww_acquire_ctx	ticket;
1097 1098
};

1099 1100
static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
{
1101
	struct radeon_cs_chunk *ibc = p->chunk_ib;
1102 1103 1104 1105 1106 1107

	if (ibc->kdata)
		return ibc->kdata[idx];
	return p->ib.ptr[idx];
}

1108

1109 1110 1111 1112 1113 1114 1115 1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
struct radeon_cs_packet {
	unsigned	idx;
	unsigned	type;
	unsigned	reg;
	unsigned	opcode;
	int		count;
	unsigned	one_reg_wr;
};

typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
				      struct radeon_cs_packet *pkt,
				      unsigned idx, unsigned reg);
typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
				      struct radeon_cs_packet *pkt);


/*
 * AGP
 */
int radeon_agp_init(struct radeon_device *rdev);
1129
void radeon_agp_resume(struct radeon_device *rdev);
1130
void radeon_agp_suspend(struct radeon_device *rdev);
1131 1132 1133 1134 1135 1136 1137
void radeon_agp_fini(struct radeon_device *rdev);


/*
 * Writeback
 */
struct radeon_wb {
1138
	struct radeon_bo	*wb_obj;
1139 1140
	volatile uint32_t	*wb;
	uint64_t		gpu_addr;
1141
	bool                    enabled;
1142
	bool                    use_event;
1143 1144
};

1145
#define RADEON_WB_SCRATCH_OFFSET 0
1146
#define RADEON_WB_RING0_NEXT_RPTR 256
1147
#define RADEON_WB_CP_RPTR_OFFSET 1024
1148 1149
#define RADEON_WB_CP1_RPTR_OFFSET 1280
#define RADEON_WB_CP2_RPTR_OFFSET 1536
1150
#define R600_WB_DMA_RPTR_OFFSET   1792
1151
#define R600_WB_IH_WPTR_OFFSET   2048
1152
#define CAYMAN_WB_DMA1_RPTR_OFFSET   2304
1153
#define R600_WB_EVENT_OFFSET     3072
1154 1155
#define CIK_WB_CP1_WPTR_OFFSET     3328
#define CIK_WB_CP2_WPTR_OFFSET     3584
1156 1157
#define R600_WB_DMA_RING_TEST_OFFSET 3588
#define CAYMAN_WB_DMA1_RING_TEST_OFFSET 3592
1158

1159 1160 1161 1162 1163 1164 1165 1166 1167 1168 1169
/**
 * struct radeon_pm - power management datas
 * @max_bandwidth:      maximum bandwidth the gpu has (MByte/s)
 * @igp_sideport_mclk:  sideport memory clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_system_mclk:    system clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_ht_link_clk:    ht link clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_ht_link_width:  ht link width in bits (rs690,rs740,rs780,rs880)
 * @k8_bandwidth:       k8 bandwidth the gpu has (MByte/s) (IGP)
 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
 * @ht_bandwidth:       ht bandwidth the gpu has (MByte/s) (IGP)
 * @core_bandwidth:     core GPU bandwidth the gpu has (MByte/s) (IGP)
L
Lucas De Marchi 已提交
1170
 * @sclk:          	GPU clock Mhz (core bandwidth depends of this clock)
1171 1172 1173
 * @needed_bandwidth:   current bandwidth needs
 *
 * It keeps track of various data needed to take powermanagement decision.
L
Lucas De Marchi 已提交
1174
 * Bandwidth need is used to determine minimun clock of the GPU and memory.
1175 1176 1177
 * Equation between gpu/memory clock and available bandwidth is hw dependent
 * (type of memory, bus size, efficiency, ...)
 */
1178 1179 1180 1181

enum radeon_pm_method {
	PM_METHOD_PROFILE,
	PM_METHOD_DYNPM,
1182
	PM_METHOD_DPM,
1183 1184 1185 1186 1187 1188
};

enum radeon_dynpm_state {
	DYNPM_STATE_DISABLED,
	DYNPM_STATE_MINIMUM,
	DYNPM_STATE_PAUSED,
1189 1190
	DYNPM_STATE_ACTIVE,
	DYNPM_STATE_SUSPENDED,
1191
};
1192 1193 1194 1195 1196 1197
enum radeon_dynpm_action {
	DYNPM_ACTION_NONE,
	DYNPM_ACTION_MINIMUM,
	DYNPM_ACTION_DOWNCLOCK,
	DYNPM_ACTION_UPCLOCK,
	DYNPM_ACTION_DEFAULT
1198
};
1199 1200 1201 1202 1203 1204 1205 1206

enum radeon_voltage_type {
	VOLTAGE_NONE = 0,
	VOLTAGE_GPIO,
	VOLTAGE_VDDC,
	VOLTAGE_SW
};

1207
enum radeon_pm_state_type {
1208
	/* not used for dpm */
1209 1210
	POWER_STATE_TYPE_DEFAULT,
	POWER_STATE_TYPE_POWERSAVE,
1211
	/* user selectable states */
1212 1213 1214
	POWER_STATE_TYPE_BATTERY,
	POWER_STATE_TYPE_BALANCED,
	POWER_STATE_TYPE_PERFORMANCE,
1215 1216 1217 1218 1219 1220 1221 1222 1223 1224
	/* internal states */
	POWER_STATE_TYPE_INTERNAL_UVD,
	POWER_STATE_TYPE_INTERNAL_UVD_SD,
	POWER_STATE_TYPE_INTERNAL_UVD_HD,
	POWER_STATE_TYPE_INTERNAL_UVD_HD2,
	POWER_STATE_TYPE_INTERNAL_UVD_MVC,
	POWER_STATE_TYPE_INTERNAL_BOOT,
	POWER_STATE_TYPE_INTERNAL_THERMAL,
	POWER_STATE_TYPE_INTERNAL_ACPI,
	POWER_STATE_TYPE_INTERNAL_ULV,
1225
	POWER_STATE_TYPE_INTERNAL_3DPERF,
1226 1227
};

1228 1229 1230 1231
enum radeon_pm_profile_type {
	PM_PROFILE_DEFAULT,
	PM_PROFILE_AUTO,
	PM_PROFILE_LOW,
1232
	PM_PROFILE_MID,
1233 1234 1235 1236 1237
	PM_PROFILE_HIGH,
};

#define PM_PROFILE_DEFAULT_IDX 0
#define PM_PROFILE_LOW_SH_IDX  1
1238 1239 1240 1241 1242 1243
#define PM_PROFILE_MID_SH_IDX  2
#define PM_PROFILE_HIGH_SH_IDX 3
#define PM_PROFILE_LOW_MH_IDX  4
#define PM_PROFILE_MID_MH_IDX  5
#define PM_PROFILE_HIGH_MH_IDX 6
#define PM_PROFILE_MAX         7
1244 1245 1246 1247 1248 1249

struct radeon_pm_profile {
	int dpms_off_ps_idx;
	int dpms_on_ps_idx;
	int dpms_off_cm_idx;
	int dpms_on_cm_idx;
1250 1251
};

1252 1253
enum radeon_int_thermal_type {
	THERMAL_TYPE_NONE,
1254 1255
	THERMAL_TYPE_EXTERNAL,
	THERMAL_TYPE_EXTERNAL_GPIO,
1256 1257
	THERMAL_TYPE_RV6XX,
	THERMAL_TYPE_RV770,
1258
	THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1259
	THERMAL_TYPE_EVERGREEN,
1260
	THERMAL_TYPE_SUMO,
1261
	THERMAL_TYPE_NI,
1262
	THERMAL_TYPE_SI,
1263
	THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1264
	THERMAL_TYPE_CI,
1265
	THERMAL_TYPE_KV,
1266 1267
};

1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278
struct radeon_voltage {
	enum radeon_voltage_type type;
	/* gpio voltage */
	struct radeon_gpio_rec gpio;
	u32 delay; /* delay in usec from voltage drop to sclk change */
	bool active_high; /* voltage drop is active when bit is high */
	/* VDDC voltage */
	u8 vddc_id; /* index into vddc voltage table */
	u8 vddci_id; /* index into vddci voltage table */
	bool vddci_enabled;
	/* r6xx+ sw */
1279 1280 1281
	u16 voltage;
	/* evergreen+ vddci */
	u16 vddci;
1282 1283
};

1284 1285 1286
/* clock mode flags */
#define RADEON_PM_MODE_NO_DISPLAY          (1 << 0)

1287 1288 1289 1290 1291 1292 1293
struct radeon_pm_clock_info {
	/* memory clock */
	u32 mclk;
	/* engine clock */
	u32 sclk;
	/* voltage info */
	struct radeon_voltage voltage;
1294
	/* standardized clock flags */
1295 1296 1297
	u32 flags;
};

1298
/* state flags */
1299
#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
1300

1301
struct radeon_power_state {
1302
	enum radeon_pm_state_type type;
1303
	struct radeon_pm_clock_info *clock_info;
1304 1305 1306
	/* number of valid clock modes in this power state */
	int num_clock_modes;
	struct radeon_pm_clock_info *default_clock_mode;
1307 1308
	/* standardized state flags */
	u32 flags;
A
Alex Deucher 已提交
1309 1310 1311
	u32 misc; /* vbios specific flags */
	u32 misc2; /* vbios specific flags */
	int pcie_lanes; /* pcie lanes */
1312 1313
};

1314 1315 1316 1317 1318
/*
 * Some modes are overclocked by very low value, accept them
 */
#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */

1319 1320 1321 1322 1323 1324 1325 1326 1327 1328 1329 1330 1331
enum radeon_dpm_auto_throttle_src {
	RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
	RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
};

enum radeon_dpm_event_src {
	RADEON_DPM_EVENT_SRC_ANALOG = 0,
	RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
	RADEON_DPM_EVENT_SRC_DIGITAL = 2,
	RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
	RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
};

1332 1333
#define RADEON_MAX_VCE_LEVELS 6

1334 1335 1336 1337 1338 1339 1340 1341 1342
enum radeon_vce_level {
	RADEON_VCE_LEVEL_AC_ALL = 0,     /* AC, All cases */
	RADEON_VCE_LEVEL_DC_EE = 1,      /* DC, entropy encoding */
	RADEON_VCE_LEVEL_DC_LL_LOW = 2,  /* DC, low latency queue, res <= 720 */
	RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
	RADEON_VCE_LEVEL_DC_GP_LOW = 4,  /* DC, general purpose queue, res <= 720 */
	RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
};

1343 1344 1345 1346 1347 1348 1349
struct radeon_ps {
	u32 caps; /* vbios flags */
	u32 class; /* vbios flags */
	u32 class2; /* vbios flags */
	/* UVD clocks */
	u32 vclk;
	u32 dclk;
1350 1351 1352
	/* VCE clocks */
	u32 evclk;
	u32 ecclk;
1353 1354
	bool vce_active;
	enum radeon_vce_level vce_level;
1355 1356 1357 1358 1359 1360 1361 1362 1363 1364 1365 1366 1367 1368 1369
	/* asic priv */
	void *ps_priv;
};

struct radeon_dpm_thermal {
	/* thermal interrupt work */
	struct work_struct work;
	/* low temperature threshold */
	int                min_temp;
	/* high temperature threshold */
	int                max_temp;
	/* was interrupt low to high or high to low */
	bool               high_to_low;
};

1370 1371 1372 1373 1374 1375 1376 1377 1378 1379 1380 1381 1382
enum radeon_clk_action
{
	RADEON_SCLK_UP = 1,
	RADEON_SCLK_DOWN
};

struct radeon_blacklist_clocks
{
	u32 sclk;
	u32 mclk;
	enum radeon_clk_action action;
};

1383 1384 1385
struct radeon_clock_and_voltage_limits {
	u32 sclk;
	u32 mclk;
1386 1387
	u16 vddc;
	u16 vddci;
1388 1389 1390 1391 1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402 1403 1404
};

struct radeon_clock_array {
	u32 count;
	u32 *values;
};

struct radeon_clock_voltage_dependency_entry {
	u32 clk;
	u16 v;
};

struct radeon_clock_voltage_dependency_table {
	u32 count;
	struct radeon_clock_voltage_dependency_entry *entries;
};

1405 1406 1407 1408 1409 1410 1411 1412 1413 1414
union radeon_cac_leakage_entry {
	struct {
		u16 vddc;
		u32 leakage;
	};
	struct {
		u16 vddc1;
		u16 vddc2;
		u16 vddc3;
	};
1415 1416 1417 1418
};

struct radeon_cac_leakage_table {
	u32 count;
1419
	union radeon_cac_leakage_entry *entries;
1420 1421
};

1422 1423 1424 1425 1426 1427 1428 1429 1430 1431 1432
struct radeon_phase_shedding_limits_entry {
	u16 voltage;
	u32 sclk;
	u32 mclk;
};

struct radeon_phase_shedding_limits_table {
	u32 count;
	struct radeon_phase_shedding_limits_entry *entries;
};

1433 1434 1435 1436 1437 1438 1439 1440 1441 1442 1443
struct radeon_uvd_clock_voltage_dependency_entry {
	u32 vclk;
	u32 dclk;
	u16 v;
};

struct radeon_uvd_clock_voltage_dependency_table {
	u8 count;
	struct radeon_uvd_clock_voltage_dependency_entry *entries;
};

1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454
struct radeon_vce_clock_voltage_dependency_entry {
	u32 ecclk;
	u32 evclk;
	u16 v;
};

struct radeon_vce_clock_voltage_dependency_table {
	u8 count;
	struct radeon_vce_clock_voltage_dependency_entry *entries;
};

1455 1456 1457 1458 1459 1460 1461 1462 1463 1464 1465 1466 1467
struct radeon_ppm_table {
	u8 ppm_design;
	u16 cpu_core_number;
	u32 platform_tdp;
	u32 small_ac_platform_tdp;
	u32 platform_tdc;
	u32 small_ac_platform_tdc;
	u32 apu_tdp;
	u32 dgpu_tdp;
	u32 dgpu_ulv_power;
	u32 tj_max;
};

1468 1469 1470 1471 1472 1473 1474 1475 1476 1477 1478
struct radeon_cac_tdp_table {
	u16 tdp;
	u16 configurable_tdp;
	u16 tdc;
	u16 battery_power_limit;
	u16 small_power_limit;
	u16 low_cac_leakage;
	u16 high_cac_leakage;
	u16 maximum_power_delivery_limit;
};

1479 1480 1481 1482
struct radeon_dpm_dynamic_state {
	struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
	struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
	struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
1483
	struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1484
	struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1485
	struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1486
	struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1487 1488
	struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
	struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1489 1490 1491 1492 1493 1494 1495 1496 1497
	struct radeon_clock_array valid_sclk_values;
	struct radeon_clock_array valid_mclk_values;
	struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
	struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
	u32 mclk_sclk_ratio;
	u32 sclk_mclk_delta;
	u16 vddc_vddci_delta;
	u16 min_vddc_for_pcie_gen2;
	struct radeon_cac_leakage_table cac_leakage_table;
1498
	struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
1499
	struct radeon_ppm_table *ppm_table;
1500
	struct radeon_cac_tdp_table *cac_tdp_table;
1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512
};

struct radeon_dpm_fan {
	u16 t_min;
	u16 t_med;
	u16 t_high;
	u16 pwm_min;
	u16 pwm_med;
	u16 pwm_high;
	u8 t_hyst;
	u32 cycle_delay;
	u16 t_max;
1513 1514 1515 1516
	u8 control_mode;
	u16 default_max_fan_pwm;
	u16 default_fan_output_sensitivity;
	u16 fan_output_sensitivity;
1517 1518 1519
	bool ucode_fan_control;
};

1520 1521 1522 1523 1524 1525 1526
enum radeon_pcie_gen {
	RADEON_PCIE_GEN1 = 0,
	RADEON_PCIE_GEN2 = 1,
	RADEON_PCIE_GEN3 = 2,
	RADEON_PCIE_GEN_INVALID = 0xffff
};

1527 1528 1529 1530 1531 1532
enum radeon_dpm_forced_level {
	RADEON_DPM_FORCED_LEVEL_AUTO = 0,
	RADEON_DPM_FORCED_LEVEL_LOW = 1,
	RADEON_DPM_FORCED_LEVEL_HIGH = 2,
};

1533 1534 1535 1536 1537 1538 1539 1540 1541 1542 1543
struct radeon_vce_state {
	/* vce clocks */
	u32 evclk;
	u32 ecclk;
	/* gpu clocks */
	u32 sclk;
	u32 mclk;
	u8 clk_idx;
	u8 pstate;
};

1544 1545 1546 1547 1548 1549 1550 1551 1552 1553 1554 1555
struct radeon_dpm {
	struct radeon_ps        *ps;
	/* number of valid power states */
	int                     num_ps;
	/* current power state that is active */
	struct radeon_ps        *current_ps;
	/* requested power state */
	struct radeon_ps        *requested_ps;
	/* boot up power state */
	struct radeon_ps        *boot_ps;
	/* default uvd power state */
	struct radeon_ps        *uvd_ps;
1556 1557 1558
	/* vce requirements */
	struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
	enum radeon_vce_level vce_level;
1559 1560 1561 1562 1563 1564 1565 1566 1567 1568
	enum radeon_pm_state_type state;
	enum radeon_pm_state_type user_state;
	u32                     platform_caps;
	u32                     voltage_response_time;
	u32                     backbias_response_time;
	void                    *priv;
	u32			new_active_crtcs;
	int			new_active_crtc_count;
	u32			current_active_crtcs;
	int			current_active_crtc_count;
1569 1570 1571 1572
	struct radeon_dpm_dynamic_state dyn_state;
	struct radeon_dpm_fan fan;
	u32 tdp_limit;
	u32 near_tdp_limit;
1573
	u32 near_tdp_limit_adjusted;
1574 1575 1576 1577 1578 1579
	u32 sq_ramping_threshold;
	u32 cac_leakage;
	u16 tdp_od_limit;
	u32 tdp_adjustment;
	u16 load_line_slope;
	bool power_control;
1580
	bool ac_power;
1581 1582
	/* special states active */
	bool                    thermal_active;
1583
	bool                    uvd_active;
1584
	bool                    vce_active;
1585 1586
	/* thermal handling */
	struct radeon_dpm_thermal thermal;
1587 1588
	/* forced levels */
	enum radeon_dpm_forced_level forced_level;
1589 1590 1591
	/* track UVD streams */
	unsigned sd;
	unsigned hd;
1592 1593
};

1594
void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
1595
void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
1596

1597
struct radeon_pm {
1598
	struct mutex		mutex;
1599 1600
	/* write locked while reprogramming mclk */
	struct rw_semaphore	mclk_lock;
1601 1602
	u32			active_crtcs;
	int			active_crtc_count;
1603
	int			req_vblank;
1604
	bool			vblank_sync;
1605 1606 1607 1608 1609 1610 1611 1612 1613 1614
	fixed20_12		max_bandwidth;
	fixed20_12		igp_sideport_mclk;
	fixed20_12		igp_system_mclk;
	fixed20_12		igp_ht_link_clk;
	fixed20_12		igp_ht_link_width;
	fixed20_12		k8_bandwidth;
	fixed20_12		sideport_bandwidth;
	fixed20_12		ht_bandwidth;
	fixed20_12		core_bandwidth;
	fixed20_12		sclk;
1615
	fixed20_12		mclk;
1616
	fixed20_12		needed_bandwidth;
1617
	struct radeon_power_state *power_state;
1618 1619
	/* number of valid power states */
	int                     num_power_states;
1620 1621 1622 1623 1624 1625 1626
	int                     current_power_state_index;
	int                     current_clock_mode_index;
	int                     requested_power_state_index;
	int                     requested_clock_mode_index;
	int                     default_power_state_index;
	u32                     current_sclk;
	u32                     current_mclk;
1627 1628
	u16                     current_vddc;
	u16                     current_vddci;
1629 1630
	u32                     default_sclk;
	u32                     default_mclk;
1631 1632
	u16                     default_vddc;
	u16                     default_vddci;
1633
	struct radeon_i2c_chan *i2c_bus;
1634 1635 1636 1637 1638 1639 1640 1641 1642 1643 1644 1645 1646
	/* selected pm method */
	enum radeon_pm_method     pm_method;
	/* dynpm power management */
	struct delayed_work	dynpm_idle_work;
	enum radeon_dynpm_state	dynpm_state;
	enum radeon_dynpm_action	dynpm_planned_action;
	unsigned long		dynpm_action_timeout;
	bool                    dynpm_can_upclock;
	bool                    dynpm_can_downclock;
	/* profile-based power management */
	enum radeon_pm_profile_type profile;
	int                     profile_index;
	struct radeon_pm_profile profiles[PM_PROFILE_MAX];
1647 1648 1649
	/* internal thermal controller on rv6xx+ */
	enum radeon_int_thermal_type int_thermal_type;
	struct device	        *int_hwmon_dev;
1650 1651 1652 1653 1654
	/* fan control parameters */
	bool                    no_fan;
	u8                      fan_pulses_per_revolution;
	u8                      fan_min_rpm;
	u8                      fan_max_rpm;
1655 1656 1657
	/* dpm */
	bool                    dpm_enabled;
	struct radeon_dpm       dpm;
1658 1659
};

1660 1661 1662
int radeon_pm_get_type_index(struct radeon_device *rdev,
			     enum radeon_pm_state_type ps_type,
			     int instance);
C
Christian König 已提交
1663 1664 1665 1666 1667 1668 1669 1670 1671 1672 1673
/*
 * UVD
 */
#define RADEON_MAX_UVD_HANDLES	10
#define RADEON_UVD_STACK_SIZE	(1024*1024)
#define RADEON_UVD_HEAP_SIZE	(1024*1024)

struct radeon_uvd {
	struct radeon_bo	*vcpu_bo;
	void			*cpu_addr;
	uint64_t		gpu_addr;
1674
	void			*saved_bo;
C
Christian König 已提交
1675 1676
	atomic_t		handles[RADEON_MAX_UVD_HANDLES];
	struct drm_file		*filp[RADEON_MAX_UVD_HANDLES];
1677
	unsigned		img_size[RADEON_MAX_UVD_HANDLES];
1678
	struct delayed_work	idle_work;
C
Christian König 已提交
1679 1680 1681 1682 1683 1684 1685 1686 1687 1688
};

int radeon_uvd_init(struct radeon_device *rdev);
void radeon_uvd_fini(struct radeon_device *rdev);
int radeon_uvd_suspend(struct radeon_device *rdev);
int radeon_uvd_resume(struct radeon_device *rdev);
int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
			      uint32_t handle, struct radeon_fence **fence);
int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
			       uint32_t handle, struct radeon_fence **fence);
1689 1690
void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo,
				       uint32_t allowed_domains);
C
Christian König 已提交
1691 1692 1693
void radeon_uvd_free_handles(struct radeon_device *rdev,
			     struct drm_file *filp);
int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
1694
void radeon_uvd_note_usage(struct radeon_device *rdev);
1695 1696 1697 1698 1699 1700 1701 1702 1703 1704 1705
int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
				  unsigned vclk, unsigned dclk,
				  unsigned vco_min, unsigned vco_max,
				  unsigned fb_factor, unsigned fb_mask,
				  unsigned pd_min, unsigned pd_max,
				  unsigned pd_even,
				  unsigned *optimal_fb_div,
				  unsigned *optimal_vclk_div,
				  unsigned *optimal_dclk_div);
int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
                                unsigned cg_upll_func_cntl);
1706

1707 1708 1709 1710 1711 1712 1713 1714 1715 1716
/*
 * VCE
 */
#define RADEON_MAX_VCE_HANDLES	16
#define RADEON_VCE_STACK_SIZE	(1024*1024)
#define RADEON_VCE_HEAP_SIZE	(4*1024*1024)

struct radeon_vce {
	struct radeon_bo	*vcpu_bo;
	uint64_t		gpu_addr;
1717 1718
	unsigned		fw_version;
	unsigned		fb_version;
1719 1720
	atomic_t		handles[RADEON_MAX_VCE_HANDLES];
	struct drm_file		*filp[RADEON_MAX_VCE_HANDLES];
1721
	unsigned		img_size[RADEON_MAX_VCE_HANDLES];
1722
	struct delayed_work	idle_work;
1723 1724 1725 1726 1727 1728 1729 1730 1731 1732 1733
};

int radeon_vce_init(struct radeon_device *rdev);
void radeon_vce_fini(struct radeon_device *rdev);
int radeon_vce_suspend(struct radeon_device *rdev);
int radeon_vce_resume(struct radeon_device *rdev);
int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
			      uint32_t handle, struct radeon_fence **fence);
int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
			       uint32_t handle, struct radeon_fence **fence);
void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
1734
void radeon_vce_note_usage(struct radeon_device *rdev);
1735
int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi, unsigned size);
1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746
int radeon_vce_cs_parse(struct radeon_cs_parser *p);
bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
			       struct radeon_ring *ring,
			       struct radeon_semaphore *semaphore,
			       bool emit_wait);
void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
void radeon_vce_fence_emit(struct radeon_device *rdev,
			   struct radeon_fence *fence);
int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);

1747
struct r600_audio_pin {
1748 1749 1750 1751 1752
	int			channels;
	int			rate;
	int			bits_per_sample;
	u8			status_bits;
	u8			category_code;
1753 1754 1755 1756 1757 1758 1759 1760 1761
	u32			offset;
	bool			connected;
	u32			id;
};

struct r600_audio {
	bool enabled;
	struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
	int num_pins;
1762 1763 1764
	struct radeon_audio_funcs *hdmi_funcs;
	struct radeon_audio_funcs *dp_funcs;
	struct radeon_audio_basic_funcs *funcs;
1765 1766
};

1767 1768 1769
/*
 * Benchmarking
 */
1770
void radeon_benchmark(struct radeon_device *rdev, int test_number);
1771 1772


1773 1774 1775 1776
/*
 * Testing
 */
void radeon_test_moves(struct radeon_device *rdev);
1777
void radeon_test_ring_sync(struct radeon_device *rdev,
1778 1779
			   struct radeon_ring *cpA,
			   struct radeon_ring *cpB);
1780
void radeon_test_syncing(struct radeon_device *rdev);
1781

1782 1783 1784
/*
 * MMU Notifier
 */
1785
#if defined(CONFIG_MMU_NOTIFIER)
1786 1787
int radeon_mn_register(struct radeon_bo *bo, unsigned long addr);
void radeon_mn_unregister(struct radeon_bo *bo);
1788 1789 1790 1791 1792 1793 1794
#else
static inline int radeon_mn_register(struct radeon_bo *bo, unsigned long addr)
{
	return -ENODEV;
}
static inline void radeon_mn_unregister(struct radeon_bo *bo) {}
#endif
1795

1796 1797 1798
/*
 * Debugfs
 */
1799 1800 1801 1802 1803
struct radeon_debugfs {
	struct drm_info_list	*files;
	unsigned		num_files;
};

1804 1805 1806 1807 1808
int radeon_debugfs_add_files(struct radeon_device *rdev,
			     struct drm_info_list *files,
			     unsigned nfiles);
int radeon_debugfs_fence_init(struct radeon_device *rdev);

1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824
/*
 * ASIC ring specific functions.
 */
struct radeon_asic_ring {
	/* ring read/write ptr handling */
	u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
	u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
	void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);

	/* validating and patching of IBs */
	int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
	int (*cs_parse)(struct radeon_cs_parser *p);

	/* command emmit functions */
	void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
	void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
1825
	void (*hdp_flush)(struct radeon_device *rdev, struct radeon_ring *ring);
1826
	bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
1827
			       struct radeon_semaphore *semaphore, bool emit_wait);
1828 1829
	void (*vm_flush)(struct radeon_device *rdev, struct radeon_ring *ring,
			 unsigned vm_id, uint64_t pd_addr);
1830 1831 1832 1833 1834 1835 1836 1837 1838

	/* testing functions */
	int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
	int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
	bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);

	/* deprecated */
	void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
};
1839 1840 1841 1842 1843

/*
 * ASIC specific functions.
 */
struct radeon_asic {
1844
	int (*init)(struct radeon_device *rdev);
1845 1846 1847
	void (*fini)(struct radeon_device *rdev);
	int (*resume)(struct radeon_device *rdev);
	int (*suspend)(struct radeon_device *rdev);
1848
	void (*vga_set_state)(struct radeon_device *rdev, bool state);
1849
	int (*asic_reset)(struct radeon_device *rdev);
1850 1851
	/* Flush the HDP cache via MMIO */
	void (*mmio_hdp_flush)(struct radeon_device *rdev);
1852 1853 1854 1855
	/* check if 3D engine is idle */
	bool (*gui_idle)(struct radeon_device *rdev);
	/* wait for mc_idle */
	int (*mc_wait_for_idle)(struct radeon_device *rdev);
1856 1857
	/* get the reference clock */
	u32 (*get_xclk)(struct radeon_device *rdev);
1858 1859
	/* get the gpu clock counter */
	uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
1860 1861
	/* get register for info ioctl */
	int (*get_allowed_info_register)(struct radeon_device *rdev, u32 reg, u32 *val);
1862
	/* gart */
1863 1864
	struct {
		void (*tlb_flush)(struct radeon_device *rdev);
1865
		uint64_t (*get_page_entry)(uint64_t addr, uint32_t flags);
1866
		void (*set_page)(struct radeon_device *rdev, unsigned i,
1867
				 uint64_t entry);
1868
	} gart;
1869 1870 1871
	struct {
		int (*init)(struct radeon_device *rdev);
		void (*fini)(struct radeon_device *rdev);
1872 1873 1874 1875 1876 1877 1878 1879 1880 1881 1882 1883 1884 1885 1886
		void (*copy_pages)(struct radeon_device *rdev,
				   struct radeon_ib *ib,
				   uint64_t pe, uint64_t src,
				   unsigned count);
		void (*write_pages)(struct radeon_device *rdev,
				    struct radeon_ib *ib,
				    uint64_t pe,
				    uint64_t addr, unsigned count,
				    uint32_t incr, uint32_t flags);
		void (*set_pages)(struct radeon_device *rdev,
				  struct radeon_ib *ib,
				  uint64_t pe,
				  uint64_t addr, unsigned count,
				  uint32_t incr, uint32_t flags);
		void (*pad_ib)(struct radeon_ib *ib);
1887
	} vm;
1888
	/* ring specific callbacks */
1889
	struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
1890
	/* irqs */
1891 1892 1893 1894
	struct {
		int (*set)(struct radeon_device *rdev);
		int (*process)(struct radeon_device *rdev);
	} irq;
1895
	/* displays */
1896 1897 1898 1899 1900 1901 1902
	struct {
		/* display watermarks */
		void (*bandwidth_update)(struct radeon_device *rdev);
		/* get frame count */
		u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
		/* wait for vblank */
		void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
1903 1904
		/* set backlight level */
		void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
1905 1906
		/* get backlight level */
		u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
1907 1908 1909
		/* audio callbacks */
		void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
		void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
1910
	} display;
1911
	/* copy functions for bo handling */
1912
	struct {
1913 1914 1915 1916 1917
		struct radeon_fence *(*blit)(struct radeon_device *rdev,
					     uint64_t src_offset,
					     uint64_t dst_offset,
					     unsigned num_gpu_pages,
					     struct reservation_object *resv);
1918
		u32 blit_ring_index;
1919 1920 1921 1922 1923
		struct radeon_fence *(*dma)(struct radeon_device *rdev,
					    uint64_t src_offset,
					    uint64_t dst_offset,
					    unsigned num_gpu_pages,
					    struct reservation_object *resv);
1924 1925
		u32 dma_ring_index;
		/* method used for bo copy */
1926 1927 1928 1929 1930
		struct radeon_fence *(*copy)(struct radeon_device *rdev,
					     uint64_t src_offset,
					     uint64_t dst_offset,
					     unsigned num_gpu_pages,
					     struct reservation_object *resv);
1931 1932 1933
		/* ring used for bo copies */
		u32 copy_ring_index;
	} copy;
1934
	/* surfaces */
1935 1936 1937 1938 1939 1940
	struct {
		int (*set_reg)(struct radeon_device *rdev, int reg,
				       uint32_t tiling_flags, uint32_t pitch,
				       uint32_t offset, uint32_t obj_size);
		void (*clear_reg)(struct radeon_device *rdev, int reg);
	} surface;
1941
	/* hotplug detect */
1942 1943 1944 1945 1946 1947
	struct {
		void (*init)(struct radeon_device *rdev);
		void (*fini)(struct radeon_device *rdev);
		bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
		void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
	} hpd;
1948
	/* static power management */
1949 1950 1951 1952 1953 1954
	struct {
		void (*misc)(struct radeon_device *rdev);
		void (*prepare)(struct radeon_device *rdev);
		void (*finish)(struct radeon_device *rdev);
		void (*init_profile)(struct radeon_device *rdev);
		void (*get_dynpm_state)(struct radeon_device *rdev);
1955 1956 1957 1958 1959 1960 1961
		uint32_t (*get_engine_clock)(struct radeon_device *rdev);
		void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
		uint32_t (*get_memory_clock)(struct radeon_device *rdev);
		void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
		int (*get_pcie_lanes)(struct radeon_device *rdev);
		void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
		void (*set_clock_gating)(struct radeon_device *rdev, int enable);
1962
		int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
1963
		int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
1964
		int (*get_temperature)(struct radeon_device *rdev);
1965
	} pm;
1966 1967 1968 1969 1970
	/* dynamic power management */
	struct {
		int (*init)(struct radeon_device *rdev);
		void (*setup_asic)(struct radeon_device *rdev);
		int (*enable)(struct radeon_device *rdev);
1971
		int (*late_enable)(struct radeon_device *rdev);
1972
		void (*disable)(struct radeon_device *rdev);
1973
		int (*pre_set_power_state)(struct radeon_device *rdev);
1974
		int (*set_power_state)(struct radeon_device *rdev);
1975
		void (*post_set_power_state)(struct radeon_device *rdev);
1976 1977 1978 1979 1980
		void (*display_configuration_changed)(struct radeon_device *rdev);
		void (*fini)(struct radeon_device *rdev);
		u32 (*get_sclk)(struct radeon_device *rdev, bool low);
		u32 (*get_mclk)(struct radeon_device *rdev, bool low);
		void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
1981
		void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
1982
		int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
1983
		bool (*vblank_too_short)(struct radeon_device *rdev);
1984
		void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
1985
		void (*enable_bapm)(struct radeon_device *rdev, bool enable);
1986 1987 1988 1989
		void (*fan_ctrl_set_mode)(struct radeon_device *rdev, u32 mode);
		u32 (*fan_ctrl_get_mode)(struct radeon_device *rdev);
		int (*set_fan_speed_percent)(struct radeon_device *rdev, u32 speed);
		int (*get_fan_speed_percent)(struct radeon_device *rdev, u32 *speed);
1990 1991
		u32 (*get_current_sclk)(struct radeon_device *rdev);
		u32 (*get_current_mclk)(struct radeon_device *rdev);
1992
	} dpm;
1993
	/* pageflipping */
1994
	struct {
1995 1996
		void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
		bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
1997
	} pflip;
1998 1999
};

2000 2001 2002
/*
 * Asic structures
 */
2003
struct r100_asic {
2004 2005 2006
	const unsigned		*reg_safe_bm;
	unsigned		reg_safe_bm_size;
	u32			hdp_cntl;
2007 2008
};

2009
struct r300_asic {
2010 2011 2012 2013
	const unsigned		*reg_safe_bm;
	unsigned		reg_safe_bm_size;
	u32			resync_scratch;
	u32			hdp_cntl;
2014 2015 2016
};

struct r600_asic {
2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032
	unsigned		max_pipes;
	unsigned		max_tile_pipes;
	unsigned		max_simds;
	unsigned		max_backends;
	unsigned		max_gprs;
	unsigned		max_threads;
	unsigned		max_stack_entries;
	unsigned		max_hw_contexts;
	unsigned		max_gs_threads;
	unsigned		sx_max_export_size;
	unsigned		sx_max_export_pos_size;
	unsigned		sx_max_export_smx_size;
	unsigned		sq_num_cf_insts;
	unsigned		tiling_nbanks;
	unsigned		tiling_npipes;
	unsigned		tiling_group_size;
2033
	unsigned		tile_config;
2034
	unsigned		backend_map;
2035
	unsigned		active_simds;
2036 2037 2038
};

struct rv770_asic {
2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049 2050 2051 2052 2053 2054 2055 2056 2057 2058
	unsigned		max_pipes;
	unsigned		max_tile_pipes;
	unsigned		max_simds;
	unsigned		max_backends;
	unsigned		max_gprs;
	unsigned		max_threads;
	unsigned		max_stack_entries;
	unsigned		max_hw_contexts;
	unsigned		max_gs_threads;
	unsigned		sx_max_export_size;
	unsigned		sx_max_export_pos_size;
	unsigned		sx_max_export_smx_size;
	unsigned		sq_num_cf_insts;
	unsigned		sx_num_of_sets;
	unsigned		sc_prim_fifo_size;
	unsigned		sc_hiz_tile_fifo_size;
	unsigned		sc_earlyz_tile_fifo_fize;
	unsigned		tiling_nbanks;
	unsigned		tiling_npipes;
	unsigned		tiling_group_size;
2059
	unsigned		tile_config;
2060
	unsigned		backend_map;
2061
	unsigned		active_simds;
2062 2063
};

2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085
struct evergreen_asic {
	unsigned num_ses;
	unsigned max_pipes;
	unsigned max_tile_pipes;
	unsigned max_simds;
	unsigned max_backends;
	unsigned max_gprs;
	unsigned max_threads;
	unsigned max_stack_entries;
	unsigned max_hw_contexts;
	unsigned max_gs_threads;
	unsigned sx_max_export_size;
	unsigned sx_max_export_pos_size;
	unsigned sx_max_export_smx_size;
	unsigned sq_num_cf_insts;
	unsigned sx_num_of_sets;
	unsigned sc_prim_fifo_size;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;
	unsigned tiling_nbanks;
	unsigned tiling_npipes;
	unsigned tiling_group_size;
2086
	unsigned tile_config;
2087
	unsigned backend_map;
2088
	unsigned active_simds;
2089 2090
};

2091 2092 2093 2094 2095 2096 2097 2098 2099 2100 2101 2102 2103 2104 2105 2106 2107 2108 2109 2110 2111 2112 2113 2114 2115 2116 2117 2118 2119 2120 2121 2122 2123 2124 2125 2126
struct cayman_asic {
	unsigned max_shader_engines;
	unsigned max_pipes_per_simd;
	unsigned max_tile_pipes;
	unsigned max_simds_per_se;
	unsigned max_backends_per_se;
	unsigned max_texture_channel_caches;
	unsigned max_gprs;
	unsigned max_threads;
	unsigned max_gs_threads;
	unsigned max_stack_entries;
	unsigned sx_num_of_sets;
	unsigned sx_max_export_size;
	unsigned sx_max_export_pos_size;
	unsigned sx_max_export_smx_size;
	unsigned max_hw_contexts;
	unsigned sq_num_cf_insts;
	unsigned sc_prim_fifo_size;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;

	unsigned num_shader_engines;
	unsigned num_shader_pipes_per_simd;
	unsigned num_tile_pipes;
	unsigned num_simds_per_se;
	unsigned num_backends_per_se;
	unsigned backend_disable_mask_per_asic;
	unsigned backend_map;
	unsigned num_texture_channel_caches;
	unsigned mem_max_burst_length_bytes;
	unsigned mem_row_size_in_kb;
	unsigned shader_engine_tile_size;
	unsigned num_gpus;
	unsigned multi_gpu_tile_size;

	unsigned tile_config;
2127
	unsigned active_simds;
2128 2129
};

2130 2131 2132
struct si_asic {
	unsigned max_shader_engines;
	unsigned max_tile_pipes;
A
Alex Deucher 已提交
2133 2134
	unsigned max_cu_per_sh;
	unsigned max_sh_per_se;
2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145
	unsigned max_backends_per_se;
	unsigned max_texture_channel_caches;
	unsigned max_gprs;
	unsigned max_gs_threads;
	unsigned max_hw_contexts;
	unsigned sc_prim_fifo_size_frontend;
	unsigned sc_prim_fifo_size_backend;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;

	unsigned num_tile_pipes;
2146
	unsigned backend_enable_mask;
2147 2148 2149 2150 2151 2152 2153 2154 2155 2156
	unsigned backend_disable_mask_per_asic;
	unsigned backend_map;
	unsigned num_texture_channel_caches;
	unsigned mem_max_burst_length_bytes;
	unsigned mem_row_size_in_kb;
	unsigned shader_engine_tile_size;
	unsigned num_gpus;
	unsigned multi_gpu_tile_size;

	unsigned tile_config;
2157
	uint32_t tile_mode_array[32];
2158
	uint32_t active_cus;
2159 2160
};

2161 2162 2163 2164 2165 2166 2167 2168 2169 2170 2171 2172 2173 2174 2175 2176
struct cik_asic {
	unsigned max_shader_engines;
	unsigned max_tile_pipes;
	unsigned max_cu_per_sh;
	unsigned max_sh_per_se;
	unsigned max_backends_per_se;
	unsigned max_texture_channel_caches;
	unsigned max_gprs;
	unsigned max_gs_threads;
	unsigned max_hw_contexts;
	unsigned sc_prim_fifo_size_frontend;
	unsigned sc_prim_fifo_size_backend;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;

	unsigned num_tile_pipes;
2177
	unsigned backend_enable_mask;
2178 2179 2180 2181 2182 2183 2184 2185 2186 2187
	unsigned backend_disable_mask_per_asic;
	unsigned backend_map;
	unsigned num_texture_channel_caches;
	unsigned mem_max_burst_length_bytes;
	unsigned mem_row_size_in_kb;
	unsigned shader_engine_tile_size;
	unsigned num_gpus;
	unsigned multi_gpu_tile_size;

	unsigned tile_config;
2188
	uint32_t tile_mode_array[32];
2189
	uint32_t macrotile_mode_array[16];
2190
	uint32_t active_cus;
2191 2192
};

2193 2194
union radeon_asic_config {
	struct r300_asic	r300;
2195
	struct r100_asic	r100;
2196 2197
	struct r600_asic	r600;
	struct rv770_asic	rv770;
2198
	struct evergreen_asic	evergreen;
2199
	struct cayman_asic	cayman;
2200
	struct si_asic		si;
2201
	struct cik_asic		cik;
2202 2203
};

D
Daniel Vetter 已提交
2204 2205 2206 2207 2208 2209
/*
 * asic initizalization from radeon_asic.c
 */
void radeon_agp_disable(struct radeon_device *rdev);
int radeon_asic_init(struct radeon_device *rdev);

2210 2211 2212 2213 2214 2215 2216 2217

/*
 * IOCTL.
 */
int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *filp);
2218 2219
int radeon_gem_userptr_ioctl(struct drm_device *dev, void *data,
			     struct drm_file *filp);
2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235
int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *filp);
2236 2237
int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
2238 2239
int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
			struct drm_file *filp);
2240
int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
2241 2242 2243 2244
int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
2245

2246 2247
/* VRAM scratch page for HDP bug, default vram page */
struct r600_vram_scratch {
2248 2249
	struct radeon_bo		*robj;
	volatile uint32_t		*ptr;
2250
	u64				gpu_addr;
2251
};
2252

2253 2254 2255 2256 2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276 2277 2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
/*
 * ACPI
 */
struct radeon_atif_notification_cfg {
	bool enabled;
	int command_code;
};

struct radeon_atif_notifications {
	bool display_switch;
	bool expansion_mode_change;
	bool thermal_state;
	bool forced_power_state;
	bool system_power_state;
	bool display_conf_change;
	bool px_gfx_switch;
	bool brightness_change;
	bool dgpu_display_event;
};

struct radeon_atif_functions {
	bool system_params;
	bool sbios_requests;
	bool select_active_disp;
	bool lid_state;
	bool get_tv_standard;
	bool set_tv_standard;
	bool get_panel_expansion_mode;
	bool set_panel_expansion_mode;
	bool temperature_change;
	bool graphics_device_types;
};

struct radeon_atif {
	struct radeon_atif_notifications notifications;
	struct radeon_atif_functions functions;
	struct radeon_atif_notification_cfg notification_cfg;
2290
	struct radeon_encoder *encoder_for_bl;
2291
};
2292

2293 2294 2295 2296 2297 2298 2299 2300 2301 2302 2303
struct radeon_atcs_functions {
	bool get_ext_state;
	bool pcie_perf_req;
	bool pcie_dev_rdy;
	bool pcie_bus_width;
};

struct radeon_atcs {
	struct radeon_atcs_functions functions;
};

2304 2305 2306 2307 2308 2309 2310
/*
 * Core structure, functions and helpers.
 */
typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);

struct radeon_device {
2311
	struct device			*dev;
2312 2313
	struct drm_device		*ddev;
	struct pci_dev			*pdev;
2314
	struct rw_semaphore		exclusive_lock;
2315
	/* ASIC */
2316
	union radeon_asic_config	config;
2317 2318 2319 2320 2321
	enum radeon_family		family;
	unsigned long			flags;
	int				usec_timeout;
	enum radeon_pll_errata		pll_errata;
	int				num_gb_pipes;
2322
	int				num_z_pipes;
2323 2324 2325 2326 2327
	int				disp_priority;
	/* BIOS */
	uint8_t				*bios;
	bool				is_atom_bios;
	uint16_t			bios_header_start;
2328
	struct radeon_bo		*stollen_vga_memory;
2329
	/* Register mmio */
2330 2331
	resource_size_t			rmmio_base;
	resource_size_t			rmmio_size;
2332 2333
	/* protects concurrent MM_INDEX/DATA based register access */
	spinlock_t mmio_idx_lock;
2334 2335
	/* protects concurrent SMC based register access */
	spinlock_t smc_idx_lock;
2336 2337 2338 2339 2340 2341 2342 2343 2344 2345 2346 2347 2348 2349 2350 2351 2352 2353 2354 2355
	/* protects concurrent PLL register access */
	spinlock_t pll_idx_lock;
	/* protects concurrent MC register access */
	spinlock_t mc_idx_lock;
	/* protects concurrent PCIE register access */
	spinlock_t pcie_idx_lock;
	/* protects concurrent PCIE_PORT register access */
	spinlock_t pciep_idx_lock;
	/* protects concurrent PIF register access */
	spinlock_t pif_idx_lock;
	/* protects concurrent CG register access */
	spinlock_t cg_idx_lock;
	/* protects concurrent UVD register access */
	spinlock_t uvd_idx_lock;
	/* protects concurrent RCU register access */
	spinlock_t rcu_idx_lock;
	/* protects concurrent DIDT register access */
	spinlock_t didt_idx_lock;
	/* protects concurrent ENDPOINT (audio) register access */
	spinlock_t end_idx_lock;
2356
	void __iomem			*rmmio;
2357 2358 2359 2360
	radeon_rreg_t			mc_rreg;
	radeon_wreg_t			mc_wreg;
	radeon_rreg_t			pll_rreg;
	radeon_wreg_t			pll_wreg;
2361
	uint32_t                        pcie_reg_mask;
2362 2363
	radeon_rreg_t			pciep_rreg;
	radeon_wreg_t			pciep_wreg;
2364 2365 2366
	/* io port */
	void __iomem                    *rio_mem;
	resource_size_t			rio_mem_size;
2367 2368 2369 2370 2371
	struct radeon_clock             clock;
	struct radeon_mc		mc;
	struct radeon_gart		gart;
	struct radeon_mode_info		mode_info;
	struct radeon_scratch		scratch;
2372
	struct radeon_doorbell		doorbell;
2373
	struct radeon_mman		mman;
2374
	struct radeon_fence_driver	fence_drv[RADEON_NUM_RINGS];
2375
	wait_queue_head_t		fence_queue;
2376
	unsigned			fence_context;
2377
	struct mutex			ring_lock;
2378
	struct radeon_ring		ring[RADEON_NUM_RINGS];
J
Jerome Glisse 已提交
2379 2380
	bool				ib_pool_ready;
	struct radeon_sa_manager	ring_tmp_bo;
2381 2382 2383
	struct radeon_irq		irq;
	struct radeon_asic		*asic;
	struct radeon_gem		gem;
2384
	struct radeon_pm		pm;
C
Christian König 已提交
2385
	struct radeon_uvd		uvd;
2386
	struct radeon_vce		vce;
2387
	uint32_t			bios_scratch[RADEON_BIOS_NUM_SCRATCH];
2388
	struct radeon_wb		wb;
2389
	struct radeon_dummy_page	dummy_page;
2390 2391
	bool				shutdown;
	bool				suspend;
D
Dave Airlie 已提交
2392
	bool				need_dma32;
2393
	bool				accel_working;
2394
	bool				fastfb_working; /* IGP feature*/
2395
	bool				needs_reset, in_reset;
2396
	struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
2397 2398
	const struct firmware *me_fw;	/* all family ME firmware */
	const struct firmware *pfp_fw;	/* r6/700 PFP firmware */
2399
	const struct firmware *rlc_fw;	/* r6/700 RLC firmware */
2400
	const struct firmware *mc_fw;	/* NI MC firmware */
2401
	const struct firmware *ce_fw;	/* SI CE firmware */
2402
	const struct firmware *mec_fw;	/* CIK MEC firmware */
2403
	const struct firmware *mec2_fw;	/* KV MEC2 firmware */
2404
	const struct firmware *sdma_fw;	/* CIK SDMA firmware */
2405
	const struct firmware *smc_fw;	/* SMC firmware */
2406
	const struct firmware *uvd_fw;	/* UVD firmware */
2407
	const struct firmware *vce_fw;	/* VCE firmware */
2408
	bool new_fw;
2409
	struct r600_vram_scratch vram_scratch;
A
Alex Deucher 已提交
2410
	int msi_enabled; /* msi enabled */
2411
	struct r600_ih ih; /* r6/700 interrupt ring */
2412
	struct radeon_rlc rlc;
2413
	struct radeon_mec mec;
A
Alex Deucher 已提交
2414
	struct work_struct hotplug_work;
2415
	struct work_struct audio_work;
2416
	int num_crtc; /* number of crtcs */
2417
	struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
2418
	bool has_uvd;
2419
	struct r600_audio audio; /* audio stuff */
2420
	struct notifier_block acpi_nb;
2421
	/* only one userspace can use Hyperz features or CMASK at a time */
2422
	struct drm_file *hyperz_filp;
2423
	struct drm_file *cmask_filp;
2424 2425
	/* i2c buses */
	struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
2426 2427 2428
	/* debugfs */
	struct radeon_debugfs	debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
	unsigned 		debugfs_count;
2429 2430
	/* virtual memory */
	struct radeon_vm_manager	vm_manager;
2431
	struct mutex			gpu_clock_mutex;
2432 2433 2434 2435
	/* memory stats */
	atomic64_t			vram_usage;
	atomic64_t			gtt_usage;
	atomic64_t			num_bytes_moved;
2436 2437
	/* ACPI interface */
	struct radeon_atif		atif;
2438
	struct radeon_atcs		atcs;
2439 2440
	/* srbm instance registers */
	struct mutex			srbm_mutex;
2441 2442
	/* GRBM index mutex. Protects concurrents access to GRBM index */
	struct mutex			grbm_idx_mutex;
A
Alex Deucher 已提交
2443 2444 2445
	/* clock, powergating flags */
	u32 cg_flags;
	u32 pg_flags;
2446 2447 2448

	struct dev_pm_domain vga_pm_domain;
	bool have_disp_power_ref;
A
Alex Deucher 已提交
2449
	u32 px_quirk_flags;
2450 2451 2452 2453

	/* tracking pinned memory */
	u64 vram_pin_size;
	u64 gart_pin_size;
2454

2455 2456 2457 2458
	/* amdkfd interface */
	struct kfd_dev		*kfd;
	struct radeon_sa_manager	kfd_bo;

2459 2460
	struct mutex	mn_lock;
	DECLARE_HASHTABLE(mn_hash, 7);
2461 2462
};

2463
bool radeon_is_px(struct drm_device *dev);
2464 2465 2466 2467 2468 2469 2470
int radeon_device_init(struct radeon_device *rdev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags);
void radeon_device_fini(struct radeon_device *rdev);
int radeon_gpu_wait_for_idle(struct radeon_device *rdev);

2471 2472 2473 2474 2475 2476 2477 2478 2479 2480 2481 2482 2483 2484 2485 2486 2487 2488 2489 2490 2491 2492 2493 2494 2495 2496 2497 2498 2499 2500 2501 2502 2503 2504 2505 2506
#define RADEON_MIN_MMIO_SIZE 0x10000

static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
				    bool always_indirect)
{
	/* The mmio size is 64kb at minimum. Allows the if to be optimized out. */
	if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
		return readl(((void __iomem *)rdev->rmmio) + reg);
	else {
		unsigned long flags;
		uint32_t ret;

		spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
		writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
		ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
		spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);

		return ret;
	}
}

static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
				bool always_indirect)
{
	if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
		writel(v, ((void __iomem *)rdev->rmmio) + reg);
	else {
		unsigned long flags;

		spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
		writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
		writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
		spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
	}
}

2507 2508
u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2509

2510 2511
u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
2512

2513 2514 2515
/*
 * Cast helper
 */
2516 2517 2518 2519 2520 2521 2522 2523 2524 2525 2526
extern const struct fence_ops radeon_fence_ops;

static inline struct radeon_fence *to_radeon_fence(struct fence *f)
{
	struct radeon_fence *__f = container_of(f, struct radeon_fence, base);

	if (__f->base.ops == &radeon_fence_ops)
		return __f;

	return NULL;
}
2527 2528 2529 2530

/*
 * Registers read & write functions.
 */
2531 2532 2533 2534
#define RREG8(reg) readb((rdev->rmmio) + (reg))
#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
#define RREG16(reg) readw((rdev->rmmio) + (reg))
#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
2535 2536 2537 2538 2539
#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
2540 2541 2542 2543 2544 2545
#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
2546 2547
#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
2548 2549
#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
2550 2551
#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
2552 2553
#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
2554 2555
#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
2556 2557 2558 2559
#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
2560 2561
#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
2562 2563
#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
2564 2565 2566 2567 2568 2569 2570
#define WREG32_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32(reg);			\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32(reg, tmp_);				\
	} while (0)
2571
#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2572
#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2573 2574 2575 2576 2577 2578 2579
#define WREG32_PLL_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32_PLL(reg);		\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32_PLL(reg, tmp_);				\
	} while (0)
2580
#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
2581 2582
#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
2583

2584 2585
#define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
#define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
2586

2587 2588 2589 2590 2591
/*
 * Indirect registers accessor
 */
static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
{
2592
	unsigned long flags;
2593 2594
	uint32_t r;

2595
	spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
2596 2597
	WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
	r = RREG32(RADEON_PCIE_DATA);
2598
	spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
2599 2600 2601 2602 2603
	return r;
}

static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
{
2604 2605 2606
	unsigned long flags;

	spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
2607 2608
	WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
	WREG32(RADEON_PCIE_DATA, (v));
2609
	spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
2610 2611
}

2612 2613
static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
{
2614
	unsigned long flags;
2615 2616
	u32 r;

2617
	spin_lock_irqsave(&rdev->smc_idx_lock, flags);
2618 2619
	WREG32(TN_SMC_IND_INDEX_0, (reg));
	r = RREG32(TN_SMC_IND_DATA_0);
2620
	spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
2621 2622 2623 2624 2625
	return r;
}

static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2626 2627 2628
	unsigned long flags;

	spin_lock_irqsave(&rdev->smc_idx_lock, flags);
2629 2630
	WREG32(TN_SMC_IND_INDEX_0, (reg));
	WREG32(TN_SMC_IND_DATA_0, (v));
2631
	spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
2632 2633
}

2634 2635
static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
{
2636
	unsigned long flags;
2637 2638
	u32 r;

2639
	spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
2640 2641
	WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
	r = RREG32(R600_RCU_DATA);
2642
	spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
2643 2644 2645 2646 2647
	return r;
}

static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2648 2649 2650
	unsigned long flags;

	spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
2651 2652
	WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
	WREG32(R600_RCU_DATA, (v));
2653
	spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
2654 2655
}

2656 2657
static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
{
2658
	unsigned long flags;
2659 2660
	u32 r;

2661
	spin_lock_irqsave(&rdev->cg_idx_lock, flags);
2662 2663
	WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
	r = RREG32(EVERGREEN_CG_IND_DATA);
2664
	spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
2665 2666 2667 2668 2669
	return r;
}

static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2670 2671 2672
	unsigned long flags;

	spin_lock_irqsave(&rdev->cg_idx_lock, flags);
2673 2674
	WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
	WREG32(EVERGREEN_CG_IND_DATA, (v));
2675
	spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
2676 2677
}

2678 2679
static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
{
2680
	unsigned long flags;
2681 2682
	u32 r;

2683
	spin_lock_irqsave(&rdev->pif_idx_lock, flags);
2684 2685
	WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
	r = RREG32(EVERGREEN_PIF_PHY0_DATA);
2686
	spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
2687 2688 2689 2690 2691
	return r;
}

static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2692 2693 2694
	unsigned long flags;

	spin_lock_irqsave(&rdev->pif_idx_lock, flags);
2695 2696
	WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
	WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
2697
	spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
2698 2699 2700 2701
}

static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
{
2702
	unsigned long flags;
2703 2704
	u32 r;

2705
	spin_lock_irqsave(&rdev->pif_idx_lock, flags);
2706 2707
	WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
	r = RREG32(EVERGREEN_PIF_PHY1_DATA);
2708
	spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
2709 2710 2711 2712 2713
	return r;
}

static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2714 2715 2716
	unsigned long flags;

	spin_lock_irqsave(&rdev->pif_idx_lock, flags);
2717 2718
	WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
	WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
2719
	spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
2720 2721
}

2722 2723
static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
{
2724
	unsigned long flags;
2725 2726
	u32 r;

2727
	spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
2728 2729
	WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
	r = RREG32(R600_UVD_CTX_DATA);
2730
	spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
2731 2732 2733 2734 2735
	return r;
}

static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2736 2737 2738
	unsigned long flags;

	spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
2739 2740
	WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
	WREG32(R600_UVD_CTX_DATA, (v));
2741
	spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
2742 2743
}

2744 2745 2746

static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
{
2747
	unsigned long flags;
2748 2749
	u32 r;

2750
	spin_lock_irqsave(&rdev->didt_idx_lock, flags);
2751 2752
	WREG32(CIK_DIDT_IND_INDEX, (reg));
	r = RREG32(CIK_DIDT_IND_DATA);
2753
	spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
2754 2755 2756 2757 2758
	return r;
}

static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2759 2760 2761
	unsigned long flags;

	spin_lock_irqsave(&rdev->didt_idx_lock, flags);
2762 2763
	WREG32(CIK_DIDT_IND_INDEX, (reg));
	WREG32(CIK_DIDT_IND_DATA, (v));
2764
	spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
2765 2766
}

2767 2768 2769 2770 2771 2772
void r100_pll_errata_after_index(struct radeon_device *rdev);


/*
 * ASICs helpers.
 */
2773 2774
#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
			    (rdev->pdev->device == 0x5969))
2775 2776 2777 2778 2779 2780 2781 2782 2783 2784 2785 2786 2787 2788 2789 2790
#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
		(rdev->family == CHIP_RV200) || \
		(rdev->family == CHIP_RS100) || \
		(rdev->family == CHIP_RS200) || \
		(rdev->family == CHIP_RV250) || \
		(rdev->family == CHIP_RV280) || \
		(rdev->family == CHIP_RS300))
#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300)  ||	\
		(rdev->family == CHIP_RV350) ||			\
		(rdev->family == CHIP_R350)  ||			\
		(rdev->family == CHIP_RV380) ||			\
		(rdev->family == CHIP_R420)  ||			\
		(rdev->family == CHIP_R423)  ||			\
		(rdev->family == CHIP_RV410) ||			\
		(rdev->family == CHIP_RS400) ||			\
		(rdev->family == CHIP_RS480))
2791 2792 2793 2794 2795 2796 2797 2798
#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
		(rdev->ddev->pdev->device == 0x9443) || \
		(rdev->ddev->pdev->device == 0x944B) || \
		(rdev->ddev->pdev->device == 0x9506) || \
		(rdev->ddev->pdev->device == 0x9509) || \
		(rdev->ddev->pdev->device == 0x950F) || \
		(rdev->ddev->pdev->device == 0x689C) || \
		(rdev->ddev->pdev->device == 0x689D))
2799
#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
2800 2801 2802 2803
#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600)  ||	\
			    (rdev->family == CHIP_RS690)  ||	\
			    (rdev->family == CHIP_RS740)  ||	\
			    (rdev->family >= CHIP_R600))
2804 2805
#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
2806
#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
2807 2808
#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
			     (rdev->flags & RADEON_IS_IGP))
2809
#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
2810 2811 2812
#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
			     (rdev->flags & RADEON_IS_IGP))
A
Alex Deucher 已提交
2813
#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
2814
#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
2815
#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
2816 2817
#define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
#define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
2818 2819
#define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI) || \
			     (rdev->family == CHIP_MULLINS))
2820

2821 2822 2823 2824 2825 2826 2827 2828 2829
#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
			      (rdev->ddev->pdev->device == 0x6850) || \
			      (rdev->ddev->pdev->device == 0x6858) || \
			      (rdev->ddev->pdev->device == 0x6859) || \
			      (rdev->ddev->pdev->device == 0x6840) || \
			      (rdev->ddev->pdev->device == 0x6841) || \
			      (rdev->ddev->pdev->device == 0x6842) || \
			      (rdev->ddev->pdev->device == 0x6843))

2830 2831 2832 2833 2834 2835 2836 2837 2838 2839 2840 2841 2842 2843 2844 2845
/*
 * BIOS helpers.
 */
#define RBIOS8(i) (rdev->bios[i])
#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))

int radeon_combios_init(struct radeon_device *rdev);
void radeon_combios_fini(struct radeon_device *rdev);
int radeon_atombios_init(struct radeon_device *rdev);
void radeon_atombios_fini(struct radeon_device *rdev);


/*
 * RING helpers.
 */
D
David Herrmann 已提交
2846 2847 2848 2849 2850 2851 2852 2853 2854

/**
 * radeon_ring_write - write a value to the ring
 *
 * @ring: radeon_ring structure holding ring information
 * @v: dword (dw) value to write
 *
 * Write a value to the requested ring buffer (all asics).
 */
2855
static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
2856
{
D
David Herrmann 已提交
2857 2858 2859
	if (ring->count_dw <= 0)
		DRM_ERROR("radeon: writing more dwords to the ring than expected!\n");

2860 2861 2862 2863
	ring->ring[ring->wptr++] = v;
	ring->wptr &= ring->ptr_mask;
	ring->count_dw--;
	ring->ring_free_dw--;
2864 2865 2866 2867 2868
}

/*
 * ASICs macro.
 */
2869
#define radeon_init(rdev) (rdev)->asic->init((rdev))
2870 2871 2872
#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
2873
#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
2874
#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
2875
#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
2876
#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2877 2878
#define radeon_gart_get_page_entry(a, f) (rdev)->asic->gart.get_page_entry((a), (f))
#define radeon_gart_set_page(rdev, i, e) (rdev)->asic->gart.set_page((rdev), (i), (e))
2879 2880
#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
2881 2882 2883 2884
#define radeon_asic_vm_copy_pages(rdev, ib, pe, src, count) ((rdev)->asic->vm.copy_pages((rdev), (ib), (pe), (src), (count)))
#define radeon_asic_vm_write_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.write_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
#define radeon_asic_vm_set_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
#define radeon_asic_vm_pad_ib(rdev, ib) ((rdev)->asic->vm.pad_ib((ib)))
2885 2886 2887 2888 2889 2890
#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
2891
#define radeon_ring_vm_flush(rdev, r, vm_id, pd_addr) (rdev)->asic->ring[(r)->idx]->vm_flush((rdev), (r), (vm_id), (pd_addr))
2892 2893 2894
#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
2895 2896
#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
2897
#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
2898
#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
2899
#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
2900 2901
#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
2902 2903
#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
2904 2905 2906
#define radeon_copy_blit(rdev, s, d, np, resv) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (resv))
#define radeon_copy_dma(rdev, s, d, np, resv) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (resv))
#define radeon_copy(rdev, s, d, np, resv) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (resv))
2907 2908 2909
#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
2910 2911 2912 2913 2914 2915 2916
#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
2917
#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
2918
#define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
2919
#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
2920 2921
#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
2922
#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
2923 2924 2925 2926
#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
2927
#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
2928 2929 2930 2931 2932
#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
2933
#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2934
#define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
2935 2936
#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
2937
#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
2938
#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
2939
#define radeon_get_allowed_info_register(rdev, r, v) (rdev)->asic->get_allowed_info_register((rdev), (r), (v))
2940 2941 2942
#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2943
#define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
2944
#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
2945
#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
2946
#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
2947
#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
2948 2949 2950 2951 2952
#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
2953
#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
2954
#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
2955
#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
2956
#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
2957
#define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
2958 2959
#define radeon_dpm_get_current_sclk(rdev) rdev->asic->dpm.get_current_sclk((rdev))
#define radeon_dpm_get_current_mclk(rdev) rdev->asic->dpm.get_current_mclk((rdev))
2960

2961
/* Common functions */
2962
/* AGP */
2963
extern int radeon_gpu_reset(struct radeon_device *rdev);
2964
extern void radeon_pci_config_reset(struct radeon_device *rdev);
2965
extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
2966
extern void radeon_agp_disable(struct radeon_device *rdev);
2967 2968
extern int radeon_modeset_init(struct radeon_device *rdev);
extern void radeon_modeset_fini(struct radeon_device *rdev);
2969
extern bool radeon_card_posted(struct radeon_device *rdev);
2970
extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
2971
extern void radeon_update_display_priority(struct radeon_device *rdev);
2972
extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
2973
extern void radeon_scratch_init(struct radeon_device *rdev);
2974 2975 2976
extern void radeon_wb_fini(struct radeon_device *rdev);
extern int radeon_wb_init(struct radeon_device *rdev);
extern void radeon_wb_disable(struct radeon_device *rdev);
2977 2978
extern void radeon_surface_init(struct radeon_device *rdev);
extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
2979
extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
2980
extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
2981
extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
2982
extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
2983 2984 2985 2986
extern int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
				     uint32_t flags);
extern bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm);
extern bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm);
2987 2988
extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
2989 2990
extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2991
extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
2992 2993 2994
extern void radeon_program_register_sequence(struct radeon_device *rdev,
					     const u32 *registers,
					     const u32 array_size);
2995

2996 2997 2998 2999 3000
/*
 * vm
 */
int radeon_vm_manager_init(struct radeon_device *rdev);
void radeon_vm_manager_fini(struct radeon_device *rdev);
3001
int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
3002
void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
3003
struct radeon_bo_list *radeon_vm_get_bos(struct radeon_device *rdev,
3004 3005
					  struct radeon_vm *vm,
                                          struct list_head *head);
3006 3007
struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
				       struct radeon_vm *vm, int ring);
3008 3009
void radeon_vm_flush(struct radeon_device *rdev,
                     struct radeon_vm *vm,
3010
		     int ring, struct radeon_fence *fence);
3011 3012 3013
void radeon_vm_fence(struct radeon_device *rdev,
		     struct radeon_vm *vm,
		     struct radeon_fence *fence);
3014
uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
3015 3016
int radeon_vm_update_page_directory(struct radeon_device *rdev,
				    struct radeon_vm *vm);
3017 3018
int radeon_vm_clear_freed(struct radeon_device *rdev,
			  struct radeon_vm *vm);
3019 3020
int radeon_vm_clear_invalids(struct radeon_device *rdev,
			     struct radeon_vm *vm);
3021
int radeon_vm_bo_update(struct radeon_device *rdev,
3022
			struct radeon_bo_va *bo_va,
3023
			struct ttm_mem_reg *mem);
3024 3025
void radeon_vm_bo_invalidate(struct radeon_device *rdev,
			     struct radeon_bo *bo);
3026 3027
struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
				       struct radeon_bo *bo);
3028 3029 3030 3031 3032 3033 3034
struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
				      struct radeon_vm *vm,
				      struct radeon_bo *bo);
int radeon_vm_bo_set_addr(struct radeon_device *rdev,
			  struct radeon_bo_va *bo_va,
			  uint64_t offset,
			  uint32_t flags);
3035 3036
void radeon_vm_bo_rmv(struct radeon_device *rdev,
		      struct radeon_bo_va *bo_va);
3037

3038 3039
/* audio */
void r600_audio_update_hdmi(struct work_struct *work);
3040 3041
struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
3042 3043
void r600_audio_enable(struct radeon_device *rdev,
		       struct r600_audio_pin *pin,
3044
		       u8 enable_mask);
3045 3046
void dce6_audio_enable(struct radeon_device *rdev,
		       struct r600_audio_pin *pin,
3047
		       u8 enable_mask);
3048

3049 3050 3051 3052 3053 3054
/*
 * R600 vram scratch functions
 */
int r600_vram_scratch_init(struct radeon_device *rdev);
void r600_vram_scratch_fini(struct radeon_device *rdev);

3055 3056 3057 3058 3059 3060 3061 3062 3063 3064
/*
 * r600 cs checking helper
 */
unsigned r600_mip_minify(unsigned size, unsigned level);
bool r600_fmt_is_valid_color(u32 format);
bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
int r600_fmt_get_blocksize(u32 format);
int r600_fmt_get_nblocksx(u32 format, u32 w);
int r600_fmt_get_nblocksy(u32 format, u32 h);

3065 3066 3067
/*
 * r600 functions used by radeon_encoder.c
 */
3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081
struct radeon_hdmi_acr {
	u32 clock;

	int n_32khz;
	int cts_32khz;

	int n_44_1khz;
	int cts_44_1khz;

	int n_48khz;
	int cts_48khz;

};

3082 3083
extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);

3084 3085 3086 3087 3088
extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
				     u32 tiling_pipe_num,
				     u32 max_rb_num,
				     u32 total_max_rb_num,
				     u32 enabled_rb_mask);
3089

3090 3091 3092 3093
/*
 * evergreen functions used by radeon_encoder.c
 */

3094
extern int ni_init_microcode(struct radeon_device *rdev);
3095
extern int ni_mc_load_microcode(struct radeon_device *rdev);
3096

3097 3098 3099 3100
/* radeon_acpi.c */
#if defined(CONFIG_ACPI)
extern int radeon_acpi_init(struct radeon_device *rdev);
extern void radeon_acpi_fini(struct radeon_device *rdev);
3101 3102
extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
3103
						u8 perf_req, bool advertise);
3104
extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
3105 3106 3107 3108
#else
static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
#endif
3109

3110 3111 3112
int radeon_cs_packet_parse(struct radeon_cs_parser *p,
			   struct radeon_cs_packet *pkt,
			   unsigned idx);
3113
bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
3114 3115
void radeon_cs_dump_packet(struct radeon_cs_parser *p,
			   struct radeon_cs_packet *pkt);
3116
int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
3117
				struct radeon_bo_list **cs_reloc,
3118
				int nomm);
3119 3120 3121
int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
			       uint32_t *vline_start_end,
			       uint32_t *vline_status);
3122

3123 3124
#include "radeon_object.h"

3125
#endif