radeon.h 94.0 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __RADEON_H__
#define __RADEON_H__

/* TODO: Here are things that needs to be done :
 *	- surface allocator & initializer : (bit like scratch reg) should
 *	  initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
 *	  related to surface
 *	- WB : write back stuff (do it bit like scratch reg things)
 *	- Vblank : look at Jesse's rework and what we should do
 *	- r600/r700: gart & cp
 *	- cs : clean cs ioctl use bitmap & things like that.
 *	- power management stuff
 *	- Barrier in gart code
 *	- Unmappabled vram ?
 *	- TESTING, TESTING, TESTING
 */

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/* Initialization path:
 *  We expect that acceleration initialization might fail for various
 *  reasons even thought we work hard to make it works on most
 *  configurations. In order to still have a working userspace in such
 *  situation the init path must succeed up to the memory controller
 *  initialization point. Failure before this point are considered as
 *  fatal error. Here is the init callchain :
 *      radeon_device_init  perform common structure, mutex initialization
 *      asic_init           setup the GPU memory layout and perform all
 *                          one time initialization (failure in this
 *                          function are considered fatal)
 *      asic_startup        setup the GPU acceleration, in order to
 *                          follow guideline the first thing this
 *                          function should do is setting the GPU
 *                          memory controller (only MC setup failure
 *                          are considered as fatal)
 */

A
Arun Sharma 已提交
63
#include <linux/atomic.h>
64 65 66
#include <linux/wait.h>
#include <linux/list.h>
#include <linux/kref.h>
67
#include <linux/interval_tree.h>
68

69 70 71 72
#include <ttm/ttm_bo_api.h>
#include <ttm/ttm_bo_driver.h>
#include <ttm/ttm_placement.h>
#include <ttm/ttm_module.h>
73
#include <ttm/ttm_execbuf_util.h>
74

75
#include "radeon_family.h"
76 77 78 79 80 81 82 83 84 85 86 87 88 89
#include "radeon_mode.h"
#include "radeon_reg.h"

/*
 * Modules parameters.
 */
extern int radeon_no_wb;
extern int radeon_modeset;
extern int radeon_dynclks;
extern int radeon_r4xx_atom;
extern int radeon_agpmode;
extern int radeon_vram_limit;
extern int radeon_gart_size;
extern int radeon_benchmarking;
90
extern int radeon_testing;
91
extern int radeon_connector_table;
92
extern int radeon_tv;
93
extern int radeon_audio;
94
extern int radeon_disp_priority;
95
extern int radeon_hw_i2c;
96
extern int radeon_pcie_gen2;
97
extern int radeon_msi;
98
extern int radeon_lockup_timeout;
99
extern int radeon_fastfb;
100
extern int radeon_dpm;
101
extern int radeon_aspm;
102
extern int radeon_runtime_pm;
103
extern int radeon_hard_reset;
104
extern int radeon_vm_size;
105
extern int radeon_vm_block_size;
106
extern int radeon_deep_color;
107
extern int radeon_use_pflipirq;
108 109 110 111 112

/*
 * Copy from radeon_drv.h so we don't have to include both and have conflicting
 * symbol;
 */
113 114
#define RADEON_MAX_USEC_TIMEOUT			100000	/* 100 ms */
#define RADEON_FENCE_JIFFIES_TIMEOUT		(HZ / 2)
115
/* RADEON_IB_POOL_SIZE must be a power of 2 */
116 117 118 119
#define RADEON_IB_POOL_SIZE			16
#define RADEON_DEBUGFS_MAX_COMPONENTS		32
#define RADEONFB_CONN_LIMIT			4
#define RADEON_BIOS_NUM_SCRATCH			8
120

121 122
/* fence seq are set to this number when signaled */
#define RADEON_FENCE_SIGNALED_SEQ		0LL
123 124 125

/* internal ring indices */
/* r1xx+ has gfx CP ring */
126
#define RADEON_RING_TYPE_GFX_INDEX		0
127 128

/* cayman has 2 compute CP rings */
129 130
#define CAYMAN_RING_TYPE_CP1_INDEX		1
#define CAYMAN_RING_TYPE_CP2_INDEX		2
131

132 133
/* R600+ has an async dma ring */
#define R600_RING_TYPE_DMA_INDEX		3
134 135
/* cayman add a second async dma ring */
#define CAYMAN_RING_TYPE_DMA1_INDEX		4
136

C
Christian König 已提交
137
/* R600+ */
138 139 140 141 142 143 144 145
#define R600_RING_TYPE_UVD_INDEX		5

/* TN+ */
#define TN_RING_TYPE_VCE1_INDEX			6
#define TN_RING_TYPE_VCE2_INDEX			7

/* max number of rings */
#define RADEON_NUM_RINGS			8
C
Christian König 已提交
146

147 148
/* number of hw syncs before falling back on blocking */
#define RADEON_NUM_SYNCS			4
C
Christian König 已提交
149

150 151 152
/* number of hw syncs before falling back on blocking */
#define RADEON_NUM_SYNCS			4

153
/* hardcode those limit for now */
154
#define RADEON_VA_IB_OFFSET			(1 << 20)
155 156
#define RADEON_VA_RESERVED_SIZE			(8 << 20)
#define RADEON_IB_VM_MAX_SIZE			(64 << 10)
157

158 159 160
/* hard reset data */
#define RADEON_ASIC_RESET_DATA                  0x39d5e86b

A
Alex Deucher 已提交
161 162 163 164
/* reset flags */
#define RADEON_RESET_GFX			(1 << 0)
#define RADEON_RESET_COMPUTE			(1 << 1)
#define RADEON_RESET_DMA			(1 << 2)
165 166 167 168 169 170 171 172 173
#define RADEON_RESET_CP				(1 << 3)
#define RADEON_RESET_GRBM			(1 << 4)
#define RADEON_RESET_DMA1			(1 << 5)
#define RADEON_RESET_RLC			(1 << 6)
#define RADEON_RESET_SEM			(1 << 7)
#define RADEON_RESET_IH				(1 << 8)
#define RADEON_RESET_VMC			(1 << 9)
#define RADEON_RESET_MC				(1 << 10)
#define RADEON_RESET_DISPLAY			(1 << 11)
A
Alex Deucher 已提交
174

175 176 177 178 179 180 181
/* CG block flags */
#define RADEON_CG_BLOCK_GFX			(1 << 0)
#define RADEON_CG_BLOCK_MC			(1 << 1)
#define RADEON_CG_BLOCK_SDMA			(1 << 2)
#define RADEON_CG_BLOCK_UVD			(1 << 3)
#define RADEON_CG_BLOCK_VCE			(1 << 4)
#define RADEON_CG_BLOCK_HDP			(1 << 5)
182
#define RADEON_CG_BLOCK_BIF			(1 << 6)
183

A
Alex Deucher 已提交
184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203
/* CG flags */
#define RADEON_CG_SUPPORT_GFX_MGCG		(1 << 0)
#define RADEON_CG_SUPPORT_GFX_MGLS		(1 << 1)
#define RADEON_CG_SUPPORT_GFX_CGCG		(1 << 2)
#define RADEON_CG_SUPPORT_GFX_CGLS		(1 << 3)
#define RADEON_CG_SUPPORT_GFX_CGTS		(1 << 4)
#define RADEON_CG_SUPPORT_GFX_CGTS_LS		(1 << 5)
#define RADEON_CG_SUPPORT_GFX_CP_LS		(1 << 6)
#define RADEON_CG_SUPPORT_GFX_RLC_LS		(1 << 7)
#define RADEON_CG_SUPPORT_MC_LS			(1 << 8)
#define RADEON_CG_SUPPORT_MC_MGCG		(1 << 9)
#define RADEON_CG_SUPPORT_SDMA_LS		(1 << 10)
#define RADEON_CG_SUPPORT_SDMA_MGCG		(1 << 11)
#define RADEON_CG_SUPPORT_BIF_LS		(1 << 12)
#define RADEON_CG_SUPPORT_UVD_MGCG		(1 << 13)
#define RADEON_CG_SUPPORT_VCE_MGCG		(1 << 14)
#define RADEON_CG_SUPPORT_HDP_LS		(1 << 15)
#define RADEON_CG_SUPPORT_HDP_MGCG		(1 << 16)

/* PG flags */
A
Alex Deucher 已提交
204
#define RADEON_PG_SUPPORT_GFX_PG		(1 << 0)
A
Alex Deucher 已提交
205 206 207 208 209 210 211 212 213 214 215
#define RADEON_PG_SUPPORT_GFX_SMG		(1 << 1)
#define RADEON_PG_SUPPORT_GFX_DMG		(1 << 2)
#define RADEON_PG_SUPPORT_UVD			(1 << 3)
#define RADEON_PG_SUPPORT_VCE			(1 << 4)
#define RADEON_PG_SUPPORT_CP			(1 << 5)
#define RADEON_PG_SUPPORT_GDS			(1 << 6)
#define RADEON_PG_SUPPORT_RLC_SMU_HS		(1 << 7)
#define RADEON_PG_SUPPORT_SDMA			(1 << 8)
#define RADEON_PG_SUPPORT_ACP			(1 << 9)
#define RADEON_PG_SUPPORT_SAMU			(1 << 10)

216 217 218 219 220 221 222
/* max cursor sizes (in pixels) */
#define CURSOR_WIDTH 64
#define CURSOR_HEIGHT 64

#define CIK_CURSOR_WIDTH 128
#define CIK_CURSOR_HEIGHT 128

223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241
/*
 * Errata workarounds.
 */
enum radeon_pll_errata {
	CHIP_ERRATA_R300_CG             = 0x00000001,
	CHIP_ERRATA_PLL_DUMMYREADS      = 0x00000002,
	CHIP_ERRATA_PLL_DELAY           = 0x00000004
};


struct radeon_device;


/*
 * BIOS.
 */
bool radeon_get_bios(struct radeon_device *rdev);

/*
242
 * Dummy page
243
 */
244 245 246 247 248 249 250
struct radeon_dummy_page {
	struct page	*page;
	dma_addr_t	addr;
};
int radeon_dummy_page_init(struct radeon_device *rdev);
void radeon_dummy_page_fini(struct radeon_device *rdev);

251

252 253 254
/*
 * Clocks
 */
255 256 257
struct radeon_clock {
	struct radeon_pll p1pll;
	struct radeon_pll p2pll;
258
	struct radeon_pll dcpll;
259 260 261 262 263
	struct radeon_pll spll;
	struct radeon_pll mpll;
	/* 10 Khz units */
	uint32_t default_mclk;
	uint32_t default_sclk;
264
	uint32_t default_dispclk;
265
	uint32_t current_dispclk;
266
	uint32_t dp_extclk;
267
	uint32_t max_pixel_clock;
268 269
};

270 271 272 273
/*
 * Power management
 */
int radeon_pm_init(struct radeon_device *rdev);
274
int radeon_pm_late_init(struct radeon_device *rdev);
275
void radeon_pm_fini(struct radeon_device *rdev);
276
void radeon_pm_compute_clocks(struct radeon_device *rdev);
277 278
void radeon_pm_suspend(struct radeon_device *rdev);
void radeon_pm_resume(struct radeon_device *rdev);
279 280
void radeon_combios_get_power_modes(struct radeon_device *rdev);
void radeon_atombios_get_power_modes(struct radeon_device *rdev);
281 282 283 284 285
int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
				   u8 clock_type,
				   u32 clock,
				   bool strobe_mode,
				   struct atom_clock_dividers *dividers);
286 287 288 289
int radeon_atom_get_memory_pll_dividers(struct radeon_device *rdev,
					u32 clock,
					bool strobe_mode,
					struct atom_mpll_param *mpll_param);
290
void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
291 292 293 294 295 296 297
int radeon_atom_get_voltage_gpio_settings(struct radeon_device *rdev,
					  u16 voltage_level, u8 voltage_type,
					  u32 *gpio_value, u32 *gpio_mask);
void radeon_atom_set_engine_dram_timings(struct radeon_device *rdev,
					 u32 eng_clock, u32 mem_clock);
int radeon_atom_get_voltage_step(struct radeon_device *rdev,
				 u8 voltage_type, u16 *voltage_step);
298 299
int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
			     u16 voltage_id, u16 *voltage);
300 301 302
int radeon_atom_get_leakage_vddc_based_on_leakage_idx(struct radeon_device *rdev,
						      u16 *voltage,
						      u16 leakage_idx);
303 304 305 306 307 308
int radeon_atom_get_leakage_id_from_vbios(struct radeon_device *rdev,
					  u16 *leakage_id);
int radeon_atom_get_leakage_vddc_based_on_leakage_params(struct radeon_device *rdev,
							 u16 *vddc, u16 *vddci,
							 u16 virtual_voltage_id,
							 u16 vbios_voltage_id);
309 310 311
int radeon_atom_get_voltage_evv(struct radeon_device *rdev,
				u16 virtual_voltage_id,
				u16 *voltage);
312 313 314 315 316 317 318 319 320
int radeon_atom_round_to_true_voltage(struct radeon_device *rdev,
				      u8 voltage_type,
				      u16 nominal_voltage,
				      u16 *true_voltage);
int radeon_atom_get_min_voltage(struct radeon_device *rdev,
				u8 voltage_type, u16 *min_voltage);
int radeon_atom_get_max_voltage(struct radeon_device *rdev,
				u8 voltage_type, u16 *max_voltage);
int radeon_atom_get_voltage_table(struct radeon_device *rdev,
321
				  u8 voltage_type, u8 voltage_mode,
322
				  struct atom_voltage_table *voltage_table);
323 324
bool radeon_atom_is_voltage_gpio(struct radeon_device *rdev,
				 u8 voltage_type, u8 voltage_mode);
325 326 327
int radeon_atom_get_svi2_info(struct radeon_device *rdev,
			      u8 voltage_type,
			      u8 *svd_gpio_id, u8 *svc_gpio_id);
328 329 330 331 332 333 334 335 336 337 338 339 340 341
void radeon_atom_update_memory_dll(struct radeon_device *rdev,
				   u32 mem_clock);
void radeon_atom_set_ac_timing(struct radeon_device *rdev,
			       u32 mem_clock);
int radeon_atom_init_mc_reg_table(struct radeon_device *rdev,
				  u8 module_index,
				  struct atom_mc_reg_table *reg_table);
int radeon_atom_get_memory_info(struct radeon_device *rdev,
				u8 module_index, struct atom_memory_info *mem_info);
int radeon_atom_get_mclk_range_table(struct radeon_device *rdev,
				     bool gddr5, u8 module_index,
				     struct atom_memory_clock_range_table *mclk_range_table);
int radeon_atom_get_max_vddc(struct radeon_device *rdev, u8 voltage_type,
			     u16 voltage_id, u16 *voltage);
342
void rs690_pm_info(struct radeon_device *rdev);
343 344 345
extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
				    unsigned *bankh, unsigned *mtaspect,
				    unsigned *tile_split);
346

347 348 349 350 351
/*
 * Fences.
 */
struct radeon_fence_driver {
	uint32_t			scratch_reg;
352 353
	uint64_t			gpu_addr;
	volatile uint32_t		*cpu_addr;
354 355
	/* sync_seq is protected by ring emission lock */
	uint64_t			sync_seq[RADEON_NUM_RINGS];
356
	atomic64_t			last_seq;
357
	bool				initialized;
358 359 360 361 362 363
};

struct radeon_fence {
	struct radeon_device		*rdev;
	struct kref			kref;
	/* protected by radeon_fence.lock */
364
	uint64_t			seq;
365
	/* RB, DMA, etc. */
366
	unsigned			ring;
367 368
};

369 370
int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
int radeon_fence_driver_init(struct radeon_device *rdev);
371
void radeon_fence_driver_fini(struct radeon_device *rdev);
372
void radeon_fence_driver_force_completion(struct radeon_device *rdev);
373
int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
374
void radeon_fence_process(struct radeon_device *rdev, int ring);
375 376
bool radeon_fence_signaled(struct radeon_fence *fence);
int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
377 378
int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
int radeon_fence_wait_empty(struct radeon_device *rdev, int ring);
379 380 381
int radeon_fence_wait_any(struct radeon_device *rdev,
			  struct radeon_fence **fences,
			  bool intr);
382 383
struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
void radeon_fence_unref(struct radeon_fence **fence);
384
unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
385 386 387 388 389 390 391 392 393 394 395 396 397 398 399 400 401 402 403 404 405
bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
						      struct radeon_fence *b)
{
	if (!a) {
		return b;
	}

	if (!b) {
		return a;
	}

	BUG_ON(a->ring != b->ring);

	if (a->seq > b->seq) {
		return a;
	} else {
		return b;
	}
}
406

407 408 409 410 411 412 413 414 415 416 417 418 419 420 421 422
static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
					   struct radeon_fence *b)
{
	if (!a) {
		return false;
	}

	if (!b) {
		return true;
	}

	BUG_ON(a->ring != b->ring);

	return a->seq < b->seq;
}

423 424 425 426
/*
 * Tiling registers
 */
struct radeon_surface_reg {
427
	struct radeon_bo *bo;
428 429 430
};

#define RADEON_GEM_MAX_SURFACES 8
431 432

/*
433
 * TTM.
434
 */
435 436
struct radeon_mman {
	struct ttm_bo_global_ref        bo_global_ref;
437
	struct drm_global_reference	mem_global_ref;
438
	struct ttm_bo_device		bdev;
439 440
	bool				mem_global_referenced;
	bool				initialized;
441 442 443

#if defined(CONFIG_DEBUG_FS)
	struct dentry			*vram;
444
	struct dentry			*gtt;
445
#endif
446 447
};

448 449
/* bo virtual address in a specific vm */
struct radeon_bo_va {
450
	/* protected by bo being reserved */
451 452
	struct list_head		bo_list;
	uint32_t			flags;
453
	uint64_t			addr;
454 455 456
	unsigned			ref_count;

	/* protected by vm mutex */
457
	struct interval_tree_node	it;
458
	struct list_head		vm_status;
459 460 461 462

	/* constant after initialization */
	struct radeon_vm		*vm;
	struct radeon_bo		*bo;
463 464
};

465 466 467 468
struct radeon_bo {
	/* Protected by gem.mutex */
	struct list_head		list;
	/* Protected by tbo.reserved */
469
	u32				initial_domain;
470 471
	u32				placements[3];
	struct ttm_placement		placement;
472 473
	struct ttm_buffer_object	tbo;
	struct ttm_bo_kmap_obj		kmap;
474
	u32				flags;
475 476 477 478 479
	unsigned			pin_count;
	void				*kptr;
	u32				tiling_flags;
	u32				pitch;
	int				surface_reg;
480 481 482 483
	/* list of all virtual address to which this bo
	 * is associated to
	 */
	struct list_head		va;
484 485
	/* Constant after initialization */
	struct radeon_device		*rdev;
486
	struct drm_gem_object		gem_base;
487

J
Jerome Glisse 已提交
488 489
	struct ttm_bo_kmap_obj		dma_buf_vmap;
	pid_t				pid;
490
};
491
#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
492

J
Jerome Glisse 已提交
493 494
int radeon_gem_debugfs_init(struct radeon_device *rdev);

495 496 497 498 499 500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
/* sub-allocation manager, it has to be protected by another lock.
 * By conception this is an helper for other part of the driver
 * like the indirect buffer or semaphore, which both have their
 * locking.
 *
 * Principe is simple, we keep a list of sub allocation in offset
 * order (first entry has offset == 0, last entry has the highest
 * offset).
 *
 * When allocating new object we first check if there is room at
 * the end total_size - (last_object_offset + last_object_size) >=
 * alloc_size. If so we allocate new object there.
 *
 * When there is not enough room at the end, we start waiting for
 * each sub object until we reach object_offset+object_size >=
 * alloc_size, this object then become the sub object we return.
 *
 * Alignment can't be bigger than page size.
 *
 * Hole are not considered for allocation to keep things simple.
 * Assumption is that there won't be hole (all object on same
 * alignment).
 */
struct radeon_sa_manager {
519
	wait_queue_head_t	wq;
520
	struct radeon_bo	*bo;
521 522 523
	struct list_head	*hole;
	struct list_head	flist[RADEON_NUM_RINGS];
	struct list_head	olist;
524 525 526 527
	unsigned		size;
	uint64_t		gpu_addr;
	void			*cpu_ptr;
	uint32_t		domain;
528
	uint32_t		align;
529 530 531 532 533 534
};

struct radeon_sa_bo;

/* sub-allocation buffer */
struct radeon_sa_bo {
535 536
	struct list_head		olist;
	struct list_head		flist;
537
	struct radeon_sa_manager	*manager;
538 539
	unsigned			soffset;
	unsigned			eoffset;
540
	struct radeon_fence		*fence;
541 542
};

543 544 545 546
/*
 * GEM objects.
 */
struct radeon_gem {
547
	struct mutex		mutex;
548 549 550 551 552
	struct list_head	objects;
};

int radeon_gem_init(struct radeon_device *rdev);
void radeon_gem_fini(struct radeon_device *rdev);
553
int radeon_gem_object_create(struct radeon_device *rdev, unsigned long size,
554
				int alignment, int initial_domain,
555
				u32 flags, bool kernel,
556
				struct drm_gem_object **obj);
557

558 559 560 561 562 563
int radeon_mode_dumb_create(struct drm_file *file_priv,
			    struct drm_device *dev,
			    struct drm_mode_create_dumb *args);
int radeon_mode_dumb_mmap(struct drm_file *filp,
			  struct drm_device *dev,
			  uint32_t handle, uint64_t *offset_p);
564

565 566 567 568
/*
 * Semaphores.
 */
struct radeon_semaphore {
569 570
	struct radeon_sa_bo		*sa_bo;
	signed				waiters;
571
	uint64_t			gpu_addr;
572
	struct radeon_fence		*sync_to[RADEON_NUM_RINGS];
573 574 575 576
};

int radeon_semaphore_create(struct radeon_device *rdev,
			    struct radeon_semaphore **semaphore);
577
bool radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
578
				  struct radeon_semaphore *semaphore);
579
bool radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
580
				struct radeon_semaphore *semaphore);
581 582
void radeon_semaphore_sync_to(struct radeon_semaphore *semaphore,
			      struct radeon_fence *fence);
583 584
int radeon_semaphore_sync_rings(struct radeon_device *rdev,
				struct radeon_semaphore *semaphore,
585
				int waiting_ring);
586
void radeon_semaphore_free(struct radeon_device *rdev,
587
			   struct radeon_semaphore **semaphore,
588
			   struct radeon_fence *fence);
589

590 591 592 593 594
/*
 * GART structures, functions & helpers
 */
struct radeon_mc;

595
#define RADEON_GPU_PAGE_SIZE 4096
596
#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
597
#define RADEON_GPU_PAGE_SHIFT 12
598
#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
599

600 601 602 603 604 605
#define RADEON_GART_PAGE_DUMMY  0
#define RADEON_GART_PAGE_VALID	(1 << 0)
#define RADEON_GART_PAGE_READ	(1 << 1)
#define RADEON_GART_PAGE_WRITE	(1 << 2)
#define RADEON_GART_PAGE_SNOOP	(1 << 3)

606 607
struct radeon_gart {
	dma_addr_t			table_addr;
608 609
	struct radeon_bo		*robj;
	void				*ptr;
610 611 612 613 614 615 616 617 618 619 620 621
	unsigned			num_gpu_pages;
	unsigned			num_cpu_pages;
	unsigned			table_size;
	struct page			**pages;
	dma_addr_t			*pages_addr;
	bool				ready;
};

int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
void radeon_gart_table_ram_free(struct radeon_device *rdev);
int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
void radeon_gart_table_vram_free(struct radeon_device *rdev);
622 623
int radeon_gart_table_vram_pin(struct radeon_device *rdev);
void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
624 625 626 627 628
int radeon_gart_init(struct radeon_device *rdev);
void radeon_gart_fini(struct radeon_device *rdev);
void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
			int pages);
int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
629
		     int pages, struct page **pagelist,
630
		     dma_addr_t *dma_addr, uint32_t flags);
631 632 633 634 635 636 637 638 639


/*
 * GPU MC structures, functions & helpers
 */
struct radeon_mc {
	resource_size_t		aper_size;
	resource_size_t		aper_base;
	resource_size_t		agp_base;
640 641
	/* for some chips with <= 32MB we need to lie
	 * about vram size near mc fb location */
642
	u64			mc_vram_size;
643
	u64			visible_vram_size;
644 645 646 647 648
	u64			gtt_size;
	u64			gtt_start;
	u64			gtt_end;
	u64			vram_start;
	u64			vram_end;
649
	unsigned		vram_width;
650
	u64			real_vram_size;
651 652
	int			vram_mtrr;
	bool			vram_is_ddr;
653
	bool			igp_sideport_enabled;
654
	u64                     gtt_base_align;
655
	u64                     mc_mask;
656 657
};

658 659
bool radeon_combios_sideport_present(struct radeon_device *rdev);
bool radeon_atombios_sideport_present(struct radeon_device *rdev);
660 661 662 663 664 665

/*
 * GPU scratch registers structures, functions & helpers
 */
struct radeon_scratch {
	unsigned		num_reg;
666
	uint32_t                reg_base;
667 668 669 670 671 672 673
	bool			free[32];
	uint32_t		reg[32];
};

int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);

674 675 676
/*
 * GPU doorbell structures, functions & helpers
 */
677 678
#define RADEON_MAX_DOORBELLS 1024	/* Reserve at most 1024 doorbell slots for radeon-owned rings. */

679 680
struct radeon_doorbell {
	/* doorbell mmio */
681 682 683 684 685
	resource_size_t		base;
	resource_size_t		size;
	u32 __iomem		*ptr;
	u32			num_doorbells;	/* Number of doorbells actually reserved for radeon. */
	unsigned long		used[DIV_ROUND_UP(RADEON_MAX_DOORBELLS, BITS_PER_LONG)];
686 687 688 689
};

int radeon_doorbell_get(struct radeon_device *rdev, u32 *page);
void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell);
690 691 692 693

/*
 * IRQS.
 */
694

695 696 697 698 699
struct radeon_flip_work {
	struct work_struct		flip_work;
	struct work_struct		unpin_work;
	struct radeon_device		*rdev;
	int				crtc_id;
700
	uint64_t			base;
701
	struct drm_pending_vblank_event *event;
702 703
	struct radeon_bo		*old_rbo;
	struct radeon_fence		*fence;
704 705 706 707
};

struct r500_irq_stat_regs {
	u32 disp_int;
708
	u32 hdmi0_status;
709 710 711 712 713 714 715 716
};

struct r600_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 d1grph_int;
	u32 d2grph_int;
717 718
	u32 hdmi0_status;
	u32 hdmi1_status;
719 720 721 722 723 724 725 726 727 728 729 730 731 732 733
};

struct evergreen_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 disp_int_cont3;
	u32 disp_int_cont4;
	u32 disp_int_cont5;
	u32 d1grph_int;
	u32 d2grph_int;
	u32 d3grph_int;
	u32 d4grph_int;
	u32 d5grph_int;
	u32 d6grph_int;
734 735 736 737 738 739
	u32 afmt_status1;
	u32 afmt_status2;
	u32 afmt_status3;
	u32 afmt_status4;
	u32 afmt_status5;
	u32 afmt_status6;
740 741
};

742 743 744 745 746 747 748 749
struct cik_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 disp_int_cont3;
	u32 disp_int_cont4;
	u32 disp_int_cont5;
	u32 disp_int_cont6;
750 751 752 753 754 755
	u32 d1grph_int;
	u32 d2grph_int;
	u32 d3grph_int;
	u32 d4grph_int;
	u32 d5grph_int;
	u32 d6grph_int;
756 757
};

758 759 760 761
union radeon_irq_stat_regs {
	struct r500_irq_stat_regs r500;
	struct r600_irq_stat_regs r600;
	struct evergreen_irq_stat_regs evergreen;
762
	struct cik_irq_stat_regs cik;
763 764
};

765
struct radeon_irq {
766 767
	bool				installed;
	spinlock_t			lock;
768
	atomic_t			ring_int[RADEON_NUM_RINGS];
769
	bool				crtc_vblank_int[RADEON_MAX_CRTCS];
770
	atomic_t			pflip[RADEON_MAX_CRTCS];
771 772 773 774
	wait_queue_head_t		vblank_queue;
	bool				hpd[RADEON_MAX_HPD_PINS];
	bool				afmt[RADEON_MAX_AFMT_BLOCKS];
	union radeon_irq_stat_regs	stat_regs;
775
	bool				dpm_thermal;
776 777 778 779
};

int radeon_irq_kms_init(struct radeon_device *rdev);
void radeon_irq_kms_fini(struct radeon_device *rdev);
780 781
void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
782 783
void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
784 785 786 787
void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
788 789

/*
790
 * CP & rings.
791
 */
792

793
struct radeon_ib {
794 795 796 797
	struct radeon_sa_bo		*sa_bo;
	uint32_t			length_dw;
	uint64_t			gpu_addr;
	uint32_t			*ptr;
798
	int				ring;
799
	struct radeon_fence		*fence;
800
	struct radeon_vm		*vm;
801 802
	bool				is_const_ib;
	struct radeon_semaphore		*semaphore;
803 804
};

805
struct radeon_ring {
806
	struct radeon_bo	*ring_obj;
807
	volatile uint32_t	*ring;
808
	unsigned		rptr_offs;
809
	unsigned		rptr_save_reg;
810 811
	u64			next_rptr_gpu_addr;
	volatile u32		*next_rptr_cpu_addr;
812 813 814 815 816
	unsigned		wptr;
	unsigned		wptr_old;
	unsigned		ring_size;
	unsigned		ring_free_dw;
	int			count_dw;
817 818
	atomic_t		last_rptr;
	atomic64_t		last_activity;
819 820 821 822
	uint64_t		gpu_addr;
	uint32_t		align_mask;
	uint32_t		ptr_mask;
	bool			ready;
823
	u32			nop;
824
	u32			idx;
825 826
	u64			last_semaphore_signal_addr;
	u64			last_semaphore_wait_addr;
827 828 829 830 831
	/* for CIK queues */
	u32 me;
	u32 pipe;
	u32 queue;
	struct radeon_bo	*mqd_obj;
832
	u32 doorbell_index;
833 834 835 836 837 838 839 840 841
	unsigned		wptr_offs;
};

struct radeon_mec {
	struct radeon_bo	*hpd_eop_obj;
	u64			hpd_eop_gpu_addr;
	u32 num_pipe;
	u32 num_mec;
	u32 num_queue;
842 843
};

844 845 846
/*
 * VM
 */
847

848
/* maximum number of VMIDs */
849 850
#define RADEON_NUM_VM	16

851
/* number of entries in page table */
852
#define RADEON_VM_PTE_COUNT (1 << radeon_vm_block_size)
853

854 855 856 857 858
/* PTBs (Page Table Blocks) need to be aligned to 32K */
#define RADEON_VM_PTB_ALIGN_SIZE   32768
#define RADEON_VM_PTB_ALIGN_MASK (RADEON_VM_PTB_ALIGN_SIZE - 1)
#define RADEON_VM_PTB_ALIGN(a) (((a) + RADEON_VM_PTB_ALIGN_MASK) & ~RADEON_VM_PTB_ALIGN_MASK)

859 860 861 862 863 864
#define R600_PTE_VALID		(1 << 0)
#define R600_PTE_SYSTEM		(1 << 1)
#define R600_PTE_SNOOPED	(1 << 2)
#define R600_PTE_READABLE	(1 << 5)
#define R600_PTE_WRITEABLE	(1 << 6)

865 866 867 868 869
/* PTE (Page Table Entry) fragment field for different page sizes */
#define R600_PTE_FRAG_4KB	(0 << 7)
#define R600_PTE_FRAG_64KB	(4 << 7)
#define R600_PTE_FRAG_256KB	(6 << 7)

870 871 872
/* flags needed to be set so we can copy directly from the GART table */
#define R600_PTE_GART_MASK	( R600_PTE_READABLE | R600_PTE_WRITEABLE | \
				  R600_PTE_SYSTEM | R600_PTE_VALID )
873

874 875 876 877 878
struct radeon_vm_pt {
	struct radeon_bo		*bo;
	uint64_t			addr;
};

879
struct radeon_vm {
880
	struct rb_root			va;
881
	unsigned			id;
882

883 884 885
	/* BOs moved, but not yet updated in the PT */
	struct list_head		invalidated;

886 887 888
	/* BOs freed, but not yet updated in the PT */
	struct list_head		freed;

889
	/* contains the page directory */
890
	struct radeon_bo		*page_directory;
891
	uint64_t			pd_gpu_addr;
892
	unsigned			max_pde_used;
893 894

	/* array of page tables, one for each page directory entry */
895
	struct radeon_vm_pt		*page_tables;
896

897 898
	struct radeon_bo_va		*ib_bo_va;

899 900 901
	struct mutex			mutex;
	/* last fence for cs using this vm */
	struct radeon_fence		*fence;
902 903
	/* last flush or NULL if we still need to flush */
	struct radeon_fence		*last_flush;
904 905
	/* last use of vmid */
	struct radeon_fence		*last_id_use;
906 907 908
};

struct radeon_vm_manager {
909
	struct radeon_fence		*active[RADEON_NUM_VM];
910 911 912 913 914
	uint32_t			max_pfn;
	/* number of VMIDs */
	unsigned			nvm;
	/* vram base address for page table entry  */
	u64				vram_base_offset;
915 916
	/* is vm enabled? */
	bool				enabled;
917 918 919 920 921 922 923 924 925
};

/*
 * file private structure
 */
struct radeon_fpriv {
	struct radeon_vm		vm;
};

926 927 928 929
/*
 * R6xx+ IH ring
 */
struct r600_ih {
930
	struct radeon_bo	*ring_obj;
931 932 933 934 935
	volatile uint32_t	*ring;
	unsigned		rptr;
	unsigned		ring_size;
	uint64_t		gpu_addr;
	uint32_t		ptr_mask;
936
	atomic_t		lock;
937 938 939
	bool                    enabled;
};

940
/*
941
 * RLC stuff
942
 */
943 944 945
#include "clearstate_defs.h"

struct radeon_rlc {
946 947 948
	/* for power gating */
	struct radeon_bo	*save_restore_obj;
	uint64_t		save_restore_gpu_addr;
949
	volatile uint32_t	*sr_ptr;
950
	const u32               *reg_list;
951
	u32                     reg_list_size;
952 953 954
	/* for clear state */
	struct radeon_bo	*clear_state_obj;
	uint64_t		clear_state_gpu_addr;
955
	volatile uint32_t	*cs_ptr;
956
	const struct cs_section_def   *cs_data;
957 958 959 960 961 962
	u32                     clear_state_size;
	/* for cp tables */
	struct radeon_bo	*cp_table_obj;
	uint64_t		cp_table_gpu_addr;
	volatile uint32_t	*cp_table_ptr;
	u32                     cp_table_size;
963 964
};

965
int radeon_ib_get(struct radeon_device *rdev, int ring,
966 967
		  struct radeon_ib *ib, struct radeon_vm *vm,
		  unsigned size);
968
void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
969 970
int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
		       struct radeon_ib *const_ib);
971 972
int radeon_ib_pool_init(struct radeon_device *rdev);
void radeon_ib_pool_fini(struct radeon_device *rdev);
973
int radeon_ib_ring_tests(struct radeon_device *rdev);
974
/* Ring access between begin & end cannot sleep */
975 976
bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
				      struct radeon_ring *ring);
977 978 979 980 981
void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
982
void radeon_ring_undo(struct radeon_ring *ring);
983 984
void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
985 986
void radeon_ring_lockup_update(struct radeon_device *rdev,
			       struct radeon_ring *ring);
987
bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
988 989 990 991
unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
			    uint32_t **data);
int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
			unsigned size, uint32_t *data);
992
int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
993
		     unsigned rptr_offs, u32 nop);
994
void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
995 996


997 998 999 1000 1001
/* r600 async dma */
void r600_dma_stop(struct radeon_device *rdev);
int r600_dma_resume(struct radeon_device *rdev);
void r600_dma_fini(struct radeon_device *rdev);

1002 1003 1004 1005
void cayman_dma_stop(struct radeon_device *rdev);
int cayman_dma_resume(struct radeon_device *rdev);
void cayman_dma_fini(struct radeon_device *rdev);

1006 1007 1008 1009 1010
/*
 * CS.
 */
struct radeon_cs_reloc {
	struct drm_gem_object		*gobj;
1011
	struct radeon_bo		*robj;
1012 1013
	struct ttm_validate_buffer	tv;
	uint64_t			gpu_offset;
1014 1015
	unsigned			prefered_domains;
	unsigned			allowed_domains;
1016
	uint32_t			tiling_flags;
1017 1018 1019 1020 1021 1022 1023
	uint32_t			handle;
};

struct radeon_cs_chunk {
	uint32_t		chunk_id;
	uint32_t		length_dw;
	uint32_t		*kdata;
1024
	void __user		*user_ptr;
1025 1026 1027
};

struct radeon_cs_parser {
1028
	struct device		*dev;
1029 1030 1031 1032 1033 1034 1035 1036 1037 1038 1039 1040
	struct radeon_device	*rdev;
	struct drm_file		*filp;
	/* chunks */
	unsigned		nchunks;
	struct radeon_cs_chunk	*chunks;
	uint64_t		*chunks_array;
	/* IB */
	unsigned		idx;
	/* relocations */
	unsigned		nrelocs;
	struct radeon_cs_reloc	*relocs;
	struct radeon_cs_reloc	**relocs_ptr;
1041
	struct radeon_cs_reloc	*vm_bos;
1042
	struct list_head	validated;
1043
	unsigned		dma_reloc_idx;
1044 1045 1046
	/* indices of various chunks */
	int			chunk_ib_idx;
	int			chunk_relocs_idx;
1047
	int			chunk_flags_idx;
1048
	int			chunk_const_ib_idx;
1049 1050
	struct radeon_ib	ib;
	struct radeon_ib	const_ib;
1051
	void			*track;
1052
	unsigned		family;
1053
	int			parser_error;
1054 1055 1056
	u32			cs_flags;
	u32			ring;
	s32			priority;
1057
	struct ww_acquire_ctx	ticket;
1058 1059
};

1060 1061 1062 1063 1064 1065 1066 1067 1068
static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
{
	struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];

	if (ibc->kdata)
		return ibc->kdata[idx];
	return p->ib.ptr[idx];
}

1069

1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083 1084 1085 1086 1087 1088 1089
struct radeon_cs_packet {
	unsigned	idx;
	unsigned	type;
	unsigned	reg;
	unsigned	opcode;
	int		count;
	unsigned	one_reg_wr;
};

typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
				      struct radeon_cs_packet *pkt,
				      unsigned idx, unsigned reg);
typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
				      struct radeon_cs_packet *pkt);


/*
 * AGP
 */
int radeon_agp_init(struct radeon_device *rdev);
1090
void radeon_agp_resume(struct radeon_device *rdev);
1091
void radeon_agp_suspend(struct radeon_device *rdev);
1092 1093 1094 1095 1096 1097 1098
void radeon_agp_fini(struct radeon_device *rdev);


/*
 * Writeback
 */
struct radeon_wb {
1099
	struct radeon_bo	*wb_obj;
1100 1101
	volatile uint32_t	*wb;
	uint64_t		gpu_addr;
1102
	bool                    enabled;
1103
	bool                    use_event;
1104 1105
};

1106
#define RADEON_WB_SCRATCH_OFFSET 0
1107
#define RADEON_WB_RING0_NEXT_RPTR 256
1108
#define RADEON_WB_CP_RPTR_OFFSET 1024
1109 1110
#define RADEON_WB_CP1_RPTR_OFFSET 1280
#define RADEON_WB_CP2_RPTR_OFFSET 1536
1111
#define R600_WB_DMA_RPTR_OFFSET   1792
1112
#define R600_WB_IH_WPTR_OFFSET   2048
1113
#define CAYMAN_WB_DMA1_RPTR_OFFSET   2304
1114
#define R600_WB_EVENT_OFFSET     3072
1115 1116
#define CIK_WB_CP1_WPTR_OFFSET     3328
#define CIK_WB_CP2_WPTR_OFFSET     3584
1117

1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128
/**
 * struct radeon_pm - power management datas
 * @max_bandwidth:      maximum bandwidth the gpu has (MByte/s)
 * @igp_sideport_mclk:  sideport memory clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_system_mclk:    system clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_ht_link_clk:    ht link clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_ht_link_width:  ht link width in bits (rs690,rs740,rs780,rs880)
 * @k8_bandwidth:       k8 bandwidth the gpu has (MByte/s) (IGP)
 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
 * @ht_bandwidth:       ht bandwidth the gpu has (MByte/s) (IGP)
 * @core_bandwidth:     core GPU bandwidth the gpu has (MByte/s) (IGP)
L
Lucas De Marchi 已提交
1129
 * @sclk:          	GPU clock Mhz (core bandwidth depends of this clock)
1130 1131 1132
 * @needed_bandwidth:   current bandwidth needs
 *
 * It keeps track of various data needed to take powermanagement decision.
L
Lucas De Marchi 已提交
1133
 * Bandwidth need is used to determine minimun clock of the GPU and memory.
1134 1135 1136
 * Equation between gpu/memory clock and available bandwidth is hw dependent
 * (type of memory, bus size, efficiency, ...)
 */
1137 1138 1139 1140

enum radeon_pm_method {
	PM_METHOD_PROFILE,
	PM_METHOD_DYNPM,
1141
	PM_METHOD_DPM,
1142 1143 1144 1145 1146 1147
};

enum radeon_dynpm_state {
	DYNPM_STATE_DISABLED,
	DYNPM_STATE_MINIMUM,
	DYNPM_STATE_PAUSED,
1148 1149
	DYNPM_STATE_ACTIVE,
	DYNPM_STATE_SUSPENDED,
1150
};
1151 1152 1153 1154 1155 1156
enum radeon_dynpm_action {
	DYNPM_ACTION_NONE,
	DYNPM_ACTION_MINIMUM,
	DYNPM_ACTION_DOWNCLOCK,
	DYNPM_ACTION_UPCLOCK,
	DYNPM_ACTION_DEFAULT
1157
};
1158 1159 1160 1161 1162 1163 1164 1165

enum radeon_voltage_type {
	VOLTAGE_NONE = 0,
	VOLTAGE_GPIO,
	VOLTAGE_VDDC,
	VOLTAGE_SW
};

1166
enum radeon_pm_state_type {
1167
	/* not used for dpm */
1168 1169
	POWER_STATE_TYPE_DEFAULT,
	POWER_STATE_TYPE_POWERSAVE,
1170
	/* user selectable states */
1171 1172 1173
	POWER_STATE_TYPE_BATTERY,
	POWER_STATE_TYPE_BALANCED,
	POWER_STATE_TYPE_PERFORMANCE,
1174 1175 1176 1177 1178 1179 1180 1181 1182 1183
	/* internal states */
	POWER_STATE_TYPE_INTERNAL_UVD,
	POWER_STATE_TYPE_INTERNAL_UVD_SD,
	POWER_STATE_TYPE_INTERNAL_UVD_HD,
	POWER_STATE_TYPE_INTERNAL_UVD_HD2,
	POWER_STATE_TYPE_INTERNAL_UVD_MVC,
	POWER_STATE_TYPE_INTERNAL_BOOT,
	POWER_STATE_TYPE_INTERNAL_THERMAL,
	POWER_STATE_TYPE_INTERNAL_ACPI,
	POWER_STATE_TYPE_INTERNAL_ULV,
1184
	POWER_STATE_TYPE_INTERNAL_3DPERF,
1185 1186
};

1187 1188 1189 1190
enum radeon_pm_profile_type {
	PM_PROFILE_DEFAULT,
	PM_PROFILE_AUTO,
	PM_PROFILE_LOW,
1191
	PM_PROFILE_MID,
1192 1193 1194 1195 1196
	PM_PROFILE_HIGH,
};

#define PM_PROFILE_DEFAULT_IDX 0
#define PM_PROFILE_LOW_SH_IDX  1
1197 1198 1199 1200 1201 1202
#define PM_PROFILE_MID_SH_IDX  2
#define PM_PROFILE_HIGH_SH_IDX 3
#define PM_PROFILE_LOW_MH_IDX  4
#define PM_PROFILE_MID_MH_IDX  5
#define PM_PROFILE_HIGH_MH_IDX 6
#define PM_PROFILE_MAX         7
1203 1204 1205 1206 1207 1208

struct radeon_pm_profile {
	int dpms_off_ps_idx;
	int dpms_on_ps_idx;
	int dpms_off_cm_idx;
	int dpms_on_cm_idx;
1209 1210
};

1211 1212
enum radeon_int_thermal_type {
	THERMAL_TYPE_NONE,
1213 1214
	THERMAL_TYPE_EXTERNAL,
	THERMAL_TYPE_EXTERNAL_GPIO,
1215 1216
	THERMAL_TYPE_RV6XX,
	THERMAL_TYPE_RV770,
1217
	THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1218
	THERMAL_TYPE_EVERGREEN,
1219
	THERMAL_TYPE_SUMO,
1220
	THERMAL_TYPE_NI,
1221
	THERMAL_TYPE_SI,
1222
	THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1223
	THERMAL_TYPE_CI,
1224
	THERMAL_TYPE_KV,
1225 1226
};

1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237
struct radeon_voltage {
	enum radeon_voltage_type type;
	/* gpio voltage */
	struct radeon_gpio_rec gpio;
	u32 delay; /* delay in usec from voltage drop to sclk change */
	bool active_high; /* voltage drop is active when bit is high */
	/* VDDC voltage */
	u8 vddc_id; /* index into vddc voltage table */
	u8 vddci_id; /* index into vddci voltage table */
	bool vddci_enabled;
	/* r6xx+ sw */
1238 1239 1240
	u16 voltage;
	/* evergreen+ vddci */
	u16 vddci;
1241 1242
};

1243 1244 1245
/* clock mode flags */
#define RADEON_PM_MODE_NO_DISPLAY          (1 << 0)

1246 1247 1248 1249 1250 1251 1252
struct radeon_pm_clock_info {
	/* memory clock */
	u32 mclk;
	/* engine clock */
	u32 sclk;
	/* voltage info */
	struct radeon_voltage voltage;
1253
	/* standardized clock flags */
1254 1255 1256
	u32 flags;
};

1257
/* state flags */
1258
#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
1259

1260
struct radeon_power_state {
1261
	enum radeon_pm_state_type type;
1262
	struct radeon_pm_clock_info *clock_info;
1263 1264 1265
	/* number of valid clock modes in this power state */
	int num_clock_modes;
	struct radeon_pm_clock_info *default_clock_mode;
1266 1267
	/* standardized state flags */
	u32 flags;
A
Alex Deucher 已提交
1268 1269 1270
	u32 misc; /* vbios specific flags */
	u32 misc2; /* vbios specific flags */
	int pcie_lanes; /* pcie lanes */
1271 1272
};

1273 1274 1275 1276 1277
/*
 * Some modes are overclocked by very low value, accept them
 */
#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */

1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290
enum radeon_dpm_auto_throttle_src {
	RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL,
	RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL
};

enum radeon_dpm_event_src {
	RADEON_DPM_EVENT_SRC_ANALOG = 0,
	RADEON_DPM_EVENT_SRC_EXTERNAL = 1,
	RADEON_DPM_EVENT_SRC_DIGITAL = 2,
	RADEON_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
	RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
};

1291 1292
#define RADEON_MAX_VCE_LEVELS 6

1293 1294 1295 1296 1297 1298 1299 1300 1301
enum radeon_vce_level {
	RADEON_VCE_LEVEL_AC_ALL = 0,     /* AC, All cases */
	RADEON_VCE_LEVEL_DC_EE = 1,      /* DC, entropy encoding */
	RADEON_VCE_LEVEL_DC_LL_LOW = 2,  /* DC, low latency queue, res <= 720 */
	RADEON_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
	RADEON_VCE_LEVEL_DC_GP_LOW = 4,  /* DC, general purpose queue, res <= 720 */
	RADEON_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
};

1302 1303 1304 1305 1306 1307 1308
struct radeon_ps {
	u32 caps; /* vbios flags */
	u32 class; /* vbios flags */
	u32 class2; /* vbios flags */
	/* UVD clocks */
	u32 vclk;
	u32 dclk;
1309 1310 1311
	/* VCE clocks */
	u32 evclk;
	u32 ecclk;
1312 1313
	bool vce_active;
	enum radeon_vce_level vce_level;
1314 1315 1316 1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
	/* asic priv */
	void *ps_priv;
};

struct radeon_dpm_thermal {
	/* thermal interrupt work */
	struct work_struct work;
	/* low temperature threshold */
	int                min_temp;
	/* high temperature threshold */
	int                max_temp;
	/* was interrupt low to high or high to low */
	bool               high_to_low;
};

1329 1330 1331 1332 1333 1334 1335 1336 1337 1338 1339 1340 1341
enum radeon_clk_action
{
	RADEON_SCLK_UP = 1,
	RADEON_SCLK_DOWN
};

struct radeon_blacklist_clocks
{
	u32 sclk;
	u32 mclk;
	enum radeon_clk_action action;
};

1342 1343 1344
struct radeon_clock_and_voltage_limits {
	u32 sclk;
	u32 mclk;
1345 1346
	u16 vddc;
	u16 vddci;
1347 1348 1349 1350 1351 1352 1353 1354 1355 1356 1357 1358 1359 1360 1361 1362 1363
};

struct radeon_clock_array {
	u32 count;
	u32 *values;
};

struct radeon_clock_voltage_dependency_entry {
	u32 clk;
	u16 v;
};

struct radeon_clock_voltage_dependency_table {
	u32 count;
	struct radeon_clock_voltage_dependency_entry *entries;
};

1364 1365 1366 1367 1368 1369 1370 1371 1372 1373
union radeon_cac_leakage_entry {
	struct {
		u16 vddc;
		u32 leakage;
	};
	struct {
		u16 vddc1;
		u16 vddc2;
		u16 vddc3;
	};
1374 1375 1376 1377
};

struct radeon_cac_leakage_table {
	u32 count;
1378
	union radeon_cac_leakage_entry *entries;
1379 1380
};

1381 1382 1383 1384 1385 1386 1387 1388 1389 1390 1391
struct radeon_phase_shedding_limits_entry {
	u16 voltage;
	u32 sclk;
	u32 mclk;
};

struct radeon_phase_shedding_limits_table {
	u32 count;
	struct radeon_phase_shedding_limits_entry *entries;
};

1392 1393 1394 1395 1396 1397 1398 1399 1400 1401 1402
struct radeon_uvd_clock_voltage_dependency_entry {
	u32 vclk;
	u32 dclk;
	u16 v;
};

struct radeon_uvd_clock_voltage_dependency_table {
	u8 count;
	struct radeon_uvd_clock_voltage_dependency_entry *entries;
};

1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413
struct radeon_vce_clock_voltage_dependency_entry {
	u32 ecclk;
	u32 evclk;
	u16 v;
};

struct radeon_vce_clock_voltage_dependency_table {
	u8 count;
	struct radeon_vce_clock_voltage_dependency_entry *entries;
};

1414 1415 1416 1417 1418 1419 1420 1421 1422 1423 1424 1425 1426
struct radeon_ppm_table {
	u8 ppm_design;
	u16 cpu_core_number;
	u32 platform_tdp;
	u32 small_ac_platform_tdp;
	u32 platform_tdc;
	u32 small_ac_platform_tdc;
	u32 apu_tdp;
	u32 dgpu_tdp;
	u32 dgpu_ulv_power;
	u32 tj_max;
};

1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437
struct radeon_cac_tdp_table {
	u16 tdp;
	u16 configurable_tdp;
	u16 tdc;
	u16 battery_power_limit;
	u16 small_power_limit;
	u16 low_cac_leakage;
	u16 high_cac_leakage;
	u16 maximum_power_delivery_limit;
};

1438 1439 1440 1441
struct radeon_dpm_dynamic_state {
	struct radeon_clock_voltage_dependency_table vddc_dependency_on_sclk;
	struct radeon_clock_voltage_dependency_table vddci_dependency_on_mclk;
	struct radeon_clock_voltage_dependency_table vddc_dependency_on_mclk;
1442
	struct radeon_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1443
	struct radeon_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1444
	struct radeon_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1445
	struct radeon_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1446 1447
	struct radeon_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
	struct radeon_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1448 1449 1450 1451 1452 1453 1454 1455 1456
	struct radeon_clock_array valid_sclk_values;
	struct radeon_clock_array valid_mclk_values;
	struct radeon_clock_and_voltage_limits max_clock_voltage_on_dc;
	struct radeon_clock_and_voltage_limits max_clock_voltage_on_ac;
	u32 mclk_sclk_ratio;
	u32 sclk_mclk_delta;
	u16 vddc_vddci_delta;
	u16 min_vddc_for_pcie_gen2;
	struct radeon_cac_leakage_table cac_leakage_table;
1457
	struct radeon_phase_shedding_limits_table phase_shedding_limits_table;
1458
	struct radeon_ppm_table *ppm_table;
1459
	struct radeon_cac_tdp_table *cac_tdp_table;
1460 1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474
};

struct radeon_dpm_fan {
	u16 t_min;
	u16 t_med;
	u16 t_high;
	u16 pwm_min;
	u16 pwm_med;
	u16 pwm_high;
	u8 t_hyst;
	u32 cycle_delay;
	u16 t_max;
	bool ucode_fan_control;
};

1475 1476 1477 1478 1479 1480 1481
enum radeon_pcie_gen {
	RADEON_PCIE_GEN1 = 0,
	RADEON_PCIE_GEN2 = 1,
	RADEON_PCIE_GEN3 = 2,
	RADEON_PCIE_GEN_INVALID = 0xffff
};

1482 1483 1484 1485 1486 1487
enum radeon_dpm_forced_level {
	RADEON_DPM_FORCED_LEVEL_AUTO = 0,
	RADEON_DPM_FORCED_LEVEL_LOW = 1,
	RADEON_DPM_FORCED_LEVEL_HIGH = 2,
};

1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498
struct radeon_vce_state {
	/* vce clocks */
	u32 evclk;
	u32 ecclk;
	/* gpu clocks */
	u32 sclk;
	u32 mclk;
	u8 clk_idx;
	u8 pstate;
};

1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510
struct radeon_dpm {
	struct radeon_ps        *ps;
	/* number of valid power states */
	int                     num_ps;
	/* current power state that is active */
	struct radeon_ps        *current_ps;
	/* requested power state */
	struct radeon_ps        *requested_ps;
	/* boot up power state */
	struct radeon_ps        *boot_ps;
	/* default uvd power state */
	struct radeon_ps        *uvd_ps;
1511 1512 1513
	/* vce requirements */
	struct radeon_vce_state vce_states[RADEON_MAX_VCE_LEVELS];
	enum radeon_vce_level vce_level;
1514 1515 1516 1517 1518 1519 1520 1521 1522 1523
	enum radeon_pm_state_type state;
	enum radeon_pm_state_type user_state;
	u32                     platform_caps;
	u32                     voltage_response_time;
	u32                     backbias_response_time;
	void                    *priv;
	u32			new_active_crtcs;
	int			new_active_crtc_count;
	u32			current_active_crtcs;
	int			current_active_crtc_count;
1524 1525 1526 1527
	struct radeon_dpm_dynamic_state dyn_state;
	struct radeon_dpm_fan fan;
	u32 tdp_limit;
	u32 near_tdp_limit;
1528
	u32 near_tdp_limit_adjusted;
1529 1530 1531 1532 1533 1534
	u32 sq_ramping_threshold;
	u32 cac_leakage;
	u16 tdp_od_limit;
	u32 tdp_adjustment;
	u16 load_line_slope;
	bool power_control;
1535
	bool ac_power;
1536 1537
	/* special states active */
	bool                    thermal_active;
1538
	bool                    uvd_active;
1539
	bool                    vce_active;
1540 1541
	/* thermal handling */
	struct radeon_dpm_thermal thermal;
1542 1543
	/* forced levels */
	enum radeon_dpm_forced_level forced_level;
1544 1545 1546
	/* track UVD streams */
	unsigned sd;
	unsigned hd;
1547 1548
};

1549
void radeon_dpm_enable_uvd(struct radeon_device *rdev, bool enable);
1550
void radeon_dpm_enable_vce(struct radeon_device *rdev, bool enable);
1551

1552
struct radeon_pm {
1553
	struct mutex		mutex;
1554 1555
	/* write locked while reprogramming mclk */
	struct rw_semaphore	mclk_lock;
1556 1557
	u32			active_crtcs;
	int			active_crtc_count;
1558
	int			req_vblank;
1559
	bool			vblank_sync;
1560 1561 1562 1563 1564 1565 1566 1567 1568 1569
	fixed20_12		max_bandwidth;
	fixed20_12		igp_sideport_mclk;
	fixed20_12		igp_system_mclk;
	fixed20_12		igp_ht_link_clk;
	fixed20_12		igp_ht_link_width;
	fixed20_12		k8_bandwidth;
	fixed20_12		sideport_bandwidth;
	fixed20_12		ht_bandwidth;
	fixed20_12		core_bandwidth;
	fixed20_12		sclk;
1570
	fixed20_12		mclk;
1571
	fixed20_12		needed_bandwidth;
1572
	struct radeon_power_state *power_state;
1573 1574
	/* number of valid power states */
	int                     num_power_states;
1575 1576 1577 1578 1579 1580 1581
	int                     current_power_state_index;
	int                     current_clock_mode_index;
	int                     requested_power_state_index;
	int                     requested_clock_mode_index;
	int                     default_power_state_index;
	u32                     current_sclk;
	u32                     current_mclk;
1582 1583
	u16                     current_vddc;
	u16                     current_vddci;
1584 1585
	u32                     default_sclk;
	u32                     default_mclk;
1586 1587
	u16                     default_vddc;
	u16                     default_vddci;
1588
	struct radeon_i2c_chan *i2c_bus;
1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601
	/* selected pm method */
	enum radeon_pm_method     pm_method;
	/* dynpm power management */
	struct delayed_work	dynpm_idle_work;
	enum radeon_dynpm_state	dynpm_state;
	enum radeon_dynpm_action	dynpm_planned_action;
	unsigned long		dynpm_action_timeout;
	bool                    dynpm_can_upclock;
	bool                    dynpm_can_downclock;
	/* profile-based power management */
	enum radeon_pm_profile_type profile;
	int                     profile_index;
	struct radeon_pm_profile profiles[PM_PROFILE_MAX];
1602 1603 1604
	/* internal thermal controller on rv6xx+ */
	enum radeon_int_thermal_type int_thermal_type;
	struct device	        *int_hwmon_dev;
1605 1606 1607
	/* dpm */
	bool                    dpm_enabled;
	struct radeon_dpm       dpm;
1608 1609
};

1610 1611 1612
int radeon_pm_get_type_index(struct radeon_device *rdev,
			     enum radeon_pm_state_type ps_type,
			     int instance);
C
Christian König 已提交
1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623
/*
 * UVD
 */
#define RADEON_MAX_UVD_HANDLES	10
#define RADEON_UVD_STACK_SIZE	(1024*1024)
#define RADEON_UVD_HEAP_SIZE	(1024*1024)

struct radeon_uvd {
	struct radeon_bo	*vcpu_bo;
	void			*cpu_addr;
	uint64_t		gpu_addr;
1624
	void			*saved_bo;
C
Christian König 已提交
1625 1626
	atomic_t		handles[RADEON_MAX_UVD_HANDLES];
	struct drm_file		*filp[RADEON_MAX_UVD_HANDLES];
1627
	unsigned		img_size[RADEON_MAX_UVD_HANDLES];
1628
	struct delayed_work	idle_work;
C
Christian König 已提交
1629 1630 1631 1632 1633 1634 1635 1636 1637 1638 1639 1640 1641 1642
};

int radeon_uvd_init(struct radeon_device *rdev);
void radeon_uvd_fini(struct radeon_device *rdev);
int radeon_uvd_suspend(struct radeon_device *rdev);
int radeon_uvd_resume(struct radeon_device *rdev);
int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
			      uint32_t handle, struct radeon_fence **fence);
int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
			       uint32_t handle, struct radeon_fence **fence);
void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
void radeon_uvd_free_handles(struct radeon_device *rdev,
			     struct drm_file *filp);
int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
1643
void radeon_uvd_note_usage(struct radeon_device *rdev);
1644 1645 1646 1647 1648 1649 1650 1651 1652 1653 1654
int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
				  unsigned vclk, unsigned dclk,
				  unsigned vco_min, unsigned vco_max,
				  unsigned fb_factor, unsigned fb_mask,
				  unsigned pd_min, unsigned pd_max,
				  unsigned pd_even,
				  unsigned *optimal_fb_div,
				  unsigned *optimal_vclk_div,
				  unsigned *optimal_dclk_div);
int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
                                unsigned cg_upll_func_cntl);
1655

1656 1657 1658 1659 1660 1661 1662 1663 1664 1665
/*
 * VCE
 */
#define RADEON_MAX_VCE_HANDLES	16
#define RADEON_VCE_STACK_SIZE	(1024*1024)
#define RADEON_VCE_HEAP_SIZE	(4*1024*1024)

struct radeon_vce {
	struct radeon_bo	*vcpu_bo;
	uint64_t		gpu_addr;
1666 1667
	unsigned		fw_version;
	unsigned		fb_version;
1668 1669
	atomic_t		handles[RADEON_MAX_VCE_HANDLES];
	struct drm_file		*filp[RADEON_MAX_VCE_HANDLES];
1670
	unsigned		img_size[RADEON_MAX_VCE_HANDLES];
1671
	struct delayed_work	idle_work;
1672 1673 1674 1675 1676 1677 1678 1679 1680 1681 1682
};

int radeon_vce_init(struct radeon_device *rdev);
void radeon_vce_fini(struct radeon_device *rdev);
int radeon_vce_suspend(struct radeon_device *rdev);
int radeon_vce_resume(struct radeon_device *rdev);
int radeon_vce_get_create_msg(struct radeon_device *rdev, int ring,
			      uint32_t handle, struct radeon_fence **fence);
int radeon_vce_get_destroy_msg(struct radeon_device *rdev, int ring,
			       uint32_t handle, struct radeon_fence **fence);
void radeon_vce_free_handles(struct radeon_device *rdev, struct drm_file *filp);
1683
void radeon_vce_note_usage(struct radeon_device *rdev);
1684
int radeon_vce_cs_reloc(struct radeon_cs_parser *p, int lo, int hi, unsigned size);
1685 1686 1687 1688 1689 1690 1691 1692 1693 1694 1695
int radeon_vce_cs_parse(struct radeon_cs_parser *p);
bool radeon_vce_semaphore_emit(struct radeon_device *rdev,
			       struct radeon_ring *ring,
			       struct radeon_semaphore *semaphore,
			       bool emit_wait);
void radeon_vce_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
void radeon_vce_fence_emit(struct radeon_device *rdev,
			   struct radeon_fence *fence);
int radeon_vce_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
int radeon_vce_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);

1696
struct r600_audio_pin {
1697 1698 1699 1700 1701
	int			channels;
	int			rate;
	int			bits_per_sample;
	u8			status_bits;
	u8			category_code;
1702 1703 1704 1705 1706 1707 1708 1709 1710
	u32			offset;
	bool			connected;
	u32			id;
};

struct r600_audio {
	bool enabled;
	struct r600_audio_pin pin[RADEON_MAX_AFMT_BLOCKS];
	int num_pins;
1711 1712
};

1713 1714 1715
/*
 * Benchmarking
 */
1716
void radeon_benchmark(struct radeon_device *rdev, int test_number);
1717 1718


1719 1720 1721 1722
/*
 * Testing
 */
void radeon_test_moves(struct radeon_device *rdev);
1723
void radeon_test_ring_sync(struct radeon_device *rdev,
1724 1725
			   struct radeon_ring *cpA,
			   struct radeon_ring *cpB);
1726
void radeon_test_syncing(struct radeon_device *rdev);
1727 1728


1729 1730 1731
/*
 * Debugfs
 */
1732 1733 1734 1735 1736
struct radeon_debugfs {
	struct drm_info_list	*files;
	unsigned		num_files;
};

1737 1738 1739 1740 1741
int radeon_debugfs_add_files(struct radeon_device *rdev,
			     struct drm_info_list *files,
			     unsigned nfiles);
int radeon_debugfs_fence_init(struct radeon_device *rdev);

1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757
/*
 * ASIC ring specific functions.
 */
struct radeon_asic_ring {
	/* ring read/write ptr handling */
	u32 (*get_rptr)(struct radeon_device *rdev, struct radeon_ring *ring);
	u32 (*get_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);
	void (*set_wptr)(struct radeon_device *rdev, struct radeon_ring *ring);

	/* validating and patching of IBs */
	int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
	int (*cs_parse)(struct radeon_cs_parser *p);

	/* command emmit functions */
	void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
	void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
1758
	void (*hdp_flush)(struct radeon_device *rdev, struct radeon_ring *ring);
1759
	bool (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770
			       struct radeon_semaphore *semaphore, bool emit_wait);
	void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);

	/* testing functions */
	int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
	int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
	bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);

	/* deprecated */
	void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
};
1771 1772 1773 1774 1775

/*
 * ASIC specific functions.
 */
struct radeon_asic {
1776
	int (*init)(struct radeon_device *rdev);
1777 1778 1779
	void (*fini)(struct radeon_device *rdev);
	int (*resume)(struct radeon_device *rdev);
	int (*suspend)(struct radeon_device *rdev);
1780
	void (*vga_set_state)(struct radeon_device *rdev, bool state);
1781
	int (*asic_reset)(struct radeon_device *rdev);
1782 1783
	/* Flush the HDP cache via MMIO */
	void (*mmio_hdp_flush)(struct radeon_device *rdev);
1784 1785 1786 1787
	/* check if 3D engine is idle */
	bool (*gui_idle)(struct radeon_device *rdev);
	/* wait for mc_idle */
	int (*mc_wait_for_idle)(struct radeon_device *rdev);
1788 1789
	/* get the reference clock */
	u32 (*get_xclk)(struct radeon_device *rdev);
1790 1791
	/* get the gpu clock counter */
	uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
1792
	/* gart */
1793 1794
	struct {
		void (*tlb_flush)(struct radeon_device *rdev);
1795
		void (*set_page)(struct radeon_device *rdev, unsigned i,
1796
				 uint64_t addr, uint32_t flags);
1797
	} gart;
1798 1799 1800
	struct {
		int (*init)(struct radeon_device *rdev);
		void (*fini)(struct radeon_device *rdev);
1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815
		void (*copy_pages)(struct radeon_device *rdev,
				   struct radeon_ib *ib,
				   uint64_t pe, uint64_t src,
				   unsigned count);
		void (*write_pages)(struct radeon_device *rdev,
				    struct radeon_ib *ib,
				    uint64_t pe,
				    uint64_t addr, unsigned count,
				    uint32_t incr, uint32_t flags);
		void (*set_pages)(struct radeon_device *rdev,
				  struct radeon_ib *ib,
				  uint64_t pe,
				  uint64_t addr, unsigned count,
				  uint32_t incr, uint32_t flags);
		void (*pad_ib)(struct radeon_ib *ib);
1816
	} vm;
1817
	/* ring specific callbacks */
1818
	struct radeon_asic_ring *ring[RADEON_NUM_RINGS];
1819
	/* irqs */
1820 1821 1822 1823
	struct {
		int (*set)(struct radeon_device *rdev);
		int (*process)(struct radeon_device *rdev);
	} irq;
1824
	/* displays */
1825 1826 1827 1828 1829 1830 1831
	struct {
		/* display watermarks */
		void (*bandwidth_update)(struct radeon_device *rdev);
		/* get frame count */
		u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
		/* wait for vblank */
		void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
1832 1833
		/* set backlight level */
		void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
1834 1835
		/* get backlight level */
		u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
1836 1837 1838
		/* audio callbacks */
		void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
		void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
1839
	} display;
1840
	/* copy functions for bo handling */
1841 1842 1843 1844 1845
	struct {
		int (*blit)(struct radeon_device *rdev,
			    uint64_t src_offset,
			    uint64_t dst_offset,
			    unsigned num_gpu_pages,
1846
			    struct radeon_fence **fence);
1847 1848 1849 1850 1851
		u32 blit_ring_index;
		int (*dma)(struct radeon_device *rdev,
			   uint64_t src_offset,
			   uint64_t dst_offset,
			   unsigned num_gpu_pages,
1852
			   struct radeon_fence **fence);
1853 1854 1855 1856 1857 1858
		u32 dma_ring_index;
		/* method used for bo copy */
		int (*copy)(struct radeon_device *rdev,
			    uint64_t src_offset,
			    uint64_t dst_offset,
			    unsigned num_gpu_pages,
1859
			    struct radeon_fence **fence);
1860 1861 1862
		/* ring used for bo copies */
		u32 copy_ring_index;
	} copy;
1863
	/* surfaces */
1864 1865 1866 1867 1868 1869
	struct {
		int (*set_reg)(struct radeon_device *rdev, int reg,
				       uint32_t tiling_flags, uint32_t pitch,
				       uint32_t offset, uint32_t obj_size);
		void (*clear_reg)(struct radeon_device *rdev, int reg);
	} surface;
1870
	/* hotplug detect */
1871 1872 1873 1874 1875 1876
	struct {
		void (*init)(struct radeon_device *rdev);
		void (*fini)(struct radeon_device *rdev);
		bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
		void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
	} hpd;
1877
	/* static power management */
1878 1879 1880 1881 1882 1883
	struct {
		void (*misc)(struct radeon_device *rdev);
		void (*prepare)(struct radeon_device *rdev);
		void (*finish)(struct radeon_device *rdev);
		void (*init_profile)(struct radeon_device *rdev);
		void (*get_dynpm_state)(struct radeon_device *rdev);
1884 1885 1886 1887 1888 1889 1890
		uint32_t (*get_engine_clock)(struct radeon_device *rdev);
		void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
		uint32_t (*get_memory_clock)(struct radeon_device *rdev);
		void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
		int (*get_pcie_lanes)(struct radeon_device *rdev);
		void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
		void (*set_clock_gating)(struct radeon_device *rdev, int enable);
1891
		int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
1892
		int (*set_vce_clocks)(struct radeon_device *rdev, u32 evclk, u32 ecclk);
1893
		int (*get_temperature)(struct radeon_device *rdev);
1894
	} pm;
1895 1896 1897 1898 1899
	/* dynamic power management */
	struct {
		int (*init)(struct radeon_device *rdev);
		void (*setup_asic)(struct radeon_device *rdev);
		int (*enable)(struct radeon_device *rdev);
1900
		int (*late_enable)(struct radeon_device *rdev);
1901
		void (*disable)(struct radeon_device *rdev);
1902
		int (*pre_set_power_state)(struct radeon_device *rdev);
1903
		int (*set_power_state)(struct radeon_device *rdev);
1904
		void (*post_set_power_state)(struct radeon_device *rdev);
1905 1906 1907 1908 1909
		void (*display_configuration_changed)(struct radeon_device *rdev);
		void (*fini)(struct radeon_device *rdev);
		u32 (*get_sclk)(struct radeon_device *rdev, bool low);
		u32 (*get_mclk)(struct radeon_device *rdev, bool low);
		void (*print_power_state)(struct radeon_device *rdev, struct radeon_ps *ps);
1910
		void (*debugfs_print_current_performance_level)(struct radeon_device *rdev, struct seq_file *m);
1911
		int (*force_performance_level)(struct radeon_device *rdev, enum radeon_dpm_forced_level level);
1912
		bool (*vblank_too_short)(struct radeon_device *rdev);
1913
		void (*powergate_uvd)(struct radeon_device *rdev, bool gate);
1914
		void (*enable_bapm)(struct radeon_device *rdev, bool enable);
1915
	} dpm;
1916
	/* pageflipping */
1917
	struct {
1918 1919
		void (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
		bool (*page_flip_pending)(struct radeon_device *rdev, int crtc);
1920
	} pflip;
1921 1922
};

1923 1924 1925
/*
 * Asic structures
 */
1926
struct r100_asic {
1927 1928 1929
	const unsigned		*reg_safe_bm;
	unsigned		reg_safe_bm_size;
	u32			hdp_cntl;
1930 1931
};

1932
struct r300_asic {
1933 1934 1935 1936
	const unsigned		*reg_safe_bm;
	unsigned		reg_safe_bm_size;
	u32			resync_scratch;
	u32			hdp_cntl;
1937 1938 1939
};

struct r600_asic {
1940 1941 1942 1943 1944 1945 1946 1947 1948 1949 1950 1951 1952 1953 1954 1955
	unsigned		max_pipes;
	unsigned		max_tile_pipes;
	unsigned		max_simds;
	unsigned		max_backends;
	unsigned		max_gprs;
	unsigned		max_threads;
	unsigned		max_stack_entries;
	unsigned		max_hw_contexts;
	unsigned		max_gs_threads;
	unsigned		sx_max_export_size;
	unsigned		sx_max_export_pos_size;
	unsigned		sx_max_export_smx_size;
	unsigned		sq_num_cf_insts;
	unsigned		tiling_nbanks;
	unsigned		tiling_npipes;
	unsigned		tiling_group_size;
1956
	unsigned		tile_config;
1957
	unsigned		backend_map;
1958
	unsigned		active_simds;
1959 1960 1961
};

struct rv770_asic {
1962 1963 1964 1965 1966 1967 1968 1969 1970 1971 1972 1973 1974 1975 1976 1977 1978 1979 1980 1981
	unsigned		max_pipes;
	unsigned		max_tile_pipes;
	unsigned		max_simds;
	unsigned		max_backends;
	unsigned		max_gprs;
	unsigned		max_threads;
	unsigned		max_stack_entries;
	unsigned		max_hw_contexts;
	unsigned		max_gs_threads;
	unsigned		sx_max_export_size;
	unsigned		sx_max_export_pos_size;
	unsigned		sx_max_export_smx_size;
	unsigned		sq_num_cf_insts;
	unsigned		sx_num_of_sets;
	unsigned		sc_prim_fifo_size;
	unsigned		sc_hiz_tile_fifo_size;
	unsigned		sc_earlyz_tile_fifo_fize;
	unsigned		tiling_nbanks;
	unsigned		tiling_npipes;
	unsigned		tiling_group_size;
1982
	unsigned		tile_config;
1983
	unsigned		backend_map;
1984
	unsigned		active_simds;
1985 1986
};

1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999 2000 2001 2002 2003 2004 2005 2006 2007 2008
struct evergreen_asic {
	unsigned num_ses;
	unsigned max_pipes;
	unsigned max_tile_pipes;
	unsigned max_simds;
	unsigned max_backends;
	unsigned max_gprs;
	unsigned max_threads;
	unsigned max_stack_entries;
	unsigned max_hw_contexts;
	unsigned max_gs_threads;
	unsigned sx_max_export_size;
	unsigned sx_max_export_pos_size;
	unsigned sx_max_export_smx_size;
	unsigned sq_num_cf_insts;
	unsigned sx_num_of_sets;
	unsigned sc_prim_fifo_size;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;
	unsigned tiling_nbanks;
	unsigned tiling_npipes;
	unsigned tiling_group_size;
2009
	unsigned tile_config;
2010
	unsigned backend_map;
2011
	unsigned active_simds;
2012 2013
};

2014 2015 2016 2017 2018 2019 2020 2021 2022 2023 2024 2025 2026 2027 2028 2029 2030 2031 2032 2033 2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048 2049
struct cayman_asic {
	unsigned max_shader_engines;
	unsigned max_pipes_per_simd;
	unsigned max_tile_pipes;
	unsigned max_simds_per_se;
	unsigned max_backends_per_se;
	unsigned max_texture_channel_caches;
	unsigned max_gprs;
	unsigned max_threads;
	unsigned max_gs_threads;
	unsigned max_stack_entries;
	unsigned sx_num_of_sets;
	unsigned sx_max_export_size;
	unsigned sx_max_export_pos_size;
	unsigned sx_max_export_smx_size;
	unsigned max_hw_contexts;
	unsigned sq_num_cf_insts;
	unsigned sc_prim_fifo_size;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;

	unsigned num_shader_engines;
	unsigned num_shader_pipes_per_simd;
	unsigned num_tile_pipes;
	unsigned num_simds_per_se;
	unsigned num_backends_per_se;
	unsigned backend_disable_mask_per_asic;
	unsigned backend_map;
	unsigned num_texture_channel_caches;
	unsigned mem_max_burst_length_bytes;
	unsigned mem_row_size_in_kb;
	unsigned shader_engine_tile_size;
	unsigned num_gpus;
	unsigned multi_gpu_tile_size;

	unsigned tile_config;
2050
	unsigned active_simds;
2051 2052
};

2053 2054 2055
struct si_asic {
	unsigned max_shader_engines;
	unsigned max_tile_pipes;
A
Alex Deucher 已提交
2056 2057
	unsigned max_cu_per_sh;
	unsigned max_sh_per_se;
2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068
	unsigned max_backends_per_se;
	unsigned max_texture_channel_caches;
	unsigned max_gprs;
	unsigned max_gs_threads;
	unsigned max_hw_contexts;
	unsigned sc_prim_fifo_size_frontend;
	unsigned sc_prim_fifo_size_backend;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;

	unsigned num_tile_pipes;
2069
	unsigned backend_enable_mask;
2070 2071 2072 2073 2074 2075 2076 2077 2078 2079
	unsigned backend_disable_mask_per_asic;
	unsigned backend_map;
	unsigned num_texture_channel_caches;
	unsigned mem_max_burst_length_bytes;
	unsigned mem_row_size_in_kb;
	unsigned shader_engine_tile_size;
	unsigned num_gpus;
	unsigned multi_gpu_tile_size;

	unsigned tile_config;
2080
	uint32_t tile_mode_array[32];
2081
	uint32_t active_cus;
2082 2083
};

2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097 2098 2099
struct cik_asic {
	unsigned max_shader_engines;
	unsigned max_tile_pipes;
	unsigned max_cu_per_sh;
	unsigned max_sh_per_se;
	unsigned max_backends_per_se;
	unsigned max_texture_channel_caches;
	unsigned max_gprs;
	unsigned max_gs_threads;
	unsigned max_hw_contexts;
	unsigned sc_prim_fifo_size_frontend;
	unsigned sc_prim_fifo_size_backend;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;

	unsigned num_tile_pipes;
2100
	unsigned backend_enable_mask;
2101 2102 2103 2104 2105 2106 2107 2108 2109 2110
	unsigned backend_disable_mask_per_asic;
	unsigned backend_map;
	unsigned num_texture_channel_caches;
	unsigned mem_max_burst_length_bytes;
	unsigned mem_row_size_in_kb;
	unsigned shader_engine_tile_size;
	unsigned num_gpus;
	unsigned multi_gpu_tile_size;

	unsigned tile_config;
2111
	uint32_t tile_mode_array[32];
2112
	uint32_t macrotile_mode_array[16];
2113
	uint32_t active_cus;
2114 2115
};

2116 2117
union radeon_asic_config {
	struct r300_asic	r300;
2118
	struct r100_asic	r100;
2119 2120
	struct r600_asic	r600;
	struct rv770_asic	rv770;
2121
	struct evergreen_asic	evergreen;
2122
	struct cayman_asic	cayman;
2123
	struct si_asic		si;
2124
	struct cik_asic		cik;
2125 2126
};

D
Daniel Vetter 已提交
2127 2128 2129 2130 2131 2132
/*
 * asic initizalization from radeon_asic.c
 */
void radeon_agp_disable(struct radeon_device *rdev);
int radeon_asic_init(struct radeon_device *rdev);

2133 2134 2135 2136 2137 2138 2139 2140 2141 2142 2143 2144 2145 2146 2147 2148 2149 2150 2151 2152 2153 2154 2155 2156

/*
 * IOCTL.
 */
int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *filp);
int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *filp);
2157 2158
int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
2159 2160
int radeon_gem_op_ioctl(struct drm_device *dev, void *data,
			struct drm_file *filp);
2161
int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
2162 2163 2164 2165
int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
2166

2167 2168
/* VRAM scratch page for HDP bug, default vram page */
struct r600_vram_scratch {
2169 2170
	struct radeon_bo		*robj;
	volatile uint32_t		*ptr;
2171
	u64				gpu_addr;
2172
};
2173

2174 2175 2176 2177 2178 2179 2180 2181 2182 2183 2184 2185 2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197 2198 2199 2200 2201 2202 2203 2204 2205 2206 2207 2208 2209 2210
/*
 * ACPI
 */
struct radeon_atif_notification_cfg {
	bool enabled;
	int command_code;
};

struct radeon_atif_notifications {
	bool display_switch;
	bool expansion_mode_change;
	bool thermal_state;
	bool forced_power_state;
	bool system_power_state;
	bool display_conf_change;
	bool px_gfx_switch;
	bool brightness_change;
	bool dgpu_display_event;
};

struct radeon_atif_functions {
	bool system_params;
	bool sbios_requests;
	bool select_active_disp;
	bool lid_state;
	bool get_tv_standard;
	bool set_tv_standard;
	bool get_panel_expansion_mode;
	bool set_panel_expansion_mode;
	bool temperature_change;
	bool graphics_device_types;
};

struct radeon_atif {
	struct radeon_atif_notifications notifications;
	struct radeon_atif_functions functions;
	struct radeon_atif_notification_cfg notification_cfg;
2211
	struct radeon_encoder *encoder_for_bl;
2212
};
2213

2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224
struct radeon_atcs_functions {
	bool get_ext_state;
	bool pcie_perf_req;
	bool pcie_dev_rdy;
	bool pcie_bus_width;
};

struct radeon_atcs {
	struct radeon_atcs_functions functions;
};

2225 2226 2227 2228 2229 2230 2231
/*
 * Core structure, functions and helpers.
 */
typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);

struct radeon_device {
2232
	struct device			*dev;
2233 2234
	struct drm_device		*ddev;
	struct pci_dev			*pdev;
2235
	struct rw_semaphore		exclusive_lock;
2236
	/* ASIC */
2237
	union radeon_asic_config	config;
2238 2239 2240 2241 2242
	enum radeon_family		family;
	unsigned long			flags;
	int				usec_timeout;
	enum radeon_pll_errata		pll_errata;
	int				num_gb_pipes;
2243
	int				num_z_pipes;
2244 2245 2246 2247 2248
	int				disp_priority;
	/* BIOS */
	uint8_t				*bios;
	bool				is_atom_bios;
	uint16_t			bios_header_start;
2249
	struct radeon_bo		*stollen_vga_memory;
2250
	/* Register mmio */
2251 2252
	resource_size_t			rmmio_base;
	resource_size_t			rmmio_size;
2253 2254
	/* protects concurrent MM_INDEX/DATA based register access */
	spinlock_t mmio_idx_lock;
2255 2256
	/* protects concurrent SMC based register access */
	spinlock_t smc_idx_lock;
2257 2258 2259 2260 2261 2262 2263 2264 2265 2266 2267 2268 2269 2270 2271 2272 2273 2274 2275 2276
	/* protects concurrent PLL register access */
	spinlock_t pll_idx_lock;
	/* protects concurrent MC register access */
	spinlock_t mc_idx_lock;
	/* protects concurrent PCIE register access */
	spinlock_t pcie_idx_lock;
	/* protects concurrent PCIE_PORT register access */
	spinlock_t pciep_idx_lock;
	/* protects concurrent PIF register access */
	spinlock_t pif_idx_lock;
	/* protects concurrent CG register access */
	spinlock_t cg_idx_lock;
	/* protects concurrent UVD register access */
	spinlock_t uvd_idx_lock;
	/* protects concurrent RCU register access */
	spinlock_t rcu_idx_lock;
	/* protects concurrent DIDT register access */
	spinlock_t didt_idx_lock;
	/* protects concurrent ENDPOINT (audio) register access */
	spinlock_t end_idx_lock;
2277
	void __iomem			*rmmio;
2278 2279 2280 2281
	radeon_rreg_t			mc_rreg;
	radeon_wreg_t			mc_wreg;
	radeon_rreg_t			pll_rreg;
	radeon_wreg_t			pll_wreg;
2282
	uint32_t                        pcie_reg_mask;
2283 2284
	radeon_rreg_t			pciep_rreg;
	radeon_wreg_t			pciep_wreg;
2285 2286 2287
	/* io port */
	void __iomem                    *rio_mem;
	resource_size_t			rio_mem_size;
2288 2289 2290 2291 2292
	struct radeon_clock             clock;
	struct radeon_mc		mc;
	struct radeon_gart		gart;
	struct radeon_mode_info		mode_info;
	struct radeon_scratch		scratch;
2293
	struct radeon_doorbell		doorbell;
2294
	struct radeon_mman		mman;
2295
	struct radeon_fence_driver	fence_drv[RADEON_NUM_RINGS];
2296
	wait_queue_head_t		fence_queue;
2297
	struct mutex			ring_lock;
2298
	struct radeon_ring		ring[RADEON_NUM_RINGS];
J
Jerome Glisse 已提交
2299 2300
	bool				ib_pool_ready;
	struct radeon_sa_manager	ring_tmp_bo;
2301 2302 2303
	struct radeon_irq		irq;
	struct radeon_asic		*asic;
	struct radeon_gem		gem;
2304
	struct radeon_pm		pm;
C
Christian König 已提交
2305
	struct radeon_uvd		uvd;
2306
	struct radeon_vce		vce;
2307
	uint32_t			bios_scratch[RADEON_BIOS_NUM_SCRATCH];
2308
	struct radeon_wb		wb;
2309
	struct radeon_dummy_page	dummy_page;
2310 2311
	bool				shutdown;
	bool				suspend;
D
Dave Airlie 已提交
2312
	bool				need_dma32;
2313
	bool				accel_working;
2314
	bool				fastfb_working; /* IGP feature*/
2315
	bool				needs_reset;
2316
	struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
2317 2318
	const struct firmware *me_fw;	/* all family ME firmware */
	const struct firmware *pfp_fw;	/* r6/700 PFP firmware */
2319
	const struct firmware *rlc_fw;	/* r6/700 RLC firmware */
2320
	const struct firmware *mc_fw;	/* NI MC firmware */
2321
	const struct firmware *ce_fw;	/* SI CE firmware */
2322
	const struct firmware *mec_fw;	/* CIK MEC firmware */
2323
	const struct firmware *mec2_fw;	/* KV MEC2 firmware */
2324
	const struct firmware *sdma_fw;	/* CIK SDMA firmware */
2325
	const struct firmware *smc_fw;	/* SMC firmware */
2326
	const struct firmware *uvd_fw;	/* UVD firmware */
2327
	const struct firmware *vce_fw;	/* VCE firmware */
2328
	bool new_fw;
2329
	struct r600_vram_scratch vram_scratch;
A
Alex Deucher 已提交
2330
	int msi_enabled; /* msi enabled */
2331
	struct r600_ih ih; /* r6/700 interrupt ring */
2332
	struct radeon_rlc rlc;
2333
	struct radeon_mec mec;
A
Alex Deucher 已提交
2334
	struct work_struct hotplug_work;
2335
	struct work_struct audio_work;
2336
	struct work_struct reset_work;
2337
	int num_crtc; /* number of crtcs */
2338
	struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
2339
	bool has_uvd;
2340
	struct r600_audio audio; /* audio stuff */
2341
	struct notifier_block acpi_nb;
2342
	/* only one userspace can use Hyperz features or CMASK at a time */
2343
	struct drm_file *hyperz_filp;
2344
	struct drm_file *cmask_filp;
2345 2346
	/* i2c buses */
	struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
2347 2348 2349
	/* debugfs */
	struct radeon_debugfs	debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
	unsigned 		debugfs_count;
2350 2351
	/* virtual memory */
	struct radeon_vm_manager	vm_manager;
2352
	struct mutex			gpu_clock_mutex;
2353 2354 2355 2356
	/* memory stats */
	atomic64_t			vram_usage;
	atomic64_t			gtt_usage;
	atomic64_t			num_bytes_moved;
2357 2358
	/* ACPI interface */
	struct radeon_atif		atif;
2359
	struct radeon_atcs		atcs;
2360 2361
	/* srbm instance registers */
	struct mutex			srbm_mutex;
A
Alex Deucher 已提交
2362 2363 2364
	/* clock, powergating flags */
	u32 cg_flags;
	u32 pg_flags;
2365 2366 2367

	struct dev_pm_domain vga_pm_domain;
	bool have_disp_power_ref;
A
Alex Deucher 已提交
2368
	u32 px_quirk_flags;
2369 2370 2371 2372

	/* tracking pinned memory */
	u64 vram_pin_size;
	u64 gart_pin_size;
2373 2374
};

2375
bool radeon_is_px(struct drm_device *dev);
2376 2377 2378 2379 2380 2381 2382
int radeon_device_init(struct radeon_device *rdev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags);
void radeon_device_fini(struct radeon_device *rdev);
int radeon_gpu_wait_for_idle(struct radeon_device *rdev);

2383 2384 2385 2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404 2405 2406 2407 2408 2409 2410 2411 2412 2413 2414 2415 2416 2417 2418
#define RADEON_MIN_MMIO_SIZE 0x10000

static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
				    bool always_indirect)
{
	/* The mmio size is 64kb at minimum. Allows the if to be optimized out. */
	if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
		return readl(((void __iomem *)rdev->rmmio) + reg);
	else {
		unsigned long flags;
		uint32_t ret;

		spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
		writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
		ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
		spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);

		return ret;
	}
}

static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
				bool always_indirect)
{
	if ((reg < rdev->rmmio_size || reg < RADEON_MIN_MMIO_SIZE) && !always_indirect)
		writel(v, ((void __iomem *)rdev->rmmio) + reg);
	else {
		unsigned long flags;

		spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
		writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
		writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
		spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
	}
}

2419 2420
u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
2421

2422 2423
u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 index);
void cik_mm_wdoorbell(struct radeon_device *rdev, u32 index, u32 v);
2424

2425 2426 2427 2428
/*
 * Cast helper
 */
#define to_radeon_fence(p) ((struct radeon_fence *)(p))
2429 2430 2431 2432

/*
 * Registers read & write functions.
 */
2433 2434 2435 2436
#define RREG8(reg) readb((rdev->rmmio) + (reg))
#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
#define RREG16(reg) readw((rdev->rmmio) + (reg))
#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
2437 2438 2439 2440 2441
#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
2442 2443 2444 2445 2446 2447
#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
2448 2449
#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
2450 2451
#define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
#define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
2452 2453
#define RREG32_SMC(reg) tn_smc_rreg(rdev, (reg))
#define WREG32_SMC(reg, v) tn_smc_wreg(rdev, (reg), (v))
2454 2455
#define RREG32_RCU(reg) r600_rcu_rreg(rdev, (reg))
#define WREG32_RCU(reg, v) r600_rcu_wreg(rdev, (reg), (v))
2456 2457
#define RREG32_CG(reg) eg_cg_rreg(rdev, (reg))
#define WREG32_CG(reg, v) eg_cg_wreg(rdev, (reg), (v))
2458 2459 2460 2461
#define RREG32_PIF_PHY0(reg) eg_pif_phy0_rreg(rdev, (reg))
#define WREG32_PIF_PHY0(reg, v) eg_pif_phy0_wreg(rdev, (reg), (v))
#define RREG32_PIF_PHY1(reg) eg_pif_phy1_rreg(rdev, (reg))
#define WREG32_PIF_PHY1(reg, v) eg_pif_phy1_wreg(rdev, (reg), (v))
2462 2463
#define RREG32_UVD_CTX(reg) r600_uvd_ctx_rreg(rdev, (reg))
#define WREG32_UVD_CTX(reg, v) r600_uvd_ctx_wreg(rdev, (reg), (v))
2464 2465
#define RREG32_DIDT(reg) cik_didt_rreg(rdev, (reg))
#define WREG32_DIDT(reg, v) cik_didt_wreg(rdev, (reg), (v))
2466 2467 2468 2469 2470 2471 2472
#define WREG32_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32(reg);			\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32(reg, tmp_);				\
	} while (0)
2473
#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2474
#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2475 2476 2477 2478 2479 2480 2481
#define WREG32_PLL_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32_PLL(reg);		\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32_PLL(reg, tmp_);				\
	} while (0)
2482
#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
2483 2484
#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
2485

2486 2487
#define RDOORBELL32(index) cik_mm_rdoorbell(rdev, (index))
#define WDOORBELL32(index, v) cik_mm_wdoorbell(rdev, (index), (v))
2488

2489 2490 2491 2492 2493
/*
 * Indirect registers accessor
 */
static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
{
2494
	unsigned long flags;
2495 2496
	uint32_t r;

2497
	spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
2498 2499
	WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
	r = RREG32(RADEON_PCIE_DATA);
2500
	spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
2501 2502 2503 2504 2505
	return r;
}

static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
{
2506 2507 2508
	unsigned long flags;

	spin_lock_irqsave(&rdev->pcie_idx_lock, flags);
2509 2510
	WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
	WREG32(RADEON_PCIE_DATA, (v));
2511
	spin_unlock_irqrestore(&rdev->pcie_idx_lock, flags);
2512 2513
}

2514 2515
static inline u32 tn_smc_rreg(struct radeon_device *rdev, u32 reg)
{
2516
	unsigned long flags;
2517 2518
	u32 r;

2519
	spin_lock_irqsave(&rdev->smc_idx_lock, flags);
2520 2521
	WREG32(TN_SMC_IND_INDEX_0, (reg));
	r = RREG32(TN_SMC_IND_DATA_0);
2522
	spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
2523 2524 2525 2526 2527
	return r;
}

static inline void tn_smc_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2528 2529 2530
	unsigned long flags;

	spin_lock_irqsave(&rdev->smc_idx_lock, flags);
2531 2532
	WREG32(TN_SMC_IND_INDEX_0, (reg));
	WREG32(TN_SMC_IND_DATA_0, (v));
2533
	spin_unlock_irqrestore(&rdev->smc_idx_lock, flags);
2534 2535
}

2536 2537
static inline u32 r600_rcu_rreg(struct radeon_device *rdev, u32 reg)
{
2538
	unsigned long flags;
2539 2540
	u32 r;

2541
	spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
2542 2543
	WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
	r = RREG32(R600_RCU_DATA);
2544
	spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
2545 2546 2547 2548 2549
	return r;
}

static inline void r600_rcu_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2550 2551 2552
	unsigned long flags;

	spin_lock_irqsave(&rdev->rcu_idx_lock, flags);
2553 2554
	WREG32(R600_RCU_INDEX, ((reg) & 0x1fff));
	WREG32(R600_RCU_DATA, (v));
2555
	spin_unlock_irqrestore(&rdev->rcu_idx_lock, flags);
2556 2557
}

2558 2559
static inline u32 eg_cg_rreg(struct radeon_device *rdev, u32 reg)
{
2560
	unsigned long flags;
2561 2562
	u32 r;

2563
	spin_lock_irqsave(&rdev->cg_idx_lock, flags);
2564 2565
	WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
	r = RREG32(EVERGREEN_CG_IND_DATA);
2566
	spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
2567 2568 2569 2570 2571
	return r;
}

static inline void eg_cg_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2572 2573 2574
	unsigned long flags;

	spin_lock_irqsave(&rdev->cg_idx_lock, flags);
2575 2576
	WREG32(EVERGREEN_CG_IND_ADDR, ((reg) & 0xffff));
	WREG32(EVERGREEN_CG_IND_DATA, (v));
2577
	spin_unlock_irqrestore(&rdev->cg_idx_lock, flags);
2578 2579
}

2580 2581
static inline u32 eg_pif_phy0_rreg(struct radeon_device *rdev, u32 reg)
{
2582
	unsigned long flags;
2583 2584
	u32 r;

2585
	spin_lock_irqsave(&rdev->pif_idx_lock, flags);
2586 2587
	WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
	r = RREG32(EVERGREEN_PIF_PHY0_DATA);
2588
	spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
2589 2590 2591 2592 2593
	return r;
}

static inline void eg_pif_phy0_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2594 2595 2596
	unsigned long flags;

	spin_lock_irqsave(&rdev->pif_idx_lock, flags);
2597 2598
	WREG32(EVERGREEN_PIF_PHY0_INDEX, ((reg) & 0xffff));
	WREG32(EVERGREEN_PIF_PHY0_DATA, (v));
2599
	spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
2600 2601 2602 2603
}

static inline u32 eg_pif_phy1_rreg(struct radeon_device *rdev, u32 reg)
{
2604
	unsigned long flags;
2605 2606
	u32 r;

2607
	spin_lock_irqsave(&rdev->pif_idx_lock, flags);
2608 2609
	WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
	r = RREG32(EVERGREEN_PIF_PHY1_DATA);
2610
	spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
2611 2612 2613 2614 2615
	return r;
}

static inline void eg_pif_phy1_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2616 2617 2618
	unsigned long flags;

	spin_lock_irqsave(&rdev->pif_idx_lock, flags);
2619 2620
	WREG32(EVERGREEN_PIF_PHY1_INDEX, ((reg) & 0xffff));
	WREG32(EVERGREEN_PIF_PHY1_DATA, (v));
2621
	spin_unlock_irqrestore(&rdev->pif_idx_lock, flags);
2622 2623
}

2624 2625
static inline u32 r600_uvd_ctx_rreg(struct radeon_device *rdev, u32 reg)
{
2626
	unsigned long flags;
2627 2628
	u32 r;

2629
	spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
2630 2631
	WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
	r = RREG32(R600_UVD_CTX_DATA);
2632
	spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
2633 2634 2635 2636 2637
	return r;
}

static inline void r600_uvd_ctx_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2638 2639 2640
	unsigned long flags;

	spin_lock_irqsave(&rdev->uvd_idx_lock, flags);
2641 2642
	WREG32(R600_UVD_CTX_INDEX, ((reg) & 0x1ff));
	WREG32(R600_UVD_CTX_DATA, (v));
2643
	spin_unlock_irqrestore(&rdev->uvd_idx_lock, flags);
2644 2645
}

2646 2647 2648

static inline u32 cik_didt_rreg(struct radeon_device *rdev, u32 reg)
{
2649
	unsigned long flags;
2650 2651
	u32 r;

2652
	spin_lock_irqsave(&rdev->didt_idx_lock, flags);
2653 2654
	WREG32(CIK_DIDT_IND_INDEX, (reg));
	r = RREG32(CIK_DIDT_IND_DATA);
2655
	spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
2656 2657 2658 2659 2660
	return r;
}

static inline void cik_didt_wreg(struct radeon_device *rdev, u32 reg, u32 v)
{
2661 2662 2663
	unsigned long flags;

	spin_lock_irqsave(&rdev->didt_idx_lock, flags);
2664 2665
	WREG32(CIK_DIDT_IND_INDEX, (reg));
	WREG32(CIK_DIDT_IND_DATA, (v));
2666
	spin_unlock_irqrestore(&rdev->didt_idx_lock, flags);
2667 2668
}

2669 2670 2671 2672 2673 2674
void r100_pll_errata_after_index(struct radeon_device *rdev);


/*
 * ASICs helpers.
 */
2675 2676
#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
			    (rdev->pdev->device == 0x5969))
2677 2678 2679 2680 2681 2682 2683 2684 2685 2686 2687 2688 2689 2690 2691 2692
#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
		(rdev->family == CHIP_RV200) || \
		(rdev->family == CHIP_RS100) || \
		(rdev->family == CHIP_RS200) || \
		(rdev->family == CHIP_RV250) || \
		(rdev->family == CHIP_RV280) || \
		(rdev->family == CHIP_RS300))
#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300)  ||	\
		(rdev->family == CHIP_RV350) ||			\
		(rdev->family == CHIP_R350)  ||			\
		(rdev->family == CHIP_RV380) ||			\
		(rdev->family == CHIP_R420)  ||			\
		(rdev->family == CHIP_R423)  ||			\
		(rdev->family == CHIP_RV410) ||			\
		(rdev->family == CHIP_RS400) ||			\
		(rdev->family == CHIP_RS480))
2693 2694 2695 2696 2697 2698 2699 2700
#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
		(rdev->ddev->pdev->device == 0x9443) || \
		(rdev->ddev->pdev->device == 0x944B) || \
		(rdev->ddev->pdev->device == 0x9506) || \
		(rdev->ddev->pdev->device == 0x9509) || \
		(rdev->ddev->pdev->device == 0x950F) || \
		(rdev->ddev->pdev->device == 0x689C) || \
		(rdev->ddev->pdev->device == 0x689D))
2701
#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
2702 2703 2704 2705
#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600)  ||	\
			    (rdev->family == CHIP_RS690)  ||	\
			    (rdev->family == CHIP_RS740)  ||	\
			    (rdev->family >= CHIP_R600))
2706 2707
#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
2708
#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
2709 2710
#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
			     (rdev->flags & RADEON_IS_IGP))
2711
#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
2712 2713 2714
#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
			     (rdev->flags & RADEON_IS_IGP))
A
Alex Deucher 已提交
2715
#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
2716
#define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
2717
#define ASIC_IS_DCE8(rdev) ((rdev->family >= CHIP_BONAIRE))
2718 2719
#define ASIC_IS_DCE81(rdev) ((rdev->family == CHIP_KAVERI))
#define ASIC_IS_DCE82(rdev) ((rdev->family == CHIP_BONAIRE))
2720 2721
#define ASIC_IS_DCE83(rdev) ((rdev->family == CHIP_KABINI) || \
			     (rdev->family == CHIP_MULLINS))
2722

2723 2724 2725 2726 2727 2728 2729 2730 2731
#define ASIC_IS_LOMBOK(rdev) ((rdev->ddev->pdev->device == 0x6849) || \
			      (rdev->ddev->pdev->device == 0x6850) || \
			      (rdev->ddev->pdev->device == 0x6858) || \
			      (rdev->ddev->pdev->device == 0x6859) || \
			      (rdev->ddev->pdev->device == 0x6840) || \
			      (rdev->ddev->pdev->device == 0x6841) || \
			      (rdev->ddev->pdev->device == 0x6842) || \
			      (rdev->ddev->pdev->device == 0x6843))

2732 2733 2734 2735 2736 2737 2738 2739 2740 2741 2742 2743 2744 2745 2746 2747
/*
 * BIOS helpers.
 */
#define RBIOS8(i) (rdev->bios[i])
#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))

int radeon_combios_init(struct radeon_device *rdev);
void radeon_combios_fini(struct radeon_device *rdev);
int radeon_atombios_init(struct radeon_device *rdev);
void radeon_atombios_fini(struct radeon_device *rdev);


/*
 * RING helpers.
 */
2748
#if DRM_DEBUG_CODE == 0
2749
static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
2750
{
2751 2752 2753 2754
	ring->ring[ring->wptr++] = v;
	ring->wptr &= ring->ptr_mask;
	ring->count_dw--;
	ring->ring_free_dw--;
2755
}
2756 2757
#else
/* With debugging this is just too big to inline */
2758
void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
2759
#endif
2760 2761 2762 2763

/*
 * ASICs macro.
 */
2764
#define radeon_init(rdev) (rdev)->asic->init((rdev))
2765 2766 2767
#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
2768
#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)]->cs_parse((p))
2769
#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
2770
#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
2771
#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
2772
#define radeon_gart_set_page(rdev, i, p, f) (rdev)->asic->gart.set_page((rdev), (i), (p), (f))
2773 2774
#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
2775 2776 2777 2778
#define radeon_asic_vm_copy_pages(rdev, ib, pe, src, count) ((rdev)->asic->vm.copy_pages((rdev), (ib), (pe), (src), (count)))
#define radeon_asic_vm_write_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.write_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
#define radeon_asic_vm_set_pages(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_pages((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
#define radeon_asic_vm_pad_ib(rdev, ib) ((rdev)->asic->vm.pad_ib((ib)))
2779 2780 2781 2782 2783 2784 2785 2786 2787 2788
#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_start((rdev), (cp))
#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ring_test((rdev), (cp))
#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)]->ib_test((rdev), (cp))
#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_execute((rdev), (ib))
#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)]->ib_parse((rdev), (ib))
#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)]->is_lockup((rdev), (cp))
#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)]->vm_flush((rdev), (r), (vm))
#define radeon_ring_get_rptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_rptr((rdev), (r))
#define radeon_ring_get_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->get_wptr((rdev), (r))
#define radeon_ring_set_wptr(rdev, r) (rdev)->asic->ring[(r)->idx]->set_wptr((rdev), (r))
2789 2790
#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
2791
#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
2792
#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
2793
#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
2794 2795
#define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
#define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
2796 2797
#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)]->emit_fence((rdev), (fence))
#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)]->emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
2798 2799 2800 2801 2802 2803
#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
2804 2805 2806 2807 2808 2809 2810
#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
2811
#define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
2812
#define radeon_set_vce_clocks(rdev, ev, ec) (rdev)->asic->pm.set_vce_clocks((rdev), (ev), (ec))
2813
#define radeon_get_temperature(rdev) (rdev)->asic->pm.get_temperature((rdev))
2814 2815
#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
2816
#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
2817 2818 2819 2820
#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
2821
#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
2822 2823 2824 2825 2826
#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
2827
#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
2828
#define radeon_page_flip_pending(rdev, crtc) (rdev)->asic->pflip.page_flip_pending((rdev), (crtc))
2829 2830
#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
2831
#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
2832
#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
2833 2834 2835
#define radeon_dpm_init(rdev) rdev->asic->dpm.init((rdev))
#define radeon_dpm_setup_asic(rdev) rdev->asic->dpm.setup_asic((rdev))
#define radeon_dpm_enable(rdev) rdev->asic->dpm.enable((rdev))
2836
#define radeon_dpm_late_enable(rdev) rdev->asic->dpm.late_enable((rdev))
2837
#define radeon_dpm_disable(rdev) rdev->asic->dpm.disable((rdev))
2838
#define radeon_dpm_pre_set_power_state(rdev) rdev->asic->dpm.pre_set_power_state((rdev))
2839
#define radeon_dpm_set_power_state(rdev) rdev->asic->dpm.set_power_state((rdev))
2840
#define radeon_dpm_post_set_power_state(rdev) rdev->asic->dpm.post_set_power_state((rdev))
2841 2842 2843 2844 2845
#define radeon_dpm_display_configuration_changed(rdev) rdev->asic->dpm.display_configuration_changed((rdev))
#define radeon_dpm_fini(rdev) rdev->asic->dpm.fini((rdev))
#define radeon_dpm_get_sclk(rdev, l) rdev->asic->dpm.get_sclk((rdev), (l))
#define radeon_dpm_get_mclk(rdev, l) rdev->asic->dpm.get_mclk((rdev), (l))
#define radeon_dpm_print_power_state(rdev, ps) rdev->asic->dpm.print_power_state((rdev), (ps))
2846
#define radeon_dpm_debugfs_print_current_performance_level(rdev, m) rdev->asic->dpm.debugfs_print_current_performance_level((rdev), (m))
2847
#define radeon_dpm_force_performance_level(rdev, l) rdev->asic->dpm.force_performance_level((rdev), (l))
2848
#define radeon_dpm_vblank_too_short(rdev) rdev->asic->dpm.vblank_too_short((rdev))
2849
#define radeon_dpm_powergate_uvd(rdev, g) rdev->asic->dpm.powergate_uvd((rdev), (g))
2850
#define radeon_dpm_enable_bapm(rdev, e) rdev->asic->dpm.enable_bapm((rdev), (e))
2851

2852
/* Common functions */
2853
/* AGP */
2854
extern int radeon_gpu_reset(struct radeon_device *rdev);
2855
extern void radeon_pci_config_reset(struct radeon_device *rdev);
2856
extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
2857
extern void radeon_agp_disable(struct radeon_device *rdev);
2858 2859
extern int radeon_modeset_init(struct radeon_device *rdev);
extern void radeon_modeset_fini(struct radeon_device *rdev);
2860
extern bool radeon_card_posted(struct radeon_device *rdev);
2861
extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
2862
extern void radeon_update_display_priority(struct radeon_device *rdev);
2863
extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
2864
extern void radeon_scratch_init(struct radeon_device *rdev);
2865 2866 2867
extern void radeon_wb_fini(struct radeon_device *rdev);
extern int radeon_wb_init(struct radeon_device *rdev);
extern void radeon_wb_disable(struct radeon_device *rdev);
2868 2869
extern void radeon_surface_init(struct radeon_device *rdev);
extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
2870
extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
2871
extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
2872
extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
2873
extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
2874 2875
extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
2876 2877
extern int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
extern int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2878
extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
2879 2880 2881
extern void radeon_program_register_sequence(struct radeon_device *rdev,
					     const u32 *registers,
					     const u32 array_size);
2882

2883 2884 2885 2886 2887
/*
 * vm
 */
int radeon_vm_manager_init(struct radeon_device *rdev);
void radeon_vm_manager_fini(struct radeon_device *rdev);
2888
int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
2889
void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
2890 2891 2892
struct radeon_cs_reloc *radeon_vm_get_bos(struct radeon_device *rdev,
					  struct radeon_vm *vm,
                                          struct list_head *head);
2893 2894
struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
				       struct radeon_vm *vm, int ring);
2895 2896 2897
void radeon_vm_flush(struct radeon_device *rdev,
                     struct radeon_vm *vm,
                     int ring);
2898 2899 2900
void radeon_vm_fence(struct radeon_device *rdev,
		     struct radeon_vm *vm,
		     struct radeon_fence *fence);
2901
uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
2902 2903
int radeon_vm_update_page_directory(struct radeon_device *rdev,
				    struct radeon_vm *vm);
2904 2905
int radeon_vm_clear_freed(struct radeon_device *rdev,
			  struct radeon_vm *vm);
2906 2907
int radeon_vm_clear_invalids(struct radeon_device *rdev,
			     struct radeon_vm *vm);
2908
int radeon_vm_bo_update(struct radeon_device *rdev,
2909
			struct radeon_bo_va *bo_va,
2910
			struct ttm_mem_reg *mem);
2911 2912
void radeon_vm_bo_invalidate(struct radeon_device *rdev,
			     struct radeon_bo *bo);
2913 2914
struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
				       struct radeon_bo *bo);
2915 2916 2917 2918 2919 2920 2921
struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
				      struct radeon_vm *vm,
				      struct radeon_bo *bo);
int radeon_vm_bo_set_addr(struct radeon_device *rdev,
			  struct radeon_bo_va *bo_va,
			  uint64_t offset,
			  uint32_t flags);
2922 2923
void radeon_vm_bo_rmv(struct radeon_device *rdev,
		      struct radeon_bo_va *bo_va);
2924

2925 2926
/* audio */
void r600_audio_update_hdmi(struct work_struct *work);
2927 2928
struct r600_audio_pin *r600_audio_get_pin(struct radeon_device *rdev);
struct r600_audio_pin *dce6_audio_get_pin(struct radeon_device *rdev);
2929 2930 2931 2932 2933 2934
void r600_audio_enable(struct radeon_device *rdev,
		       struct r600_audio_pin *pin,
		       bool enable);
void dce6_audio_enable(struct radeon_device *rdev,
		       struct r600_audio_pin *pin,
		       bool enable);
2935

2936 2937 2938 2939 2940 2941
/*
 * R600 vram scratch functions
 */
int r600_vram_scratch_init(struct radeon_device *rdev);
void r600_vram_scratch_fini(struct radeon_device *rdev);

2942 2943 2944 2945 2946 2947 2948 2949 2950 2951
/*
 * r600 cs checking helper
 */
unsigned r600_mip_minify(unsigned size, unsigned level);
bool r600_fmt_is_valid_color(u32 format);
bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
int r600_fmt_get_blocksize(u32 format);
int r600_fmt_get_nblocksx(u32 format, u32 w);
int r600_fmt_get_nblocksy(u32 format, u32 h);

2952 2953 2954
/*
 * r600 functions used by radeon_encoder.c
 */
2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968
struct radeon_hdmi_acr {
	u32 clock;

	int n_32khz;
	int cts_32khz;

	int n_44_1khz;
	int cts_44_1khz;

	int n_48khz;
	int cts_48khz;

};

2969 2970
extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);

2971 2972 2973 2974 2975
extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
				     u32 tiling_pipe_num,
				     u32 max_rb_num,
				     u32 total_max_rb_num,
				     u32 enabled_rb_mask);
2976

2977 2978 2979 2980
/*
 * evergreen functions used by radeon_encoder.c
 */

2981
extern int ni_init_microcode(struct radeon_device *rdev);
2982
extern int ni_mc_load_microcode(struct radeon_device *rdev);
2983

2984 2985 2986 2987
/* radeon_acpi.c */
#if defined(CONFIG_ACPI)
extern int radeon_acpi_init(struct radeon_device *rdev);
extern void radeon_acpi_fini(struct radeon_device *rdev);
2988 2989
extern bool radeon_acpi_is_pcie_performance_request_supported(struct radeon_device *rdev);
extern int radeon_acpi_pcie_performance_request(struct radeon_device *rdev,
2990
						u8 perf_req, bool advertise);
2991
extern int radeon_acpi_pcie_notify_device_ready(struct radeon_device *rdev);
2992 2993 2994 2995
#else
static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
#endif
2996

2997 2998 2999
int radeon_cs_packet_parse(struct radeon_cs_parser *p,
			   struct radeon_cs_packet *pkt,
			   unsigned idx);
3000
bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
3001 3002
void radeon_cs_dump_packet(struct radeon_cs_parser *p,
			   struct radeon_cs_packet *pkt);
3003 3004 3005
int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
				struct radeon_cs_reloc **cs_reloc,
				int nomm);
3006 3007 3008
int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
			       uint32_t *vline_start_end,
			       uint32_t *vline_status);
3009

3010 3011
#include "radeon_object.h"

3012
#endif