radeon.h 48.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44
/*
 * Copyright 2008 Advanced Micro Devices, Inc.
 * Copyright 2008 Red Hat Inc.
 * Copyright 2009 Jerome Glisse.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice shall be included in
 * all copies or substantial portions of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
 * OTHER DEALINGS IN THE SOFTWARE.
 *
 * Authors: Dave Airlie
 *          Alex Deucher
 *          Jerome Glisse
 */
#ifndef __RADEON_H__
#define __RADEON_H__

/* TODO: Here are things that needs to be done :
 *	- surface allocator & initializer : (bit like scratch reg) should
 *	  initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
 *	  related to surface
 *	- WB : write back stuff (do it bit like scratch reg things)
 *	- Vblank : look at Jesse's rework and what we should do
 *	- r600/r700: gart & cp
 *	- cs : clean cs ioctl use bitmap & things like that.
 *	- power management stuff
 *	- Barrier in gart code
 *	- Unmappabled vram ?
 *	- TESTING, TESTING, TESTING
 */

45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62
/* Initialization path:
 *  We expect that acceleration initialization might fail for various
 *  reasons even thought we work hard to make it works on most
 *  configurations. In order to still have a working userspace in such
 *  situation the init path must succeed up to the memory controller
 *  initialization point. Failure before this point are considered as
 *  fatal error. Here is the init callchain :
 *      radeon_device_init  perform common structure, mutex initialization
 *      asic_init           setup the GPU memory layout and perform all
 *                          one time initialization (failure in this
 *                          function are considered fatal)
 *      asic_startup        setup the GPU acceleration, in order to
 *                          follow guideline the first thing this
 *                          function should do is setting the GPU
 *                          memory controller (only MC setup failure
 *                          are considered as fatal)
 */

A
Arun Sharma 已提交
63
#include <linux/atomic.h>
64 65 66 67
#include <linux/wait.h>
#include <linux/list.h>
#include <linux/kref.h>

68 69 70 71
#include <ttm/ttm_bo_api.h>
#include <ttm/ttm_bo_driver.h>
#include <ttm/ttm_placement.h>
#include <ttm/ttm_module.h>
72
#include <ttm/ttm_execbuf_util.h>
73

74
#include "radeon_family.h"
75 76 77 78 79 80 81 82 83 84 85 86 87 88
#include "radeon_mode.h"
#include "radeon_reg.h"

/*
 * Modules parameters.
 */
extern int radeon_no_wb;
extern int radeon_modeset;
extern int radeon_dynclks;
extern int radeon_r4xx_atom;
extern int radeon_agpmode;
extern int radeon_vram_limit;
extern int radeon_gart_size;
extern int radeon_benchmarking;
89
extern int radeon_testing;
90
extern int radeon_connector_table;
91
extern int radeon_tv;
92
extern int radeon_audio;
93
extern int radeon_disp_priority;
94
extern int radeon_hw_i2c;
95
extern int radeon_pcie_gen2;
96
extern int radeon_msi;
97 98 99 100 101 102

/*
 * Copy from radeon_drv.h so we don't have to include both and have conflicting
 * symbol;
 */
#define RADEON_MAX_USEC_TIMEOUT		100000	/* 100 ms */
103
#define RADEON_FENCE_JIFFIES_TIMEOUT	(HZ / 2)
104
/* RADEON_IB_POOL_SIZE must be a power of 2 */
105
#define RADEON_IB_POOL_SIZE		16
106
#define RADEON_DEBUGFS_MAX_COMPONENTS	32
107
#define RADEONFB_CONN_LIMIT		4
108
#define RADEON_BIOS_NUM_SCRATCH		8
109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125

/*
 * Errata workarounds.
 */
enum radeon_pll_errata {
	CHIP_ERRATA_R300_CG             = 0x00000001,
	CHIP_ERRATA_PLL_DUMMYREADS      = 0x00000002,
	CHIP_ERRATA_PLL_DELAY           = 0x00000004
};


struct radeon_device;


/*
 * BIOS.
 */
126 127
#define ATRM_BIOS_PAGE 4096

128
#if defined(CONFIG_VGA_SWITCHEROO)
129 130
bool radeon_atrm_supported(struct pci_dev *pdev);
int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
131 132 133 134 135 136 137 138 139 140
#else
static inline bool radeon_atrm_supported(struct pci_dev *pdev)
{
	return false;
}

static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
	return -EINVAL;
}
#endif
141 142
bool radeon_get_bios(struct radeon_device *rdev);

143

144
/*
145
 * Dummy page
146
 */
147 148 149 150 151 152 153
struct radeon_dummy_page {
	struct page	*page;
	dma_addr_t	addr;
};
int radeon_dummy_page_init(struct radeon_device *rdev);
void radeon_dummy_page_fini(struct radeon_device *rdev);

154

155 156 157
/*
 * Clocks
 */
158 159 160
struct radeon_clock {
	struct radeon_pll p1pll;
	struct radeon_pll p2pll;
161
	struct radeon_pll dcpll;
162 163 164 165 166
	struct radeon_pll spll;
	struct radeon_pll mpll;
	/* 10 Khz units */
	uint32_t default_mclk;
	uint32_t default_sclk;
167 168
	uint32_t default_dispclk;
	uint32_t dp_extclk;
169
	uint32_t max_pixel_clock;
170 171
};

172 173 174 175
/*
 * Power management
 */
int radeon_pm_init(struct radeon_device *rdev);
176
void radeon_pm_fini(struct radeon_device *rdev);
177
void radeon_pm_compute_clocks(struct radeon_device *rdev);
178 179
void radeon_pm_suspend(struct radeon_device *rdev);
void radeon_pm_resume(struct radeon_device *rdev);
180 181
void radeon_combios_get_power_modes(struct radeon_device *rdev);
void radeon_atombios_get_power_modes(struct radeon_device *rdev);
182
void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
183
int radeon_atom_get_max_vddc(struct radeon_device *rdev, u16 *voltage);
184
void rs690_pm_info(struct radeon_device *rdev);
185 186 187 188
extern int rv6xx_get_temp(struct radeon_device *rdev);
extern int rv770_get_temp(struct radeon_device *rdev);
extern int evergreen_get_temp(struct radeon_device *rdev);
extern int sumo_get_temp(struct radeon_device *rdev);
189

190 191 192 193 194 195 196
/*
 * Fences.
 */
struct radeon_fence_driver {
	uint32_t			scratch_reg;
	atomic_t			seq;
	uint32_t			last_seq;
197 198
	unsigned long			last_jiffies;
	unsigned long			last_timeout;
199 200
	wait_queue_head_t		queue;
	struct list_head		created;
201
	struct list_head		emitted;
202
	struct list_head		signaled;
203
	bool				initialized;
204 205 206 207 208 209 210 211
};

struct radeon_fence {
	struct radeon_device		*rdev;
	struct kref			kref;
	struct list_head		list;
	/* protected by radeon_fence.lock */
	uint32_t			seq;
212
	bool				emitted;
213
	bool				signaled;
214 215
	/* RB, DMA, etc. */
	int				ring;
216 217
};

218
int radeon_fence_driver_init(struct radeon_device *rdev, int num_rings);
219
void radeon_fence_driver_fini(struct radeon_device *rdev);
220
int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
221
int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
222
void radeon_fence_process(struct radeon_device *rdev, int ring);
223 224
bool radeon_fence_signaled(struct radeon_fence *fence);
int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
225 226
int radeon_fence_wait_next(struct radeon_device *rdev, int ring);
int radeon_fence_wait_last(struct radeon_device *rdev, int ring);
227 228
struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
void radeon_fence_unref(struct radeon_fence **fence);
229
int radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
230

231 232 233
/*
 * Semaphores.
 */
234 235
struct radeon_cp;

236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256
struct radeon_semaphore_driver {
	rwlock_t		lock;
	struct list_head	free;
};

struct radeon_semaphore {
	struct radeon_bo	*robj;
	struct list_head	list;
	uint64_t		gpu_addr;
};

void radeon_semaphore_driver_fini(struct radeon_device *rdev);
int radeon_semaphore_create(struct radeon_device *rdev,
			    struct radeon_semaphore **semaphore);
void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
				  struct radeon_semaphore *semaphore);
void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
				struct radeon_semaphore *semaphore);
void radeon_semaphore_free(struct radeon_device *rdev,
			   struct radeon_semaphore *semaphore);

257 258 259 260
/*
 * Tiling registers
 */
struct radeon_surface_reg {
261
	struct radeon_bo *bo;
262 263 264
};

#define RADEON_GEM_MAX_SURFACES 8
265 266

/*
267
 * TTM.
268
 */
269 270
struct radeon_mman {
	struct ttm_bo_global_ref        bo_global_ref;
271
	struct drm_global_reference	mem_global_ref;
272
	struct ttm_bo_device		bdev;
273 274
	bool				mem_global_referenced;
	bool				initialized;
275 276 277 278 279 280
};

struct radeon_bo {
	/* Protected by gem.mutex */
	struct list_head		list;
	/* Protected by tbo.reserved */
281 282
	u32				placements[3];
	struct ttm_placement		placement;
283 284 285 286 287 288 289 290 291
	struct ttm_buffer_object	tbo;
	struct ttm_bo_kmap_obj		kmap;
	unsigned			pin_count;
	void				*kptr;
	u32				tiling_flags;
	u32				pitch;
	int				surface_reg;
	/* Constant after initialization */
	struct radeon_device		*rdev;
292
	struct drm_gem_object		gem_base;
293
};
294
#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
295

296
struct radeon_bo_list {
297
	struct ttm_validate_buffer tv;
298
	struct radeon_bo	*bo;
299 300 301
	uint64_t		gpu_offset;
	unsigned		rdomain;
	unsigned		wdomain;
302
	u32			tiling_flags;
303 304 305 306 307 308
};

/*
 * GEM objects.
 */
struct radeon_gem {
309
	struct mutex		mutex;
310 311 312 313 314 315
	struct list_head	objects;
};

int radeon_gem_init(struct radeon_device *rdev);
void radeon_gem_fini(struct radeon_device *rdev);
int radeon_gem_object_create(struct radeon_device *rdev, int size,
316 317 318
				int alignment, int initial_domain,
				bool discardable, bool kernel,
				struct drm_gem_object **obj);
319 320 321 322
int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
			  uint64_t *gpu_addr);
void radeon_gem_object_unpin(struct drm_gem_object *obj);

323 324 325 326 327 328 329 330 331
int radeon_mode_dumb_create(struct drm_file *file_priv,
			    struct drm_device *dev,
			    struct drm_mode_create_dumb *args);
int radeon_mode_dumb_mmap(struct drm_file *filp,
			  struct drm_device *dev,
			  uint32_t handle, uint64_t *offset_p);
int radeon_mode_dumb_destroy(struct drm_file *file_priv,
			     struct drm_device *dev,
			     uint32_t handle);
332 333 334 335 336 337

/*
 * GART structures, functions & helpers
 */
struct radeon_mc;

338
#define RADEON_GPU_PAGE_SIZE 4096
339
#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
340
#define RADEON_GPU_PAGE_SHIFT 12
341

342 343
struct radeon_gart {
	dma_addr_t			table_addr;
344 345
	struct radeon_bo		*robj;
	void				*ptr;
346 347 348 349 350 351 352 353 354 355 356 357
	unsigned			num_gpu_pages;
	unsigned			num_cpu_pages;
	unsigned			table_size;
	struct page			**pages;
	dma_addr_t			*pages_addr;
	bool				ready;
};

int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
void radeon_gart_table_ram_free(struct radeon_device *rdev);
int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
void radeon_gart_table_vram_free(struct radeon_device *rdev);
358 359
int radeon_gart_table_vram_pin(struct radeon_device *rdev);
void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
360 361 362 363 364
int radeon_gart_init(struct radeon_device *rdev);
void radeon_gart_fini(struct radeon_device *rdev);
void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
			int pages);
int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
365 366
		     int pages, struct page **pagelist,
		     dma_addr_t *dma_addr);
367
void radeon_gart_restore(struct radeon_device *rdev);
368 369 370 371 372 373 374 375 376


/*
 * GPU MC structures, functions & helpers
 */
struct radeon_mc {
	resource_size_t		aper_size;
	resource_size_t		aper_base;
	resource_size_t		agp_base;
377 378
	/* for some chips with <= 32MB we need to lie
	 * about vram size near mc fb location */
379
	u64			mc_vram_size;
380
	u64			visible_vram_size;
381 382 383 384 385
	u64			gtt_size;
	u64			gtt_start;
	u64			gtt_end;
	u64			vram_start;
	u64			vram_end;
386
	unsigned		vram_width;
387
	u64			real_vram_size;
388 389
	int			vram_mtrr;
	bool			vram_is_ddr;
390
	bool			igp_sideport_enabled;
391
	u64                     gtt_base_align;
392 393
};

394 395
bool radeon_combios_sideport_present(struct radeon_device *rdev);
bool radeon_atombios_sideport_present(struct radeon_device *rdev);
396 397 398 399 400 401

/*
 * GPU scratch registers structures, functions & helpers
 */
struct radeon_scratch {
	unsigned		num_reg;
402
	uint32_t                reg_base;
403 404 405 406 407 408 409 410 411 412 413
	bool			free[32];
	uint32_t		reg[32];
};

int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);


/*
 * IRQS.
 */
414 415 416 417 418 419 420 421 422 423 424 425 426 427 428 429 430 431 432 433 434 435 436 437 438 439 440 441 442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457

struct radeon_unpin_work {
	struct work_struct work;
	struct radeon_device *rdev;
	int crtc_id;
	struct radeon_fence *fence;
	struct drm_pending_vblank_event *event;
	struct radeon_bo *old_rbo;
	u64 new_crtc_base;
};

struct r500_irq_stat_regs {
	u32 disp_int;
};

struct r600_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 d1grph_int;
	u32 d2grph_int;
};

struct evergreen_irq_stat_regs {
	u32 disp_int;
	u32 disp_int_cont;
	u32 disp_int_cont2;
	u32 disp_int_cont3;
	u32 disp_int_cont4;
	u32 disp_int_cont5;
	u32 d1grph_int;
	u32 d2grph_int;
	u32 d3grph_int;
	u32 d4grph_int;
	u32 d5grph_int;
	u32 d6grph_int;
};

union radeon_irq_stat_regs {
	struct r500_irq_stat_regs r500;
	struct r600_irq_stat_regs r600;
	struct evergreen_irq_stat_regs evergreen;
};

458 459 460 461
#define RADEON_MAX_HPD_PINS 6
#define RADEON_MAX_CRTCS 6
#define RADEON_MAX_HDMI_BLOCKS 2

462 463 464
struct radeon_irq {
	bool		installed;
	bool		sw_int;
465 466
	bool		crtc_vblank_int[RADEON_MAX_CRTCS];
	bool		pflip[RADEON_MAX_CRTCS];
467
	wait_queue_head_t	vblank_queue;
468
	bool            hpd[RADEON_MAX_HPD_PINS];
469 470 471
	bool            gui_idle;
	bool            gui_idle_acked;
	wait_queue_head_t	idle_queue;
472
	bool		hdmi[RADEON_MAX_HDMI_BLOCKS];
473 474
	spinlock_t sw_lock;
	int sw_refcount;
475
	union radeon_irq_stat_regs stat_regs;
476 477
	spinlock_t pflip_lock[RADEON_MAX_CRTCS];
	int pflip_refcount[RADEON_MAX_CRTCS];
478 479 480 481
};

int radeon_irq_kms_init(struct radeon_device *rdev);
void radeon_irq_kms_fini(struct radeon_device *rdev);
482 483
void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
484 485
void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
486 487 488 489

/*
 * CP & ring.
 */
490 491 492 493 494 495 496 497 498 499 500 501

/* max number of rings */
#define RADEON_NUM_RINGS 3

/* internal ring indices */
/* r1xx+ has gfx CP ring */
#define RADEON_RING_TYPE_GFX_INDEX  0

/* cayman has 2 compute CP rings */
#define CAYMAN_RING_TYPE_CP1_INDEX 1
#define CAYMAN_RING_TYPE_CP2_INDEX 2

502 503
struct radeon_ib {
	struct list_head	list;
504
	unsigned		idx;
505 506
	uint64_t		gpu_addr;
	struct radeon_fence	*fence;
507
	uint32_t		*ptr;
508
	uint32_t		length_dw;
509
	bool			free;
510 511
};

512 513 514 515
/*
 * locking -
 * mutex protects scheduled_ibs, ready, alloc_bm
 */
516 517
struct radeon_ib_pool {
	struct mutex		mutex;
518
	struct radeon_bo	*robj;
519
	struct list_head	bogus_ib;
520 521
	struct radeon_ib	ibs[RADEON_IB_POOL_SIZE];
	bool			ready;
522
	unsigned		head_id;
523 524 525
};

struct radeon_cp {
526
	struct radeon_bo	*ring_obj;
527 528
	volatile uint32_t	*ring;
	unsigned		rptr;
529 530
	unsigned		rptr_offs;
	unsigned		rptr_reg;
531 532
	unsigned		wptr;
	unsigned		wptr_old;
533
	unsigned		wptr_reg;
534 535 536 537 538 539 540 541 542 543
	unsigned		ring_size;
	unsigned		ring_free_dw;
	int			count_dw;
	uint64_t		gpu_addr;
	uint32_t		align_mask;
	uint32_t		ptr_mask;
	struct mutex		mutex;
	bool			ready;
};

544 545 546 547
/*
 * R6xx+ IH ring
 */
struct r600_ih {
548
	struct radeon_bo	*ring_obj;
549 550
	volatile uint32_t	*ring;
	unsigned		rptr;
551
	unsigned		rptr_offs;
552 553 554 555 556 557 558 559 560
	unsigned		wptr;
	unsigned		wptr_old;
	unsigned		ring_size;
	uint64_t		gpu_addr;
	uint32_t		ptr_mask;
	spinlock_t              lock;
	bool                    enabled;
};

561 562 563 564 565 566 567 568 569 570
struct r600_blit_cp_primitives {
	void (*set_render_target)(struct radeon_device *rdev, int format,
				  int w, int h, u64 gpu_addr);
	void (*cp_set_surface_sync)(struct radeon_device *rdev,
				    u32 sync_type, u32 size,
				    u64 mc_addr);
	void (*set_shaders)(struct radeon_device *rdev);
	void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
	void (*set_tex_resource)(struct radeon_device *rdev,
				 int format, int w, int h, int pitch,
571
				 u64 gpu_addr, u32 size);
572 573 574 575 576 577
	void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
			     int x2, int y2);
	void (*draw_auto)(struct radeon_device *rdev);
	void (*set_default_state)(struct radeon_device *rdev);
};

578
struct r600_blit {
579
	struct mutex		mutex;
580
	struct radeon_bo	*shader_obj;
581 582 583 584
	struct r600_blit_cp_primitives primitives;
	int max_dim;
	int ring_size_common;
	int ring_size_per_loop;
585 586 587 588 589 590 591 592
	u64 shader_gpu_addr;
	u32 vs_offset, ps_offset;
	u32 state_offset;
	u32 state_len;
	u32 vb_used, vb_total;
	struct radeon_ib *vb_ib;
};

593 594
void r600_blit_suspend(struct radeon_device *rdev);

595
int radeon_ib_get(struct radeon_device *rdev, int ring, struct radeon_ib **ib);
596 597 598 599 600
void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
int radeon_ib_pool_init(struct radeon_device *rdev);
void radeon_ib_pool_fini(struct radeon_device *rdev);
int radeon_ib_test(struct radeon_device *rdev);
601
extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
602
/* Ring access between begin & end cannot sleep */
603
int radeon_ring_index(struct radeon_device *rdev, struct radeon_cp *cp);
604 605 606 607 608 609 610
void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_cp *cp);
int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_cp *cp, unsigned ndw);
int radeon_ring_lock(struct radeon_device *rdev, struct radeon_cp *cp, unsigned ndw);
void radeon_ring_commit(struct radeon_device *rdev, struct radeon_cp *cp);
void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_cp *cp);
void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_cp *cp);
int radeon_ring_test(struct radeon_device *rdev, struct radeon_cp *cp);
611 612
int radeon_ring_init(struct radeon_device *rdev, struct radeon_cp *cp, unsigned ring_size,
		     unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg);
613
void radeon_ring_fini(struct radeon_device *rdev, struct radeon_cp *cp);
614 615 616 617 618 619 620


/*
 * CS.
 */
struct radeon_cs_reloc {
	struct drm_gem_object		*gobj;
621 622
	struct radeon_bo		*robj;
	struct radeon_bo_list		lobj;
623 624 625 626 627 628 629
	uint32_t			handle;
	uint32_t			flags;
};

struct radeon_cs_chunk {
	uint32_t		chunk_id;
	uint32_t		length_dw;
630 631
	int kpage_idx[2];
	uint32_t                *kpage[2];
632
	uint32_t		*kdata;
633 634 635
	void __user *user_ptr;
	int last_copied_page;
	int last_page_index;
636 637 638
};

struct radeon_cs_parser {
639
	struct device		*dev;
640 641 642 643 644 645 646 647 648 649 650 651 652 653 654 655 656 657
	struct radeon_device	*rdev;
	struct drm_file		*filp;
	/* chunks */
	unsigned		nchunks;
	struct radeon_cs_chunk	*chunks;
	uint64_t		*chunks_array;
	/* IB */
	unsigned		idx;
	/* relocations */
	unsigned		nrelocs;
	struct radeon_cs_reloc	*relocs;
	struct radeon_cs_reloc	**relocs_ptr;
	struct list_head	validated;
	/* indices of various chunks */
	int			chunk_ib_idx;
	int			chunk_relocs_idx;
	struct radeon_ib	*ib;
	void			*track;
658
	unsigned		family;
659 660
	int			parser_error;
	bool			keep_tiling_flags;
661 662
};

663 664
extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
665
extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
666

667 668 669 670 671 672 673 674 675 676 677 678 679 680 681 682 683 684 685 686
struct radeon_cs_packet {
	unsigned	idx;
	unsigned	type;
	unsigned	reg;
	unsigned	opcode;
	int		count;
	unsigned	one_reg_wr;
};

typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
				      struct radeon_cs_packet *pkt,
				      unsigned idx, unsigned reg);
typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
				      struct radeon_cs_packet *pkt);


/*
 * AGP
 */
int radeon_agp_init(struct radeon_device *rdev);
687
void radeon_agp_resume(struct radeon_device *rdev);
688
void radeon_agp_suspend(struct radeon_device *rdev);
689 690 691 692 693 694 695
void radeon_agp_fini(struct radeon_device *rdev);


/*
 * Writeback
 */
struct radeon_wb {
696
	struct radeon_bo	*wb_obj;
697 698
	volatile uint32_t	*wb;
	uint64_t		gpu_addr;
699
	bool                    enabled;
700
	bool                    use_event;
701 702
};

703 704
#define RADEON_WB_SCRATCH_OFFSET 0
#define RADEON_WB_CP_RPTR_OFFSET 1024
705 706
#define RADEON_WB_CP1_RPTR_OFFSET 1280
#define RADEON_WB_CP2_RPTR_OFFSET 1536
707
#define R600_WB_IH_WPTR_OFFSET   2048
708
#define R600_WB_EVENT_OFFSET     3072
709

710 711 712 713 714 715 716 717 718 719 720
/**
 * struct radeon_pm - power management datas
 * @max_bandwidth:      maximum bandwidth the gpu has (MByte/s)
 * @igp_sideport_mclk:  sideport memory clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_system_mclk:    system clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_ht_link_clk:    ht link clock Mhz (rs690,rs740,rs780,rs880)
 * @igp_ht_link_width:  ht link width in bits (rs690,rs740,rs780,rs880)
 * @k8_bandwidth:       k8 bandwidth the gpu has (MByte/s) (IGP)
 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
 * @ht_bandwidth:       ht bandwidth the gpu has (MByte/s) (IGP)
 * @core_bandwidth:     core GPU bandwidth the gpu has (MByte/s) (IGP)
L
Lucas De Marchi 已提交
721
 * @sclk:          	GPU clock Mhz (core bandwidth depends of this clock)
722 723 724
 * @needed_bandwidth:   current bandwidth needs
 *
 * It keeps track of various data needed to take powermanagement decision.
L
Lucas De Marchi 已提交
725
 * Bandwidth need is used to determine minimun clock of the GPU and memory.
726 727 728
 * Equation between gpu/memory clock and available bandwidth is hw dependent
 * (type of memory, bus size, efficiency, ...)
 */
729 730 731 732 733 734 735 736 737 738

enum radeon_pm_method {
	PM_METHOD_PROFILE,
	PM_METHOD_DYNPM,
};

enum radeon_dynpm_state {
	DYNPM_STATE_DISABLED,
	DYNPM_STATE_MINIMUM,
	DYNPM_STATE_PAUSED,
739 740
	DYNPM_STATE_ACTIVE,
	DYNPM_STATE_SUSPENDED,
741
};
742 743 744 745 746 747
enum radeon_dynpm_action {
	DYNPM_ACTION_NONE,
	DYNPM_ACTION_MINIMUM,
	DYNPM_ACTION_DOWNCLOCK,
	DYNPM_ACTION_UPCLOCK,
	DYNPM_ACTION_DEFAULT
748
};
749 750 751 752 753 754 755 756

enum radeon_voltage_type {
	VOLTAGE_NONE = 0,
	VOLTAGE_GPIO,
	VOLTAGE_VDDC,
	VOLTAGE_SW
};

757 758 759 760 761 762 763 764
enum radeon_pm_state_type {
	POWER_STATE_TYPE_DEFAULT,
	POWER_STATE_TYPE_POWERSAVE,
	POWER_STATE_TYPE_BATTERY,
	POWER_STATE_TYPE_BALANCED,
	POWER_STATE_TYPE_PERFORMANCE,
};

765 766 767 768
enum radeon_pm_profile_type {
	PM_PROFILE_DEFAULT,
	PM_PROFILE_AUTO,
	PM_PROFILE_LOW,
769
	PM_PROFILE_MID,
770 771 772 773 774
	PM_PROFILE_HIGH,
};

#define PM_PROFILE_DEFAULT_IDX 0
#define PM_PROFILE_LOW_SH_IDX  1
775 776 777 778 779 780
#define PM_PROFILE_MID_SH_IDX  2
#define PM_PROFILE_HIGH_SH_IDX 3
#define PM_PROFILE_LOW_MH_IDX  4
#define PM_PROFILE_MID_MH_IDX  5
#define PM_PROFILE_HIGH_MH_IDX 6
#define PM_PROFILE_MAX         7
781 782 783 784 785 786

struct radeon_pm_profile {
	int dpms_off_ps_idx;
	int dpms_on_ps_idx;
	int dpms_off_cm_idx;
	int dpms_on_cm_idx;
787 788
};

789 790 791 792 793
enum radeon_int_thermal_type {
	THERMAL_TYPE_NONE,
	THERMAL_TYPE_RV6XX,
	THERMAL_TYPE_RV770,
	THERMAL_TYPE_EVERGREEN,
794
	THERMAL_TYPE_SUMO,
795
	THERMAL_TYPE_NI,
796 797
};

798 799 800 801 802 803 804 805 806 807 808
struct radeon_voltage {
	enum radeon_voltage_type type;
	/* gpio voltage */
	struct radeon_gpio_rec gpio;
	u32 delay; /* delay in usec from voltage drop to sclk change */
	bool active_high; /* voltage drop is active when bit is high */
	/* VDDC voltage */
	u8 vddc_id; /* index into vddc voltage table */
	u8 vddci_id; /* index into vddci voltage table */
	bool vddci_enabled;
	/* r6xx+ sw */
809 810 811
	u16 voltage;
	/* evergreen+ vddci */
	u16 vddci;
812 813
};

814 815 816
/* clock mode flags */
#define RADEON_PM_MODE_NO_DISPLAY          (1 << 0)

817 818 819 820 821 822 823
struct radeon_pm_clock_info {
	/* memory clock */
	u32 mclk;
	/* engine clock */
	u32 sclk;
	/* voltage info */
	struct radeon_voltage voltage;
824
	/* standardized clock flags */
825 826 827
	u32 flags;
};

828
/* state flags */
829
#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
830

831
struct radeon_power_state {
832
	enum radeon_pm_state_type type;
833
	struct radeon_pm_clock_info *clock_info;
834 835 836
	/* number of valid clock modes in this power state */
	int num_clock_modes;
	struct radeon_pm_clock_info *default_clock_mode;
837 838
	/* standardized state flags */
	u32 flags;
A
Alex Deucher 已提交
839 840 841
	u32 misc; /* vbios specific flags */
	u32 misc2; /* vbios specific flags */
	int pcie_lanes; /* pcie lanes */
842 843
};

844 845 846 847 848
/*
 * Some modes are overclocked by very low value, accept them
 */
#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */

849
struct radeon_pm {
850
	struct mutex		mutex;
851 852
	u32			active_crtcs;
	int			active_crtc_count;
853
	int			req_vblank;
854
	bool			vblank_sync;
855
	bool			gui_idle;
856 857 858 859 860 861 862 863 864 865
	fixed20_12		max_bandwidth;
	fixed20_12		igp_sideport_mclk;
	fixed20_12		igp_system_mclk;
	fixed20_12		igp_ht_link_clk;
	fixed20_12		igp_ht_link_width;
	fixed20_12		k8_bandwidth;
	fixed20_12		sideport_bandwidth;
	fixed20_12		ht_bandwidth;
	fixed20_12		core_bandwidth;
	fixed20_12		sclk;
866
	fixed20_12		mclk;
867
	fixed20_12		needed_bandwidth;
868
	struct radeon_power_state *power_state;
869 870
	/* number of valid power states */
	int                     num_power_states;
871 872 873 874 875 876 877
	int                     current_power_state_index;
	int                     current_clock_mode_index;
	int                     requested_power_state_index;
	int                     requested_clock_mode_index;
	int                     default_power_state_index;
	u32                     current_sclk;
	u32                     current_mclk;
878 879
	u16                     current_vddc;
	u16                     current_vddci;
880 881
	u32                     default_sclk;
	u32                     default_mclk;
882 883
	u16                     default_vddc;
	u16                     default_vddci;
884
	struct radeon_i2c_chan *i2c_bus;
885 886 887 888 889 890 891 892 893 894 895 896 897
	/* selected pm method */
	enum radeon_pm_method     pm_method;
	/* dynpm power management */
	struct delayed_work	dynpm_idle_work;
	enum radeon_dynpm_state	dynpm_state;
	enum radeon_dynpm_action	dynpm_planned_action;
	unsigned long		dynpm_action_timeout;
	bool                    dynpm_can_upclock;
	bool                    dynpm_can_downclock;
	/* profile-based power management */
	enum radeon_pm_profile_type profile;
	int                     profile_index;
	struct radeon_pm_profile profiles[PM_PROFILE_MAX];
898 899 900
	/* internal thermal controller on rv6xx+ */
	enum radeon_int_thermal_type int_thermal_type;
	struct device	        *int_hwmon_dev;
901 902
};

903 904 905
int radeon_pm_get_type_index(struct radeon_device *rdev,
			     enum radeon_pm_state_type ps_type,
			     int instance);
906 907 908 909

/*
 * Benchmarking
 */
910
void radeon_benchmark(struct radeon_device *rdev, int test_number);
911 912


913 914 915 916
/*
 * Testing
 */
void radeon_test_moves(struct radeon_device *rdev);
917 918 919 920
void radeon_test_ring_sync(struct radeon_device *rdev,
			   struct radeon_cp *cpA,
			   struct radeon_cp *cpB);
void radeon_test_syncing(struct radeon_device *rdev);
921 922


923 924 925
/*
 * Debugfs
 */
926 927 928 929 930
struct radeon_debugfs {
	struct drm_info_list	*files;
	unsigned		num_files;
};

931 932 933 934 935 936 937 938 939 940
int radeon_debugfs_add_files(struct radeon_device *rdev,
			     struct drm_info_list *files,
			     unsigned nfiles);
int radeon_debugfs_fence_init(struct radeon_device *rdev);


/*
 * ASIC specific functions.
 */
struct radeon_asic {
941
	int (*init)(struct radeon_device *rdev);
942 943 944
	void (*fini)(struct radeon_device *rdev);
	int (*resume)(struct radeon_device *rdev);
	int (*suspend)(struct radeon_device *rdev);
945
	void (*vga_set_state)(struct radeon_device *rdev, bool state);
946
	bool (*gpu_is_lockup)(struct radeon_device *rdev, struct radeon_cp *cp);
947
	int (*asic_reset)(struct radeon_device *rdev);
948 949 950 951 952 953
	void (*gart_tlb_flush)(struct radeon_device *rdev);
	int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
	int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
	void (*cp_fini)(struct radeon_device *rdev);
	void (*cp_disable)(struct radeon_device *rdev);
	void (*ring_start)(struct radeon_device *rdev);
954 955 956 957 958 959 960 961

	struct {
		void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
		void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
		void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_cp *cp,
				       struct radeon_semaphore *semaphore, bool emit_wait);
	} ring[RADEON_NUM_RINGS];

962
	int (*ring_test)(struct radeon_device *rdev, struct radeon_cp *cp);
963 964
	int (*irq_set)(struct radeon_device *rdev);
	int (*irq_process)(struct radeon_device *rdev);
965
	u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
966 967 968 969
	int (*cs_parse)(struct radeon_cs_parser *p);
	int (*copy_blit)(struct radeon_device *rdev,
			 uint64_t src_offset,
			 uint64_t dst_offset,
970
			 unsigned num_gpu_pages,
971 972 973 974
			 struct radeon_fence *fence);
	int (*copy_dma)(struct radeon_device *rdev,
			uint64_t src_offset,
			uint64_t dst_offset,
975
			unsigned num_gpu_pages,
976 977 978 979
			struct radeon_fence *fence);
	int (*copy)(struct radeon_device *rdev,
		    uint64_t src_offset,
		    uint64_t dst_offset,
980
		    unsigned num_gpu_pages,
981
		    struct radeon_fence *fence);
982
	uint32_t (*get_engine_clock)(struct radeon_device *rdev);
983
	void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
984
	uint32_t (*get_memory_clock)(struct radeon_device *rdev);
985
	void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
986
	int (*get_pcie_lanes)(struct radeon_device *rdev);
987 988
	void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
	void (*set_clock_gating)(struct radeon_device *rdev, int enable);
989 990 991
	int (*set_surface_reg)(struct radeon_device *rdev, int reg,
			       uint32_t tiling_flags, uint32_t pitch,
			       uint32_t offset, uint32_t obj_size);
992
	void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
993
	void (*bandwidth_update)(struct radeon_device *rdev);
994 995 996 997
	void (*hpd_init)(struct radeon_device *rdev);
	void (*hpd_fini)(struct radeon_device *rdev);
	bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
	void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
998 999 1000 1001 1002 1003 1004
	/* ioctl hw specific callback. Some hw might want to perform special
	 * operation on specific ioctl. For instance on wait idle some hw
	 * might want to perform and HDP flush through MMIO as it seems that
	 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
	 * through ring.
	 */
	void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1005
	bool (*gui_idle)(struct radeon_device *rdev);
1006
	/* power management */
1007 1008 1009
	void (*pm_misc)(struct radeon_device *rdev);
	void (*pm_prepare)(struct radeon_device *rdev);
	void (*pm_finish)(struct radeon_device *rdev);
1010 1011
	void (*pm_init_profile)(struct radeon_device *rdev);
	void (*pm_get_dynpm_state)(struct radeon_device *rdev);
1012 1013 1014 1015
	/* pageflipping */
	void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
	u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
	void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1016 1017
};

1018 1019 1020
/*
 * Asic structures
 */
1021 1022 1023 1024 1025
struct r100_gpu_lockup {
	unsigned long	last_jiffies;
	u32		last_cp_rptr;
};

1026
struct r100_asic {
1027 1028 1029 1030
	const unsigned		*reg_safe_bm;
	unsigned		reg_safe_bm_size;
	u32			hdp_cntl;
	struct r100_gpu_lockup	lockup;
1031 1032
};

1033
struct r300_asic {
1034 1035 1036 1037 1038
	const unsigned		*reg_safe_bm;
	unsigned		reg_safe_bm_size;
	u32			resync_scratch;
	u32			hdp_cntl;
	struct r100_gpu_lockup	lockup;
1039 1040 1041
};

struct r600_asic {
1042 1043 1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057
	unsigned		max_pipes;
	unsigned		max_tile_pipes;
	unsigned		max_simds;
	unsigned		max_backends;
	unsigned		max_gprs;
	unsigned		max_threads;
	unsigned		max_stack_entries;
	unsigned		max_hw_contexts;
	unsigned		max_gs_threads;
	unsigned		sx_max_export_size;
	unsigned		sx_max_export_pos_size;
	unsigned		sx_max_export_smx_size;
	unsigned		sq_num_cf_insts;
	unsigned		tiling_nbanks;
	unsigned		tiling_npipes;
	unsigned		tiling_group_size;
1058
	unsigned		tile_config;
1059
	unsigned		backend_map;
1060
	struct r100_gpu_lockup	lockup;
1061 1062 1063
};

struct rv770_asic {
1064 1065 1066 1067 1068 1069 1070 1071 1072 1073 1074 1075 1076 1077 1078 1079 1080 1081 1082 1083
	unsigned		max_pipes;
	unsigned		max_tile_pipes;
	unsigned		max_simds;
	unsigned		max_backends;
	unsigned		max_gprs;
	unsigned		max_threads;
	unsigned		max_stack_entries;
	unsigned		max_hw_contexts;
	unsigned		max_gs_threads;
	unsigned		sx_max_export_size;
	unsigned		sx_max_export_pos_size;
	unsigned		sx_max_export_smx_size;
	unsigned		sq_num_cf_insts;
	unsigned		sx_num_of_sets;
	unsigned		sc_prim_fifo_size;
	unsigned		sc_hiz_tile_fifo_size;
	unsigned		sc_earlyz_tile_fifo_fize;
	unsigned		tiling_nbanks;
	unsigned		tiling_npipes;
	unsigned		tiling_group_size;
1084
	unsigned		tile_config;
1085
	unsigned		backend_map;
1086
	struct r100_gpu_lockup	lockup;
1087 1088
};

1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110
struct evergreen_asic {
	unsigned num_ses;
	unsigned max_pipes;
	unsigned max_tile_pipes;
	unsigned max_simds;
	unsigned max_backends;
	unsigned max_gprs;
	unsigned max_threads;
	unsigned max_stack_entries;
	unsigned max_hw_contexts;
	unsigned max_gs_threads;
	unsigned sx_max_export_size;
	unsigned sx_max_export_pos_size;
	unsigned sx_max_export_smx_size;
	unsigned sq_num_cf_insts;
	unsigned sx_num_of_sets;
	unsigned sc_prim_fifo_size;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;
	unsigned tiling_nbanks;
	unsigned tiling_npipes;
	unsigned tiling_group_size;
1111
	unsigned tile_config;
1112
	unsigned backend_map;
1113
	struct r100_gpu_lockup	lockup;
1114 1115
};

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
struct cayman_asic {
	unsigned max_shader_engines;
	unsigned max_pipes_per_simd;
	unsigned max_tile_pipes;
	unsigned max_simds_per_se;
	unsigned max_backends_per_se;
	unsigned max_texture_channel_caches;
	unsigned max_gprs;
	unsigned max_threads;
	unsigned max_gs_threads;
	unsigned max_stack_entries;
	unsigned sx_num_of_sets;
	unsigned sx_max_export_size;
	unsigned sx_max_export_pos_size;
	unsigned sx_max_export_smx_size;
	unsigned max_hw_contexts;
	unsigned sq_num_cf_insts;
	unsigned sc_prim_fifo_size;
	unsigned sc_hiz_tile_fifo_size;
	unsigned sc_earlyz_tile_fifo_size;

	unsigned num_shader_engines;
	unsigned num_shader_pipes_per_simd;
	unsigned num_tile_pipes;
	unsigned num_simds_per_se;
	unsigned num_backends_per_se;
	unsigned backend_disable_mask_per_asic;
	unsigned backend_map;
	unsigned num_texture_channel_caches;
	unsigned mem_max_burst_length_bytes;
	unsigned mem_row_size_in_kb;
	unsigned shader_engine_tile_size;
	unsigned num_gpus;
	unsigned multi_gpu_tile_size;

	unsigned tile_config;
	struct r100_gpu_lockup	lockup;
};

1155 1156
union radeon_asic_config {
	struct r300_asic	r300;
1157
	struct r100_asic	r100;
1158 1159
	struct r600_asic	r600;
	struct rv770_asic	rv770;
1160
	struct evergreen_asic	evergreen;
1161
	struct cayman_asic	cayman;
1162 1163
};

D
Daniel Vetter 已提交
1164 1165 1166 1167 1168 1169
/*
 * asic initizalization from radeon_asic.c
 */
void radeon_agp_disable(struct radeon_device *rdev);
int radeon_asic_init(struct radeon_device *rdev);

1170 1171 1172 1173 1174 1175 1176 1177 1178 1179 1180 1181 1182 1183 1184 1185 1186 1187 1188 1189 1190 1191 1192 1193 1194

/*
 * IOCTL.
 */
int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *filp);
int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
			 struct drm_file *file_priv);
int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
			    struct drm_file *file_priv);
int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
			   struct drm_file *file_priv);
int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
			  struct drm_file *filp);
int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
			      struct drm_file *filp);
int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1195 1196 1197 1198
int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
				struct drm_file *filp);
1199

1200 1201
/* VRAM scratch page for HDP bug, default vram page */
struct r600_vram_scratch {
1202 1203
	struct radeon_bo		*robj;
	volatile uint32_t		*ptr;
1204
	u64				gpu_addr;
1205
};
1206

1207 1208 1209 1210 1211 1212 1213 1214 1215 1216 1217 1218 1219 1220 1221 1222 1223 1224 1225 1226 1227 1228 1229 1230 1231 1232 1233 1234 1235 1236 1237 1238 1239 1240 1241 1242 1243 1244 1245 1246 1247 1248

/*
 * Mutex which allows recursive locking from the same process.
 */
struct radeon_mutex {
	struct mutex		mutex;
	struct task_struct	*owner;
	int			level;
};

static inline void radeon_mutex_init(struct radeon_mutex *mutex)
{
	mutex_init(&mutex->mutex);
	mutex->owner = NULL;
	mutex->level = 0;
}

static inline void radeon_mutex_lock(struct radeon_mutex *mutex)
{
	if (mutex_trylock(&mutex->mutex)) {
		/* The mutex was unlocked before, so it's ours now */
		mutex->owner = current;
	} else if (mutex->owner != current) {
		/* Another process locked the mutex, take it */
		mutex_lock(&mutex->mutex);
		mutex->owner = current;
	}
	/* Otherwise the mutex was already locked by this process */

	mutex->level++;
}

static inline void radeon_mutex_unlock(struct radeon_mutex *mutex)
{
	if (--mutex->level > 0)
		return;

	mutex->owner = NULL;
	mutex_unlock(&mutex->mutex);
}


1249 1250 1251 1252 1253 1254 1255
/*
 * Core structure, functions and helpers.
 */
typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);

struct radeon_device {
1256
	struct device			*dev;
1257 1258 1259
	struct drm_device		*ddev;
	struct pci_dev			*pdev;
	/* ASIC */
1260
	union radeon_asic_config	config;
1261 1262 1263 1264 1265
	enum radeon_family		family;
	unsigned long			flags;
	int				usec_timeout;
	enum radeon_pll_errata		pll_errata;
	int				num_gb_pipes;
1266
	int				num_z_pipes;
1267 1268 1269 1270 1271
	int				disp_priority;
	/* BIOS */
	uint8_t				*bios;
	bool				is_atom_bios;
	uint16_t			bios_header_start;
1272
	struct radeon_bo		*stollen_vga_memory;
1273
	/* Register mmio */
1274 1275
	resource_size_t			rmmio_base;
	resource_size_t			rmmio_size;
1276
	void __iomem			*rmmio;
1277 1278 1279 1280
	radeon_rreg_t			mc_rreg;
	radeon_wreg_t			mc_wreg;
	radeon_rreg_t			pll_rreg;
	radeon_wreg_t			pll_wreg;
1281
	uint32_t                        pcie_reg_mask;
1282 1283
	radeon_rreg_t			pciep_rreg;
	radeon_wreg_t			pciep_wreg;
1284 1285 1286
	/* io port */
	void __iomem                    *rio_mem;
	resource_size_t			rio_mem_size;
1287 1288 1289 1290 1291 1292
	struct radeon_clock             clock;
	struct radeon_mc		mc;
	struct radeon_gart		gart;
	struct radeon_mode_info		mode_info;
	struct radeon_scratch		scratch;
	struct radeon_mman		mman;
1293 1294
	rwlock_t			fence_lock;
	struct radeon_fence_driver	fence_drv[RADEON_NUM_RINGS];
1295
	struct radeon_semaphore_driver	semaphore_drv;
1296
	struct radeon_cp		cp[RADEON_NUM_RINGS];
1297 1298 1299 1300
	struct radeon_ib_pool		ib_pool;
	struct radeon_irq		irq;
	struct radeon_asic		*asic;
	struct radeon_gem		gem;
1301
	struct radeon_pm		pm;
1302
	uint32_t			bios_scratch[RADEON_BIOS_NUM_SCRATCH];
1303
	struct radeon_mutex		cs_mutex;
1304
	struct radeon_wb		wb;
1305
	struct radeon_dummy_page	dummy_page;
1306 1307 1308
	bool				gpu_lockup;
	bool				shutdown;
	bool				suspend;
D
Dave Airlie 已提交
1309
	bool				need_dma32;
1310
	bool				accel_working;
1311
	struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
1312 1313
	const struct firmware *me_fw;	/* all family ME firmware */
	const struct firmware *pfp_fw;	/* r6/700 PFP firmware */
1314
	const struct firmware *rlc_fw;	/* r6/700 RLC firmware */
1315
	const struct firmware *mc_fw;	/* NI MC firmware */
1316
	struct r600_blit r600_blit;
1317
	struct r600_vram_scratch vram_scratch;
A
Alex Deucher 已提交
1318
	int msi_enabled; /* msi enabled */
1319
	struct r600_ih ih; /* r6/700 interrupt ring */
A
Alex Deucher 已提交
1320
	struct work_struct hotplug_work;
1321
	int num_crtc; /* number of crtcs */
1322
	struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
1323
	struct mutex vram_mutex;
1324 1325

	/* audio stuff */
1326
	bool			audio_enabled;
1327 1328 1329 1330 1331 1332
	struct timer_list	audio_timer;
	int			audio_channels;
	int			audio_rate;
	int			audio_bits_per_sample;
	uint8_t			audio_status_bits;
	uint8_t			audio_category_code;
1333

1334
	struct notifier_block acpi_nb;
1335
	/* only one userspace can use Hyperz features or CMASK at a time */
1336
	struct drm_file *hyperz_filp;
1337
	struct drm_file *cmask_filp;
1338 1339
	/* i2c buses */
	struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
1340 1341 1342
	/* debugfs */
	struct radeon_debugfs	debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
	unsigned 		debugfs_count;
1343 1344 1345 1346 1347 1348 1349 1350 1351
};

int radeon_device_init(struct radeon_device *rdev,
		       struct drm_device *ddev,
		       struct pci_dev *pdev,
		       uint32_t flags);
void radeon_device_fini(struct radeon_device *rdev);
int radeon_gpu_wait_for_idle(struct radeon_device *rdev);

1352 1353 1354 1355
uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
1356

1357 1358 1359 1360
/*
 * Cast helper
 */
#define to_radeon_fence(p) ((struct radeon_fence *)(p))
1361 1362 1363 1364

/*
 * Registers read & write functions.
 */
1365 1366 1367 1368
#define RREG8(reg) readb((rdev->rmmio) + (reg))
#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
#define RREG16(reg) readw((rdev->rmmio) + (reg))
#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
1369
#define RREG32(reg) r100_mm_rreg(rdev, (reg))
1370
#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
1371
#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
1372 1373 1374 1375 1376 1377
#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
1378 1379
#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
1380 1381
#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
1382 1383 1384 1385 1386 1387 1388 1389 1390 1391 1392 1393 1394 1395
#define WREG32_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32(reg);			\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32(reg, tmp_);				\
	} while (0)
#define WREG32_PLL_P(reg, val, mask)				\
	do {							\
		uint32_t tmp_ = RREG32_PLL(reg);		\
		tmp_ &= (mask);					\
		tmp_ |= ((val) & ~(mask));			\
		WREG32_PLL(reg, tmp_);				\
	} while (0)
1396
#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
1397 1398
#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
1399

1400 1401 1402 1403 1404 1405 1406 1407 1408 1409 1410 1411 1412 1413 1414 1415 1416 1417
/*
 * Indirect registers accessor
 */
static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
{
	uint32_t r;

	WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
	r = RREG32(RADEON_PCIE_DATA);
	return r;
}

static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
{
	WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
	WREG32(RADEON_PCIE_DATA, (v));
}

1418 1419 1420 1421 1422 1423
void r100_pll_errata_after_index(struct radeon_device *rdev);


/*
 * ASICs helpers.
 */
1424 1425
#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
			    (rdev->pdev->device == 0x5969))
1426 1427 1428 1429 1430 1431 1432 1433 1434 1435 1436 1437 1438 1439 1440 1441
#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
		(rdev->family == CHIP_RV200) || \
		(rdev->family == CHIP_RS100) || \
		(rdev->family == CHIP_RS200) || \
		(rdev->family == CHIP_RV250) || \
		(rdev->family == CHIP_RV280) || \
		(rdev->family == CHIP_RS300))
#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300)  ||	\
		(rdev->family == CHIP_RV350) ||			\
		(rdev->family == CHIP_R350)  ||			\
		(rdev->family == CHIP_RV380) ||			\
		(rdev->family == CHIP_R420)  ||			\
		(rdev->family == CHIP_R423)  ||			\
		(rdev->family == CHIP_RV410) ||			\
		(rdev->family == CHIP_RS400) ||			\
		(rdev->family == CHIP_RS480))
1442 1443 1444 1445 1446 1447 1448 1449
#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
		(rdev->ddev->pdev->device == 0x9443) || \
		(rdev->ddev->pdev->device == 0x944B) || \
		(rdev->ddev->pdev->device == 0x9506) || \
		(rdev->ddev->pdev->device == 0x9509) || \
		(rdev->ddev->pdev->device == 0x950F) || \
		(rdev->ddev->pdev->device == 0x689C) || \
		(rdev->ddev->pdev->device == 0x689D))
1450
#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1451 1452 1453 1454
#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600)  ||	\
			    (rdev->family == CHIP_RS690)  ||	\
			    (rdev->family == CHIP_RS740)  ||	\
			    (rdev->family >= CHIP_R600))
1455 1456
#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
1457
#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
1458 1459
#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
			     (rdev->flags & RADEON_IS_IGP))
1460
#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
1461 1462 1463 1464 1465 1466 1467 1468 1469 1470 1471 1472 1473 1474 1475 1476 1477

/*
 * BIOS helpers.
 */
#define RBIOS8(i) (rdev->bios[i])
#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))

int radeon_combios_init(struct radeon_device *rdev);
void radeon_combios_fini(struct radeon_device *rdev);
int radeon_atombios_init(struct radeon_device *rdev);
void radeon_atombios_fini(struct radeon_device *rdev);


/*
 * RING helpers.
 */
1478
#if DRM_DEBUG_CODE == 0
1479
static inline void radeon_ring_write(struct radeon_cp *cp, uint32_t v)
1480
{
1481 1482 1483 1484
	cp->ring[cp->wptr++] = v;
	cp->wptr &= cp->ptr_mask;
	cp->count_dw--;
	cp->ring_free_dw--;
1485
}
1486 1487
#else
/* With debugging this is just too big to inline */
1488
void radeon_ring_write(struct radeon_cp *cp, uint32_t v);
1489
#endif
1490 1491 1492 1493

/*
 * ASICs macro.
 */
1494
#define radeon_init(rdev) (rdev)->asic->init((rdev))
1495 1496 1497
#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
1498
#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
1499
#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
1500
#define radeon_gpu_is_lockup(rdev, cp) (rdev)->asic->gpu_is_lockup((rdev), (cp))
1501
#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
1502 1503 1504
#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
1505
#define radeon_ring_test(rdev, cp) (rdev)->asic->ring_test((rdev), (cp))
1506
#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
1507 1508
#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
1509
#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
1510 1511
#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
1512 1513 1514
#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
1515
#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
1516
#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
1517
#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
1518
#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
1519
#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
1520 1521
#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
1522 1523
#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
1524
#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
1525 1526 1527 1528
#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
1529
#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
1530 1531 1532
#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
1533 1534
#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
1535 1536 1537
#define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
#define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
#define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
1538

1539
/* Common functions */
1540
/* AGP */
1541
extern int radeon_gpu_reset(struct radeon_device *rdev);
1542
extern void radeon_agp_disable(struct radeon_device *rdev);
1543 1544
extern int radeon_modeset_init(struct radeon_device *rdev);
extern void radeon_modeset_fini(struct radeon_device *rdev);
1545
extern bool radeon_card_posted(struct radeon_device *rdev);
1546
extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
1547
extern void radeon_update_display_priority(struct radeon_device *rdev);
1548
extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
1549
extern void radeon_scratch_init(struct radeon_device *rdev);
1550 1551 1552
extern void radeon_wb_fini(struct radeon_device *rdev);
extern int radeon_wb_init(struct radeon_device *rdev);
extern void radeon_wb_disable(struct radeon_device *rdev);
1553 1554
extern void radeon_surface_init(struct radeon_device *rdev);
extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
1555
extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
1556
extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
1557
extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
1558
extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
1559 1560
extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
1561 1562
extern int radeon_resume_kms(struct drm_device *dev);
extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
1563
extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
1564

1565 1566 1567 1568 1569 1570
/*
 * R600 vram scratch functions
 */
int r600_vram_scratch_init(struct radeon_device *rdev);
void r600_vram_scratch_fini(struct radeon_device *rdev);

1571 1572 1573
/*
 * r600 functions used by radeon_encoder.c
 */
1574 1575
extern void r600_hdmi_enable(struct drm_encoder *encoder);
extern void r600_hdmi_disable(struct drm_encoder *encoder);
1576
extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1577

1578
extern int ni_init_microcode(struct radeon_device *rdev);
1579
extern int ni_mc_load_microcode(struct radeon_device *rdev);
1580

1581 1582 1583 1584 1585 1586 1587
/* radeon_acpi.c */ 
#if defined(CONFIG_ACPI) 
extern int radeon_acpi_init(struct radeon_device *rdev); 
#else 
static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; } 
#endif 

1588 1589
#include "radeon_object.h"

1590
#endif