cpu.c 7.1 KB
Newer Older
1
/* linux/arch/arm/mach-exynos4/cpu.c
2
 *
3 4
 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
 *		http://www.samsung.com
5 6 7 8 9 10 11 12 13 14 15 16 17
 *
 * This program is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License version 2 as
 * published by the Free Software Foundation.
*/

#include <linux/sched.h>
#include <linux/sysdev.h>

#include <asm/mach/map.h>
#include <asm/mach/irq.h>

#include <asm/proc-fns.h>
18
#include <asm/hardware/cache-l2x0.h>
19
#include <asm/hardware/gic.h>
20 21 22

#include <plat/cpu.h>
#include <plat/clock.h>
M
MyungJoo Ham 已提交
23
#include <plat/devs.h>
24
#include <plat/exynos4.h>
M
MyungJoo Ham 已提交
25
#include <plat/adc-core.h>
H
Hyuk Lee 已提交
26
#include <plat/sdhci.h>
27
#include <plat/fb-core.h>
28
#include <plat/fimc-core.h>
29
#include <plat/iic-core.h>
30
#include <plat/reset.h>
31
#include <plat/tv-core.h>
32 33

#include <mach/regs-irq.h>
34
#include <mach/regs-pmu.h>
35

36 37
unsigned int gic_bank_offset __read_mostly;

38 39 40 41 42
extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
			 unsigned int irq_start);
extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);

/* Initial IO mappings */
43
static struct map_desc exynos4_iodesc[] __initdata = {
44
	{
45 46 47 48
		.virtual	= (unsigned long)S5P_VA_SYSTIMER,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
		.length		= SZ_4K,
		.type	 	= MT_DEVICE,
49 50
	}, {
		.virtual	= (unsigned long)S5P_VA_CMU,
51
		.pfn		= __phys_to_pfn(EXYNOS4_PA_CMU),
52
		.length		= SZ_128K,
53
		.type		= MT_DEVICE,
54 55
	}, {
		.virtual	= (unsigned long)S5P_VA_PMU,
56
		.pfn		= __phys_to_pfn(EXYNOS4_PA_PMU),
57 58
		.length		= SZ_64K,
		.type		= MT_DEVICE,
59 60
	}, {
		.virtual	= (unsigned long)S5P_VA_COMBINER_BASE,
61
		.pfn		= __phys_to_pfn(EXYNOS4_PA_COMBINER),
62 63
		.length		= SZ_4K,
		.type		= MT_DEVICE,
64 65
	}, {
		.virtual	= (unsigned long)S5P_VA_COREPERI_BASE,
66
		.pfn		= __phys_to_pfn(EXYNOS4_PA_COREPERI),
67 68
		.length		= SZ_8K,
		.type		= MT_DEVICE,
69 70
	}, {
		.virtual	= (unsigned long)S5P_VA_L2CC,
71
		.pfn		= __phys_to_pfn(EXYNOS4_PA_L2CC),
72 73
		.length		= SZ_4K,
		.type		= MT_DEVICE,
74
	}, {
75
		.virtual	= (unsigned long)S5P_VA_GPIO1,
76
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GPIO1),
77 78
		.length		= SZ_4K,
		.type		= MT_DEVICE,
79 80
	}, {
		.virtual	= (unsigned long)S5P_VA_GPIO2,
81
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GPIO2),
82 83 84 85
		.length		= SZ_4K,
		.type		= MT_DEVICE,
	}, {
		.virtual	= (unsigned long)S5P_VA_GPIO3,
86
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GPIO3),
87 88
		.length		= SZ_256,
		.type		= MT_DEVICE,
89 90
	}, {
		.virtual	= (unsigned long)S5P_VA_DMC0,
91
		.pfn		= __phys_to_pfn(EXYNOS4_PA_DMC0),
92 93
		.length		= SZ_4K,
		.type		= MT_DEVICE,
94
	}, {
95 96 97
		.virtual	= (unsigned long)S3C_VA_UART,
		.pfn		= __phys_to_pfn(S3C_PA_UART),
		.length		= SZ_512K,
98
		.type		= MT_DEVICE,
D
Daein Moon 已提交
99 100
	}, {
		.virtual	= (unsigned long)S5P_VA_SROMC,
101
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SROMC),
D
Daein Moon 已提交
102 103
		.length		= SZ_4K,
		.type		= MT_DEVICE,
104
	}, {
105
		.virtual	= (unsigned long)S3C_VA_USB_HSPHY,
106 107 108
		.pfn		= __phys_to_pfn(EXYNOS4_PA_HSPHY),
		.length		= SZ_4K,
		.type		= MT_DEVICE,
109 110 111 112 113 114 115 116 117 118 119
	}, {
		.virtual	= (unsigned long)S5P_VA_GIC_CPU,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
		.length		= SZ_64K,
		.type		= MT_DEVICE,
	}, {
		.virtual	= (unsigned long)S5P_VA_GIC_DIST,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
		.length		= SZ_64K,
		.type		= MT_DEVICE,
	},
120 121
};

122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139
static struct map_desc exynos4_iodesc0[] __initdata = {
	{
		.virtual	= (unsigned long)S5P_VA_SYSRAM,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SYSRAM0),
		.length		= SZ_4K,
		.type		= MT_DEVICE,
	},
};

static struct map_desc exynos4_iodesc1[] __initdata = {
	{
		.virtual	= (unsigned long)S5P_VA_SYSRAM,
		.pfn		= __phys_to_pfn(EXYNOS4_PA_SYSRAM1),
		.length		= SZ_4K,
		.type		= MT_DEVICE,
	},
};

140
static void exynos4_idle(void)
141 142 143 144 145 146 147
{
	if (!need_resched())
		cpu_do_idle();

	local_irq_enable();
}

148 149 150 151 152
static void exynos4_sw_reset(void)
{
	__raw_writel(0x1, S5P_SWRESET);
}

153 154
/*
 * exynos4_map_io
155 156
 *
 * register the standard cpu IO areas
157 158
 */
void __init exynos4_map_io(void)
159
{
160
	iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
H
Hyuk Lee 已提交
161

162 163 164 165 166
	if (soc_is_exynos4210() && samsung_rev() == EXYNOS4210_REV_0)
		iotable_init(exynos4_iodesc0, ARRAY_SIZE(exynos4_iodesc0));
	else
		iotable_init(exynos4_iodesc1, ARRAY_SIZE(exynos4_iodesc1));

H
Hyuk Lee 已提交
167
	/* initialize device information early */
168 169 170 171
	exynos4_default_sdhci0();
	exynos4_default_sdhci1();
	exynos4_default_sdhci2();
	exynos4_default_sdhci3();
172

M
MyungJoo Ham 已提交
173 174
	s3c_adc_setname("samsung-adc-v3");

175 176 177 178
	s3c_fimc_setname(0, "exynos4-fimc");
	s3c_fimc_setname(1, "exynos4-fimc");
	s3c_fimc_setname(2, "exynos4-fimc");
	s3c_fimc_setname(3, "exynos4-fimc");
179 180 181 182 183

	/* The I2C bus controllers are directly compatible with s3c2440 */
	s3c_i2c0_setname("s3c2440-i2c");
	s3c_i2c1_setname("s3c2440-i2c");
	s3c_i2c2_setname("s3c2440-i2c");
184 185

	s5p_fb_setname(0, "exynos4-fb");
186
	s5p_hdmi_setname("exynos4-hdmi");
187 188
}

189
void __init exynos4_init_clocks(int xtal)
190 191 192 193 194
{
	printk(KERN_DEBUG "%s: initializing clocks\n", __func__);

	s3c24xx_register_baseclocks(xtal);
	s5p_register_clocks(xtal);
195 196 197

	if (soc_is_exynos4210())
		exynos4210_register_clocks();
198
	else if (soc_is_exynos4212() || soc_is_exynos4412())
199 200
		exynos4212_register_clocks();

201 202
	exynos4_register_clocks();
	exynos4_setup_clocks();
203 204
}

205
static void exynos4_gic_irq_fix_base(struct irq_data *d)
206 207 208 209
{
	struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);

	gic_data->cpu_base = S5P_VA_GIC_CPU +
210
			    (gic_bank_offset * smp_processor_id());
211 212

	gic_data->dist_base = S5P_VA_GIC_DIST +
213
			    (gic_bank_offset * smp_processor_id());
214 215
}

216
void __init exynos4_init_irq(void)
217 218 219
{
	int irq;

220 221
	gic_bank_offset = soc_is_exynos4412() ? 0x4000 : 0x8000;

222 223 224 225
	gic_init(0, IRQ_PPI(0), S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
	gic_arch_extn.irq_eoi = exynos4_gic_irq_fix_base;
	gic_arch_extn.irq_unmask = exynos4_gic_irq_fix_base;
	gic_arch_extn.irq_mask = exynos4_gic_irq_fix_base;
226 227

	for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
228

229 230 231 232 233 234
		combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
				COMBINER_IRQ(irq, 0));
		combiner_cascade_irq(irq, IRQ_SPI(irq));
	}

	/* The parameters of s5p_init_irq() are for VIC init.
235
	 * Theses parameters should be NULL and 0 because EXYNOS4
236 237 238 239 240
	 * uses GIC instead of VIC.
	 */
	s5p_init_irq(NULL, 0);
}

241 242
struct sysdev_class exynos4_sysclass = {
	.name	= "exynos4-core",
243 244
};

245 246
static struct sys_device exynos4_sysdev = {
	.cls	= &exynos4_sysclass,
247 248
};

249
static int __init exynos4_core_init(void)
250
{
251
	return sysdev_class_register(&exynos4_sysclass);
252 253
}

254
core_initcall(exynos4_core_init);
255

256
#ifdef CONFIG_CACHE_L2X0
257
static int __init exynos4_l2x0_cache_init(void)
258 259 260
{
	/* TAG, Data Latency Control: 2cycle */
	__raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
261 262 263

	if (soc_is_exynos4210())
		__raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
264
	else if (soc_is_exynos4212() || soc_is_exynos4412())
265
		__raw_writel(0x120, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
266 267 268 269 270 271 272 273

	/* L2X0 Prefetch Control */
	__raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);

	/* L2X0 Power Control */
	__raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
		     S5P_VA_L2CC + L2X0_POWER_CTRL);

274
	l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
275 276 277 278

	return 0;
}

279
early_initcall(exynos4_l2x0_cache_init);
280 281
#endif

282
int __init exynos4_init(void)
283
{
284
	printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
285 286

	/* set idle function */
287
	pm_idle = exynos4_idle;
288

289 290 291
	/* set sw_reset function */
	s5p_reset_hook = exynos4_sw_reset;

292
	return sysdev_register(&exynos4_sysdev);
293
}