vmx.c 331.0 KB
Newer Older
A
Avi Kivity 已提交
1 2 3 4 5 6 7
/*
 * Kernel-based Virtual Machine driver for Linux
 *
 * This module enables machines with Intel VT-x extensions to run virtual
 * machines without emulation or binary translation.
 *
 * Copyright (C) 2006 Qumranet, Inc.
N
Nicolas Kaiser 已提交
8
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
9 10 11 12 13 14 15 16 17 18
 *
 * Authors:
 *   Avi Kivity   <avi@qumranet.com>
 *   Yaniv Kamay  <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 */

19
#include "irq.h"
20
#include "mmu.h"
A
Avi Kivity 已提交
21
#include "cpuid.h"
22
#include "lapic.h"
A
Avi Kivity 已提交
23

24
#include <linux/kvm_host.h>
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <linux/kernel.h>
A
Avi Kivity 已提交
27 28
#include <linux/mm.h>
#include <linux/highmem.h>
A
Alexey Dobriyan 已提交
29
#include <linux/sched.h>
30
#include <linux/moduleparam.h>
31
#include <linux/mod_devicetable.h>
32
#include <linux/trace_events.h>
33
#include <linux/slab.h>
34
#include <linux/tboot.h>
35
#include <linux/hrtimer.h>
36
#include "kvm_cache_regs.h"
37
#include "x86.h"
A
Avi Kivity 已提交
38

39
#include <asm/cpu.h>
A
Avi Kivity 已提交
40
#include <asm/io.h>
A
Anthony Liguori 已提交
41
#include <asm/desc.h>
42
#include <asm/vmx.h>
43
#include <asm/virtext.h>
A
Andi Kleen 已提交
44
#include <asm/mce.h>
45
#include <asm/fpu/internal.h>
46
#include <asm/perf_event.h>
47
#include <asm/debugreg.h>
48
#include <asm/kexec.h>
49
#include <asm/apic.h>
50
#include <asm/irq_remapping.h>
A
Avi Kivity 已提交
51

52
#include "trace.h"
53
#include "pmu.h"
54

55
#define __ex(x) __kvm_handle_fault_on_reboot(x)
56 57
#define __ex_clear(x, reg) \
	____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
58

A
Avi Kivity 已提交
59 60 61
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

62 63 64 65 66 67
static const struct x86_cpu_id vmx_cpu_id[] = {
	X86_FEATURE_MATCH(X86_FEATURE_VMX),
	{}
};
MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);

68
static bool __read_mostly enable_vpid = 1;
69
module_param_named(vpid, enable_vpid, bool, 0444);
70

71
static bool __read_mostly flexpriority_enabled = 1;
72
module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
73

74
static bool __read_mostly enable_ept = 1;
75
module_param_named(ept, enable_ept, bool, S_IRUGO);
S
Sheng Yang 已提交
76

77
static bool __read_mostly enable_unrestricted_guest = 1;
78 79 80
module_param_named(unrestricted_guest,
			enable_unrestricted_guest, bool, S_IRUGO);

81 82 83
static bool __read_mostly enable_ept_ad_bits = 1;
module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);

84
static bool __read_mostly emulate_invalid_guest_state = true;
85
module_param(emulate_invalid_guest_state, bool, S_IRUGO);
86

87
static bool __read_mostly vmm_exclusive = 1;
88 89
module_param(vmm_exclusive, bool, S_IRUGO);

90
static bool __read_mostly fasteoi = 1;
91 92
module_param(fasteoi, bool, S_IRUGO);

93
static bool __read_mostly enable_apicv = 1;
94
module_param(enable_apicv, bool, S_IRUGO);
95

96 97
static bool __read_mostly enable_shadow_vmcs = 1;
module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
98 99 100 101 102
/*
 * If nested=1, nested virtualization is supported, i.e., guests may use
 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
 * use VMX instructions.
 */
103
static bool __read_mostly nested = 0;
104 105
module_param(nested, bool, S_IRUGO);

W
Wanpeng Li 已提交
106 107
static u64 __read_mostly host_xss;

K
Kai Huang 已提交
108 109 110
static bool __read_mostly enable_pml = 1;
module_param_named(pml, enable_pml, bool, S_IRUGO);

111 112
#define KVM_VMX_TSC_MULTIPLIER_MAX     0xffffffffffffffffULL

113 114 115 116 117 118 119
/* Guest_tsc -> host_tsc conversion requires 64-bit division.  */
static int __read_mostly cpu_preemption_timer_multi;
static bool __read_mostly enable_preemption_timer = 1;
#ifdef CONFIG_X86_64
module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
#endif

G
Gleb Natapov 已提交
120 121
#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
122 123
#define KVM_VM_CR0_ALWAYS_ON						\
	(KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
124 125
#define KVM_CR4_GUEST_OWNED_BITS				      \
	(X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR      \
126
	 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
127

128 129 130
#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)

131 132
#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))

133 134
#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5

135 136 137 138 139 140 141 142 143 144
/*
 * Hyper-V requires all of these, so mark them as supported even though
 * they are just treated the same as all-context.
 */
#define VMX_VPID_EXTENT_SUPPORTED_MASK		\
	(VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT |	\
	VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT |	\
	VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT |	\
	VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)

145 146 147 148
/*
 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
 * ple_gap:    upper bound on the amount of time between two successive
 *             executions of PAUSE in a loop. Also indicate if ple enabled.
149
 *             According to test, this time is usually smaller than 128 cycles.
150 151 152 153 154 155
 * ple_window: upper bound on the amount of time a guest is allowed to execute
 *             in a PAUSE loop. Tests indicate that most spinlocks are held for
 *             less than 2^12 cycles
 * Time is measured based on a counter that runs at the same rate as the TSC,
 * refer SDM volume 3b section 21.6.13 & 22.1.3.
 */
R
Radim Krčmář 已提交
156 157 158 159 160 161 162
#define KVM_VMX_DEFAULT_PLE_GAP           128
#define KVM_VMX_DEFAULT_PLE_WINDOW        4096
#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW   2
#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX    \
		INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW

163 164 165 166 167 168
static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
module_param(ple_gap, int, S_IRUGO);

static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
module_param(ple_window, int, S_IRUGO);

R
Radim Krčmář 已提交
169 170 171 172 173 174 175 176 177 178 179 180 181
/* Default doubles per-vcpu window every exit. */
static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
module_param(ple_window_grow, int, S_IRUGO);

/* Default resets per-vcpu window every exit to ple_window. */
static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
module_param(ple_window_shrink, int, S_IRUGO);

/* Default is to compute the maximum so we can never overflow. */
static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
static int ple_window_max        = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
module_param(ple_window_max, int, S_IRUGO);

A
Avi Kivity 已提交
182 183
extern const ulong vmx_return;

184
#define NR_AUTOLOAD_MSRS 8
185
#define VMCS02_POOL_SIZE 1
186

187 188 189 190 191 192
struct vmcs {
	u32 revision_id;
	u32 abort;
	char data[0];
};

193 194 195 196 197 198 199
/*
 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
 * loaded on this CPU (so we can clear them if the CPU goes down).
 */
struct loaded_vmcs {
	struct vmcs *vmcs;
200
	struct vmcs *shadow_vmcs;
201 202 203 204 205
	int cpu;
	int launched;
	struct list_head loaded_vmcss_on_cpu_link;
};

206 207 208
struct shared_msr_entry {
	unsigned index;
	u64 data;
209
	u64 mask;
210 211
};

212 213 214 215 216 217 218 219 220 221 222 223 224
/*
 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
 * More than one of these structures may exist, if L1 runs multiple L2 guests.
 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
 * underlying hardware which will be used to run L2.
 * This structure is packed to ensure that its layout is identical across
 * machines (necessary for live migration).
 * If there are changes in this struct, VMCS12_REVISION must be changed.
 */
225
typedef u64 natural_width;
226 227 228 229 230 231
struct __packed vmcs12 {
	/* According to the Intel spec, a VMCS region must start with the
	 * following two fields. Then follow implementation-specific data.
	 */
	u32 revision_id;
	u32 abort;
232

N
Nadav Har'El 已提交
233 234 235
	u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
	u32 padding[7]; /* room for future expansion */

236 237 238 239 240 241 242 243 244
	u64 io_bitmap_a;
	u64 io_bitmap_b;
	u64 msr_bitmap;
	u64 vm_exit_msr_store_addr;
	u64 vm_exit_msr_load_addr;
	u64 vm_entry_msr_load_addr;
	u64 tsc_offset;
	u64 virtual_apic_page_addr;
	u64 apic_access_addr;
245
	u64 posted_intr_desc_addr;
246
	u64 ept_pointer;
247 248 249 250
	u64 eoi_exit_bitmap0;
	u64 eoi_exit_bitmap1;
	u64 eoi_exit_bitmap2;
	u64 eoi_exit_bitmap3;
251
	u64 xss_exit_bitmap;
252 253 254 255 256 257 258 259 260 261
	u64 guest_physical_address;
	u64 vmcs_link_pointer;
	u64 guest_ia32_debugctl;
	u64 guest_ia32_pat;
	u64 guest_ia32_efer;
	u64 guest_ia32_perf_global_ctrl;
	u64 guest_pdptr0;
	u64 guest_pdptr1;
	u64 guest_pdptr2;
	u64 guest_pdptr3;
262
	u64 guest_bndcfgs;
263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361
	u64 host_ia32_pat;
	u64 host_ia32_efer;
	u64 host_ia32_perf_global_ctrl;
	u64 padding64[8]; /* room for future expansion */
	/*
	 * To allow migration of L1 (complete with its L2 guests) between
	 * machines of different natural widths (32 or 64 bit), we cannot have
	 * unsigned long fields with no explict size. We use u64 (aliased
	 * natural_width) instead. Luckily, x86 is little-endian.
	 */
	natural_width cr0_guest_host_mask;
	natural_width cr4_guest_host_mask;
	natural_width cr0_read_shadow;
	natural_width cr4_read_shadow;
	natural_width cr3_target_value0;
	natural_width cr3_target_value1;
	natural_width cr3_target_value2;
	natural_width cr3_target_value3;
	natural_width exit_qualification;
	natural_width guest_linear_address;
	natural_width guest_cr0;
	natural_width guest_cr3;
	natural_width guest_cr4;
	natural_width guest_es_base;
	natural_width guest_cs_base;
	natural_width guest_ss_base;
	natural_width guest_ds_base;
	natural_width guest_fs_base;
	natural_width guest_gs_base;
	natural_width guest_ldtr_base;
	natural_width guest_tr_base;
	natural_width guest_gdtr_base;
	natural_width guest_idtr_base;
	natural_width guest_dr7;
	natural_width guest_rsp;
	natural_width guest_rip;
	natural_width guest_rflags;
	natural_width guest_pending_dbg_exceptions;
	natural_width guest_sysenter_esp;
	natural_width guest_sysenter_eip;
	natural_width host_cr0;
	natural_width host_cr3;
	natural_width host_cr4;
	natural_width host_fs_base;
	natural_width host_gs_base;
	natural_width host_tr_base;
	natural_width host_gdtr_base;
	natural_width host_idtr_base;
	natural_width host_ia32_sysenter_esp;
	natural_width host_ia32_sysenter_eip;
	natural_width host_rsp;
	natural_width host_rip;
	natural_width paddingl[8]; /* room for future expansion */
	u32 pin_based_vm_exec_control;
	u32 cpu_based_vm_exec_control;
	u32 exception_bitmap;
	u32 page_fault_error_code_mask;
	u32 page_fault_error_code_match;
	u32 cr3_target_count;
	u32 vm_exit_controls;
	u32 vm_exit_msr_store_count;
	u32 vm_exit_msr_load_count;
	u32 vm_entry_controls;
	u32 vm_entry_msr_load_count;
	u32 vm_entry_intr_info_field;
	u32 vm_entry_exception_error_code;
	u32 vm_entry_instruction_len;
	u32 tpr_threshold;
	u32 secondary_vm_exec_control;
	u32 vm_instruction_error;
	u32 vm_exit_reason;
	u32 vm_exit_intr_info;
	u32 vm_exit_intr_error_code;
	u32 idt_vectoring_info_field;
	u32 idt_vectoring_error_code;
	u32 vm_exit_instruction_len;
	u32 vmx_instruction_info;
	u32 guest_es_limit;
	u32 guest_cs_limit;
	u32 guest_ss_limit;
	u32 guest_ds_limit;
	u32 guest_fs_limit;
	u32 guest_gs_limit;
	u32 guest_ldtr_limit;
	u32 guest_tr_limit;
	u32 guest_gdtr_limit;
	u32 guest_idtr_limit;
	u32 guest_es_ar_bytes;
	u32 guest_cs_ar_bytes;
	u32 guest_ss_ar_bytes;
	u32 guest_ds_ar_bytes;
	u32 guest_fs_ar_bytes;
	u32 guest_gs_ar_bytes;
	u32 guest_ldtr_ar_bytes;
	u32 guest_tr_ar_bytes;
	u32 guest_interruptibility_info;
	u32 guest_activity_state;
	u32 guest_sysenter_cs;
	u32 host_ia32_sysenter_cs;
362 363
	u32 vmx_preemption_timer_value;
	u32 padding32[7]; /* room for future expansion */
364
	u16 virtual_processor_id;
365
	u16 posted_intr_nv;
366 367 368 369 370 371 372 373
	u16 guest_es_selector;
	u16 guest_cs_selector;
	u16 guest_ss_selector;
	u16 guest_ds_selector;
	u16 guest_fs_selector;
	u16 guest_gs_selector;
	u16 guest_ldtr_selector;
	u16 guest_tr_selector;
374
	u16 guest_intr_status;
375 376 377 378 379 380 381
	u16 host_es_selector;
	u16 host_cs_selector;
	u16 host_ss_selector;
	u16 host_ds_selector;
	u16 host_fs_selector;
	u16 host_gs_selector;
	u16 host_tr_selector;
382 383 384 385 386 387 388 389 390 391 392 393 394 395 396 397
};

/*
 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
 */
#define VMCS12_REVISION 0x11e57ed0

/*
 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
 * current implementation, 4K are reserved to avoid future complications.
 */
#define VMCS12_SIZE 0x1000

398 399 400 401 402 403 404
/* Used to remember the last vmcs02 used for some recently used vmcs12s */
struct vmcs02_list {
	struct list_head list;
	gpa_t vmptr;
	struct loaded_vmcs vmcs02;
};

405 406 407 408 409 410 411
/*
 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
 */
struct nested_vmx {
	/* Has the level1 guest done vmxon? */
	bool vmxon;
412
	gpa_t vmxon_ptr;
413 414 415 416 417 418

	/* The guest-physical address of the current VMCS L1 keeps for L2 */
	gpa_t current_vmptr;
	/* The host-usable pointer to the above */
	struct page *current_vmcs12_page;
	struct vmcs12 *current_vmcs12;
419 420 421 422 423 424
	/*
	 * Cache of the guest's VMCS, existing outside of guest memory.
	 * Loaded from guest memory during VMPTRLD. Flushed to guest
	 * memory during VMXOFF, VMCLEAR, VMPTRLD.
	 */
	struct vmcs12 *cached_vmcs12;
425 426 427 428 429
	/*
	 * Indicates if the shadow vmcs must be updated with the
	 * data hold by vmcs12
	 */
	bool sync_shadow_vmcs;
430 431 432 433

	/* vmcs02_list cache of VMCSs recently used to run L2 guests */
	struct list_head vmcs02_pool;
	int vmcs02_num;
434
	bool change_vmcs01_virtual_x2apic_mode;
435 436
	/* L2 must run next, and mustn't decide to exit to L1. */
	bool nested_run_pending;
437 438 439 440 441
	/*
	 * Guest pages referred to in vmcs02 with host-physical pointers, so
	 * we must keep them pinned while L2 runs.
	 */
	struct page *apic_access_page;
442
	struct page *virtual_apic_page;
443 444 445 446
	struct page *pi_desc_page;
	struct pi_desc *pi_desc;
	bool pi_pending;
	u16 posted_intr_nv;
447

448 449
	unsigned long *msr_bitmap;

450 451
	struct hrtimer preemption_timer;
	bool preemption_timer_expired;
452 453 454

	/* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
	u64 vmcs01_debugctl;
455

W
Wanpeng Li 已提交
456 457 458
	u16 vpid02;
	u16 last_vpid;

459 460 461 462 463
	/*
	 * We only store the "true" versions of the VMX capability MSRs. We
	 * generate the "non-true" versions by setting the must-be-1 bits
	 * according to the SDM.
	 */
464 465 466 467 468 469 470 471 472 473 474 475 476
	u32 nested_vmx_procbased_ctls_low;
	u32 nested_vmx_procbased_ctls_high;
	u32 nested_vmx_secondary_ctls_low;
	u32 nested_vmx_secondary_ctls_high;
	u32 nested_vmx_pinbased_ctls_low;
	u32 nested_vmx_pinbased_ctls_high;
	u32 nested_vmx_exit_ctls_low;
	u32 nested_vmx_exit_ctls_high;
	u32 nested_vmx_entry_ctls_low;
	u32 nested_vmx_entry_ctls_high;
	u32 nested_vmx_misc_low;
	u32 nested_vmx_misc_high;
	u32 nested_vmx_ept_caps;
477
	u32 nested_vmx_vpid_caps;
478 479 480 481 482 483
	u64 nested_vmx_basic;
	u64 nested_vmx_cr0_fixed0;
	u64 nested_vmx_cr0_fixed1;
	u64 nested_vmx_cr4_fixed0;
	u64 nested_vmx_cr4_fixed1;
	u64 nested_vmx_vmcs_enum;
484 485
};

486
#define POSTED_INTR_ON  0
487 488
#define POSTED_INTR_SN  1

489 490 491
/* Posted-Interrupt Descriptor */
struct pi_desc {
	u32 pir[8];     /* Posted interrupt requested */
492 493 494 495 496 497 498 499 500 501 502 503 504 505 506 507 508 509
	union {
		struct {
				/* bit 256 - Outstanding Notification */
			u16	on	: 1,
				/* bit 257 - Suppress Notification */
				sn	: 1,
				/* bit 271:258 - Reserved */
				rsvd_1	: 14;
				/* bit 279:272 - Notification Vector */
			u8	nv;
				/* bit 287:280 - Reserved */
			u8	rsvd_2;
				/* bit 319:288 - Notification Destination */
			u32	ndst;
		};
		u64 control;
	};
	u32 rsvd[6];
510 511
} __aligned(64);

512 513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528
static bool pi_test_and_set_on(struct pi_desc *pi_desc)
{
	return test_and_set_bit(POSTED_INTR_ON,
			(unsigned long *)&pi_desc->control);
}

static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
{
	return test_and_clear_bit(POSTED_INTR_ON,
			(unsigned long *)&pi_desc->control);
}

static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
{
	return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
}

529 530 531 532 533 534 535 536 537 538 539 540
static inline void pi_clear_sn(struct pi_desc *pi_desc)
{
	return clear_bit(POSTED_INTR_SN,
			(unsigned long *)&pi_desc->control);
}

static inline void pi_set_sn(struct pi_desc *pi_desc)
{
	return set_bit(POSTED_INTR_SN,
			(unsigned long *)&pi_desc->control);
}

541 542 543 544 545 546
static inline void pi_clear_on(struct pi_desc *pi_desc)
{
	clear_bit(POSTED_INTR_ON,
  		  (unsigned long *)&pi_desc->control);
}

547 548 549 550 551 552 553 554 555 556 557 558
static inline int pi_test_on(struct pi_desc *pi_desc)
{
	return test_bit(POSTED_INTR_ON,
			(unsigned long *)&pi_desc->control);
}

static inline int pi_test_sn(struct pi_desc *pi_desc)
{
	return test_bit(POSTED_INTR_SN,
			(unsigned long *)&pi_desc->control);
}

559
struct vcpu_vmx {
R
Rusty Russell 已提交
560
	struct kvm_vcpu       vcpu;
561
	unsigned long         host_rsp;
562
	u8                    fail;
563
	bool                  nmi_known_unmasked;
564
	u32                   exit_intr_info;
565
	u32                   idt_vectoring_info;
A
Avi Kivity 已提交
566
	ulong                 rflags;
567
	struct shared_msr_entry *guest_msrs;
568 569
	int                   nmsrs;
	int                   save_nmsrs;
570
	unsigned long	      host_idt_base;
571
#ifdef CONFIG_X86_64
572 573
	u64 		      msr_host_kernel_gs_base;
	u64 		      msr_guest_kernel_gs_base;
574
#endif
575 576
	u32 vm_entry_controls_shadow;
	u32 vm_exit_controls_shadow;
577 578 579 580 581 582 583 584
	/*
	 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
	 * non-nested (L1) guest, it always points to vmcs01. For a nested
	 * guest (L2), it points to a different VMCS.
	 */
	struct loaded_vmcs    vmcs01;
	struct loaded_vmcs   *loaded_vmcs;
	bool                  __launched; /* temporary, used in vmx_vcpu_run */
585 586 587 588 589
	struct msr_autoload {
		unsigned nr;
		struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
		struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
	} msr_autoload;
590 591 592
	struct {
		int           loaded;
		u16           fs_sel, gs_sel, ldt_sel;
A
Avi Kivity 已提交
593 594 595
#ifdef CONFIG_X86_64
		u16           ds_sel, es_sel;
#endif
596 597
		int           gs_ldt_reload_needed;
		int           fs_reload_needed;
598
		u64           msr_host_bndcfgs;
599
		unsigned long vmcs_host_cr4;	/* May not match real cr4 */
M
Mike Day 已提交
600
	} host_state;
601
	struct {
602
		int vm86_active;
603
		ulong save_rflags;
604 605 606 607
		struct kvm_segment segs[8];
	} rmode;
	struct {
		u32 bitmask; /* 4 bits per segment (1 bit per field) */
608 609 610 611 612
		struct kvm_save_segment {
			u16 selector;
			unsigned long base;
			u32 limit;
			u32 ar;
613
		} seg[8];
A
Avi Kivity 已提交
614
	} segment_cache;
615
	int vpid;
616
	bool emulation_required;
617 618 619 620 621

	/* Support for vnmi-less CPUs */
	int soft_vnmi_blocked;
	ktime_t entry_time;
	s64 vnmi_blocked_time;
A
Andi Kleen 已提交
622
	u32 exit_reason;
623

624 625 626
	/* Posted interrupt descriptor */
	struct pi_desc pi_desc;

627 628
	/* Support for a guest hypervisor (nested VMX) */
	struct nested_vmx nested;
629 630 631 632

	/* Dynamic PLE window. */
	int ple_window;
	bool ple_window_dirty;
K
Kai Huang 已提交
633 634 635 636

	/* Support for PML */
#define PML_ENTITY_NUM		512
	struct page *pml_pg;
637

638 639 640
	/* apic deadline value in host tsc */
	u64 hv_deadline_tsc;

641
	u64 current_tsc_ratio;
642 643 644 645

	bool guest_pkru_valid;
	u32 guest_pkru;
	u32 host_pkru;
646

647 648 649 650 651
	/*
	 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
	 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
	 * in msr_ia32_feature_control_valid_bits.
	 */
652
	u64 msr_ia32_feature_control;
653
	u64 msr_ia32_feature_control_valid_bits;
654 655
};

A
Avi Kivity 已提交
656 657 658 659 660 661 662 663 664
enum segment_cache_field {
	SEG_FIELD_SEL = 0,
	SEG_FIELD_BASE = 1,
	SEG_FIELD_LIMIT = 2,
	SEG_FIELD_AR = 3,

	SEG_FIELD_NR = 4
};

665 666
static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
{
R
Rusty Russell 已提交
667
	return container_of(vcpu, struct vcpu_vmx, vcpu);
668 669
}

670 671 672 673 674
static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
{
	return &(to_vmx(vcpu)->pi_desc);
}

675 676 677 678 679
#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
#define FIELD(number, name)	[number] = VMCS12_OFFSET(name)
#define FIELD64(number, name)	[number] = VMCS12_OFFSET(name), \
				[number##_HIGH] = VMCS12_OFFSET(name)+4

680

681
static unsigned long shadow_read_only_fields[] = {
682 683 684 685 686 687 688 689 690 691 692 693 694 695 696 697 698 699 700 701 702 703
	/*
	 * We do NOT shadow fields that are modified when L0
	 * traps and emulates any vmx instruction (e.g. VMPTRLD,
	 * VMXON...) executed by L1.
	 * For example, VM_INSTRUCTION_ERROR is read
	 * by L1 if a vmx instruction fails (part of the error path).
	 * Note the code assumes this logic. If for some reason
	 * we start shadowing these fields then we need to
	 * force a shadow sync when L0 emulates vmx instructions
	 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
	 * by nested_vmx_failValid)
	 */
	VM_EXIT_REASON,
	VM_EXIT_INTR_INFO,
	VM_EXIT_INSTRUCTION_LEN,
	IDT_VECTORING_INFO_FIELD,
	IDT_VECTORING_ERROR_CODE,
	VM_EXIT_INTR_ERROR_CODE,
	EXIT_QUALIFICATION,
	GUEST_LINEAR_ADDRESS,
	GUEST_PHYSICAL_ADDRESS
};
704
static int max_shadow_read_only_fields =
705 706
	ARRAY_SIZE(shadow_read_only_fields);

707
static unsigned long shadow_read_write_fields[] = {
708
	TPR_THRESHOLD,
709 710 711 712 713 714 715 716 717 718 719 720
	GUEST_RIP,
	GUEST_RSP,
	GUEST_CR0,
	GUEST_CR3,
	GUEST_CR4,
	GUEST_INTERRUPTIBILITY_INFO,
	GUEST_RFLAGS,
	GUEST_CS_SELECTOR,
	GUEST_CS_AR_BYTES,
	GUEST_CS_LIMIT,
	GUEST_CS_BASE,
	GUEST_ES_BASE,
721
	GUEST_BNDCFGS,
722 723 724 725 726 727 728 729 730 731 732 733 734 735 736
	CR0_GUEST_HOST_MASK,
	CR0_READ_SHADOW,
	CR4_READ_SHADOW,
	TSC_OFFSET,
	EXCEPTION_BITMAP,
	CPU_BASED_VM_EXEC_CONTROL,
	VM_ENTRY_EXCEPTION_ERROR_CODE,
	VM_ENTRY_INTR_INFO_FIELD,
	VM_ENTRY_INSTRUCTION_LEN,
	VM_ENTRY_EXCEPTION_ERROR_CODE,
	HOST_FS_BASE,
	HOST_GS_BASE,
	HOST_FS_SELECTOR,
	HOST_GS_SELECTOR
};
737
static int max_shadow_read_write_fields =
738 739
	ARRAY_SIZE(shadow_read_write_fields);

740
static const unsigned short vmcs_field_to_offset_table[] = {
741
	FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
742
	FIELD(POSTED_INTR_NV, posted_intr_nv),
743 744 745 746 747 748 749 750
	FIELD(GUEST_ES_SELECTOR, guest_es_selector),
	FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
	FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
	FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
	FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
	FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
	FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
	FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
751
	FIELD(GUEST_INTR_STATUS, guest_intr_status),
752 753 754 755 756 757 758 759 760 761 762 763 764 765 766 767
	FIELD(HOST_ES_SELECTOR, host_es_selector),
	FIELD(HOST_CS_SELECTOR, host_cs_selector),
	FIELD(HOST_SS_SELECTOR, host_ss_selector),
	FIELD(HOST_DS_SELECTOR, host_ds_selector),
	FIELD(HOST_FS_SELECTOR, host_fs_selector),
	FIELD(HOST_GS_SELECTOR, host_gs_selector),
	FIELD(HOST_TR_SELECTOR, host_tr_selector),
	FIELD64(IO_BITMAP_A, io_bitmap_a),
	FIELD64(IO_BITMAP_B, io_bitmap_b),
	FIELD64(MSR_BITMAP, msr_bitmap),
	FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
	FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
	FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
	FIELD64(TSC_OFFSET, tsc_offset),
	FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
	FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
768
	FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
769
	FIELD64(EPT_POINTER, ept_pointer),
770 771 772 773
	FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
	FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
	FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
	FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
774
	FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
775 776 777 778 779 780 781 782 783 784
	FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
	FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
	FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
	FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
	FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
	FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
	FIELD64(GUEST_PDPTR0, guest_pdptr0),
	FIELD64(GUEST_PDPTR1, guest_pdptr1),
	FIELD64(GUEST_PDPTR2, guest_pdptr2),
	FIELD64(GUEST_PDPTR3, guest_pdptr3),
785
	FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824 825 826 827 828 829 830 831 832 833 834
	FIELD64(HOST_IA32_PAT, host_ia32_pat),
	FIELD64(HOST_IA32_EFER, host_ia32_efer),
	FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
	FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
	FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
	FIELD(EXCEPTION_BITMAP, exception_bitmap),
	FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
	FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
	FIELD(CR3_TARGET_COUNT, cr3_target_count),
	FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
	FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
	FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
	FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
	FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
	FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
	FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
	FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
	FIELD(TPR_THRESHOLD, tpr_threshold),
	FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
	FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
	FIELD(VM_EXIT_REASON, vm_exit_reason),
	FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
	FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
	FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
	FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
	FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
	FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
	FIELD(GUEST_ES_LIMIT, guest_es_limit),
	FIELD(GUEST_CS_LIMIT, guest_cs_limit),
	FIELD(GUEST_SS_LIMIT, guest_ss_limit),
	FIELD(GUEST_DS_LIMIT, guest_ds_limit),
	FIELD(GUEST_FS_LIMIT, guest_fs_limit),
	FIELD(GUEST_GS_LIMIT, guest_gs_limit),
	FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
	FIELD(GUEST_TR_LIMIT, guest_tr_limit),
	FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
	FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
	FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
	FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
	FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
	FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
	FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
	FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
	FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
	FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
	FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
	FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
	FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
	FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
835
	FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871 872 873 874 875 876 877 878 879 880 881
	FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
	FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
	FIELD(CR0_READ_SHADOW, cr0_read_shadow),
	FIELD(CR4_READ_SHADOW, cr4_read_shadow),
	FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
	FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
	FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
	FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
	FIELD(EXIT_QUALIFICATION, exit_qualification),
	FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
	FIELD(GUEST_CR0, guest_cr0),
	FIELD(GUEST_CR3, guest_cr3),
	FIELD(GUEST_CR4, guest_cr4),
	FIELD(GUEST_ES_BASE, guest_es_base),
	FIELD(GUEST_CS_BASE, guest_cs_base),
	FIELD(GUEST_SS_BASE, guest_ss_base),
	FIELD(GUEST_DS_BASE, guest_ds_base),
	FIELD(GUEST_FS_BASE, guest_fs_base),
	FIELD(GUEST_GS_BASE, guest_gs_base),
	FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
	FIELD(GUEST_TR_BASE, guest_tr_base),
	FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
	FIELD(GUEST_IDTR_BASE, guest_idtr_base),
	FIELD(GUEST_DR7, guest_dr7),
	FIELD(GUEST_RSP, guest_rsp),
	FIELD(GUEST_RIP, guest_rip),
	FIELD(GUEST_RFLAGS, guest_rflags),
	FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
	FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
	FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
	FIELD(HOST_CR0, host_cr0),
	FIELD(HOST_CR3, host_cr3),
	FIELD(HOST_CR4, host_cr4),
	FIELD(HOST_FS_BASE, host_fs_base),
	FIELD(HOST_GS_BASE, host_gs_base),
	FIELD(HOST_TR_BASE, host_tr_base),
	FIELD(HOST_GDTR_BASE, host_gdtr_base),
	FIELD(HOST_IDTR_BASE, host_idtr_base),
	FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
	FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
	FIELD(HOST_RSP, host_rsp),
	FIELD(HOST_RIP, host_rip),
};

static inline short vmcs_field_to_offset(unsigned long field)
{
882 883 884 885 886 887
	BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);

	if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
	    vmcs_field_to_offset_table[field] == 0)
		return -ENOENT;

888 889 890
	return vmcs_field_to_offset_table[field];
}

891 892
static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
{
893
	return to_vmx(vcpu)->nested.cached_vmcs12;
894 895 896 897
}

static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
{
898
	struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
899
	if (is_error_page(page))
900
		return NULL;
901

902 903 904 905 906 907 908 909 910 911 912 913 914
	return page;
}

static void nested_release_page(struct page *page)
{
	kvm_release_page_dirty(page);
}

static void nested_release_page_clean(struct page *page)
{
	kvm_release_page_clean(page);
}

N
Nadav Har'El 已提交
915
static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
916
static u64 construct_eptp(unsigned long root_hpa);
917 918
static void kvm_cpu_vmxon(u64 addr);
static void kvm_cpu_vmxoff(void);
919
static bool vmx_xsaves_supported(void);
920
static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
921 922 923 924
static void vmx_set_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg);
static void vmx_get_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg);
925 926
static bool guest_state_valid(struct kvm_vcpu *vcpu);
static u32 vmx_segment_access_rights(struct kvm_segment *var);
927
static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
928
static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
929
static int alloc_identity_pagetable(struct kvm *kvm);
930

A
Avi Kivity 已提交
931 932
static DEFINE_PER_CPU(struct vmcs *, vmxarea);
static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
933 934 935 936 937
/*
 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
 */
static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
938
static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
A
Avi Kivity 已提交
939

940 941 942 943 944 945 946
/*
 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
 * can find which vCPU should be waken up.
 */
static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);

947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970 971 972
enum {
	VMX_IO_BITMAP_A,
	VMX_IO_BITMAP_B,
	VMX_MSR_BITMAP_LEGACY,
	VMX_MSR_BITMAP_LONGMODE,
	VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
	VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
	VMX_MSR_BITMAP_LEGACY_X2APIC,
	VMX_MSR_BITMAP_LONGMODE_X2APIC,
	VMX_VMREAD_BITMAP,
	VMX_VMWRITE_BITMAP,
	VMX_BITMAP_NR
};

static unsigned long *vmx_bitmap[VMX_BITMAP_NR];

#define vmx_io_bitmap_a                      (vmx_bitmap[VMX_IO_BITMAP_A])
#define vmx_io_bitmap_b                      (vmx_bitmap[VMX_IO_BITMAP_B])
#define vmx_msr_bitmap_legacy                (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
#define vmx_msr_bitmap_longmode              (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
#define vmx_msr_bitmap_legacy_x2apic_apicv   (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
#define vmx_msr_bitmap_legacy_x2apic         (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
#define vmx_msr_bitmap_longmode_x2apic       (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
#define vmx_vmread_bitmap                    (vmx_bitmap[VMX_VMREAD_BITMAP])
#define vmx_vmwrite_bitmap                   (vmx_bitmap[VMX_VMWRITE_BITMAP])
973

A
Avi Kivity 已提交
974
static bool cpu_has_load_ia32_efer;
975
static bool cpu_has_load_perf_global_ctrl;
A
Avi Kivity 已提交
976

977 978 979
static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
static DEFINE_SPINLOCK(vmx_vpid_lock);

980
static struct vmcs_config {
A
Avi Kivity 已提交
981 982
	int size;
	int order;
983
	u32 basic_cap;
A
Avi Kivity 已提交
984
	u32 revision_id;
985 986
	u32 pin_based_exec_ctrl;
	u32 cpu_based_exec_ctrl;
987
	u32 cpu_based_2nd_exec_ctrl;
988 989 990
	u32 vmexit_ctrl;
	u32 vmentry_ctrl;
} vmcs_config;
A
Avi Kivity 已提交
991

H
Hannes Eder 已提交
992
static struct vmx_capability {
S
Sheng Yang 已提交
993 994 995 996
	u32 ept;
	u32 vpid;
} vmx_capability;

A
Avi Kivity 已提交
997 998 999 1000 1001 1002 1003 1004
#define VMX_SEGMENT_FIELD(seg)					\
	[VCPU_SREG_##seg] = {                                   \
		.selector = GUEST_##seg##_SELECTOR,		\
		.base = GUEST_##seg##_BASE,		   	\
		.limit = GUEST_##seg##_LIMIT,		   	\
		.ar_bytes = GUEST_##seg##_AR_BYTES,	   	\
	}

1005
static const struct kvm_vmx_segment_field {
A
Avi Kivity 已提交
1006 1007 1008 1009 1010 1011 1012 1013 1014 1015 1016 1017 1018 1019 1020
	unsigned selector;
	unsigned base;
	unsigned limit;
	unsigned ar_bytes;
} kvm_vmx_segment_fields[] = {
	VMX_SEGMENT_FIELD(CS),
	VMX_SEGMENT_FIELD(DS),
	VMX_SEGMENT_FIELD(ES),
	VMX_SEGMENT_FIELD(FS),
	VMX_SEGMENT_FIELD(GS),
	VMX_SEGMENT_FIELD(SS),
	VMX_SEGMENT_FIELD(TR),
	VMX_SEGMENT_FIELD(LDTR),
};

1021 1022
static u64 host_efer;

A
Avi Kivity 已提交
1023 1024
static void ept_save_pdptrs(struct kvm_vcpu *vcpu);

1025
/*
B
Brian Gerst 已提交
1026
 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
1027 1028
 * away by decrementing the array size.
 */
A
Avi Kivity 已提交
1029
static const u32 vmx_msr_index[] = {
1030
#ifdef CONFIG_X86_64
1031
	MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
A
Avi Kivity 已提交
1032
#endif
B
Brian Gerst 已提交
1033
	MSR_EFER, MSR_TSC_AUX, MSR_STAR,
A
Avi Kivity 已提交
1034 1035
};

1036
static inline bool is_exception_n(u32 intr_info, u8 vector)
A
Avi Kivity 已提交
1037 1038 1039
{
	return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
			     INTR_INFO_VALID_MASK)) ==
1040 1041 1042
		(INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
}

1043 1044 1045 1046 1047 1048 1049 1050 1051 1052
static inline bool is_debug(u32 intr_info)
{
	return is_exception_n(intr_info, DB_VECTOR);
}

static inline bool is_breakpoint(u32 intr_info)
{
	return is_exception_n(intr_info, BP_VECTOR);
}

1053 1054 1055
static inline bool is_page_fault(u32 intr_info)
{
	return is_exception_n(intr_info, PF_VECTOR);
A
Avi Kivity 已提交
1056 1057
}

1058
static inline bool is_no_device(u32 intr_info)
1059
{
1060
	return is_exception_n(intr_info, NM_VECTOR);
1061 1062
}

1063
static inline bool is_invalid_opcode(u32 intr_info)
1064
{
1065
	return is_exception_n(intr_info, UD_VECTOR);
1066 1067
}

1068
static inline bool is_external_interrupt(u32 intr_info)
A
Avi Kivity 已提交
1069 1070 1071 1072 1073
{
	return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
		== (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
}

1074
static inline bool is_machine_check(u32 intr_info)
A
Andi Kleen 已提交
1075 1076 1077 1078 1079 1080
{
	return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
			     INTR_INFO_VALID_MASK)) ==
		(INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
}

1081
static inline bool cpu_has_vmx_msr_bitmap(void)
S
Sheng Yang 已提交
1082
{
1083
	return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
S
Sheng Yang 已提交
1084 1085
}

1086
static inline bool cpu_has_vmx_tpr_shadow(void)
1087
{
1088
	return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
1089 1090
}

1091
static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
1092
{
1093
	return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
1094 1095
}

1096
static inline bool cpu_has_secondary_exec_ctrls(void)
1097
{
1098 1099
	return vmcs_config.cpu_based_exec_ctrl &
		CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
1100 1101
}

1102
static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
1103
{
1104 1105 1106 1107
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
}

1108 1109 1110 1111 1112 1113
static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
}

1114 1115 1116 1117 1118 1119
static inline bool cpu_has_vmx_apic_register_virt(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_APIC_REGISTER_VIRT;
}

1120 1121 1122 1123 1124 1125
static inline bool cpu_has_vmx_virtual_intr_delivery(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
}

1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154 1155 1156 1157 1158 1159 1160 1161 1162 1163 1164
/*
 * Comment's format: document - errata name - stepping - processor name.
 * Refer from
 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
 */
static u32 vmx_preemption_cpu_tfms[] = {
/* 323344.pdf - BA86   - D0 - Xeon 7500 Series */
0x000206E6,
/* 323056.pdf - AAX65  - C2 - Xeon L3406 */
/* 322814.pdf - AAT59  - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
/* 322911.pdf - AAU65  - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
0x00020652,
/* 322911.pdf - AAU65  - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
0x00020655,
/* 322373.pdf - AAO95  - B1 - Xeon 3400 Series */
/* 322166.pdf - AAN92  - B1 - i7-800 and i5-700 Desktop */
/*
 * 320767.pdf - AAP86  - B1 -
 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
 */
0x000106E5,
/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
0x000106A0,
/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
0x000106A1,
/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
0x000106A4,
 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
0x000106A5,
};

static inline bool cpu_has_broken_vmx_preemption_timer(void)
{
	u32 eax = cpuid_eax(0x00000001), i;

	/* Clear the reserved bits */
	eax &= ~(0x3U << 14 | 0xfU << 28);
1165
	for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
1166 1167 1168 1169 1170 1171 1172 1173 1174 1175 1176 1177
		if (eax == vmx_preemption_cpu_tfms[i])
			return true;

	return false;
}

static inline bool cpu_has_vmx_preemption_timer(void)
{
	return vmcs_config.pin_based_exec_ctrl &
		PIN_BASED_VMX_PREEMPTION_TIMER;
}

1178 1179
static inline bool cpu_has_vmx_posted_intr(void)
{
1180 1181
	return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
		vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
1182 1183 1184 1185 1186 1187 1188 1189 1190
}

static inline bool cpu_has_vmx_apicv(void)
{
	return cpu_has_vmx_apic_register_virt() &&
		cpu_has_vmx_virtual_intr_delivery() &&
		cpu_has_vmx_posted_intr();
}

1191 1192 1193 1194
static inline bool cpu_has_vmx_flexpriority(void)
{
	return cpu_has_vmx_tpr_shadow() &&
		cpu_has_vmx_virtualize_apic_accesses();
1195 1196
}

1197 1198
static inline bool cpu_has_vmx_ept_execute_only(void)
{
1199
	return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
1200 1201 1202 1203
}

static inline bool cpu_has_vmx_ept_2m_page(void)
{
1204
	return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
1205 1206
}

1207 1208
static inline bool cpu_has_vmx_ept_1g_page(void)
{
1209
	return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
1210 1211
}

1212 1213 1214 1215 1216
static inline bool cpu_has_vmx_ept_4levels(void)
{
	return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
}

1217 1218 1219 1220 1221
static inline bool cpu_has_vmx_ept_ad_bits(void)
{
	return vmx_capability.ept & VMX_EPT_AD_BIT;
}

1222
static inline bool cpu_has_vmx_invept_context(void)
S
Sheng Yang 已提交
1223
{
1224
	return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
S
Sheng Yang 已提交
1225 1226
}

1227
static inline bool cpu_has_vmx_invept_global(void)
S
Sheng Yang 已提交
1228
{
1229
	return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
S
Sheng Yang 已提交
1230 1231
}

1232 1233 1234 1235 1236
static inline bool cpu_has_vmx_invvpid_single(void)
{
	return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
}

1237 1238 1239 1240 1241
static inline bool cpu_has_vmx_invvpid_global(void)
{
	return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
}

1242
static inline bool cpu_has_vmx_ept(void)
S
Sheng Yang 已提交
1243
{
1244 1245
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_ENABLE_EPT;
S
Sheng Yang 已提交
1246 1247
}

1248
static inline bool cpu_has_vmx_unrestricted_guest(void)
1249 1250 1251 1252 1253
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_UNRESTRICTED_GUEST;
}

1254
static inline bool cpu_has_vmx_ple(void)
1255 1256 1257 1258 1259
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_PAUSE_LOOP_EXITING;
}

1260 1261 1262 1263 1264
static inline bool cpu_has_vmx_basic_inout(void)
{
	return	(((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
}

1265
static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
1266
{
1267
	return flexpriority_enabled && lapic_in_kernel(vcpu);
1268 1269
}

1270
static inline bool cpu_has_vmx_vpid(void)
1271
{
1272 1273
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_ENABLE_VPID;
1274 1275
}

1276
static inline bool cpu_has_vmx_rdtscp(void)
1277 1278 1279 1280 1281
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_RDTSCP;
}

1282 1283 1284 1285 1286 1287
static inline bool cpu_has_vmx_invpcid(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_ENABLE_INVPCID;
}

1288
static inline bool cpu_has_virtual_nmis(void)
1289 1290 1291 1292
{
	return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
}

1293 1294 1295 1296 1297 1298
static inline bool cpu_has_vmx_wbinvd_exit(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_WBINVD_EXITING;
}

1299 1300 1301 1302 1303 1304 1305 1306 1307 1308 1309 1310
static inline bool cpu_has_vmx_shadow_vmcs(void)
{
	u64 vmx_msr;
	rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
	/* check if the cpu supports writing r/o exit information fields */
	if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
		return false;

	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_SHADOW_VMCS;
}

K
Kai Huang 已提交
1311 1312 1313 1314 1315
static inline bool cpu_has_vmx_pml(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
}

1316 1317 1318 1319 1320 1321
static inline bool cpu_has_vmx_tsc_scaling(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_TSC_SCALING;
}

1322 1323 1324 1325 1326
static inline bool report_flexpriority(void)
{
	return flexpriority_enabled;
}

1327 1328 1329 1330 1331 1332 1333 1334 1335 1336 1337 1338
static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
{
	return vmcs12->cpu_based_vm_exec_control & bit;
}

static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
{
	return (vmcs12->cpu_based_vm_exec_control &
			CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
		(vmcs12->secondary_vm_exec_control & bit);
}

N
Nadav Har'El 已提交
1339
static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
1340 1341 1342 1343
{
	return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
}

1344 1345 1346 1347 1348 1349
static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
{
	return vmcs12->pin_based_vm_exec_control &
		PIN_BASED_VMX_PREEMPTION_TIMER;
}

N
Nadav Har'El 已提交
1350 1351 1352 1353 1354
static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
}

1355 1356 1357 1358 1359 1360
static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
		vmx_xsaves_supported();
}

1361 1362 1363 1364 1365
static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
}

W
Wanpeng Li 已提交
1366 1367 1368 1369 1370
static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
}

1371 1372 1373 1374 1375
static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
}

1376 1377 1378 1379 1380
static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
}

1381 1382 1383 1384 1385
static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
{
	return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
}

1386
static inline bool is_nmi(u32 intr_info)
1387 1388
{
	return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1389
		== (INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK);
1390 1391
}

1392 1393 1394
static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
			      u32 exit_intr_info,
			      unsigned long exit_qualification);
1395 1396 1397 1398
static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
			struct vmcs12 *vmcs12,
			u32 reason, unsigned long qualification);

R
Rusty Russell 已提交
1399
static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
1400 1401 1402
{
	int i;

1403
	for (i = 0; i < vmx->nmsrs; ++i)
1404
		if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
1405 1406 1407 1408
			return i;
	return -1;
}

1409 1410 1411 1412 1413 1414 1415 1416
static inline void __invvpid(int ext, u16 vpid, gva_t gva)
{
    struct {
	u64 vpid : 16;
	u64 rsvd : 48;
	u64 gva;
    } operand = { vpid, 0, gva };

1417
    asm volatile (__ex(ASM_VMX_INVVPID)
1418 1419 1420 1421 1422
		  /* CF==1 or ZF==1 --> rc = -1 */
		  "; ja 1f ; ud2 ; 1:"
		  : : "a"(&operand), "c"(ext) : "cc", "memory");
}

1423 1424 1425 1426 1427 1428
static inline void __invept(int ext, u64 eptp, gpa_t gpa)
{
	struct {
		u64 eptp, gpa;
	} operand = {eptp, gpa};

1429
	asm volatile (__ex(ASM_VMX_INVEPT)
1430 1431 1432 1433 1434
			/* CF==1 or ZF==1 --> rc = -1 */
			"; ja 1f ; ud2 ; 1:\n"
			: : "a" (&operand), "c" (ext) : "cc", "memory");
}

1435
static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
1436 1437 1438
{
	int i;

R
Rusty Russell 已提交
1439
	i = __find_msr_index(vmx, msr);
1440
	if (i >= 0)
1441
		return &vmx->guest_msrs[i];
A
Al Viro 已提交
1442
	return NULL;
1443 1444
}

A
Avi Kivity 已提交
1445 1446 1447 1448 1449
static void vmcs_clear(struct vmcs *vmcs)
{
	u64 phys_addr = __pa(vmcs);
	u8 error;

1450
	asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
1451
		      : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
A
Avi Kivity 已提交
1452 1453 1454 1455 1456 1457
		      : "cc", "memory");
	if (error)
		printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
		       vmcs, phys_addr);
}

1458 1459 1460
static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
{
	vmcs_clear(loaded_vmcs->vmcs);
1461 1462
	if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
		vmcs_clear(loaded_vmcs->shadow_vmcs);
1463 1464 1465 1466
	loaded_vmcs->cpu = -1;
	loaded_vmcs->launched = 0;
}

1467 1468 1469 1470 1471 1472
static void vmcs_load(struct vmcs *vmcs)
{
	u64 phys_addr = __pa(vmcs);
	u8 error;

	asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
1473
			: "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
1474 1475
			: "cc", "memory");
	if (error)
1476
		printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
1477 1478 1479
		       vmcs, phys_addr);
}

1480
#ifdef CONFIG_KEXEC_CORE
1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507 1508 1509 1510 1511 1512 1513 1514 1515 1516 1517
/*
 * This bitmap is used to indicate whether the vmclear
 * operation is enabled on all cpus. All disabled by
 * default.
 */
static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;

static inline void crash_enable_local_vmclear(int cpu)
{
	cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
}

static inline void crash_disable_local_vmclear(int cpu)
{
	cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
}

static inline int crash_local_vmclear_enabled(int cpu)
{
	return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
}

static void crash_vmclear_local_loaded_vmcss(void)
{
	int cpu = raw_smp_processor_id();
	struct loaded_vmcs *v;

	if (!crash_local_vmclear_enabled(cpu))
		return;

	list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
			    loaded_vmcss_on_cpu_link)
		vmcs_clear(v->vmcs);
}
#else
static inline void crash_enable_local_vmclear(int cpu) { }
static inline void crash_disable_local_vmclear(int cpu) { }
1518
#endif /* CONFIG_KEXEC_CORE */
1519

1520
static void __loaded_vmcs_clear(void *arg)
A
Avi Kivity 已提交
1521
{
1522
	struct loaded_vmcs *loaded_vmcs = arg;
1523
	int cpu = raw_smp_processor_id();
A
Avi Kivity 已提交
1524

1525 1526 1527
	if (loaded_vmcs->cpu != cpu)
		return; /* vcpu migration can race with cpu offline */
	if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
A
Avi Kivity 已提交
1528
		per_cpu(current_vmcs, cpu) = NULL;
1529
	crash_disable_local_vmclear(cpu);
1530
	list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
1531 1532 1533 1534 1535 1536 1537 1538 1539

	/*
	 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
	 * is before setting loaded_vmcs->vcpu to -1 which is done in
	 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
	 * then adds the vmcs into percpu list before it is deleted.
	 */
	smp_wmb();

1540
	loaded_vmcs_init(loaded_vmcs);
1541
	crash_enable_local_vmclear(cpu);
A
Avi Kivity 已提交
1542 1543
}

1544
static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
A
Avi Kivity 已提交
1545
{
1546 1547 1548 1549 1550
	int cpu = loaded_vmcs->cpu;

	if (cpu != -1)
		smp_call_function_single(cpu,
			 __loaded_vmcs_clear, loaded_vmcs, 1);
A
Avi Kivity 已提交
1551 1552
}

1553
static inline void vpid_sync_vcpu_single(int vpid)
1554
{
1555
	if (vpid == 0)
1556 1557
		return;

1558
	if (cpu_has_vmx_invvpid_single())
1559
		__invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
1560 1561
}

1562 1563 1564 1565 1566 1567
static inline void vpid_sync_vcpu_global(void)
{
	if (cpu_has_vmx_invvpid_global())
		__invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
}

1568
static inline void vpid_sync_context(int vpid)
1569 1570
{
	if (cpu_has_vmx_invvpid_single())
1571
		vpid_sync_vcpu_single(vpid);
1572 1573 1574 1575
	else
		vpid_sync_vcpu_global();
}

1576 1577 1578 1579 1580 1581 1582 1583
static inline void ept_sync_global(void)
{
	if (cpu_has_vmx_invept_global())
		__invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
}

static inline void ept_sync_context(u64 eptp)
{
1584
	if (enable_ept) {
1585 1586 1587 1588 1589 1590 1591
		if (cpu_has_vmx_invept_context())
			__invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
		else
			ept_sync_global();
	}
}

1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626 1627 1628 1629 1630 1631 1632 1633 1634 1635 1636
static __always_inline void vmcs_check16(unsigned long field)
{
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
			 "16-bit accessor invalid for 64-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
			 "16-bit accessor invalid for 64-bit high field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
			 "16-bit accessor invalid for 32-bit high field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
			 "16-bit accessor invalid for natural width field");
}

static __always_inline void vmcs_check32(unsigned long field)
{
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
			 "32-bit accessor invalid for 16-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
			 "32-bit accessor invalid for natural width field");
}

static __always_inline void vmcs_check64(unsigned long field)
{
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
			 "64-bit accessor invalid for 16-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
			 "64-bit accessor invalid for 64-bit high field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
			 "64-bit accessor invalid for 32-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
			 "64-bit accessor invalid for natural width field");
}

static __always_inline void vmcs_checkl(unsigned long field)
{
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
			 "Natural width accessor invalid for 16-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
			 "Natural width accessor invalid for 64-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
			 "Natural width accessor invalid for 64-bit high field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
			 "Natural width accessor invalid for 32-bit field");
}

static __always_inline unsigned long __vmcs_readl(unsigned long field)
A
Avi Kivity 已提交
1637
{
1638
	unsigned long value;
A
Avi Kivity 已提交
1639

1640 1641
	asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
		      : "=a"(value) : "d"(field) : "cc");
A
Avi Kivity 已提交
1642 1643 1644
	return value;
}

A
Avi Kivity 已提交
1645
static __always_inline u16 vmcs_read16(unsigned long field)
A
Avi Kivity 已提交
1646
{
1647 1648
	vmcs_check16(field);
	return __vmcs_readl(field);
A
Avi Kivity 已提交
1649 1650
}

A
Avi Kivity 已提交
1651
static __always_inline u32 vmcs_read32(unsigned long field)
A
Avi Kivity 已提交
1652
{
1653 1654
	vmcs_check32(field);
	return __vmcs_readl(field);
A
Avi Kivity 已提交
1655 1656
}

A
Avi Kivity 已提交
1657
static __always_inline u64 vmcs_read64(unsigned long field)
A
Avi Kivity 已提交
1658
{
1659
	vmcs_check64(field);
1660
#ifdef CONFIG_X86_64
1661
	return __vmcs_readl(field);
A
Avi Kivity 已提交
1662
#else
1663
	return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
A
Avi Kivity 已提交
1664 1665 1666
#endif
}

1667 1668 1669 1670 1671 1672
static __always_inline unsigned long vmcs_readl(unsigned long field)
{
	vmcs_checkl(field);
	return __vmcs_readl(field);
}

1673 1674 1675 1676 1677 1678 1679
static noinline void vmwrite_error(unsigned long field, unsigned long value)
{
	printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
	       field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
	dump_stack();
}

1680
static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
A
Avi Kivity 已提交
1681 1682 1683
{
	u8 error;

1684
	asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
M
Mike Day 已提交
1685
		       : "=q"(error) : "a"(value), "d"(field) : "cc");
1686 1687
	if (unlikely(error))
		vmwrite_error(field, value);
A
Avi Kivity 已提交
1688 1689
}

1690
static __always_inline void vmcs_write16(unsigned long field, u16 value)
A
Avi Kivity 已提交
1691
{
1692 1693
	vmcs_check16(field);
	__vmcs_writel(field, value);
A
Avi Kivity 已提交
1694 1695
}

1696
static __always_inline void vmcs_write32(unsigned long field, u32 value)
A
Avi Kivity 已提交
1697
{
1698 1699
	vmcs_check32(field);
	__vmcs_writel(field, value);
A
Avi Kivity 已提交
1700 1701
}

1702
static __always_inline void vmcs_write64(unsigned long field, u64 value)
A
Avi Kivity 已提交
1703
{
1704 1705
	vmcs_check64(field);
	__vmcs_writel(field, value);
1706
#ifndef CONFIG_X86_64
A
Avi Kivity 已提交
1707
	asm volatile ("");
1708
	__vmcs_writel(field+1, value >> 32);
A
Avi Kivity 已提交
1709 1710 1711
#endif
}

1712
static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
1713
{
1714 1715
	vmcs_checkl(field);
	__vmcs_writel(field, value);
1716 1717
}

1718
static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
1719
{
1720 1721 1722
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
			 "vmcs_clear_bits does not support 64-bit fields");
	__vmcs_writel(field, __vmcs_readl(field) & ~mask);
1723 1724
}

1725
static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1726
{
1727 1728 1729
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
			 "vmcs_set_bits does not support 64-bit fields");
	__vmcs_writel(field, __vmcs_readl(field) | mask);
1730 1731
}

1732 1733 1734 1735 1736
static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
{
	vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
}

1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763 1764
static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
{
	vmcs_write32(VM_ENTRY_CONTROLS, val);
	vmx->vm_entry_controls_shadow = val;
}

static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
{
	if (vmx->vm_entry_controls_shadow != val)
		vm_entry_controls_init(vmx, val);
}

static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
{
	return vmx->vm_entry_controls_shadow;
}


static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
{
	vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
}

static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
{
	vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
}

1765 1766 1767 1768 1769
static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
{
	vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
}

1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787 1788 1789 1790 1791 1792 1793 1794 1795 1796 1797
static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
{
	vmcs_write32(VM_EXIT_CONTROLS, val);
	vmx->vm_exit_controls_shadow = val;
}

static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
{
	if (vmx->vm_exit_controls_shadow != val)
		vm_exit_controls_init(vmx, val);
}

static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
{
	return vmx->vm_exit_controls_shadow;
}


static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
{
	vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
}

static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
{
	vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
}

A
Avi Kivity 已提交
1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852 1853
static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
{
	vmx->segment_cache.bitmask = 0;
}

static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
				       unsigned field)
{
	bool ret;
	u32 mask = 1 << (seg * SEG_FIELD_NR + field);

	if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
		vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
		vmx->segment_cache.bitmask = 0;
	}
	ret = vmx->segment_cache.bitmask & mask;
	vmx->segment_cache.bitmask |= mask;
	return ret;
}

static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
{
	u16 *p = &vmx->segment_cache.seg[seg].selector;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
		*p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
	return *p;
}

static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
{
	ulong *p = &vmx->segment_cache.seg[seg].base;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
		*p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
	return *p;
}

static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
{
	u32 *p = &vmx->segment_cache.seg[seg].limit;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
		*p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
	return *p;
}

static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
{
	u32 *p = &vmx->segment_cache.seg[seg].ar;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
		*p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
	return *p;
}

1854 1855 1856 1857
static void update_exception_bitmap(struct kvm_vcpu *vcpu)
{
	u32 eb;

J
Jan Kiszka 已提交
1858
	eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1859
	     (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
J
Jan Kiszka 已提交
1860 1861 1862 1863
	if ((vcpu->guest_debug &
	     (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
	    (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
		eb |= 1u << BP_VECTOR;
1864
	if (to_vmx(vcpu)->rmode.vm86_active)
1865
		eb = ~0;
1866
	if (enable_ept)
1867
		eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
1868 1869
	if (vcpu->fpu_active)
		eb &= ~(1u << NM_VECTOR);
1870 1871 1872 1873 1874 1875 1876 1877 1878

	/* When we are running a nested L2 guest and L1 specified for it a
	 * certain exception bitmap, we must trap the same exceptions and pass
	 * them to L1. When running L2, we will only handle the exceptions
	 * specified above if L1 did not want them.
	 */
	if (is_guest_mode(vcpu))
		eb |= get_vmcs12(vcpu)->exception_bitmap;

1879 1880 1881
	vmcs_write32(EXCEPTION_BITMAP, eb);
}

1882 1883
static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
		unsigned long entry, unsigned long exit)
1884
{
1885 1886
	vm_entry_controls_clearbit(vmx, entry);
	vm_exit_controls_clearbit(vmx, exit);
1887 1888
}

1889 1890 1891 1892 1893
static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
{
	unsigned i;
	struct msr_autoload *m = &vmx->msr_autoload;

1894 1895 1896
	switch (msr) {
	case MSR_EFER:
		if (cpu_has_load_ia32_efer) {
1897 1898
			clear_atomic_switch_msr_special(vmx,
					VM_ENTRY_LOAD_IA32_EFER,
1899 1900 1901 1902 1903 1904
					VM_EXIT_LOAD_IA32_EFER);
			return;
		}
		break;
	case MSR_CORE_PERF_GLOBAL_CTRL:
		if (cpu_has_load_perf_global_ctrl) {
1905
			clear_atomic_switch_msr_special(vmx,
1906 1907 1908 1909 1910
					VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
					VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
			return;
		}
		break;
A
Avi Kivity 已提交
1911 1912
	}

1913 1914 1915 1916 1917 1918 1919 1920 1921 1922 1923 1924 1925
	for (i = 0; i < m->nr; ++i)
		if (m->guest[i].index == msr)
			break;

	if (i == m->nr)
		return;
	--m->nr;
	m->guest[i] = m->guest[m->nr];
	m->host[i] = m->host[m->nr];
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
}

1926 1927 1928 1929
static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
		unsigned long entry, unsigned long exit,
		unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
		u64 guest_val, u64 host_val)
1930 1931 1932
{
	vmcs_write64(guest_val_vmcs, guest_val);
	vmcs_write64(host_val_vmcs, host_val);
1933 1934
	vm_entry_controls_setbit(vmx, entry);
	vm_exit_controls_setbit(vmx, exit);
1935 1936
}

1937 1938 1939 1940 1941 1942
static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
				  u64 guest_val, u64 host_val)
{
	unsigned i;
	struct msr_autoload *m = &vmx->msr_autoload;

1943 1944 1945
	switch (msr) {
	case MSR_EFER:
		if (cpu_has_load_ia32_efer) {
1946 1947
			add_atomic_switch_msr_special(vmx,
					VM_ENTRY_LOAD_IA32_EFER,
1948 1949 1950 1951 1952 1953 1954 1955 1956
					VM_EXIT_LOAD_IA32_EFER,
					GUEST_IA32_EFER,
					HOST_IA32_EFER,
					guest_val, host_val);
			return;
		}
		break;
	case MSR_CORE_PERF_GLOBAL_CTRL:
		if (cpu_has_load_perf_global_ctrl) {
1957
			add_atomic_switch_msr_special(vmx,
1958 1959 1960 1961 1962 1963 1964 1965
					VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
					VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
					GUEST_IA32_PERF_GLOBAL_CTRL,
					HOST_IA32_PERF_GLOBAL_CTRL,
					guest_val, host_val);
			return;
		}
		break;
1966 1967 1968 1969 1970 1971 1972
	case MSR_IA32_PEBS_ENABLE:
		/* PEBS needs a quiescent period after being disabled (to write
		 * a record).  Disabling PEBS through VMX MSR swapping doesn't
		 * provide that period, so a CPU could write host's record into
		 * guest's memory.
		 */
		wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
A
Avi Kivity 已提交
1973 1974
	}

1975 1976 1977 1978
	for (i = 0; i < m->nr; ++i)
		if (m->guest[i].index == msr)
			break;

1979
	if (i == NR_AUTOLOAD_MSRS) {
1980
		printk_once(KERN_WARNING "Not enough msr switch entries. "
1981 1982 1983
				"Can't add msr %x\n", msr);
		return;
	} else if (i == m->nr) {
1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994
		++m->nr;
		vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
		vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
	}

	m->guest[i].index = msr;
	m->guest[i].value = guest_val;
	m->host[i].index = msr;
	m->host[i].value = host_val;
}

1995 1996 1997 1998 1999
static void reload_tss(void)
{
	/*
	 * VT restores TR but not its size.  Useless.
	 */
2000
	struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2001
	struct desc_struct *descs;
2002

2003
	descs = (void *)gdt->address;
2004 2005 2006 2007
	descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
	load_TR_desc();
}

A
Avi Kivity 已提交
2008
static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
2009
{
2010 2011 2012 2013 2014 2015 2016 2017 2018 2019 2020 2021 2022 2023
	u64 guest_efer = vmx->vcpu.arch.efer;
	u64 ignore_bits = 0;

	if (!enable_ept) {
		/*
		 * NX is needed to handle CR0.WP=1, CR4.SMEP=1.  Testing
		 * host CPUID is more efficient than testing guest CPUID
		 * or CR4.  Host SMEP is anyway a requirement for guest SMEP.
		 */
		if (boot_cpu_has(X86_FEATURE_SMEP))
			guest_efer |= EFER_NX;
		else if (!(guest_efer & EFER_NX))
			ignore_bits |= EFER_NX;
	}
R
Roel Kluin 已提交
2024

2025
	/*
2026
	 * LMA and LME handled by hardware; SCE meaningless outside long mode.
2027
	 */
2028
	ignore_bits |= EFER_SCE;
2029 2030 2031 2032 2033 2034
#ifdef CONFIG_X86_64
	ignore_bits |= EFER_LMA | EFER_LME;
	/* SCE is meaningful only in long mode on Intel */
	if (guest_efer & EFER_LMA)
		ignore_bits &= ~(u64)EFER_SCE;
#endif
2035 2036

	clear_atomic_switch_msr(vmx, MSR_EFER);
2037 2038 2039 2040 2041 2042 2043 2044

	/*
	 * On EPT, we can't emulate NX, so we must switch EFER atomically.
	 * On CPUs that support "load IA32_EFER", always switch EFER
	 * atomically, since it's faster than switching it manually.
	 */
	if (cpu_has_load_ia32_efer ||
	    (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
2045 2046
		if (!(guest_efer & EFER_LMA))
			guest_efer &= ~EFER_LME;
2047 2048 2049
		if (guest_efer != host_efer)
			add_atomic_switch_msr(vmx, MSR_EFER,
					      guest_efer, host_efer);
2050
		return false;
2051 2052 2053 2054 2055 2056
	} else {
		guest_efer &= ~ignore_bits;
		guest_efer |= host_efer & ignore_bits;

		vmx->guest_msrs[efer_offset].data = guest_efer;
		vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2057

2058 2059
		return true;
	}
2060 2061
}

2062 2063
static unsigned long segment_base(u16 selector)
{
2064
	struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2065 2066 2067 2068 2069 2070 2071
	struct desc_struct *d;
	unsigned long table_base;
	unsigned long v;

	if (!(selector & ~3))
		return 0;

2072
	table_base = gdt->address;
2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093 2094 2095 2096 2097

	if (selector & 4) {           /* from ldt */
		u16 ldt_selector = kvm_read_ldt();

		if (!(ldt_selector & ~3))
			return 0;

		table_base = segment_base(ldt_selector);
	}
	d = (struct desc_struct *)(table_base + (selector & ~7));
	v = get_desc_base(d);
#ifdef CONFIG_X86_64
       if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
               v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
#endif
	return v;
}

static inline unsigned long kvm_read_tr_base(void)
{
	u16 tr;
	asm("str %0" : "=g"(tr));
	return segment_base(tr);
}

2098
static void vmx_save_host_state(struct kvm_vcpu *vcpu)
2099
{
2100
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2101
	int i;
2102

2103
	if (vmx->host_state.loaded)
2104 2105
		return;

2106
	vmx->host_state.loaded = 1;
2107 2108 2109 2110
	/*
	 * Set host fs and gs selectors.  Unfortunately, 22.2.3 does not
	 * allow segment selectors with cpl > 0 or ti == 1.
	 */
2111
	vmx->host_state.ldt_sel = kvm_read_ldt();
2112
	vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
2113
	savesegment(fs, vmx->host_state.fs_sel);
2114
	if (!(vmx->host_state.fs_sel & 7)) {
2115
		vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
2116 2117
		vmx->host_state.fs_reload_needed = 0;
	} else {
2118
		vmcs_write16(HOST_FS_SELECTOR, 0);
2119
		vmx->host_state.fs_reload_needed = 1;
2120
	}
2121
	savesegment(gs, vmx->host_state.gs_sel);
2122 2123
	if (!(vmx->host_state.gs_sel & 7))
		vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
2124 2125
	else {
		vmcs_write16(HOST_GS_SELECTOR, 0);
2126
		vmx->host_state.gs_ldt_reload_needed = 1;
2127 2128
	}

A
Avi Kivity 已提交
2129 2130 2131 2132 2133
#ifdef CONFIG_X86_64
	savesegment(ds, vmx->host_state.ds_sel);
	savesegment(es, vmx->host_state.es_sel);
#endif

2134 2135 2136 2137
#ifdef CONFIG_X86_64
	vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
	vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
#else
2138 2139
	vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
	vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
2140
#endif
2141 2142

#ifdef CONFIG_X86_64
2143 2144
	rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
	if (is_long_mode(&vmx->vcpu))
2145
		wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2146
#endif
2147 2148
	if (boot_cpu_has(X86_FEATURE_MPX))
		rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
2149 2150
	for (i = 0; i < vmx->save_nmsrs; ++i)
		kvm_set_shared_msr(vmx->guest_msrs[i].index,
2151 2152
				   vmx->guest_msrs[i].data,
				   vmx->guest_msrs[i].mask);
2153 2154
}

2155
static void __vmx_load_host_state(struct vcpu_vmx *vmx)
2156
{
2157
	if (!vmx->host_state.loaded)
2158 2159
		return;

2160
	++vmx->vcpu.stat.host_state_reload;
2161
	vmx->host_state.loaded = 0;
2162 2163 2164 2165
#ifdef CONFIG_X86_64
	if (is_long_mode(&vmx->vcpu))
		rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
#endif
2166
	if (vmx->host_state.gs_ldt_reload_needed) {
2167
		kvm_load_ldt(vmx->host_state.ldt_sel);
2168
#ifdef CONFIG_X86_64
2169 2170 2171
		load_gs_index(vmx->host_state.gs_sel);
#else
		loadsegment(gs, vmx->host_state.gs_sel);
2172 2173
#endif
	}
2174 2175
	if (vmx->host_state.fs_reload_needed)
		loadsegment(fs, vmx->host_state.fs_sel);
A
Avi Kivity 已提交
2176 2177 2178 2179 2180 2181
#ifdef CONFIG_X86_64
	if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
		loadsegment(ds, vmx->host_state.ds_sel);
		loadsegment(es, vmx->host_state.es_sel);
	}
#endif
2182
	reload_tss();
2183
#ifdef CONFIG_X86_64
2184
	wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2185
#endif
2186 2187
	if (vmx->host_state.msr_host_bndcfgs)
		wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
2188
	load_gdt(this_cpu_ptr(&host_gdt));
2189 2190
}

2191 2192 2193 2194 2195 2196 2197
static void vmx_load_host_state(struct vcpu_vmx *vmx)
{
	preempt_disable();
	__vmx_load_host_state(vmx);
	preempt_enable();
}

2198 2199 2200 2201 2202 2203 2204
static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
{
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
	struct pi_desc old, new;
	unsigned int dest;

	if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2205 2206
		!irq_remapping_cap(IRQ_POSTING_CAP)  ||
		!kvm_vcpu_apicv_active(vcpu))
2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240 2241 2242 2243 2244
		return;

	do {
		old.control = new.control = pi_desc->control;

		/*
		 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
		 * are two possible cases:
		 * 1. After running 'pre_block', context switch
		 *    happened. For this case, 'sn' was set in
		 *    vmx_vcpu_put(), so we need to clear it here.
		 * 2. After running 'pre_block', we were blocked,
		 *    and woken up by some other guy. For this case,
		 *    we don't need to do anything, 'pi_post_block'
		 *    will do everything for us. However, we cannot
		 *    check whether it is case #1 or case #2 here
		 *    (maybe, not needed), so we also clear sn here,
		 *    I think it is not a big deal.
		 */
		if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
			if (vcpu->cpu != cpu) {
				dest = cpu_physical_id(cpu);

				if (x2apic_enabled())
					new.ndst = dest;
				else
					new.ndst = (dest << 8) & 0xFF00;
			}

			/* set 'NV' to 'notification vector' */
			new.nv = POSTED_INTR_VECTOR;
		}

		/* Allow posting non-urgent interrupts */
		new.sn = 0;
	} while (cmpxchg(&pi_desc->control, old.control,
			new.control) != old.control);
}
2245

P
Peter Feiner 已提交
2246 2247 2248 2249 2250 2251
static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
{
	vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
	vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
}

A
Avi Kivity 已提交
2252 2253 2254 2255
/*
 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
 * vcpu mutex is already taken.
 */
2256
static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
A
Avi Kivity 已提交
2257
{
2258
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2259
	u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
2260
	bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
A
Avi Kivity 已提交
2261

2262 2263
	if (!vmm_exclusive)
		kvm_cpu_vmxon(phys_addr);
2264
	else if (!already_loaded)
2265
		loaded_vmcs_clear(vmx->loaded_vmcs);
A
Avi Kivity 已提交
2266

2267
	if (!already_loaded) {
2268
		local_irq_disable();
2269
		crash_disable_local_vmclear(cpu);
2270 2271 2272 2273 2274 2275 2276 2277

		/*
		 * Read loaded_vmcs->cpu should be before fetching
		 * loaded_vmcs->loaded_vmcss_on_cpu_link.
		 * See the comments in __loaded_vmcs_clear().
		 */
		smp_rmb();

2278 2279
		list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
			 &per_cpu(loaded_vmcss_on_cpu, cpu));
2280
		crash_enable_local_vmclear(cpu);
2281
		local_irq_enable();
2282 2283 2284 2285 2286 2287 2288 2289 2290 2291 2292 2293
	}

	if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
		per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
		vmcs_load(vmx->loaded_vmcs->vmcs);
	}

	if (!already_loaded) {
		struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
		unsigned long sysenter_esp;

		kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
2294

A
Avi Kivity 已提交
2295 2296 2297 2298
		/*
		 * Linux uses per-cpu TSS and GDT, so set these when switching
		 * processors.
		 */
2299
		vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
2300
		vmcs_writel(HOST_GDTR_BASE, gdt->address);   /* 22.2.4 */
A
Avi Kivity 已提交
2301 2302 2303

		rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
		vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
2304

2305
		vmx->loaded_vmcs->cpu = cpu;
A
Avi Kivity 已提交
2306
	}
2307

2308 2309
	/* Setup TSC multiplier */
	if (kvm_has_tsc_control &&
P
Peter Feiner 已提交
2310 2311
	    vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
		decache_tsc_multiplier(vmx);
2312

2313
	vmx_vcpu_pi_load(vcpu, cpu);
2314
	vmx->host_pkru = read_pkru();
2315 2316 2317 2318 2319 2320 2321
}

static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
{
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

	if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2322 2323
		!irq_remapping_cap(IRQ_POSTING_CAP)  ||
		!kvm_vcpu_apicv_active(vcpu))
2324 2325 2326 2327 2328
		return;

	/* Set SN when the vCPU is preempted */
	if (vcpu->preempted)
		pi_set_sn(pi_desc);
A
Avi Kivity 已提交
2329 2330 2331 2332
}

static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
{
2333 2334
	vmx_vcpu_pi_put(vcpu);

2335
	__vmx_load_host_state(to_vmx(vcpu));
2336
	if (!vmm_exclusive) {
2337 2338
		__loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
		vcpu->cpu = -1;
2339 2340
		kvm_cpu_vmxoff();
	}
A
Avi Kivity 已提交
2341 2342
}

2343 2344
static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
{
2345 2346
	ulong cr0;

2347 2348 2349
	if (vcpu->fpu_active)
		return;
	vcpu->fpu_active = 1;
2350 2351 2352 2353
	cr0 = vmcs_readl(GUEST_CR0);
	cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
	cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
	vmcs_writel(GUEST_CR0, cr0);
2354
	update_exception_bitmap(vcpu);
2355
	vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
2356 2357 2358
	if (is_guest_mode(vcpu))
		vcpu->arch.cr0_guest_owned_bits &=
			~get_vmcs12(vcpu)->cr0_guest_host_mask;
2359
	vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
2360 2361
}

2362 2363
static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);

2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375 2376 2377 2378 2379
/*
 * Return the cr0 value that a nested guest would read. This is a combination
 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
 * its hypervisor (cr0_read_shadow).
 */
static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
{
	return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
		(fields->cr0_read_shadow & fields->cr0_guest_host_mask);
}
static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
{
	return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
		(fields->cr4_read_shadow & fields->cr4_guest_host_mask);
}

2380 2381
static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
{
2382 2383 2384
	/* Note that there is no vcpu->fpu_active = 0 here. The caller must
	 * set this *before* calling this function.
	 */
2385
	vmx_decache_cr0_guest_bits(vcpu);
2386
	vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
2387
	update_exception_bitmap(vcpu);
2388 2389
	vcpu->arch.cr0_guest_owned_bits = 0;
	vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400 2401 2402 2403 2404
	if (is_guest_mode(vcpu)) {
		/*
		 * L1's specified read shadow might not contain the TS bit,
		 * so now that we turned on shadowing of this bit, we need to
		 * set this bit of the shadow. Like in nested_vmx_run we need
		 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
		 * up-to-date here because we just decached cr0.TS (and we'll
		 * only update vmcs12->guest_cr0 on nested exit).
		 */
		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
		vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
			(vcpu->arch.cr0 & X86_CR0_TS);
		vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
	} else
		vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
2405 2406
}

A
Avi Kivity 已提交
2407 2408
static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
{
2409
	unsigned long rflags, save_rflags;
2410

A
Avi Kivity 已提交
2411 2412 2413 2414 2415 2416 2417 2418 2419
	if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
		__set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
		rflags = vmcs_readl(GUEST_RFLAGS);
		if (to_vmx(vcpu)->rmode.vm86_active) {
			rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
			save_rflags = to_vmx(vcpu)->rmode.save_rflags;
			rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
		}
		to_vmx(vcpu)->rflags = rflags;
2420
	}
A
Avi Kivity 已提交
2421
	return to_vmx(vcpu)->rflags;
A
Avi Kivity 已提交
2422 2423 2424 2425
}

static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
{
A
Avi Kivity 已提交
2426 2427
	__set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
	to_vmx(vcpu)->rflags = rflags;
2428 2429
	if (to_vmx(vcpu)->rmode.vm86_active) {
		to_vmx(vcpu)->rmode.save_rflags = rflags;
2430
		rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
2431
	}
A
Avi Kivity 已提交
2432 2433 2434
	vmcs_writel(GUEST_RFLAGS, rflags);
}

2435 2436 2437 2438 2439
static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
{
	return to_vmx(vcpu)->guest_pkru;
}

2440
static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
2441 2442 2443 2444 2445
{
	u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	int ret = 0;

	if (interruptibility & GUEST_INTR_STATE_STI)
2446
		ret |= KVM_X86_SHADOW_INT_STI;
2447
	if (interruptibility & GUEST_INTR_STATE_MOV_SS)
2448
		ret |= KVM_X86_SHADOW_INT_MOV_SS;
2449

2450
	return ret;
2451 2452 2453 2454 2455 2456 2457 2458 2459
}

static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
{
	u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	u32 interruptibility = interruptibility_old;

	interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);

2460
	if (mask & KVM_X86_SHADOW_INT_MOV_SS)
2461
		interruptibility |= GUEST_INTR_STATE_MOV_SS;
2462
	else if (mask & KVM_X86_SHADOW_INT_STI)
2463 2464 2465 2466 2467 2468
		interruptibility |= GUEST_INTR_STATE_STI;

	if ((interruptibility != interruptibility_old))
		vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
}

A
Avi Kivity 已提交
2469 2470 2471 2472
static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
{
	unsigned long rip;

2473
	rip = kvm_rip_read(vcpu);
A
Avi Kivity 已提交
2474
	rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
2475
	kvm_rip_write(vcpu, rip);
A
Avi Kivity 已提交
2476

2477 2478
	/* skipping an emulated instruction also counts */
	vmx_set_interrupt_shadow(vcpu, 0);
A
Avi Kivity 已提交
2479 2480
}

2481 2482 2483 2484
/*
 * KVM wants to inject page-faults which it got to the guest. This function
 * checks whether in a nested guest, we need to inject them to L1 or L2.
 */
2485
static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
2486 2487 2488
{
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

2489
	if (!(vmcs12->exception_bitmap & (1u << nr)))
2490 2491
		return 0;

2492 2493 2494
	nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
			  vmcs_read32(VM_EXIT_INTR_INFO),
			  vmcs_readl(EXIT_QUALIFICATION));
2495 2496 2497
	return 1;
}

2498
static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
2499 2500
				bool has_error_code, u32 error_code,
				bool reinject)
2501
{
2502
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2503
	u32 intr_info = nr | INTR_INFO_VALID_MASK;
2504

2505 2506
	if (!reinject && is_guest_mode(vcpu) &&
	    nested_vmx_check_exception(vcpu, nr))
2507 2508
		return;

2509
	if (has_error_code) {
2510
		vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
2511 2512
		intr_info |= INTR_INFO_DELIVER_CODE_MASK;
	}
2513

2514
	if (vmx->rmode.vm86_active) {
2515 2516 2517 2518
		int inc_eip = 0;
		if (kvm_exception_is_soft(nr))
			inc_eip = vcpu->arch.event_exit_inst_len;
		if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
2519
			kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
2520 2521 2522
		return;
	}

2523 2524 2525
	if (kvm_exception_is_soft(nr)) {
		vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
			     vmx->vcpu.arch.event_exit_inst_len);
2526 2527 2528 2529 2530
		intr_info |= INTR_TYPE_SOFT_EXCEPTION;
	} else
		intr_info |= INTR_TYPE_HARD_EXCEPTION;

	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
2531 2532
}

2533 2534 2535 2536 2537
static bool vmx_rdtscp_supported(void)
{
	return cpu_has_vmx_rdtscp();
}

2538 2539 2540 2541 2542
static bool vmx_invpcid_supported(void)
{
	return cpu_has_vmx_invpcid() && enable_ept;
}

2543 2544 2545
/*
 * Swap MSR entry in host/guest MSR entry array.
 */
R
Rusty Russell 已提交
2546
static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
2547
{
2548
	struct shared_msr_entry tmp;
2549 2550 2551 2552

	tmp = vmx->guest_msrs[to];
	vmx->guest_msrs[to] = vmx->guest_msrs[from];
	vmx->guest_msrs[from] = tmp;
2553 2554
}

2555 2556 2557 2558
static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
{
	unsigned long *msr_bitmap;

2559
	if (is_guest_mode(vcpu))
2560
		msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
2561 2562 2563
	else if (cpu_has_secondary_exec_ctrls() &&
		 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
		  SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
2564 2565
		if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
			if (is_long_mode(vcpu))
2566
				msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2567
			else
2568
				msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2569 2570
		} else {
			if (is_long_mode(vcpu))
2571
				msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2572
			else
2573
				msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2574
		}
2575 2576 2577 2578 2579 2580 2581 2582 2583 2584
	} else {
		if (is_long_mode(vcpu))
			msr_bitmap = vmx_msr_bitmap_longmode;
		else
			msr_bitmap = vmx_msr_bitmap_legacy;
	}

	vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
}

2585 2586 2587 2588 2589
/*
 * Set up the vmcs to automatically save and restore system
 * msrs.  Don't touch the 64-bit msrs if the guest is in legacy
 * mode, as fiddling with msrs is very expensive.
 */
R
Rusty Russell 已提交
2590
static void setup_msrs(struct vcpu_vmx *vmx)
2591
{
2592
	int save_nmsrs, index;
2593

2594 2595
	save_nmsrs = 0;
#ifdef CONFIG_X86_64
R
Rusty Russell 已提交
2596 2597
	if (is_long_mode(&vmx->vcpu)) {
		index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
2598
		if (index >= 0)
R
Rusty Russell 已提交
2599 2600
			move_msr_up(vmx, index, save_nmsrs++);
		index = __find_msr_index(vmx, MSR_LSTAR);
2601
		if (index >= 0)
R
Rusty Russell 已提交
2602 2603
			move_msr_up(vmx, index, save_nmsrs++);
		index = __find_msr_index(vmx, MSR_CSTAR);
2604
		if (index >= 0)
R
Rusty Russell 已提交
2605
			move_msr_up(vmx, index, save_nmsrs++);
2606
		index = __find_msr_index(vmx, MSR_TSC_AUX);
2607
		if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
2608
			move_msr_up(vmx, index, save_nmsrs++);
2609
		/*
B
Brian Gerst 已提交
2610
		 * MSR_STAR is only needed on long mode guests, and only
2611 2612
		 * if efer.sce is enabled.
		 */
B
Brian Gerst 已提交
2613
		index = __find_msr_index(vmx, MSR_STAR);
2614
		if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
R
Rusty Russell 已提交
2615
			move_msr_up(vmx, index, save_nmsrs++);
2616 2617
	}
#endif
A
Avi Kivity 已提交
2618 2619
	index = __find_msr_index(vmx, MSR_EFER);
	if (index >= 0 && update_transition_efer(vmx, index))
2620
		move_msr_up(vmx, index, save_nmsrs++);
2621

2622
	vmx->save_nmsrs = save_nmsrs;
2623

2624 2625
	if (cpu_has_vmx_msr_bitmap())
		vmx_set_msr_bitmap(&vmx->vcpu);
2626 2627
}

A
Avi Kivity 已提交
2628 2629
/*
 * reads and returns guest's timestamp counter "register"
2630 2631
 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
A
Avi Kivity 已提交
2632
 */
2633
static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2634 2635 2636
{
	u64 host_tsc, tsc_offset;

2637
	host_tsc = rdtsc();
A
Avi Kivity 已提交
2638
	tsc_offset = vmcs_read64(TSC_OFFSET);
2639
	return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
A
Avi Kivity 已提交
2640 2641 2642
}

/*
2643
 * writes 'offset' into guest's timestamp counter offset register
A
Avi Kivity 已提交
2644
 */
2645
static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
A
Avi Kivity 已提交
2646
{
2647
	if (is_guest_mode(vcpu)) {
2648
		/*
2649 2650 2651 2652
		 * We're here if L1 chose not to trap WRMSR to TSC. According
		 * to the spec, this should set L1's TSC; The offset that L1
		 * set for L2 remains unchanged, and still needs to be added
		 * to the newly set TSC to get L2's TSC.
2653
		 */
2654 2655 2656 2657 2658 2659 2660
		struct vmcs12 *vmcs12;
		/* recalculate vmcs02.TSC_OFFSET: */
		vmcs12 = get_vmcs12(vcpu);
		vmcs_write64(TSC_OFFSET, offset +
			(nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
			 vmcs12->tsc_offset : 0));
	} else {
2661 2662
		trace_kvm_write_tsc_offset(vcpu->vcpu_id,
					   vmcs_read64(TSC_OFFSET), offset);
2663 2664
		vmcs_write64(TSC_OFFSET, offset);
	}
A
Avi Kivity 已提交
2665 2666
}

2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679 2680 2681 2682 2683
static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
{
	struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
	return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
}

/*
 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
 * all guests if the "nested" module option is off, and can also be disabled
 * for a single guest by disabling its VMX cpuid bit.
 */
static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
{
	return nested && guest_cpuid_has_vmx(vcpu);
}

2684 2685 2686 2687 2688 2689 2690 2691 2692 2693
/*
 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
 * returned for the various VMX controls MSRs when nested VMX is enabled.
 * The same values should also be used to verify that vmcs12 control fields are
 * valid during nested entry from L1 to L2.
 * Each of these control msrs has a low and high 32-bit half: A low bit is on
 * if the corresponding bit in the (32-bit) control field *must* be on, and a
 * bit in the high half is on if the corresponding bit in the control field
 * may be on. See also vmx_control_verify().
 */
2694
static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707 2708 2709 2710 2711
{
	/*
	 * Note that as a general rule, the high half of the MSRs (bits in
	 * the control fields which may be 1) should be initialized by the
	 * intersection of the underlying hardware's MSR (i.e., features which
	 * can be supported) and the list of features we want to expose -
	 * because they are known to be properly supported in our code.
	 * Also, usually, the low half of the MSRs (bits which must be 1) can
	 * be set to 0, meaning that L1 may turn off any of these bits. The
	 * reason is that if one of these bits is necessary, it will appear
	 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
	 * fields of vmcs01 and vmcs02, will turn these bits off - and
	 * nested_vmx_exit_handled() will not pass related exits to L1.
	 * These rules have exceptions below.
	 */

	/* pin-based controls */
2712
	rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
2713 2714 2715 2716 2717 2718 2719 2720 2721 2722
		vmx->nested.nested_vmx_pinbased_ctls_low,
		vmx->nested.nested_vmx_pinbased_ctls_high);
	vmx->nested.nested_vmx_pinbased_ctls_low |=
		PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
	vmx->nested.nested_vmx_pinbased_ctls_high &=
		PIN_BASED_EXT_INTR_MASK |
		PIN_BASED_NMI_EXITING |
		PIN_BASED_VIRTUAL_NMIS;
	vmx->nested.nested_vmx_pinbased_ctls_high |=
		PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
2723
		PIN_BASED_VMX_PREEMPTION_TIMER;
2724
	if (kvm_vcpu_apicv_active(&vmx->vcpu))
2725 2726
		vmx->nested.nested_vmx_pinbased_ctls_high |=
			PIN_BASED_POSTED_INTR;
2727

2728
	/* exit controls */
2729
	rdmsr(MSR_IA32_VMX_EXIT_CTLS,
2730 2731 2732 2733
		vmx->nested.nested_vmx_exit_ctls_low,
		vmx->nested.nested_vmx_exit_ctls_high);
	vmx->nested.nested_vmx_exit_ctls_low =
		VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
2734

2735
	vmx->nested.nested_vmx_exit_ctls_high &=
2736
#ifdef CONFIG_X86_64
2737
		VM_EXIT_HOST_ADDR_SPACE_SIZE |
2738
#endif
2739
		VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
2740 2741
	vmx->nested.nested_vmx_exit_ctls_high |=
		VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
2742
		VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
2743 2744
		VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;

2745
	if (kvm_mpx_supported())
2746
		vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
2747

2748
	/* We support free control of debug control saving. */
2749
	vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2750

2751 2752
	/* entry controls */
	rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2753 2754 2755 2756 2757
		vmx->nested.nested_vmx_entry_ctls_low,
		vmx->nested.nested_vmx_entry_ctls_high);
	vmx->nested.nested_vmx_entry_ctls_low =
		VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
	vmx->nested.nested_vmx_entry_ctls_high &=
2758 2759 2760 2761
#ifdef CONFIG_X86_64
		VM_ENTRY_IA32E_MODE |
#endif
		VM_ENTRY_LOAD_IA32_PAT;
2762 2763
	vmx->nested.nested_vmx_entry_ctls_high |=
		(VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
2764
	if (kvm_mpx_supported())
2765
		vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
2766

2767
	/* We support free control of debug control loading. */
2768
	vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2769

2770 2771
	/* cpu-based controls */
	rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2772 2773 2774 2775 2776
		vmx->nested.nested_vmx_procbased_ctls_low,
		vmx->nested.nested_vmx_procbased_ctls_high);
	vmx->nested.nested_vmx_procbased_ctls_low =
		CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
	vmx->nested.nested_vmx_procbased_ctls_high &=
2777 2778
		CPU_BASED_VIRTUAL_INTR_PENDING |
		CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
2779 2780 2781 2782 2783 2784 2785
		CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
		CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
		CPU_BASED_CR3_STORE_EXITING |
#ifdef CONFIG_X86_64
		CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
#endif
		CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2786 2787 2788 2789
		CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
		CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
		CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
		CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2790 2791 2792 2793 2794 2795
	/*
	 * We can allow some features even when not supported by the
	 * hardware. For example, L1 can specify an MSR bitmap - and we
	 * can use it to avoid exits to L1 - even when L0 runs L2
	 * without MSR bitmaps.
	 */
2796 2797
	vmx->nested.nested_vmx_procbased_ctls_high |=
		CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
2798
		CPU_BASED_USE_MSR_BITMAPS;
2799

2800
	/* We support free control of CR3 access interception. */
2801
	vmx->nested.nested_vmx_procbased_ctls_low &=
2802 2803
		~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);

2804 2805
	/* secondary cpu-based controls */
	rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2806 2807 2808 2809
		vmx->nested.nested_vmx_secondary_ctls_low,
		vmx->nested.nested_vmx_secondary_ctls_high);
	vmx->nested.nested_vmx_secondary_ctls_low = 0;
	vmx->nested.nested_vmx_secondary_ctls_high &=
2810
		SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
J
Jan Kiszka 已提交
2811
		SECONDARY_EXEC_RDTSCP |
2812
		SECONDARY_EXEC_DESC |
2813
		SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
W
Wanpeng Li 已提交
2814
		SECONDARY_EXEC_ENABLE_VPID |
2815
		SECONDARY_EXEC_APIC_REGISTER_VIRT |
2816
		SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
2817
		SECONDARY_EXEC_WBINVD_EXITING |
2818
		SECONDARY_EXEC_XSAVES;
2819

2820 2821
	if (enable_ept) {
		/* nested EPT: emulate EPT also to L1 */
2822
		vmx->nested.nested_vmx_secondary_ctls_high |=
2823
			SECONDARY_EXEC_ENABLE_EPT;
2824
		vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
2825 2826
			 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
			 VMX_EPT_INVEPT_BIT;
2827 2828 2829
		if (cpu_has_vmx_ept_execute_only())
			vmx->nested.nested_vmx_ept_caps |=
				VMX_EPT_EXECUTE_ONLY_BIT;
2830
		vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
2831 2832
		vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
			VMX_EPT_EXTENT_CONTEXT_BIT;
2833
	} else
2834
		vmx->nested.nested_vmx_ept_caps = 0;
2835

2836 2837 2838 2839 2840 2841
	/*
	 * Old versions of KVM use the single-context version without
	 * checking for support, so declare that it is supported even
	 * though it is treated as global context.  The alternative is
	 * not failing the single-context invvpid, and it is worse.
	 */
2842 2843
	if (enable_vpid)
		vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
2844
			VMX_VPID_EXTENT_SUPPORTED_MASK;
2845 2846
	else
		vmx->nested.nested_vmx_vpid_caps = 0;
2847

2848 2849 2850 2851
	if (enable_unrestricted_guest)
		vmx->nested.nested_vmx_secondary_ctls_high |=
			SECONDARY_EXEC_UNRESTRICTED_GUEST;

2852
	/* miscellaneous data */
2853 2854 2855 2856 2857 2858
	rdmsr(MSR_IA32_VMX_MISC,
		vmx->nested.nested_vmx_misc_low,
		vmx->nested.nested_vmx_misc_high);
	vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
	vmx->nested.nested_vmx_misc_low |=
		VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
2859
		VMX_MISC_ACTIVITY_HLT;
2860
	vmx->nested.nested_vmx_misc_high = 0;
2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871 2872 2873 2874 2875 2876 2877

	/*
	 * This MSR reports some information about VMX support. We
	 * should return information about the VMX we emulate for the
	 * guest, and the VMCS structure we give it - not about the
	 * VMX support of the underlying hardware.
	 */
	vmx->nested.nested_vmx_basic =
		VMCS12_REVISION |
		VMX_BASIC_TRUE_CTLS |
		((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
		(VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);

	if (cpu_has_vmx_basic_inout())
		vmx->nested.nested_vmx_basic |= VMX_BASIC_INOUT;

	/*
2878
	 * These MSRs specify bits which the guest must keep fixed on
2879 2880 2881 2882 2883 2884 2885
	 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
	 * We picked the standard core2 setting.
	 */
#define VMXON_CR0_ALWAYSON     (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
#define VMXON_CR4_ALWAYSON     X86_CR4_VMXE
	vmx->nested.nested_vmx_cr0_fixed0 = VMXON_CR0_ALWAYSON;
	vmx->nested.nested_vmx_cr4_fixed0 = VMXON_CR4_ALWAYSON;
2886 2887 2888 2889

	/* These MSRs specify bits which the guest must keep fixed off. */
	rdmsrl(MSR_IA32_VMX_CR0_FIXED1, vmx->nested.nested_vmx_cr0_fixed1);
	rdmsrl(MSR_IA32_VMX_CR4_FIXED1, vmx->nested.nested_vmx_cr4_fixed1);
2890 2891 2892

	/* highest index: VMX_PREEMPTION_TIMER_VALUE */
	vmx->nested.nested_vmx_vmcs_enum = 0x2e;
2893 2894
}

2895 2896 2897 2898 2899 2900 2901
/*
 * if fixed0[i] == 1: val[i] must be 1
 * if fixed1[i] == 0: val[i] must be 0
 */
static inline bool fixed_bits_valid(u64 val, u64 fixed0, u64 fixed1)
{
	return ((val & fixed1) | fixed0) == val;
2902 2903 2904 2905
}

static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
{
2906
	return fixed_bits_valid(control, low, high);
2907 2908 2909 2910 2911 2912 2913
}

static inline u64 vmx_control_msr(u32 low, u32 high)
{
	return low | ((u64)high << 32);
}

2914 2915 2916 2917 2918 2919 2920 2921 2922 2923 2924 2925 2926 2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947 2948 2949 2950 2951 2952 2953 2954 2955 2956 2957 2958 2959 2960 2961 2962 2963 2964 2965 2966 2967 2968 2969 2970 2971 2972 2973 2974 2975 2976 2977 2978 2979 2980 2981 2982 2983 2984 2985 2986 2987 2988 2989 2990 2991 2992 2993 2994 2995 2996 2997 2998 2999 3000 3001 3002 3003 3004 3005 3006 3007 3008 3009 3010 3011 3012 3013 3014 3015 3016 3017 3018 3019 3020 3021 3022 3023 3024 3025 3026 3027 3028 3029 3030 3031 3032 3033 3034 3035 3036 3037 3038 3039 3040 3041 3042 3043 3044 3045 3046 3047 3048 3049 3050 3051 3052 3053 3054 3055 3056 3057 3058 3059 3060 3061 3062 3063 3064 3065 3066 3067 3068 3069 3070 3071 3072 3073 3074 3075 3076 3077 3078 3079 3080 3081
static bool is_bitwise_subset(u64 superset, u64 subset, u64 mask)
{
	superset &= mask;
	subset &= mask;

	return (superset | subset) == superset;
}

static int vmx_restore_vmx_basic(struct vcpu_vmx *vmx, u64 data)
{
	const u64 feature_and_reserved =
		/* feature (except bit 48; see below) */
		BIT_ULL(49) | BIT_ULL(54) | BIT_ULL(55) |
		/* reserved */
		BIT_ULL(31) | GENMASK_ULL(47, 45) | GENMASK_ULL(63, 56);
	u64 vmx_basic = vmx->nested.nested_vmx_basic;

	if (!is_bitwise_subset(vmx_basic, data, feature_and_reserved))
		return -EINVAL;

	/*
	 * KVM does not emulate a version of VMX that constrains physical
	 * addresses of VMX structures (e.g. VMCS) to 32-bits.
	 */
	if (data & BIT_ULL(48))
		return -EINVAL;

	if (vmx_basic_vmcs_revision_id(vmx_basic) !=
	    vmx_basic_vmcs_revision_id(data))
		return -EINVAL;

	if (vmx_basic_vmcs_size(vmx_basic) > vmx_basic_vmcs_size(data))
		return -EINVAL;

	vmx->nested.nested_vmx_basic = data;
	return 0;
}

static int
vmx_restore_control_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
{
	u64 supported;
	u32 *lowp, *highp;

	switch (msr_index) {
	case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
		lowp = &vmx->nested.nested_vmx_pinbased_ctls_low;
		highp = &vmx->nested.nested_vmx_pinbased_ctls_high;
		break;
	case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
		lowp = &vmx->nested.nested_vmx_procbased_ctls_low;
		highp = &vmx->nested.nested_vmx_procbased_ctls_high;
		break;
	case MSR_IA32_VMX_TRUE_EXIT_CTLS:
		lowp = &vmx->nested.nested_vmx_exit_ctls_low;
		highp = &vmx->nested.nested_vmx_exit_ctls_high;
		break;
	case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
		lowp = &vmx->nested.nested_vmx_entry_ctls_low;
		highp = &vmx->nested.nested_vmx_entry_ctls_high;
		break;
	case MSR_IA32_VMX_PROCBASED_CTLS2:
		lowp = &vmx->nested.nested_vmx_secondary_ctls_low;
		highp = &vmx->nested.nested_vmx_secondary_ctls_high;
		break;
	default:
		BUG();
	}

	supported = vmx_control_msr(*lowp, *highp);

	/* Check must-be-1 bits are still 1. */
	if (!is_bitwise_subset(data, supported, GENMASK_ULL(31, 0)))
		return -EINVAL;

	/* Check must-be-0 bits are still 0. */
	if (!is_bitwise_subset(supported, data, GENMASK_ULL(63, 32)))
		return -EINVAL;

	*lowp = data;
	*highp = data >> 32;
	return 0;
}

static int vmx_restore_vmx_misc(struct vcpu_vmx *vmx, u64 data)
{
	const u64 feature_and_reserved_bits =
		/* feature */
		BIT_ULL(5) | GENMASK_ULL(8, 6) | BIT_ULL(14) | BIT_ULL(15) |
		BIT_ULL(28) | BIT_ULL(29) | BIT_ULL(30) |
		/* reserved */
		GENMASK_ULL(13, 9) | BIT_ULL(31);
	u64 vmx_misc;

	vmx_misc = vmx_control_msr(vmx->nested.nested_vmx_misc_low,
				   vmx->nested.nested_vmx_misc_high);

	if (!is_bitwise_subset(vmx_misc, data, feature_and_reserved_bits))
		return -EINVAL;

	if ((vmx->nested.nested_vmx_pinbased_ctls_high &
	     PIN_BASED_VMX_PREEMPTION_TIMER) &&
	    vmx_misc_preemption_timer_rate(data) !=
	    vmx_misc_preemption_timer_rate(vmx_misc))
		return -EINVAL;

	if (vmx_misc_cr3_count(data) > vmx_misc_cr3_count(vmx_misc))
		return -EINVAL;

	if (vmx_misc_max_msr(data) > vmx_misc_max_msr(vmx_misc))
		return -EINVAL;

	if (vmx_misc_mseg_revid(data) != vmx_misc_mseg_revid(vmx_misc))
		return -EINVAL;

	vmx->nested.nested_vmx_misc_low = data;
	vmx->nested.nested_vmx_misc_high = data >> 32;
	return 0;
}

static int vmx_restore_vmx_ept_vpid_cap(struct vcpu_vmx *vmx, u64 data)
{
	u64 vmx_ept_vpid_cap;

	vmx_ept_vpid_cap = vmx_control_msr(vmx->nested.nested_vmx_ept_caps,
					   vmx->nested.nested_vmx_vpid_caps);

	/* Every bit is either reserved or a feature bit. */
	if (!is_bitwise_subset(vmx_ept_vpid_cap, data, -1ULL))
		return -EINVAL;

	vmx->nested.nested_vmx_ept_caps = data;
	vmx->nested.nested_vmx_vpid_caps = data >> 32;
	return 0;
}

static int vmx_restore_fixed0_msr(struct vcpu_vmx *vmx, u32 msr_index, u64 data)
{
	u64 *msr;

	switch (msr_index) {
	case MSR_IA32_VMX_CR0_FIXED0:
		msr = &vmx->nested.nested_vmx_cr0_fixed0;
		break;
	case MSR_IA32_VMX_CR4_FIXED0:
		msr = &vmx->nested.nested_vmx_cr4_fixed0;
		break;
	default:
		BUG();
	}

	/*
	 * 1 bits (which indicates bits which "must-be-1" during VMX operation)
	 * must be 1 in the restored value.
	 */
	if (!is_bitwise_subset(data, *msr, -1ULL))
		return -EINVAL;

	*msr = data;
	return 0;
}

/*
 * Called when userspace is restoring VMX MSRs.
 *
 * Returns 0 on success, non-0 otherwise.
 */
static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
3082
{
3083 3084
	struct vcpu_vmx *vmx = to_vmx(vcpu);

3085 3086
	switch (msr_index) {
	case MSR_IA32_VMX_BASIC:
3087 3088 3089 3090 3091
		return vmx_restore_vmx_basic(vmx, data);
	case MSR_IA32_VMX_PINBASED_CTLS:
	case MSR_IA32_VMX_PROCBASED_CTLS:
	case MSR_IA32_VMX_EXIT_CTLS:
	case MSR_IA32_VMX_ENTRY_CTLS:
3092
		/*
3093 3094 3095 3096 3097 3098 3099
		 * The "non-true" VMX capability MSRs are generated from the
		 * "true" MSRs, so we do not support restoring them directly.
		 *
		 * If userspace wants to emulate VMX_BASIC[55]=0, userspace
		 * should restore the "true" MSRs with the must-be-1 bits
		 * set according to the SDM Vol 3. A.2 "RESERVED CONTROLS AND
		 * DEFAULT SETTINGS".
3100
		 */
3101 3102 3103 3104 3105 3106 3107 3108 3109 3110 3111 3112 3113 3114 3115 3116 3117 3118 3119 3120 3121 3122 3123 3124 3125
		return -EINVAL;
	case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
	case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
	case MSR_IA32_VMX_TRUE_EXIT_CTLS:
	case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
	case MSR_IA32_VMX_PROCBASED_CTLS2:
		return vmx_restore_control_msr(vmx, msr_index, data);
	case MSR_IA32_VMX_MISC:
		return vmx_restore_vmx_misc(vmx, data);
	case MSR_IA32_VMX_CR0_FIXED0:
	case MSR_IA32_VMX_CR4_FIXED0:
		return vmx_restore_fixed0_msr(vmx, msr_index, data);
	case MSR_IA32_VMX_CR0_FIXED1:
	case MSR_IA32_VMX_CR4_FIXED1:
		/*
		 * These MSRs are generated based on the vCPU's CPUID, so we
		 * do not support restoring them directly.
		 */
		return -EINVAL;
	case MSR_IA32_VMX_EPT_VPID_CAP:
		return vmx_restore_vmx_ept_vpid_cap(vmx, data);
	case MSR_IA32_VMX_VMCS_ENUM:
		vmx->nested.nested_vmx_vmcs_enum = data;
		return 0;
	default:
3126
		/*
3127
		 * The rest of the VMX capability MSRs do not support restore.
3128
		 */
3129 3130 3131 3132 3133 3134 3135 3136 3137 3138 3139 3140
		return -EINVAL;
	}
}

/* Returns 0 on success, non-0 otherwise. */
static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	switch (msr_index) {
	case MSR_IA32_VMX_BASIC:
		*pdata = vmx->nested.nested_vmx_basic;
3141 3142 3143
		break;
	case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
	case MSR_IA32_VMX_PINBASED_CTLS:
3144 3145 3146
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_pinbased_ctls_low,
			vmx->nested.nested_vmx_pinbased_ctls_high);
3147 3148
		if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
			*pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
3149 3150 3151
		break;
	case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
	case MSR_IA32_VMX_PROCBASED_CTLS:
3152 3153 3154
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_procbased_ctls_low,
			vmx->nested.nested_vmx_procbased_ctls_high);
3155 3156
		if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
			*pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
3157 3158 3159
		break;
	case MSR_IA32_VMX_TRUE_EXIT_CTLS:
	case MSR_IA32_VMX_EXIT_CTLS:
3160 3161 3162
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_exit_ctls_low,
			vmx->nested.nested_vmx_exit_ctls_high);
3163 3164
		if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
			*pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
3165 3166 3167
		break;
	case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
	case MSR_IA32_VMX_ENTRY_CTLS:
3168 3169 3170
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_entry_ctls_low,
			vmx->nested.nested_vmx_entry_ctls_high);
3171 3172
		if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
			*pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
3173 3174
		break;
	case MSR_IA32_VMX_MISC:
3175 3176 3177
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_misc_low,
			vmx->nested.nested_vmx_misc_high);
3178 3179
		break;
	case MSR_IA32_VMX_CR0_FIXED0:
3180
		*pdata = vmx->nested.nested_vmx_cr0_fixed0;
3181 3182
		break;
	case MSR_IA32_VMX_CR0_FIXED1:
3183
		*pdata = vmx->nested.nested_vmx_cr0_fixed1;
3184 3185
		break;
	case MSR_IA32_VMX_CR4_FIXED0:
3186
		*pdata = vmx->nested.nested_vmx_cr4_fixed0;
3187 3188
		break;
	case MSR_IA32_VMX_CR4_FIXED1:
3189
		*pdata = vmx->nested.nested_vmx_cr4_fixed1;
3190 3191
		break;
	case MSR_IA32_VMX_VMCS_ENUM:
3192
		*pdata = vmx->nested.nested_vmx_vmcs_enum;
3193 3194
		break;
	case MSR_IA32_VMX_PROCBASED_CTLS2:
3195 3196 3197
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_secondary_ctls_low,
			vmx->nested.nested_vmx_secondary_ctls_high);
3198 3199
		break;
	case MSR_IA32_VMX_EPT_VPID_CAP:
3200 3201
		*pdata = vmx->nested.nested_vmx_ept_caps |
			((u64)vmx->nested.nested_vmx_vpid_caps << 32);
3202 3203 3204
		break;
	default:
		return 1;
3205 3206
	}

3207 3208 3209
	return 0;
}

3210 3211 3212 3213 3214 3215 3216 3217
static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
						 uint64_t val)
{
	uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;

	return !(val & ~valid_bits);
}

A
Avi Kivity 已提交
3218 3219 3220 3221 3222
/*
 * Reads an msr value (of 'msr_index') into 'pdata'.
 * Returns 0 on success, non-0 otherwise.
 * Assumes vcpu_load() was already called.
 */
3223
static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
3224
{
3225
	struct shared_msr_entry *msr;
A
Avi Kivity 已提交
3226

3227
	switch (msr_info->index) {
3228
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
3229
	case MSR_FS_BASE:
3230
		msr_info->data = vmcs_readl(GUEST_FS_BASE);
A
Avi Kivity 已提交
3231 3232
		break;
	case MSR_GS_BASE:
3233
		msr_info->data = vmcs_readl(GUEST_GS_BASE);
A
Avi Kivity 已提交
3234
		break;
3235 3236
	case MSR_KERNEL_GS_BASE:
		vmx_load_host_state(to_vmx(vcpu));
3237
		msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
3238
		break;
3239
#endif
A
Avi Kivity 已提交
3240
	case MSR_EFER:
3241
		return kvm_get_msr_common(vcpu, msr_info);
3242
	case MSR_IA32_TSC:
3243
		msr_info->data = guest_read_tsc(vcpu);
A
Avi Kivity 已提交
3244 3245
		break;
	case MSR_IA32_SYSENTER_CS:
3246
		msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
A
Avi Kivity 已提交
3247 3248
		break;
	case MSR_IA32_SYSENTER_EIP:
3249
		msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
A
Avi Kivity 已提交
3250 3251
		break;
	case MSR_IA32_SYSENTER_ESP:
3252
		msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
A
Avi Kivity 已提交
3253
		break;
3254
	case MSR_IA32_BNDCFGS:
3255
		if (!kvm_mpx_supported())
3256
			return 1;
3257
		msr_info->data = vmcs_read64(GUEST_BNDCFGS);
3258
		break;
3259 3260 3261 3262
	case MSR_IA32_MCG_EXT_CTL:
		if (!msr_info->host_initiated &&
		    !(to_vmx(vcpu)->msr_ia32_feature_control &
		      FEATURE_CONTROL_LMCE))
3263
			return 1;
3264 3265
		msr_info->data = vcpu->arch.mcg_ext_ctl;
		break;
3266
	case MSR_IA32_FEATURE_CONTROL:
3267
		msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
3268 3269 3270 3271
		break;
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
		if (!nested_vmx_allowed(vcpu))
			return 1;
3272
		return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
W
Wanpeng Li 已提交
3273 3274 3275
	case MSR_IA32_XSS:
		if (!vmx_xsaves_supported())
			return 1;
3276
		msr_info->data = vcpu->arch.ia32_xss;
W
Wanpeng Li 已提交
3277
		break;
3278
	case MSR_TSC_AUX:
3279
		if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
3280 3281
			return 1;
		/* Otherwise falls through */
A
Avi Kivity 已提交
3282
	default:
3283
		msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
3284
		if (msr) {
3285
			msr_info->data = msr->data;
3286
			break;
A
Avi Kivity 已提交
3287
		}
3288
		return kvm_get_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
3289 3290 3291 3292 3293
	}

	return 0;
}

3294 3295
static void vmx_leave_nested(struct kvm_vcpu *vcpu);

A
Avi Kivity 已提交
3296 3297 3298 3299 3300
/*
 * Writes msr value into into the appropriate "register".
 * Returns 0 on success, non-0 otherwise.
 * Assumes vcpu_load() was already called.
 */
3301
static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
3302
{
3303
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3304
	struct shared_msr_entry *msr;
3305
	int ret = 0;
3306 3307
	u32 msr_index = msr_info->index;
	u64 data = msr_info->data;
3308

A
Avi Kivity 已提交
3309
	switch (msr_index) {
3310
	case MSR_EFER:
3311
		ret = kvm_set_msr_common(vcpu, msr_info);
3312
		break;
3313
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
3314
	case MSR_FS_BASE:
A
Avi Kivity 已提交
3315
		vmx_segment_cache_clear(vmx);
A
Avi Kivity 已提交
3316 3317 3318
		vmcs_writel(GUEST_FS_BASE, data);
		break;
	case MSR_GS_BASE:
A
Avi Kivity 已提交
3319
		vmx_segment_cache_clear(vmx);
A
Avi Kivity 已提交
3320 3321
		vmcs_writel(GUEST_GS_BASE, data);
		break;
3322 3323 3324 3325
	case MSR_KERNEL_GS_BASE:
		vmx_load_host_state(vmx);
		vmx->msr_guest_kernel_gs_base = data;
		break;
A
Avi Kivity 已提交
3326 3327 3328 3329 3330
#endif
	case MSR_IA32_SYSENTER_CS:
		vmcs_write32(GUEST_SYSENTER_CS, data);
		break;
	case MSR_IA32_SYSENTER_EIP:
A
Avi Kivity 已提交
3331
		vmcs_writel(GUEST_SYSENTER_EIP, data);
A
Avi Kivity 已提交
3332 3333
		break;
	case MSR_IA32_SYSENTER_ESP:
A
Avi Kivity 已提交
3334
		vmcs_writel(GUEST_SYSENTER_ESP, data);
A
Avi Kivity 已提交
3335
		break;
3336
	case MSR_IA32_BNDCFGS:
3337
		if (!kvm_mpx_supported())
3338
			return 1;
3339 3340
		vmcs_write64(GUEST_BNDCFGS, data);
		break;
3341
	case MSR_IA32_TSC:
3342
		kvm_write_tsc(vcpu, msr_info);
A
Avi Kivity 已提交
3343
		break;
S
Sheng Yang 已提交
3344 3345
	case MSR_IA32_CR_PAT:
		if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
3346 3347
			if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
				return 1;
S
Sheng Yang 已提交
3348 3349 3350 3351
			vmcs_write64(GUEST_IA32_PAT, data);
			vcpu->arch.pat = data;
			break;
		}
3352
		ret = kvm_set_msr_common(vcpu, msr_info);
3353
		break;
W
Will Auld 已提交
3354 3355
	case MSR_IA32_TSC_ADJUST:
		ret = kvm_set_msr_common(vcpu, msr_info);
3356
		break;
3357 3358 3359 3360 3361 3362 3363 3364
	case MSR_IA32_MCG_EXT_CTL:
		if ((!msr_info->host_initiated &&
		     !(to_vmx(vcpu)->msr_ia32_feature_control &
		       FEATURE_CONTROL_LMCE)) ||
		    (data & ~MCG_EXT_CTL_LMCE_EN))
			return 1;
		vcpu->arch.mcg_ext_ctl = data;
		break;
3365
	case MSR_IA32_FEATURE_CONTROL:
3366
		if (!vmx_feature_control_msr_valid(vcpu, data) ||
3367
		    (to_vmx(vcpu)->msr_ia32_feature_control &
3368 3369
		     FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
			return 1;
3370
		vmx->msr_ia32_feature_control = data;
3371 3372 3373 3374
		if (msr_info->host_initiated && data == 0)
			vmx_leave_nested(vcpu);
		break;
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3375 3376 3377 3378 3379
		if (!msr_info->host_initiated)
			return 1; /* they are read-only */
		if (!nested_vmx_allowed(vcpu))
			return 1;
		return vmx_set_vmx_msr(vcpu, msr_index, data);
W
Wanpeng Li 已提交
3380 3381 3382 3383 3384 3385 3386 3387 3388 3389 3390 3391 3392 3393 3394 3395
	case MSR_IA32_XSS:
		if (!vmx_xsaves_supported())
			return 1;
		/*
		 * The only supported bit as of Skylake is bit 8, but
		 * it is not supported on KVM.
		 */
		if (data != 0)
			return 1;
		vcpu->arch.ia32_xss = data;
		if (vcpu->arch.ia32_xss != host_xss)
			add_atomic_switch_msr(vmx, MSR_IA32_XSS,
				vcpu->arch.ia32_xss, host_xss);
		else
			clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
		break;
3396
	case MSR_TSC_AUX:
3397
		if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
3398 3399 3400 3401 3402
			return 1;
		/* Check reserved bit, higher 32 bits should be zero */
		if ((data >> 32) != 0)
			return 1;
		/* Otherwise falls through */
A
Avi Kivity 已提交
3403
	default:
R
Rusty Russell 已提交
3404
		msr = find_msr_entry(vmx, msr_index);
3405
		if (msr) {
3406
			u64 old_msr_data = msr->data;
3407
			msr->data = data;
3408 3409
			if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
				preempt_disable();
3410 3411
				ret = kvm_set_shared_msr(msr->index, msr->data,
							 msr->mask);
3412
				preempt_enable();
3413 3414
				if (ret)
					msr->data = old_msr_data;
3415
			}
3416
			break;
A
Avi Kivity 已提交
3417
		}
3418
		ret = kvm_set_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
3419 3420
	}

3421
	return ret;
A
Avi Kivity 已提交
3422 3423
}

3424
static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
A
Avi Kivity 已提交
3425
{
3426 3427 3428 3429 3430 3431 3432 3433
	__set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
	switch (reg) {
	case VCPU_REGS_RSP:
		vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
		break;
	case VCPU_REGS_RIP:
		vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
		break;
A
Avi Kivity 已提交
3434 3435 3436 3437
	case VCPU_EXREG_PDPTR:
		if (enable_ept)
			ept_save_pdptrs(vcpu);
		break;
3438 3439 3440
	default:
		break;
	}
A
Avi Kivity 已提交
3441 3442 3443 3444
}

static __init int cpu_has_kvm_support(void)
{
3445
	return cpu_has_vmx();
A
Avi Kivity 已提交
3446 3447 3448 3449 3450 3451 3452
}

static __init int vmx_disabled_by_bios(void)
{
	u64 msr;

	rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
3453
	if (msr & FEATURE_CONTROL_LOCKED) {
3454
		/* launched w/ TXT and VMX disabled */
3455 3456 3457
		if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
			&& tboot_enabled())
			return 1;
3458
		/* launched w/o TXT and VMX only enabled w/ TXT */
3459
		if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3460
			&& (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3461 3462
			&& !tboot_enabled()) {
			printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
3463
				"activate TXT before enabling KVM\n");
3464
			return 1;
3465
		}
3466 3467 3468 3469
		/* launched w/o TXT and VMX disabled */
		if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
			&& !tboot_enabled())
			return 1;
3470 3471 3472
	}

	return 0;
A
Avi Kivity 已提交
3473 3474
}

3475 3476
static void kvm_cpu_vmxon(u64 addr)
{
3477 3478
	intel_pt_handle_vmx(1);

3479 3480 3481 3482 3483
	asm volatile (ASM_VMX_VMXON_RAX
			: : "a"(&addr), "m"(addr)
			: "memory", "cc");
}

3484
static int hardware_enable(void)
A
Avi Kivity 已提交
3485 3486 3487
{
	int cpu = raw_smp_processor_id();
	u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
3488
	u64 old, test_bits;
A
Avi Kivity 已提交
3489

3490
	if (cr4_read_shadow() & X86_CR4_VMXE)
3491 3492
		return -EBUSY;

3493
	INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
3494 3495
	INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
	spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507

	/*
	 * Now we can enable the vmclear operation in kdump
	 * since the loaded_vmcss_on_cpu list on this cpu
	 * has been initialized.
	 *
	 * Though the cpu is not in VMX operation now, there
	 * is no problem to enable the vmclear operation
	 * for the loaded_vmcss_on_cpu list is empty!
	 */
	crash_enable_local_vmclear(cpu);

A
Avi Kivity 已提交
3508
	rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
3509 3510 3511 3512 3513 3514 3515

	test_bits = FEATURE_CONTROL_LOCKED;
	test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
	if (tboot_enabled())
		test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;

	if ((old & test_bits) != test_bits) {
A
Avi Kivity 已提交
3516
		/* enable and lock */
3517 3518
		wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
	}
A
Andy Lutomirski 已提交
3519
	cr4_set_bits(X86_CR4_VMXE);
3520

3521 3522 3523 3524
	if (vmm_exclusive) {
		kvm_cpu_vmxon(phys_addr);
		ept_sync_global();
	}
3525

3526
	native_store_gdt(this_cpu_ptr(&host_gdt));
3527

3528
	return 0;
A
Avi Kivity 已提交
3529 3530
}

3531
static void vmclear_local_loaded_vmcss(void)
3532 3533
{
	int cpu = raw_smp_processor_id();
3534
	struct loaded_vmcs *v, *n;
3535

3536 3537 3538
	list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
				 loaded_vmcss_on_cpu_link)
		__loaded_vmcs_clear(v);
3539 3540
}

3541 3542 3543 3544 3545

/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
 * tricks.
 */
static void kvm_cpu_vmxoff(void)
A
Avi Kivity 已提交
3546
{
3547
	asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
3548 3549

	intel_pt_handle_vmx(0);
A
Avi Kivity 已提交
3550 3551
}

3552
static void hardware_disable(void)
3553
{
3554
	if (vmm_exclusive) {
3555
		vmclear_local_loaded_vmcss();
3556 3557
		kvm_cpu_vmxoff();
	}
A
Andy Lutomirski 已提交
3558
	cr4_clear_bits(X86_CR4_VMXE);
3559 3560
}

3561
static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
M
Mike Day 已提交
3562
				      u32 msr, u32 *result)
3563 3564 3565 3566 3567 3568 3569 3570 3571 3572 3573
{
	u32 vmx_msr_low, vmx_msr_high;
	u32 ctl = ctl_min | ctl_opt;

	rdmsr(msr, vmx_msr_low, vmx_msr_high);

	ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
	ctl |= vmx_msr_low;  /* bit == 1 in low word  ==> must be one  */

	/* Ensure minimum (required) set of control bits are supported. */
	if (ctl_min & ~ctl)
Y
Yang, Sheng 已提交
3574
		return -EIO;
3575 3576 3577 3578 3579

	*result = ctl;
	return 0;
}

A
Avi Kivity 已提交
3580 3581 3582 3583 3584 3585 3586 3587
static __init bool allow_1_setting(u32 msr, u32 ctl)
{
	u32 vmx_msr_low, vmx_msr_high;

	rdmsr(msr, vmx_msr_low, vmx_msr_high);
	return vmx_msr_high & ctl;
}

Y
Yang, Sheng 已提交
3588
static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
A
Avi Kivity 已提交
3589 3590
{
	u32 vmx_msr_low, vmx_msr_high;
S
Sheng Yang 已提交
3591
	u32 min, opt, min2, opt2;
3592 3593
	u32 _pin_based_exec_control = 0;
	u32 _cpu_based_exec_control = 0;
3594
	u32 _cpu_based_2nd_exec_control = 0;
3595 3596 3597
	u32 _vmexit_control = 0;
	u32 _vmentry_control = 0;

R
Raghavendra K T 已提交
3598
	min = CPU_BASED_HLT_EXITING |
3599 3600 3601 3602
#ifdef CONFIG_X86_64
	      CPU_BASED_CR8_LOAD_EXITING |
	      CPU_BASED_CR8_STORE_EXITING |
#endif
S
Sheng Yang 已提交
3603 3604
	      CPU_BASED_CR3_LOAD_EXITING |
	      CPU_BASED_CR3_STORE_EXITING |
3605 3606
	      CPU_BASED_USE_IO_BITMAPS |
	      CPU_BASED_MOV_DR_EXITING |
M
Marcelo Tosatti 已提交
3607
	      CPU_BASED_USE_TSC_OFFSETING |
3608 3609
	      CPU_BASED_MWAIT_EXITING |
	      CPU_BASED_MONITOR_EXITING |
A
Avi Kivity 已提交
3610 3611
	      CPU_BASED_INVLPG_EXITING |
	      CPU_BASED_RDPMC_EXITING;
3612

3613
	opt = CPU_BASED_TPR_SHADOW |
S
Sheng Yang 已提交
3614
	      CPU_BASED_USE_MSR_BITMAPS |
3615
	      CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
3616 3617
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
				&_cpu_based_exec_control) < 0)
Y
Yang, Sheng 已提交
3618
		return -EIO;
3619 3620 3621 3622 3623
#ifdef CONFIG_X86_64
	if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
		_cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
					   ~CPU_BASED_CR8_STORE_EXITING;
#endif
3624
	if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
S
Sheng Yang 已提交
3625 3626
		min2 = 0;
		opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
3627
			SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3628
			SECONDARY_EXEC_WBINVD_EXITING |
S
Sheng Yang 已提交
3629
			SECONDARY_EXEC_ENABLE_VPID |
3630
			SECONDARY_EXEC_ENABLE_EPT |
3631
			SECONDARY_EXEC_UNRESTRICTED_GUEST |
3632
			SECONDARY_EXEC_PAUSE_LOOP_EXITING |
3633
			SECONDARY_EXEC_RDTSCP |
3634
			SECONDARY_EXEC_ENABLE_INVPCID |
3635
			SECONDARY_EXEC_APIC_REGISTER_VIRT |
3636
			SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
W
Wanpeng Li 已提交
3637
			SECONDARY_EXEC_SHADOW_VMCS |
K
Kai Huang 已提交
3638
			SECONDARY_EXEC_XSAVES |
X
Xiao Guangrong 已提交
3639
			SECONDARY_EXEC_ENABLE_PML |
3640
			SECONDARY_EXEC_TSC_SCALING;
S
Sheng Yang 已提交
3641 3642
		if (adjust_vmx_controls(min2, opt2,
					MSR_IA32_VMX_PROCBASED_CTLS2,
3643 3644 3645 3646 3647 3648 3649 3650
					&_cpu_based_2nd_exec_control) < 0)
			return -EIO;
	}
#ifndef CONFIG_X86_64
	if (!(_cpu_based_2nd_exec_control &
				SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
		_cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
#endif
3651 3652 3653

	if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
		_cpu_based_2nd_exec_control &= ~(
3654
				SECONDARY_EXEC_APIC_REGISTER_VIRT |
3655 3656
				SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
				SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3657

S
Sheng Yang 已提交
3658
	if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
M
Marcelo Tosatti 已提交
3659 3660
		/* CR3 accesses and invlpg don't need to cause VM Exits when EPT
		   enabled */
3661 3662 3663
		_cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
					     CPU_BASED_CR3_STORE_EXITING |
					     CPU_BASED_INVLPG_EXITING);
S
Sheng Yang 已提交
3664 3665 3666
		rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
		      vmx_capability.ept, vmx_capability.vpid);
	}
3667

3668
	min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
3669 3670 3671
#ifdef CONFIG_X86_64
	min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
#endif
3672
	opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
3673
		VM_EXIT_CLEAR_BNDCFGS;
3674 3675
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
				&_vmexit_control) < 0)
Y
Yang, Sheng 已提交
3676
		return -EIO;
3677

3678
	min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
3679 3680
	opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
		 PIN_BASED_VMX_PREEMPTION_TIMER;
3681 3682 3683 3684
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
				&_pin_based_exec_control) < 0)
		return -EIO;

3685 3686
	if (cpu_has_broken_vmx_preemption_timer())
		_pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3687
	if (!(_cpu_based_2nd_exec_control &
3688
		SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
3689 3690
		_pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;

3691
	min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
3692
	opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
3693 3694
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
				&_vmentry_control) < 0)
Y
Yang, Sheng 已提交
3695
		return -EIO;
A
Avi Kivity 已提交
3696

N
Nguyen Anh Quynh 已提交
3697
	rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
3698 3699 3700

	/* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
	if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Y
Yang, Sheng 已提交
3701
		return -EIO;
3702 3703 3704 3705

#ifdef CONFIG_X86_64
	/* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
	if (vmx_msr_high & (1u<<16))
Y
Yang, Sheng 已提交
3706
		return -EIO;
3707 3708 3709 3710
#endif

	/* Require Write-Back (WB) memory type for VMCS accesses. */
	if (((vmx_msr_high >> 18) & 15) != 6)
Y
Yang, Sheng 已提交
3711
		return -EIO;
3712

Y
Yang, Sheng 已提交
3713
	vmcs_conf->size = vmx_msr_high & 0x1fff;
3714
	vmcs_conf->order = get_order(vmcs_conf->size);
3715
	vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Y
Yang, Sheng 已提交
3716
	vmcs_conf->revision_id = vmx_msr_low;
3717

Y
Yang, Sheng 已提交
3718 3719
	vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
	vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
3720
	vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Y
Yang, Sheng 已提交
3721 3722
	vmcs_conf->vmexit_ctrl         = _vmexit_control;
	vmcs_conf->vmentry_ctrl        = _vmentry_control;
3723

A
Avi Kivity 已提交
3724 3725 3726 3727 3728 3729
	cpu_has_load_ia32_efer =
		allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
				VM_ENTRY_LOAD_IA32_EFER)
		&& allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
				   VM_EXIT_LOAD_IA32_EFER);

3730 3731 3732 3733 3734 3735 3736 3737
	cpu_has_load_perf_global_ctrl =
		allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
				VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
		&& allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
				   VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);

	/*
	 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
A
Andrea Gelmini 已提交
3738
	 * but due to errata below it can't be used. Workaround is to use
3739 3740 3741 3742 3743 3744 3745 3746 3747 3748 3749 3750 3751 3752 3753 3754 3755 3756 3757 3758 3759 3760 3761 3762 3763 3764 3765
	 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
	 *
	 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
	 *
	 * AAK155             (model 26)
	 * AAP115             (model 30)
	 * AAT100             (model 37)
	 * BC86,AAY89,BD102   (model 44)
	 * BA97               (model 46)
	 *
	 */
	if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
		switch (boot_cpu_data.x86_model) {
		case 26:
		case 30:
		case 37:
		case 44:
		case 46:
			cpu_has_load_perf_global_ctrl = false;
			printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
					"does not work properly. Using workaround\n");
			break;
		default:
			break;
		}
	}

3766
	if (boot_cpu_has(X86_FEATURE_XSAVES))
W
Wanpeng Li 已提交
3767 3768
		rdmsrl(MSR_IA32_XSS, host_xss);

3769
	return 0;
N
Nguyen Anh Quynh 已提交
3770
}
A
Avi Kivity 已提交
3771 3772 3773 3774 3775 3776 3777

static struct vmcs *alloc_vmcs_cpu(int cpu)
{
	int node = cpu_to_node(cpu);
	struct page *pages;
	struct vmcs *vmcs;

3778
	pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
A
Avi Kivity 已提交
3779 3780 3781
	if (!pages)
		return NULL;
	vmcs = page_address(pages);
3782 3783
	memset(vmcs, 0, vmcs_config.size);
	vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
A
Avi Kivity 已提交
3784 3785 3786 3787 3788
	return vmcs;
}

static struct vmcs *alloc_vmcs(void)
{
3789
	return alloc_vmcs_cpu(raw_smp_processor_id());
A
Avi Kivity 已提交
3790 3791 3792 3793
}

static void free_vmcs(struct vmcs *vmcs)
{
3794
	free_pages((unsigned long)vmcs, vmcs_config.order);
A
Avi Kivity 已提交
3795 3796
}

3797 3798 3799 3800 3801 3802 3803 3804 3805 3806
/*
 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
 */
static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
{
	if (!loaded_vmcs->vmcs)
		return;
	loaded_vmcs_clear(loaded_vmcs);
	free_vmcs(loaded_vmcs->vmcs);
	loaded_vmcs->vmcs = NULL;
3807
	WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
3808 3809
}

3810
static void free_kvm_area(void)
A
Avi Kivity 已提交
3811 3812 3813
{
	int cpu;

Z
Zachary Amsden 已提交
3814
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
3815
		free_vmcs(per_cpu(vmxarea, cpu));
Z
Zachary Amsden 已提交
3816 3817
		per_cpu(vmxarea, cpu) = NULL;
	}
A
Avi Kivity 已提交
3818 3819
}

3820 3821 3822 3823 3824 3825 3826 3827 3828
static void init_vmcs_shadow_fields(void)
{
	int i, j;

	/* No checks for read only fields yet */

	for (i = j = 0; i < max_shadow_read_write_fields; i++) {
		switch (shadow_read_write_fields[i]) {
		case GUEST_BNDCFGS:
3829
			if (!kvm_mpx_supported())
3830 3831 3832 3833 3834 3835 3836 3837 3838 3839 3840 3841 3842 3843 3844 3845 3846 3847 3848 3849 3850 3851 3852 3853 3854
				continue;
			break;
		default:
			break;
		}

		if (j < i)
			shadow_read_write_fields[j] =
				shadow_read_write_fields[i];
		j++;
	}
	max_shadow_read_write_fields = j;

	/* shadowed fields guest access without vmexit */
	for (i = 0; i < max_shadow_read_write_fields; i++) {
		clear_bit(shadow_read_write_fields[i],
			  vmx_vmwrite_bitmap);
		clear_bit(shadow_read_write_fields[i],
			  vmx_vmread_bitmap);
	}
	for (i = 0; i < max_shadow_read_only_fields; i++)
		clear_bit(shadow_read_only_fields[i],
			  vmx_vmread_bitmap);
}

A
Avi Kivity 已提交
3855 3856 3857 3858
static __init int alloc_kvm_area(void)
{
	int cpu;

Z
Zachary Amsden 已提交
3859
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
3860 3861 3862 3863 3864 3865 3866 3867 3868 3869 3870 3871 3872
		struct vmcs *vmcs;

		vmcs = alloc_vmcs_cpu(cpu);
		if (!vmcs) {
			free_kvm_area();
			return -ENOMEM;
		}

		per_cpu(vmxarea, cpu) = vmcs;
	}
	return 0;
}

3873 3874 3875 3876 3877
static bool emulation_required(struct kvm_vcpu *vcpu)
{
	return emulate_invalid_guest_state && !guest_state_valid(vcpu);
}

3878
static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
3879
		struct kvm_segment *save)
A
Avi Kivity 已提交
3880
{
3881 3882 3883 3884 3885 3886 3887 3888 3889
	if (!emulate_invalid_guest_state) {
		/*
		 * CS and SS RPL should be equal during guest entry according
		 * to VMX spec, but in reality it is not always so. Since vcpu
		 * is in the middle of the transition from real mode to
		 * protected mode it is safe to assume that RPL 0 is a good
		 * default value.
		 */
		if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
3890 3891
			save->selector &= ~SEGMENT_RPL_MASK;
		save->dpl = save->selector & SEGMENT_RPL_MASK;
3892
		save->s = 1;
A
Avi Kivity 已提交
3893
	}
3894
	vmx_set_segment(vcpu, save, seg);
A
Avi Kivity 已提交
3895 3896 3897 3898 3899
}

static void enter_pmode(struct kvm_vcpu *vcpu)
{
	unsigned long flags;
3900
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
3901

3902 3903 3904 3905 3906 3907 3908 3909 3910 3911 3912
	/*
	 * Update real mode segment cache. It may be not up-to-date if sement
	 * register was written while vcpu was in a guest mode.
	 */
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);

3913
	vmx->rmode.vm86_active = 0;
A
Avi Kivity 已提交
3914

A
Avi Kivity 已提交
3915 3916
	vmx_segment_cache_clear(vmx);

3917
	vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
A
Avi Kivity 已提交
3918 3919

	flags = vmcs_readl(GUEST_RFLAGS);
3920 3921
	flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
	flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
A
Avi Kivity 已提交
3922 3923
	vmcs_writel(GUEST_RFLAGS, flags);

3924 3925
	vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
			(vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
A
Avi Kivity 已提交
3926 3927 3928

	update_exception_bitmap(vcpu);

3929 3930 3931 3932 3933 3934
	fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
	fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
	fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
	fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
	fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
	fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
A
Avi Kivity 已提交
3935 3936
}

3937
static void fix_rmode_seg(int seg, struct kvm_segment *save)
A
Avi Kivity 已提交
3938
{
3939
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3940 3941 3942 3943 3944 3945 3946 3947 3948 3949 3950 3951 3952 3953 3954 3955 3956 3957 3958 3959 3960 3961 3962
	struct kvm_segment var = *save;

	var.dpl = 0x3;
	if (seg == VCPU_SREG_CS)
		var.type = 0x3;

	if (!emulate_invalid_guest_state) {
		var.selector = var.base >> 4;
		var.base = var.base & 0xffff0;
		var.limit = 0xffff;
		var.g = 0;
		var.db = 0;
		var.present = 1;
		var.s = 1;
		var.l = 0;
		var.unusable = 0;
		var.type = 0x3;
		var.avl = 0;
		if (save->base & 0xf)
			printk_once(KERN_WARNING "kvm: segment base is not "
					"paragraph aligned when entering "
					"protected mode (seg=%d)", seg);
	}
A
Avi Kivity 已提交
3963

3964 3965 3966 3967
	vmcs_write16(sf->selector, var.selector);
	vmcs_write32(sf->base, var.base);
	vmcs_write32(sf->limit, var.limit);
	vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
A
Avi Kivity 已提交
3968 3969 3970 3971 3972
}

static void enter_rmode(struct kvm_vcpu *vcpu)
{
	unsigned long flags;
3973
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
3974

3975 3976 3977 3978 3979
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3980 3981
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3982

3983
	vmx->rmode.vm86_active = 1;
A
Avi Kivity 已提交
3984

3985 3986
	/*
	 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
3987
	 * vcpu. Warn the user that an update is overdue.
3988
	 */
3989
	if (!vcpu->kvm->arch.tss_addr)
3990 3991 3992
		printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
			     "called before entering vcpu\n");

A
Avi Kivity 已提交
3993 3994
	vmx_segment_cache_clear(vmx);

3995
	vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
A
Avi Kivity 已提交
3996 3997 3998 3999
	vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
	vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);

	flags = vmcs_readl(GUEST_RFLAGS);
4000
	vmx->rmode.save_rflags = flags;
A
Avi Kivity 已提交
4001

4002
	flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
A
Avi Kivity 已提交
4003 4004

	vmcs_writel(GUEST_RFLAGS, flags);
4005
	vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
A
Avi Kivity 已提交
4006 4007
	update_exception_bitmap(vcpu);

4008 4009 4010 4011 4012 4013
	fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
	fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
	fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
	fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
	fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
	fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
4014

4015
	kvm_mmu_reset_context(vcpu);
A
Avi Kivity 已提交
4016 4017
}

4018 4019 4020
static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
4021 4022 4023 4024
	struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);

	if (!msr)
		return;
4025

4026 4027 4028 4029 4030
	/*
	 * Force kernel_gs_base reloading before EFER changes, as control
	 * of this msr depends on is_long_mode().
	 */
	vmx_load_host_state(to_vmx(vcpu));
4031
	vcpu->arch.efer = efer;
4032
	if (efer & EFER_LMA) {
4033
		vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
4034 4035
		msr->data = efer;
	} else {
4036
		vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
4037 4038 4039 4040 4041 4042

		msr->data = efer & ~EFER_LME;
	}
	setup_msrs(vmx);
}

4043
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
4044 4045 4046 4047 4048

static void enter_lmode(struct kvm_vcpu *vcpu)
{
	u32 guest_tr_ar;

A
Avi Kivity 已提交
4049 4050
	vmx_segment_cache_clear(to_vmx(vcpu));

A
Avi Kivity 已提交
4051
	guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
4052
	if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
4053 4054
		pr_debug_ratelimited("%s: tss fixup for long mode. \n",
				     __func__);
A
Avi Kivity 已提交
4055
		vmcs_write32(GUEST_TR_AR_BYTES,
4056 4057
			     (guest_tr_ar & ~VMX_AR_TYPE_MASK)
			     | VMX_AR_TYPE_BUSY_64_TSS);
A
Avi Kivity 已提交
4058
	}
4059
	vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
A
Avi Kivity 已提交
4060 4061 4062 4063
}

static void exit_lmode(struct kvm_vcpu *vcpu)
{
4064
	vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
4065
	vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
A
Avi Kivity 已提交
4066 4067 4068 4069
}

#endif

4070
static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
4071
{
4072
	vpid_sync_context(vpid);
4073 4074 4075
	if (enable_ept) {
		if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
			return;
4076
		ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
4077
	}
4078 4079
}

4080 4081 4082 4083 4084
static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
{
	__vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
}

4085 4086 4087 4088 4089 4090 4091 4092
static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
{
	ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;

	vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
	vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
}

4093 4094 4095 4096 4097 4098 4099
static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
{
	if (enable_ept && is_paging(vcpu))
		vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
	__set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
}

4100
static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
4101
{
4102 4103 4104 4105
	ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;

	vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
	vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
4106 4107
}

4108 4109
static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
{
G
Gleb Natapov 已提交
4110 4111
	struct kvm_mmu *mmu = vcpu->arch.walk_mmu;

A
Avi Kivity 已提交
4112 4113 4114 4115
	if (!test_bit(VCPU_EXREG_PDPTR,
		      (unsigned long *)&vcpu->arch.regs_dirty))
		return;

4116
	if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
G
Gleb Natapov 已提交
4117 4118 4119 4120
		vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
		vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
		vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
		vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
4121 4122 4123
	}
}

4124 4125
static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
{
G
Gleb Natapov 已提交
4126 4127
	struct kvm_mmu *mmu = vcpu->arch.walk_mmu;

4128
	if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
G
Gleb Natapov 已提交
4129 4130 4131 4132
		mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
		mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
		mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
		mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
4133
	}
A
Avi Kivity 已提交
4134 4135 4136 4137 4138

	__set_bit(VCPU_EXREG_PDPTR,
		  (unsigned long *)&vcpu->arch.regs_avail);
	__set_bit(VCPU_EXREG_PDPTR,
		  (unsigned long *)&vcpu->arch.regs_dirty);
4139 4140
}

4141 4142 4143 4144 4145 4146 4147 4148 4149 4150 4151 4152 4153 4154 4155 4156 4157 4158 4159 4160 4161 4162 4163 4164 4165 4166 4167 4168 4169 4170 4171 4172 4173 4174
static bool nested_guest_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
{
	u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
	u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

	if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
		SECONDARY_EXEC_UNRESTRICTED_GUEST &&
	    nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
		fixed0 &= ~(X86_CR0_PE | X86_CR0_PG);

	return fixed_bits_valid(val, fixed0, fixed1);
}

static bool nested_host_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
{
	u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed0;
	u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr0_fixed1;

	return fixed_bits_valid(val, fixed0, fixed1);
}

static bool nested_cr4_valid(struct kvm_vcpu *vcpu, unsigned long val)
{
	u64 fixed0 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed0;
	u64 fixed1 = to_vmx(vcpu)->nested.nested_vmx_cr4_fixed1;

	return fixed_bits_valid(val, fixed0, fixed1);
}

/* No difference in the restrictions on guest and host CR4 in VMX operation. */
#define nested_guest_cr4_valid	nested_cr4_valid
#define nested_host_cr4_valid	nested_cr4_valid

4175
static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
4176 4177 4178 4179 4180

static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
					unsigned long cr0,
					struct kvm_vcpu *vcpu)
{
4181 4182
	if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
		vmx_decache_cr3(vcpu);
4183 4184 4185
	if (!(cr0 & X86_CR0_PG)) {
		/* From paging/starting to nonpaging */
		vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
4186
			     vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
4187 4188 4189
			     (CPU_BASED_CR3_LOAD_EXITING |
			      CPU_BASED_CR3_STORE_EXITING));
		vcpu->arch.cr0 = cr0;
4190
		vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
4191 4192 4193
	} else if (!is_paging(vcpu)) {
		/* From nonpaging to paging */
		vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
4194
			     vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
4195 4196 4197
			     ~(CPU_BASED_CR3_LOAD_EXITING |
			       CPU_BASED_CR3_STORE_EXITING));
		vcpu->arch.cr0 = cr0;
4198
		vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
4199
	}
4200 4201 4202

	if (!(cr0 & X86_CR0_WP))
		*hw_cr0 &= ~X86_CR0_WP;
4203 4204
}

A
Avi Kivity 已提交
4205 4206
static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
{
4207
	struct vcpu_vmx *vmx = to_vmx(vcpu);
4208 4209
	unsigned long hw_cr0;

G
Gleb Natapov 已提交
4210
	hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
4211
	if (enable_unrestricted_guest)
G
Gleb Natapov 已提交
4212
		hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
4213
	else {
G
Gleb Natapov 已提交
4214
		hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
4215

4216 4217
		if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
			enter_pmode(vcpu);
A
Avi Kivity 已提交
4218

4219 4220 4221
		if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
			enter_rmode(vcpu);
	}
A
Avi Kivity 已提交
4222

4223
#ifdef CONFIG_X86_64
4224
	if (vcpu->arch.efer & EFER_LME) {
4225
		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
A
Avi Kivity 已提交
4226
			enter_lmode(vcpu);
4227
		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
A
Avi Kivity 已提交
4228 4229 4230 4231
			exit_lmode(vcpu);
	}
#endif

4232
	if (enable_ept)
4233 4234
		ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);

4235
	if (!vcpu->fpu_active)
4236
		hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
4237

A
Avi Kivity 已提交
4238
	vmcs_writel(CR0_READ_SHADOW, cr0);
4239
	vmcs_writel(GUEST_CR0, hw_cr0);
4240
	vcpu->arch.cr0 = cr0;
4241 4242 4243

	/* depends on vcpu->arch.cr0 to be set to a new value */
	vmx->emulation_required = emulation_required(vcpu);
A
Avi Kivity 已提交
4244 4245
}

4246 4247 4248 4249 4250 4251 4252
static u64 construct_eptp(unsigned long root_hpa)
{
	u64 eptp;

	/* TODO write the value reading from MSR */
	eptp = VMX_EPT_DEFAULT_MT |
		VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
4253 4254
	if (enable_ept_ad_bits)
		eptp |= VMX_EPT_AD_ENABLE_BIT;
4255 4256 4257 4258 4259
	eptp |= (root_hpa & PAGE_MASK);

	return eptp;
}

A
Avi Kivity 已提交
4260 4261
static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
{
4262 4263 4264 4265
	unsigned long guest_cr3;
	u64 eptp;

	guest_cr3 = cr3;
4266
	if (enable_ept) {
4267 4268
		eptp = construct_eptp(cr3);
		vmcs_write64(EPT_POINTER, eptp);
4269 4270 4271 4272
		if (is_paging(vcpu) || is_guest_mode(vcpu))
			guest_cr3 = kvm_read_cr3(vcpu);
		else
			guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
4273
		ept_load_pdptrs(vcpu);
4274 4275
	}

4276
	vmx_flush_tlb(vcpu);
4277
	vmcs_writel(GUEST_CR3, guest_cr3);
A
Avi Kivity 已提交
4278 4279
}

4280
static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
A
Avi Kivity 已提交
4281
{
4282 4283 4284 4285 4286 4287 4288 4289 4290 4291
	/*
	 * Pass through host's Machine Check Enable value to hw_cr4, which
	 * is in force while we are in guest mode.  Do not let guests control
	 * this bit, even if host CR4.MCE == 0.
	 */
	unsigned long hw_cr4 =
		(cr4_read_shadow() & X86_CR4_MCE) |
		(cr4 & ~X86_CR4_MCE) |
		(to_vmx(vcpu)->rmode.vm86_active ?
		 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
4292

4293 4294 4295 4296 4297 4298 4299 4300 4301
	if (cr4 & X86_CR4_VMXE) {
		/*
		 * To use VMXON (and later other VMX instructions), a guest
		 * must first be able to turn on cr4.VMXE (see handle_vmon()).
		 * So basically the check on whether to allow nested VMX
		 * is here.
		 */
		if (!nested_vmx_allowed(vcpu))
			return 1;
4302
	}
4303 4304

	if (to_vmx(vcpu)->nested.vmxon && !nested_cr4_valid(vcpu, cr4))
4305 4306
		return 1;

4307
	vcpu->arch.cr4 = cr4;
4308 4309 4310 4311 4312 4313 4314 4315
	if (enable_ept) {
		if (!is_paging(vcpu)) {
			hw_cr4 &= ~X86_CR4_PAE;
			hw_cr4 |= X86_CR4_PSE;
		} else if (!(cr4 & X86_CR4_PAE)) {
			hw_cr4 &= ~X86_CR4_PAE;
		}
	}
4316

4317 4318
	if (!enable_unrestricted_guest && !is_paging(vcpu))
		/*
4319 4320 4321 4322 4323 4324 4325 4326 4327
		 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
		 * hardware.  To emulate this behavior, SMEP/SMAP/PKU needs
		 * to be manually disabled when guest switches to non-paging
		 * mode.
		 *
		 * If !enable_unrestricted_guest, the CPU is always running
		 * with CR0.PG=1 and CR4 needs to be modified.
		 * If enable_unrestricted_guest, the CPU automatically
		 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
4328
		 */
4329
		hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
4330

4331 4332
	vmcs_writel(CR4_READ_SHADOW, cr4);
	vmcs_writel(GUEST_CR4, hw_cr4);
4333
	return 0;
A
Avi Kivity 已提交
4334 4335 4336 4337 4338
}

static void vmx_get_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
4339
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
4340 4341
	u32 ar;

4342
	if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4343
		*var = vmx->rmode.segs[seg];
4344
		if (seg == VCPU_SREG_TR
A
Avi Kivity 已提交
4345
		    || var->selector == vmx_read_guest_seg_selector(vmx, seg))
4346
			return;
4347 4348 4349
		var->base = vmx_read_guest_seg_base(vmx, seg);
		var->selector = vmx_read_guest_seg_selector(vmx, seg);
		return;
4350
	}
A
Avi Kivity 已提交
4351 4352 4353 4354
	var->base = vmx_read_guest_seg_base(vmx, seg);
	var->limit = vmx_read_guest_seg_limit(vmx, seg);
	var->selector = vmx_read_guest_seg_selector(vmx, seg);
	ar = vmx_read_guest_seg_ar(vmx, seg);
4355
	var->unusable = (ar >> 16) & 1;
A
Avi Kivity 已提交
4356 4357 4358
	var->type = ar & 15;
	var->s = (ar >> 4) & 1;
	var->dpl = (ar >> 5) & 3;
4359 4360 4361 4362 4363 4364 4365 4366
	/*
	 * Some userspaces do not preserve unusable property. Since usable
	 * segment has to be present according to VMX spec we can use present
	 * property to amend userspace bug by making unusable segment always
	 * nonpresent. vmx_segment_access_rights() already marks nonpresent
	 * segment as unusable.
	 */
	var->present = !var->unusable;
A
Avi Kivity 已提交
4367 4368 4369 4370 4371 4372
	var->avl = (ar >> 12) & 1;
	var->l = (ar >> 13) & 1;
	var->db = (ar >> 14) & 1;
	var->g = (ar >> 15) & 1;
}

4373 4374 4375 4376 4377 4378 4379 4380
static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment s;

	if (to_vmx(vcpu)->rmode.vm86_active) {
		vmx_get_segment(vcpu, &s, seg);
		return s.base;
	}
A
Avi Kivity 已提交
4381
	return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
4382 4383
}

4384
static int vmx_get_cpl(struct kvm_vcpu *vcpu)
4385
{
4386 4387
	struct vcpu_vmx *vmx = to_vmx(vcpu);

P
Paolo Bonzini 已提交
4388
	if (unlikely(vmx->rmode.vm86_active))
4389
		return 0;
P
Paolo Bonzini 已提交
4390 4391
	else {
		int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
4392
		return VMX_AR_DPL(ar);
A
Avi Kivity 已提交
4393 4394 4395
	}
}

4396
static u32 vmx_segment_access_rights(struct kvm_segment *var)
A
Avi Kivity 已提交
4397 4398 4399
{
	u32 ar;

4400
	if (var->unusable || !var->present)
A
Avi Kivity 已提交
4401 4402 4403 4404 4405 4406 4407 4408 4409 4410 4411
		ar = 1 << 16;
	else {
		ar = var->type & 15;
		ar |= (var->s & 1) << 4;
		ar |= (var->dpl & 3) << 5;
		ar |= (var->present & 1) << 7;
		ar |= (var->avl & 1) << 12;
		ar |= (var->l & 1) << 13;
		ar |= (var->db & 1) << 14;
		ar |= (var->g & 1) << 15;
	}
4412 4413 4414 4415 4416 4417 4418

	return ar;
}

static void vmx_set_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
4419
	struct vcpu_vmx *vmx = to_vmx(vcpu);
4420
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
4421

A
Avi Kivity 已提交
4422 4423
	vmx_segment_cache_clear(vmx);

4424 4425 4426 4427 4428 4429
	if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
		vmx->rmode.segs[seg] = *var;
		if (seg == VCPU_SREG_TR)
			vmcs_write16(sf->selector, var->selector);
		else if (var->s)
			fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
4430
		goto out;
4431
	}
4432

4433 4434 4435
	vmcs_writel(sf->base, var->base);
	vmcs_write32(sf->limit, var->limit);
	vmcs_write16(sf->selector, var->selector);
4436 4437 4438 4439 4440 4441

	/*
	 *   Fix the "Accessed" bit in AR field of segment registers for older
	 * qemu binaries.
	 *   IA32 arch specifies that at the time of processor reset the
	 * "Accessed" bit in the AR field of segment registers is 1. And qemu
G
Guo Chao 已提交
4442
	 * is setting it to 0 in the userland code. This causes invalid guest
4443 4444 4445 4446 4447 4448
	 * state vmexit when "unrestricted guest" mode is turned on.
	 *    Fix for this setup issue in cpu_reset is being pushed in the qemu
	 * tree. Newer qemu binaries with that qemu fix would not need this
	 * kvm hack.
	 */
	if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
4449
		var->type |= 0x1; /* Accessed */
4450

4451
	vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
4452 4453

out:
4454
	vmx->emulation_required = emulation_required(vcpu);
A
Avi Kivity 已提交
4455 4456 4457 4458
}

static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
{
A
Avi Kivity 已提交
4459
	u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
A
Avi Kivity 已提交
4460 4461 4462 4463 4464

	*db = (ar >> 14) & 1;
	*l = (ar >> 13) & 1;
}

4465
static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
4466
{
4467 4468
	dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
	dt->address = vmcs_readl(GUEST_IDTR_BASE);
A
Avi Kivity 已提交
4469 4470
}

4471
static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
4472
{
4473 4474
	vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
	vmcs_writel(GUEST_IDTR_BASE, dt->address);
A
Avi Kivity 已提交
4475 4476
}

4477
static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
4478
{
4479 4480
	dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
	dt->address = vmcs_readl(GUEST_GDTR_BASE);
A
Avi Kivity 已提交
4481 4482
}

4483
static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
4484
{
4485 4486
	vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
	vmcs_writel(GUEST_GDTR_BASE, dt->address);
A
Avi Kivity 已提交
4487 4488
}

4489 4490 4491 4492 4493 4494
static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment var;
	u32 ar;

	vmx_get_segment(vcpu, &var, seg);
4495
	var.dpl = 0x3;
4496 4497
	if (seg == VCPU_SREG_CS)
		var.type = 0x3;
4498 4499 4500 4501
	ar = vmx_segment_access_rights(&var);

	if (var.base != (var.selector << 4))
		return false;
4502
	if (var.limit != 0xffff)
4503
		return false;
4504
	if (ar != 0xf3)
4505 4506 4507 4508 4509 4510 4511 4512 4513 4514 4515
		return false;

	return true;
}

static bool code_segment_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs;
	unsigned int cs_rpl;

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4516
	cs_rpl = cs.selector & SEGMENT_RPL_MASK;
4517

4518 4519
	if (cs.unusable)
		return false;
4520
	if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
4521 4522 4523
		return false;
	if (!cs.s)
		return false;
4524
	if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
4525 4526
		if (cs.dpl > cs_rpl)
			return false;
4527
	} else {
4528 4529 4530 4531 4532 4533 4534 4535 4536 4537 4538 4539 4540 4541 4542 4543
		if (cs.dpl != cs_rpl)
			return false;
	}
	if (!cs.present)
		return false;

	/* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
	return true;
}

static bool stack_segment_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment ss;
	unsigned int ss_rpl;

	vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4544
	ss_rpl = ss.selector & SEGMENT_RPL_MASK;
4545

4546 4547 4548
	if (ss.unusable)
		return true;
	if (ss.type != 3 && ss.type != 7)
4549 4550 4551 4552 4553 4554 4555 4556 4557 4558 4559 4560 4561 4562 4563 4564 4565
		return false;
	if (!ss.s)
		return false;
	if (ss.dpl != ss_rpl) /* DPL != RPL */
		return false;
	if (!ss.present)
		return false;

	return true;
}

static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment var;
	unsigned int rpl;

	vmx_get_segment(vcpu, &var, seg);
4566
	rpl = var.selector & SEGMENT_RPL_MASK;
4567

4568 4569
	if (var.unusable)
		return true;
4570 4571 4572 4573
	if (!var.s)
		return false;
	if (!var.present)
		return false;
4574
	if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
4575 4576 4577 4578 4579 4580 4581 4582 4583 4584 4585 4586 4587 4588 4589 4590
		if (var.dpl < rpl) /* DPL < RPL */
			return false;
	}

	/* TODO: Add other members to kvm_segment_field to allow checking for other access
	 * rights flags
	 */
	return true;
}

static bool tr_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment tr;

	vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);

4591 4592
	if (tr.unusable)
		return false;
4593
	if (tr.selector & SEGMENT_TI_MASK)	/* TI = 1 */
4594
		return false;
4595
	if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
4596 4597 4598 4599 4600 4601 4602 4603 4604 4605 4606 4607 4608
		return false;
	if (!tr.present)
		return false;

	return true;
}

static bool ldtr_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment ldtr;

	vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);

4609 4610
	if (ldtr.unusable)
		return true;
4611
	if (ldtr.selector & SEGMENT_TI_MASK)	/* TI = 1 */
4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627
		return false;
	if (ldtr.type != 2)
		return false;
	if (!ldtr.present)
		return false;

	return true;
}

static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs, ss;

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
	vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);

4628 4629
	return ((cs.selector & SEGMENT_RPL_MASK) ==
		 (ss.selector & SEGMENT_RPL_MASK));
4630 4631 4632 4633 4634 4635 4636 4637 4638
}

/*
 * Check if guest state is valid. Returns true if valid, false if
 * not.
 * We assume that registers are always usable
 */
static bool guest_state_valid(struct kvm_vcpu *vcpu)
{
4639 4640 4641
	if (enable_unrestricted_guest)
		return true;

4642
	/* real mode guest state checks */
4643
	if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
4644 4645 4646 4647 4648 4649 4650 4651 4652 4653 4654 4655 4656 4657 4658 4659 4660 4661 4662 4663 4664 4665 4666 4667 4668 4669 4670 4671 4672 4673 4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684
		if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
			return false;
	} else {
	/* protected mode guest state checks */
		if (!cs_ss_rpl_check(vcpu))
			return false;
		if (!code_segment_valid(vcpu))
			return false;
		if (!stack_segment_valid(vcpu))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_DS))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_ES))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_FS))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_GS))
			return false;
		if (!tr_valid(vcpu))
			return false;
		if (!ldtr_valid(vcpu))
			return false;
	}
	/* TODO:
	 * - Add checks on RIP
	 * - Add checks on RFLAGS
	 */

	return true;
}

M
Mike Day 已提交
4685
static int init_rmode_tss(struct kvm *kvm)
A
Avi Kivity 已提交
4686
{
4687
	gfn_t fn;
4688
	u16 data = 0;
4689
	int idx, r;
A
Avi Kivity 已提交
4690

4691
	idx = srcu_read_lock(&kvm->srcu);
4692
	fn = kvm->arch.tss_addr >> PAGE_SHIFT;
4693 4694
	r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
	if (r < 0)
4695
		goto out;
4696
	data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
4697 4698
	r = kvm_write_guest_page(kvm, fn++, &data,
			TSS_IOPB_BASE_OFFSET, sizeof(u16));
4699
	if (r < 0)
4700
		goto out;
4701 4702
	r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
	if (r < 0)
4703
		goto out;
4704 4705
	r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
	if (r < 0)
4706
		goto out;
4707
	data = ~0;
4708 4709 4710 4711
	r = kvm_write_guest_page(kvm, fn, &data,
				 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
				 sizeof(u8));
out:
4712
	srcu_read_unlock(&kvm->srcu, idx);
4713
	return r;
A
Avi Kivity 已提交
4714 4715
}

4716 4717
static int init_rmode_identity_map(struct kvm *kvm)
{
4718
	int i, idx, r = 0;
D
Dan Williams 已提交
4719
	kvm_pfn_t identity_map_pfn;
4720 4721
	u32 tmp;

4722
	if (!enable_ept)
4723
		return 0;
4724 4725 4726 4727

	/* Protect kvm->arch.ept_identity_pagetable_done. */
	mutex_lock(&kvm->slots_lock);

4728
	if (likely(kvm->arch.ept_identity_pagetable_done))
4729 4730
		goto out2;

4731
	identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
4732 4733

	r = alloc_identity_pagetable(kvm);
4734
	if (r < 0)
4735 4736
		goto out2;

4737
	idx = srcu_read_lock(&kvm->srcu);
4738 4739 4740 4741 4742 4743 4744 4745 4746 4747 4748 4749 4750
	r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
	if (r < 0)
		goto out;
	/* Set up identity-mapping pagetable for EPT in real mode */
	for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
		tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
			_PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
		r = kvm_write_guest_page(kvm, identity_map_pfn,
				&tmp, i * sizeof(tmp), sizeof(tmp));
		if (r < 0)
			goto out;
	}
	kvm->arch.ept_identity_pagetable_done = true;
4751

4752
out:
4753
	srcu_read_unlock(&kvm->srcu, idx);
4754 4755 4756

out2:
	mutex_unlock(&kvm->slots_lock);
4757
	return r;
4758 4759
}

A
Avi Kivity 已提交
4760 4761
static void seg_setup(int seg)
{
4762
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
4763
	unsigned int ar;
A
Avi Kivity 已提交
4764 4765 4766 4767

	vmcs_write16(sf->selector, 0);
	vmcs_writel(sf->base, 0);
	vmcs_write32(sf->limit, 0xffff);
4768 4769 4770
	ar = 0x93;
	if (seg == VCPU_SREG_CS)
		ar |= 0x08; /* code segment */
4771 4772

	vmcs_write32(sf->ar_bytes, ar);
A
Avi Kivity 已提交
4773 4774
}

4775 4776
static int alloc_apic_access_page(struct kvm *kvm)
{
4777
	struct page *page;
4778 4779
	int r = 0;

4780
	mutex_lock(&kvm->slots_lock);
4781
	if (kvm->arch.apic_access_page_done)
4782
		goto out;
4783 4784
	r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
				    APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
4785 4786
	if (r)
		goto out;
4787

4788
	page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
4789 4790 4791 4792 4793
	if (is_error_page(page)) {
		r = -EFAULT;
		goto out;
	}

4794 4795 4796 4797 4798 4799
	/*
	 * Do not pin the page in memory, so that memory hot-unplug
	 * is able to migrate it.
	 */
	put_page(page);
	kvm->arch.apic_access_page_done = true;
4800
out:
4801
	mutex_unlock(&kvm->slots_lock);
4802 4803 4804
	return r;
}

4805 4806
static int alloc_identity_pagetable(struct kvm *kvm)
{
4807 4808
	/* Called with kvm->slots_lock held. */

4809 4810
	int r = 0;

4811 4812
	BUG_ON(kvm->arch.ept_identity_pagetable_done);

4813 4814
	r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
				    kvm->arch.ept_identity_map_addr, PAGE_SIZE);
4815 4816 4817 4818

	return r;
}

4819
static int allocate_vpid(void)
4820 4821 4822
{
	int vpid;

4823
	if (!enable_vpid)
4824
		return 0;
4825 4826
	spin_lock(&vmx_vpid_lock);
	vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
4827
	if (vpid < VMX_NR_VPIDS)
4828
		__set_bit(vpid, vmx_vpid_bitmap);
4829 4830
	else
		vpid = 0;
4831
	spin_unlock(&vmx_vpid_lock);
4832
	return vpid;
4833 4834
}

4835
static void free_vpid(int vpid)
4836
{
4837
	if (!enable_vpid || vpid == 0)
4838 4839
		return;
	spin_lock(&vmx_vpid_lock);
4840
	__clear_bit(vpid, vmx_vpid_bitmap);
4841 4842 4843
	spin_unlock(&vmx_vpid_lock);
}

4844 4845 4846 4847
#define MSR_TYPE_R	1
#define MSR_TYPE_W	2
static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
						u32 msr, int type)
S
Sheng Yang 已提交
4848
{
4849
	int f = sizeof(unsigned long);
S
Sheng Yang 已提交
4850 4851 4852 4853 4854 4855 4856 4857 4858 4859

	if (!cpu_has_vmx_msr_bitmap())
		return;

	/*
	 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
	 * have the write-low and read-high bitmap offsets the wrong way round.
	 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
	 */
	if (msr <= 0x1fff) {
4860 4861 4862 4863 4864 4865 4866 4867
		if (type & MSR_TYPE_R)
			/* read-low */
			__clear_bit(msr, msr_bitmap + 0x000 / f);

		if (type & MSR_TYPE_W)
			/* write-low */
			__clear_bit(msr, msr_bitmap + 0x800 / f);

S
Sheng Yang 已提交
4868 4869
	} else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
		msr &= 0x1fff;
4870 4871 4872 4873 4874 4875 4876 4877 4878 4879 4880
		if (type & MSR_TYPE_R)
			/* read-high */
			__clear_bit(msr, msr_bitmap + 0x400 / f);

		if (type & MSR_TYPE_W)
			/* write-high */
			__clear_bit(msr, msr_bitmap + 0xc00 / f);

	}
}

4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892 4893 4894 4895 4896 4897 4898 4899 4900 4901 4902 4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918 4919 4920 4921 4922 4923 4924 4925 4926
/*
 * If a msr is allowed by L0, we should check whether it is allowed by L1.
 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
 */
static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
					       unsigned long *msr_bitmap_nested,
					       u32 msr, int type)
{
	int f = sizeof(unsigned long);

	if (!cpu_has_vmx_msr_bitmap()) {
		WARN_ON(1);
		return;
	}

	/*
	 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
	 * have the write-low and read-high bitmap offsets the wrong way round.
	 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
	 */
	if (msr <= 0x1fff) {
		if (type & MSR_TYPE_R &&
		   !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
			/* read-low */
			__clear_bit(msr, msr_bitmap_nested + 0x000 / f);

		if (type & MSR_TYPE_W &&
		   !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
			/* write-low */
			__clear_bit(msr, msr_bitmap_nested + 0x800 / f);

	} else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
		msr &= 0x1fff;
		if (type & MSR_TYPE_R &&
		   !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
			/* read-high */
			__clear_bit(msr, msr_bitmap_nested + 0x400 / f);

		if (type & MSR_TYPE_W &&
		   !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
			/* write-high */
			__clear_bit(msr, msr_bitmap_nested + 0xc00 / f);

	}
}

4927 4928 4929
static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
{
	if (!longmode_only)
4930 4931 4932 4933 4934 4935
		__vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
						msr, MSR_TYPE_R | MSR_TYPE_W);
	__vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
						msr, MSR_TYPE_R | MSR_TYPE_W);
}

4936
static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
4937
{
4938
	if (apicv_active) {
4939
		__vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
4940
				msr, type);
4941
		__vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
4942
				msr, type);
4943 4944
	} else {
		__vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4945
				msr, type);
4946
		__vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4947
				msr, type);
4948
	}
4949 4950
}

4951
static bool vmx_get_enable_apicv(void)
4952
{
4953
	return enable_apicv;
4954 4955
}

4956
static void vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4957 4958 4959 4960 4961 4962 4963 4964 4965 4966
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int max_irr;
	void *vapic_page;
	u16 status;

	if (vmx->nested.pi_desc &&
	    vmx->nested.pi_pending) {
		vmx->nested.pi_pending = false;
		if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4967
			return;
4968 4969 4970 4971 4972

		max_irr = find_last_bit(
			(unsigned long *)vmx->nested.pi_desc->pir, 256);

		if (max_irr == 256)
4973
			return;
4974 4975 4976 4977 4978 4979 4980 4981 4982 4983 4984 4985 4986 4987

		vapic_page = kmap(vmx->nested.virtual_apic_page);
		__kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
		kunmap(vmx->nested.virtual_apic_page);

		status = vmcs_read16(GUEST_INTR_STATUS);
		if ((u8)max_irr > ((u8)status & 0xff)) {
			status &= ~0xff;
			status |= (u8)max_irr;
			vmcs_write16(GUEST_INTR_STATUS, status);
		}
	}
}

4988 4989 4990 4991
static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_SMP
	if (vcpu->mode == IN_GUEST_MODE) {
4992 4993 4994 4995 4996 4997 4998 4999 5000 5001 5002 5003 5004 5005 5006 5007
		struct vcpu_vmx *vmx = to_vmx(vcpu);

		/*
		 * Currently, we don't support urgent interrupt,
		 * all interrupts are recognized as non-urgent
		 * interrupt, so we cannot post interrupts when
		 * 'SN' is set.
		 *
		 * If the vcpu is in guest mode, it means it is
		 * running instead of being scheduled out and
		 * waiting in the run queue, and that's the only
		 * case when 'SN' is set currently, warning if
		 * 'SN' is set.
		 */
		WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));

5008 5009 5010 5011 5012 5013 5014 5015
		apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
				POSTED_INTR_VECTOR);
		return true;
	}
#endif
	return false;
}

5016 5017 5018 5019 5020 5021 5022 5023
static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
						int vector)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (is_guest_mode(vcpu) &&
	    vector == vmx->nested.posted_intr_nv) {
		/* the PIR and ON have been set by L1. */
5024
		kvm_vcpu_trigger_posted_interrupt(vcpu);
5025 5026 5027 5028 5029 5030 5031 5032 5033 5034
		/*
		 * If a posted intr is not recognized by hardware,
		 * we will accomplish it in the next vmentry.
		 */
		vmx->nested.pi_pending = true;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		return 0;
	}
	return -1;
}
5035 5036 5037 5038 5039 5040 5041 5042 5043 5044 5045 5046
/*
 * Send interrupt to vcpu via posted interrupt way.
 * 1. If target vcpu is running(non-root mode), send posted interrupt
 * notification to vcpu and hardware will sync PIR to vIRR atomically.
 * 2. If target vcpu isn't running(root mode), kick it to pick up the
 * interrupt from PIR in next vmentry.
 */
static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int r;

5047 5048 5049 5050
	r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
	if (!r)
		return;

5051 5052 5053 5054 5055
	if (pi_test_and_set_pir(vector, &vmx->pi_desc))
		return;

	r = pi_test_and_set_on(&vmx->pi_desc);
	kvm_make_request(KVM_REQ_EVENT, vcpu);
5056
	if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
5057 5058 5059
		kvm_vcpu_kick(vcpu);
}

5060 5061 5062 5063 5064 5065
/*
 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
 * will not change in the lifetime of the guest.
 * Note that host-state that does change is set elsewhere. E.g., host-state
 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
 */
5066
static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
5067 5068 5069 5070
{
	u32 low32, high32;
	unsigned long tmpl;
	struct desc_ptr dt;
5071
	unsigned long cr0, cr4;
5072

5073 5074 5075
	cr0 = read_cr0();
	WARN_ON(cr0 & X86_CR0_TS);
	vmcs_writel(HOST_CR0, cr0);  /* 22.2.3 */
5076 5077
	vmcs_writel(HOST_CR3, read_cr3());  /* 22.2.3  FIXME: shadow tables */

5078
	/* Save the most likely value for this task's CR4 in the VMCS. */
5079
	cr4 = cr4_read_shadow();
5080 5081 5082
	vmcs_writel(HOST_CR4, cr4);			/* 22.2.3, 22.2.5 */
	vmx->host_state.vmcs_host_cr4 = cr4;

5083
	vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS);  /* 22.2.4 */
A
Avi Kivity 已提交
5084 5085 5086 5087 5088 5089 5090 5091 5092
#ifdef CONFIG_X86_64
	/*
	 * Load null selectors, so we can avoid reloading them in
	 * __vmx_load_host_state(), in case userspace uses the null selectors
	 * too (the expected case).
	 */
	vmcs_write16(HOST_DS_SELECTOR, 0);
	vmcs_write16(HOST_ES_SELECTOR, 0);
#else
5093 5094
	vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
	vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
A
Avi Kivity 已提交
5095
#endif
5096 5097 5098 5099 5100
	vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
	vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8);  /* 22.2.4 */

	native_store_idt(&dt);
	vmcs_writel(HOST_IDTR_BASE, dt.address);   /* 22.2.4 */
5101
	vmx->host_idt_base = dt.address;
5102

A
Avi Kivity 已提交
5103
	vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115

	rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
	vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
	rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
	vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl);   /* 22.2.3 */

	if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
		rdmsr(MSR_IA32_CR_PAT, low32, high32);
		vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
	}
}

5116 5117 5118 5119 5120
static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
{
	vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
	if (enable_ept)
		vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
5121 5122 5123
	if (is_guest_mode(&vmx->vcpu))
		vmx->vcpu.arch.cr4_guest_owned_bits &=
			~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
5124 5125 5126
	vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
}

5127 5128 5129 5130
static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
{
	u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;

5131
	if (!kvm_vcpu_apicv_active(&vmx->vcpu))
5132
		pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
5133 5134
	/* Enable the preemption timer dynamically */
	pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
5135 5136 5137
	return pin_based_exec_ctrl;
}

5138 5139 5140 5141 5142
static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
5143 5144 5145 5146 5147 5148 5149 5150 5151 5152 5153 5154 5155
	if (cpu_has_secondary_exec_ctrls()) {
		if (kvm_vcpu_apicv_active(vcpu))
			vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
				      SECONDARY_EXEC_APIC_REGISTER_VIRT |
				      SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
		else
			vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
					SECONDARY_EXEC_APIC_REGISTER_VIRT |
					SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
	}

	if (cpu_has_vmx_msr_bitmap())
		vmx_set_msr_bitmap(vcpu);
5156 5157
}

5158 5159 5160
static u32 vmx_exec_control(struct vcpu_vmx *vmx)
{
	u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
5161 5162 5163 5164

	if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
		exec_control &= ~CPU_BASED_MOV_DR_EXITING;

5165
	if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
5166 5167 5168 5169 5170 5171 5172 5173 5174 5175 5176 5177 5178 5179 5180 5181
		exec_control &= ~CPU_BASED_TPR_SHADOW;
#ifdef CONFIG_X86_64
		exec_control |= CPU_BASED_CR8_STORE_EXITING |
				CPU_BASED_CR8_LOAD_EXITING;
#endif
	}
	if (!enable_ept)
		exec_control |= CPU_BASED_CR3_STORE_EXITING |
				CPU_BASED_CR3_LOAD_EXITING  |
				CPU_BASED_INVLPG_EXITING;
	return exec_control;
}

static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
{
	u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
5182
	if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
5183 5184 5185 5186 5187 5188
		exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
	if (vmx->vpid == 0)
		exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
	if (!enable_ept) {
		exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
		enable_unrestricted_guest = 0;
5189 5190
		/* Enable INVPCID for non-ept guests may cause performance regression. */
		exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
5191 5192 5193 5194 5195
	}
	if (!enable_unrestricted_guest)
		exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
	if (!ple_gap)
		exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
5196
	if (!kvm_vcpu_apicv_active(&vmx->vcpu))
5197 5198
		exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
				  SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
5199
	exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
5200 5201 5202 5203 5204 5205
	/* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
	   (handle_vmptrld).
	   We can NOT enable shadow_vmcs here because we don't have yet
	   a current VMCS12
	*/
	exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
K
Kai Huang 已提交
5206 5207 5208

	if (!enable_pml)
		exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
K
Kai Huang 已提交
5209

5210 5211 5212
	return exec_control;
}

5213 5214 5215 5216 5217 5218
static void ept_set_mmio_spte_mask(void)
{
	/*
	 * EPT Misconfigurations can be generated if the value of bits 2:0
	 * of an EPT paging-structure entry is 110b (write/execute).
	 */
5219
	kvm_mmu_set_mmio_spte_mask(VMX_EPT_MISCONFIG_WX_VALUE);
5220 5221
}

5222
#define VMX_XSS_EXIT_BITMAP 0
A
Avi Kivity 已提交
5223 5224 5225
/*
 * Sets up the vmcs for emulated real mode.
 */
R
Rusty Russell 已提交
5226
static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
A
Avi Kivity 已提交
5227
{
5228
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
5229
	unsigned long a;
5230
#endif
A
Avi Kivity 已提交
5231 5232 5233
	int i;

	/* I/O */
5234 5235
	vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
	vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
A
Avi Kivity 已提交
5236

5237 5238 5239 5240
	if (enable_shadow_vmcs) {
		vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
		vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
	}
S
Sheng Yang 已提交
5241
	if (cpu_has_vmx_msr_bitmap())
5242
		vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
S
Sheng Yang 已提交
5243

A
Avi Kivity 已提交
5244 5245 5246
	vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */

	/* Control */
5247
	vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
5248
	vmx->hv_deadline_tsc = -1;
5249

5250
	vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
A
Avi Kivity 已提交
5251

5252
	if (cpu_has_secondary_exec_ctrls()) {
5253 5254
		vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
				vmx_secondary_exec_control(vmx));
5255
	}
5256

5257
	if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
5258 5259 5260 5261 5262 5263
		vmcs_write64(EOI_EXIT_BITMAP0, 0);
		vmcs_write64(EOI_EXIT_BITMAP1, 0);
		vmcs_write64(EOI_EXIT_BITMAP2, 0);
		vmcs_write64(EOI_EXIT_BITMAP3, 0);

		vmcs_write16(GUEST_INTR_STATUS, 0);
5264

5265
		vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
5266
		vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
5267 5268
	}

5269 5270
	if (ple_gap) {
		vmcs_write32(PLE_GAP, ple_gap);
5271 5272
		vmx->ple_window = ple_window;
		vmx->ple_window_dirty = true;
5273 5274
	}

5275 5276
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
A
Avi Kivity 已提交
5277 5278
	vmcs_write32(CR3_TARGET_COUNT, 0);           /* 22.2.1 */

5279 5280
	vmcs_write16(HOST_FS_SELECTOR, 0);            /* 22.2.4 */
	vmcs_write16(HOST_GS_SELECTOR, 0);            /* 22.2.4 */
5281
	vmx_set_constant_host_state(vmx);
5282
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
5283 5284 5285 5286 5287 5288 5289 5290 5291
	rdmsrl(MSR_FS_BASE, a);
	vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
	rdmsrl(MSR_GS_BASE, a);
	vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
#else
	vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
	vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
#endif

5292 5293
	vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
5294
	vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
5295
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
5296
	vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
A
Avi Kivity 已提交
5297

5298 5299
	if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
		vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
S
Sheng Yang 已提交
5300

5301
	for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
A
Avi Kivity 已提交
5302 5303
		u32 index = vmx_msr_index[i];
		u32 data_low, data_high;
5304
		int j = vmx->nmsrs;
A
Avi Kivity 已提交
5305 5306 5307

		if (rdmsr_safe(index, &data_low, &data_high) < 0)
			continue;
5308 5309
		if (wrmsr_safe(index, data_low, data_high) < 0)
			continue;
5310 5311
		vmx->guest_msrs[j].index = i;
		vmx->guest_msrs[j].data = 0;
5312
		vmx->guest_msrs[j].mask = -1ull;
5313
		++vmx->nmsrs;
A
Avi Kivity 已提交
5314 5315
	}

5316 5317

	vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
A
Avi Kivity 已提交
5318 5319

	/* 22.2.1, 20.8.1 */
5320
	vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
5321

5322
	vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
5323
	set_cr4_guest_host_mask(vmx);
5324

5325 5326 5327
	if (vmx_xsaves_supported())
		vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);

5328 5329 5330 5331 5332 5333
	if (enable_pml) {
		ASSERT(vmx->pml_pg);
		vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
		vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
	}

5334 5335 5336
	return 0;
}

5337
static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
5338 5339
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5340
	struct msr_data apic_base_msr;
5341
	u64 cr0;
5342

5343
	vmx->rmode.vm86_active = 0;
5344

5345 5346
	vmx->soft_vnmi_blocked = 0;

5347
	vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
5348 5349 5350 5351 5352 5353 5354 5355 5356 5357
	kvm_set_cr8(vcpu, 0);

	if (!init_event) {
		apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
				     MSR_IA32_APICBASE_ENABLE;
		if (kvm_vcpu_is_reset_bsp(vcpu))
			apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
		apic_base_msr.host_initiated = true;
		kvm_set_apic_base(vcpu, &apic_base_msr);
	}
5358

A
Avi Kivity 已提交
5359 5360
	vmx_segment_cache_clear(vmx);

5361
	seg_setup(VCPU_SREG_CS);
5362
	vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
5363
	vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
5364 5365 5366 5367 5368 5369 5370 5371 5372 5373 5374 5375 5376 5377 5378 5379 5380

	seg_setup(VCPU_SREG_DS);
	seg_setup(VCPU_SREG_ES);
	seg_setup(VCPU_SREG_FS);
	seg_setup(VCPU_SREG_GS);
	seg_setup(VCPU_SREG_SS);

	vmcs_write16(GUEST_TR_SELECTOR, 0);
	vmcs_writel(GUEST_TR_BASE, 0);
	vmcs_write32(GUEST_TR_LIMIT, 0xffff);
	vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);

	vmcs_write16(GUEST_LDTR_SELECTOR, 0);
	vmcs_writel(GUEST_LDTR_BASE, 0);
	vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
	vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);

5381 5382 5383 5384 5385 5386
	if (!init_event) {
		vmcs_write32(GUEST_SYSENTER_CS, 0);
		vmcs_writel(GUEST_SYSENTER_ESP, 0);
		vmcs_writel(GUEST_SYSENTER_EIP, 0);
		vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
	}
5387 5388

	vmcs_writel(GUEST_RFLAGS, 0x02);
5389
	kvm_rip_write(vcpu, 0xfff0);
5390 5391 5392 5393 5394 5395 5396

	vmcs_writel(GUEST_GDTR_BASE, 0);
	vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);

	vmcs_writel(GUEST_IDTR_BASE, 0);
	vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);

5397
	vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
5398
	vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
5399
	vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
5400 5401 5402

	setup_msrs(vmx);

A
Avi Kivity 已提交
5403 5404
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);  /* 22.2.1 */

5405
	if (cpu_has_vmx_tpr_shadow() && !init_event) {
5406
		vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
5407
		if (cpu_need_tpr_shadow(vcpu))
5408
			vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
5409
				     __pa(vcpu->arch.apic->regs));
5410 5411 5412
		vmcs_write32(TPR_THRESHOLD, 0);
	}

5413
	kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
A
Avi Kivity 已提交
5414

5415
	if (kvm_vcpu_apicv_active(vcpu))
5416 5417
		memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));

5418 5419 5420
	if (vmx->vpid != 0)
		vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);

5421 5422
	cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
	vmx->vcpu.arch.cr0 = cr0;
5423
	vmx_set_cr0(vcpu, cr0); /* enter rmode */
5424
	vmx_set_cr4(vcpu, 0);
P
Paolo Bonzini 已提交
5425
	vmx_set_efer(vcpu, 0);
5426 5427
	vmx_fpu_activate(vcpu);
	update_exception_bitmap(vcpu);
A
Avi Kivity 已提交
5428

5429
	vpid_sync_context(vmx->vpid);
A
Avi Kivity 已提交
5430 5431
}

5432 5433 5434 5435 5436 5437 5438 5439 5440 5441
/*
 * In nested virtualization, check if L1 asked to exit on external interrupts.
 * For most existing hypervisors, this will always return true.
 */
static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
{
	return get_vmcs12(vcpu)->pin_based_vm_exec_control &
		PIN_BASED_EXT_INTR_MASK;
}

5442 5443 5444 5445 5446 5447 5448 5449 5450 5451
/*
 * In nested virtualization, check if L1 has set
 * VM_EXIT_ACK_INTR_ON_EXIT
 */
static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
{
	return get_vmcs12(vcpu)->vm_exit_controls &
		VM_EXIT_ACK_INTR_ON_EXIT;
}

5452 5453 5454 5455 5456 5457
static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
{
	return get_vmcs12(vcpu)->pin_based_vm_exec_control &
		PIN_BASED_NMI_EXITING;
}

5458
static void enable_irq_window(struct kvm_vcpu *vcpu)
5459 5460
{
	u32 cpu_based_vm_exec_control;
5461

5462 5463 5464 5465 5466
	cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
	vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
}

5467
static void enable_nmi_window(struct kvm_vcpu *vcpu)
5468 5469 5470
{
	u32 cpu_based_vm_exec_control;

5471 5472 5473 5474 5475
	if (!cpu_has_virtual_nmis() ||
	    vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
		enable_irq_window(vcpu);
		return;
	}
5476 5477 5478 5479 5480 5481

	cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
	vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
}

5482
static void vmx_inject_irq(struct kvm_vcpu *vcpu)
5483
{
5484
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5485 5486
	uint32_t intr;
	int irq = vcpu->arch.interrupt.nr;
5487

5488
	trace_kvm_inj_virq(irq);
F
Feng (Eric) Liu 已提交
5489

5490
	++vcpu->stat.irq_injections;
5491
	if (vmx->rmode.vm86_active) {
5492 5493 5494 5495
		int inc_eip = 0;
		if (vcpu->arch.interrupt.soft)
			inc_eip = vcpu->arch.event_exit_inst_len;
		if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
5496
			kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5497 5498
		return;
	}
5499 5500 5501 5502 5503 5504 5505 5506
	intr = irq | INTR_INFO_VALID_MASK;
	if (vcpu->arch.interrupt.soft) {
		intr |= INTR_TYPE_SOFT_INTR;
		vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
			     vmx->vcpu.arch.event_exit_inst_len);
	} else
		intr |= INTR_TYPE_EXT_INTR;
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
5507 5508
}

5509 5510
static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
{
J
Jan Kiszka 已提交
5511 5512
	struct vcpu_vmx *vmx = to_vmx(vcpu);

5513 5514 5515 5516 5517 5518 5519 5520 5521 5522 5523 5524 5525
	if (!is_guest_mode(vcpu)) {
		if (!cpu_has_virtual_nmis()) {
			/*
			 * Tracking the NMI-blocked state in software is built upon
			 * finding the next open IRQ window. This, in turn, depends on
			 * well-behaving guests: They have to keep IRQs disabled at
			 * least as long as the NMI handler runs. Otherwise we may
			 * cause NMI nesting, maybe breaking the guest. But as this is
			 * highly unlikely, we can live with the residual risk.
			 */
			vmx->soft_vnmi_blocked = 1;
			vmx->vnmi_blocked_time = 0;
		}
5526

5527 5528
		++vcpu->stat.nmi_injections;
		vmx->nmi_known_unmasked = false;
5529 5530
	}

5531
	if (vmx->rmode.vm86_active) {
5532
		if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
5533
			kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
J
Jan Kiszka 已提交
5534 5535
		return;
	}
5536

5537 5538 5539 5540
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
			INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
}

J
Jan Kiszka 已提交
5541 5542 5543 5544
static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
{
	if (!cpu_has_virtual_nmis())
		return to_vmx(vcpu)->soft_vnmi_blocked;
5545 5546
	if (to_vmx(vcpu)->nmi_known_unmasked)
		return false;
5547
	return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)	& GUEST_INTR_STATE_NMI;
J
Jan Kiszka 已提交
5548 5549 5550 5551 5552 5553 5554 5555 5556 5557 5558 5559
}

static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (!cpu_has_virtual_nmis()) {
		if (vmx->soft_vnmi_blocked != masked) {
			vmx->soft_vnmi_blocked = masked;
			vmx->vnmi_blocked_time = 0;
		}
	} else {
5560
		vmx->nmi_known_unmasked = !masked;
J
Jan Kiszka 已提交
5561 5562 5563 5564 5565 5566 5567 5568 5569
		if (masked)
			vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				      GUEST_INTR_STATE_NMI);
		else
			vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
					GUEST_INTR_STATE_NMI);
	}
}

5570 5571
static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
{
5572 5573
	if (to_vmx(vcpu)->nested.nested_run_pending)
		return 0;
5574

5575 5576 5577 5578 5579 5580 5581 5582
	if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
		return 0;

	return	!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
		  (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
		   | GUEST_INTR_STATE_NMI));
}

5583 5584
static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
{
5585 5586
	return (!to_vmx(vcpu)->nested.nested_run_pending &&
		vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
5587 5588
		!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
			(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
5589 5590
}

5591 5592 5593 5594
static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
	int ret;

5595 5596
	ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
				    PAGE_SIZE * 3);
5597 5598
	if (ret)
		return ret;
5599
	kvm->arch.tss_addr = addr;
5600
	return init_rmode_tss(kvm);
5601 5602
}

5603
static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
A
Avi Kivity 已提交
5604
{
5605 5606
	switch (vec) {
	case BP_VECTOR:
5607 5608 5609 5610 5611 5612
		/*
		 * Update instruction length as we may reinject the exception
		 * from user space while in guest debugging mode.
		 */
		to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
			vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
J
Jan Kiszka 已提交
5613
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
5614 5615 5616 5617 5618 5619
			return false;
		/* fall through */
	case DB_VECTOR:
		if (vcpu->guest_debug &
			(KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
			return false;
J
Jan Kiszka 已提交
5620 5621
		/* fall through */
	case DE_VECTOR:
5622 5623 5624 5625 5626 5627 5628
	case OF_VECTOR:
	case BR_VECTOR:
	case UD_VECTOR:
	case DF_VECTOR:
	case SS_VECTOR:
	case GP_VECTOR:
	case MF_VECTOR:
5629 5630
		return true;
	break;
5631
	}
5632 5633 5634 5635 5636 5637 5638 5639 5640 5641 5642 5643 5644 5645
	return false;
}

static int handle_rmode_exception(struct kvm_vcpu *vcpu,
				  int vec, u32 err_code)
{
	/*
	 * Instruction with address size override prefix opcode 0x67
	 * Cause the #SS fault with 0 error code in VM86 mode.
	 */
	if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
		if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
			if (vcpu->arch.halt_request) {
				vcpu->arch.halt_request = 0;
5646
				return kvm_vcpu_halt(vcpu);
5647 5648 5649 5650 5651 5652 5653 5654 5655 5656 5657 5658 5659
			}
			return 1;
		}
		return 0;
	}

	/*
	 * Forward all other exceptions that are valid in real mode.
	 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
	 *        the required debugging infrastructure rework.
	 */
	kvm_queue_exception(vcpu, vec);
	return 1;
A
Avi Kivity 已提交
5660 5661
}

A
Andi Kleen 已提交
5662 5663 5664 5665 5666 5667 5668 5669 5670 5671 5672 5673 5674 5675 5676 5677 5678 5679 5680
/*
 * Trigger machine check on the host. We assume all the MSRs are already set up
 * by the CPU and that we still run on the same CPU as the MCE occurred on.
 * We pass a fake environment to the machine check handler because we want
 * the guest to be always treated like user space, no matter what context
 * it used internally.
 */
static void kvm_machine_check(void)
{
#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
	struct pt_regs regs = {
		.cs = 3, /* Fake ring 3 no matter what the guest ran on */
		.flags = X86_EFLAGS_IF,
	};

	do_machine_check(&regs, 0);
#endif
}

A
Avi Kivity 已提交
5681
static int handle_machine_check(struct kvm_vcpu *vcpu)
A
Andi Kleen 已提交
5682 5683 5684 5685 5686
{
	/* already handled by vcpu_run */
	return 1;
}

A
Avi Kivity 已提交
5687
static int handle_exception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5688
{
5689
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
5690
	struct kvm_run *kvm_run = vcpu->run;
J
Jan Kiszka 已提交
5691
	u32 intr_info, ex_no, error_code;
5692
	unsigned long cr2, rip, dr6;
A
Avi Kivity 已提交
5693 5694 5695
	u32 vect_info;
	enum emulation_result er;

5696
	vect_info = vmx->idt_vectoring_info;
5697
	intr_info = vmx->exit_intr_info;
A
Avi Kivity 已提交
5698

A
Andi Kleen 已提交
5699
	if (is_machine_check(intr_info))
A
Avi Kivity 已提交
5700
		return handle_machine_check(vcpu);
A
Andi Kleen 已提交
5701

5702
	if (is_nmi(intr_info))
5703
		return 1;  /* already handled by vmx_vcpu_run() */
5704 5705

	if (is_no_device(intr_info)) {
5706
		vmx_fpu_activate(vcpu);
5707 5708 5709
		return 1;
	}

5710
	if (is_invalid_opcode(intr_info)) {
5711 5712 5713 5714
		if (is_guest_mode(vcpu)) {
			kvm_queue_exception(vcpu, UD_VECTOR);
			return 1;
		}
5715
		er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
5716
		if (er != EMULATE_DONE)
5717
			kvm_queue_exception(vcpu, UD_VECTOR);
5718 5719 5720
		return 1;
	}

A
Avi Kivity 已提交
5721
	error_code = 0;
5722
	if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
A
Avi Kivity 已提交
5723
		error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
5724 5725 5726 5727 5728 5729 5730 5731 5732 5733

	/*
	 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
	 * MMIO, it is better to report an internal error.
	 * See the comments in vmx_handle_exit.
	 */
	if ((vect_info & VECTORING_INFO_VALID_MASK) &&
	    !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
5734
		vcpu->run->internal.ndata = 3;
5735 5736
		vcpu->run->internal.data[0] = vect_info;
		vcpu->run->internal.data[1] = intr_info;
5737
		vcpu->run->internal.data[2] = error_code;
5738 5739 5740
		return 0;
	}

A
Avi Kivity 已提交
5741
	if (is_page_fault(intr_info)) {
5742
		/* EPT won't cause page fault directly */
J
Julia Lawall 已提交
5743
		BUG_ON(enable_ept);
A
Avi Kivity 已提交
5744
		cr2 = vmcs_readl(EXIT_QUALIFICATION);
5745 5746
		trace_kvm_page_fault(cr2, error_code);

5747
		if (kvm_event_needs_reinjection(vcpu))
5748
			kvm_mmu_unprotect_page_virt(vcpu, cr2);
5749
		return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
A
Avi Kivity 已提交
5750 5751
	}

J
Jan Kiszka 已提交
5752
	ex_no = intr_info & INTR_INFO_VECTOR_MASK;
5753 5754 5755 5756

	if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
		return handle_rmode_exception(vcpu, ex_no, error_code);

5757
	switch (ex_no) {
5758 5759 5760
	case AC_VECTOR:
		kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
		return 1;
5761 5762 5763 5764
	case DB_VECTOR:
		dr6 = vmcs_readl(EXIT_QUALIFICATION);
		if (!(vcpu->guest_debug &
		      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
5765
			vcpu->arch.dr6 &= ~15;
5766
			vcpu->arch.dr6 |= dr6 | DR6_RTM;
5767 5768 5769
			if (!(dr6 & ~DR6_RESERVED)) /* icebp */
				skip_emulated_instruction(vcpu);

5770 5771 5772 5773 5774 5775 5776
			kvm_queue_exception(vcpu, DB_VECTOR);
			return 1;
		}
		kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
		kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
		/* fall through */
	case BP_VECTOR:
5777 5778 5779 5780 5781 5782 5783
		/*
		 * Update instruction length as we may reinject #BP from
		 * user space while in guest debugging mode. Reading it for
		 * #DB as well causes no harm, it is not used in that case.
		 */
		vmx->vcpu.arch.event_exit_inst_len =
			vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
A
Avi Kivity 已提交
5784
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
5785
		rip = kvm_rip_read(vcpu);
J
Jan Kiszka 已提交
5786 5787
		kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
		kvm_run->debug.arch.exception = ex_no;
5788 5789
		break;
	default:
J
Jan Kiszka 已提交
5790 5791 5792
		kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
		kvm_run->ex.exception = ex_no;
		kvm_run->ex.error_code = error_code;
5793
		break;
A
Avi Kivity 已提交
5794 5795 5796 5797
	}
	return 0;
}

A
Avi Kivity 已提交
5798
static int handle_external_interrupt(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5799
{
A
Avi Kivity 已提交
5800
	++vcpu->stat.irq_exits;
A
Avi Kivity 已提交
5801 5802 5803
	return 1;
}

A
Avi Kivity 已提交
5804
static int handle_triple_fault(struct kvm_vcpu *vcpu)
5805
{
A
Avi Kivity 已提交
5806
	vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
5807 5808
	return 0;
}
A
Avi Kivity 已提交
5809

A
Avi Kivity 已提交
5810
static int handle_io(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5811
{
5812
	unsigned long exit_qualification;
5813
	int size, in, string, ret;
5814
	unsigned port;
A
Avi Kivity 已提交
5815

5816
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5817
	string = (exit_qualification & 16) != 0;
5818
	in = (exit_qualification & 8) != 0;
5819

5820
	++vcpu->stat.io_exits;
5821

5822
	if (string || in)
5823
		return emulate_instruction(vcpu, 0) == EMULATE_DONE;
5824

5825 5826 5827
	port = exit_qualification >> 16;
	size = (exit_qualification & 7) + 1;

5828 5829 5830 5831 5832 5833 5834
	ret = kvm_skip_emulated_instruction(vcpu);

	/*
	 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
	 * KVM_EXIT_DEBUG here.
	 */
	return kvm_fast_pio_out(vcpu, size, port) && ret;
A
Avi Kivity 已提交
5835 5836
}

I
Ingo Molnar 已提交
5837 5838 5839 5840 5841 5842 5843 5844 5845 5846 5847
static void
vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xc1;
}

G
Guo Chao 已提交
5848
/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
5849 5850 5851
static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
{
	if (is_guest_mode(vcpu)) {
5852 5853 5854
		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
		unsigned long orig_val = val;

5855 5856 5857
		/*
		 * We get here when L2 changed cr0 in a way that did not change
		 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
5858 5859 5860 5861
		 * but did change L0 shadowed bits. So we first calculate the
		 * effective cr0 value that L1 would like to write into the
		 * hardware. It consists of the L2-owned bits from the new
		 * value combined with the L1-owned bits from L1's guest_cr0.
5862
		 */
5863 5864 5865
		val = (val & ~vmcs12->cr0_guest_host_mask) |
			(vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);

5866
		if (!nested_guest_cr0_valid(vcpu, val))
5867
			return 1;
5868 5869 5870 5871

		if (kvm_set_cr0(vcpu, val))
			return 1;
		vmcs_writel(CR0_READ_SHADOW, orig_val);
5872
		return 0;
5873 5874
	} else {
		if (to_vmx(vcpu)->nested.vmxon &&
5875
		    !nested_host_cr0_valid(vcpu, val))
5876
			return 1;
5877

5878
		return kvm_set_cr0(vcpu, val);
5879
	}
5880 5881 5882 5883 5884
}

static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
{
	if (is_guest_mode(vcpu)) {
5885 5886 5887 5888 5889 5890 5891
		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
		unsigned long orig_val = val;

		/* analogously to handle_set_cr0 */
		val = (val & ~vmcs12->cr4_guest_host_mask) |
			(vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
		if (kvm_set_cr4(vcpu, val))
5892
			return 1;
5893
		vmcs_writel(CR4_READ_SHADOW, orig_val);
5894 5895 5896 5897 5898
		return 0;
	} else
		return kvm_set_cr4(vcpu, val);
}

5899
/* called to set cr0 as appropriate for clts instruction exit. */
5900 5901 5902 5903 5904 5905 5906 5907 5908 5909 5910 5911 5912 5913 5914
static void handle_clts(struct kvm_vcpu *vcpu)
{
	if (is_guest_mode(vcpu)) {
		/*
		 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
		 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
		 * just pretend it's off (also in arch.cr0 for fpu_activate).
		 */
		vmcs_writel(CR0_READ_SHADOW,
			vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
		vcpu->arch.cr0 &= ~X86_CR0_TS;
	} else
		vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
}

A
Avi Kivity 已提交
5915
static int handle_cr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5916
{
5917
	unsigned long exit_qualification, val;
A
Avi Kivity 已提交
5918 5919
	int cr;
	int reg;
5920
	int err;
5921
	int ret;
A
Avi Kivity 已提交
5922

5923
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
A
Avi Kivity 已提交
5924 5925 5926 5927
	cr = exit_qualification & 15;
	reg = (exit_qualification >> 8) & 15;
	switch ((exit_qualification >> 4) & 3) {
	case 0: /* mov to cr */
5928
		val = kvm_register_readl(vcpu, reg);
5929
		trace_kvm_cr_write(cr, val);
A
Avi Kivity 已提交
5930 5931
		switch (cr) {
		case 0:
5932
			err = handle_set_cr0(vcpu, val);
5933
			return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
5934
		case 3:
5935
			err = kvm_set_cr3(vcpu, val);
5936
			return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
5937
		case 4:
5938
			err = handle_set_cr4(vcpu, val);
5939
			return kvm_complete_insn_gp(vcpu, err);
5940 5941
		case 8: {
				u8 cr8_prev = kvm_get_cr8(vcpu);
5942
				u8 cr8 = (u8)val;
A
Andre Przywara 已提交
5943
				err = kvm_set_cr8(vcpu, cr8);
5944
				ret = kvm_complete_insn_gp(vcpu, err);
5945
				if (lapic_in_kernel(vcpu))
5946
					return ret;
5947
				if (cr8_prev <= cr8)
5948 5949 5950 5951 5952 5953
					return ret;
				/*
				 * TODO: we might be squashing a
				 * KVM_GUESTDBG_SINGLESTEP-triggered
				 * KVM_EXIT_DEBUG here.
				 */
A
Avi Kivity 已提交
5954
				vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
5955 5956
				return 0;
			}
5957
		}
A
Avi Kivity 已提交
5958
		break;
5959
	case 2: /* clts */
5960
		handle_clts(vcpu);
5961
		trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
A
Avi Kivity 已提交
5962
		vmx_fpu_activate(vcpu);
5963
		return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5964 5965 5966
	case 1: /*mov from cr*/
		switch (cr) {
		case 3:
5967 5968 5969
			val = kvm_read_cr3(vcpu);
			kvm_register_write(vcpu, reg, val);
			trace_kvm_cr_read(cr, val);
5970
			return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5971
		case 8:
5972 5973 5974
			val = kvm_get_cr8(vcpu);
			kvm_register_write(vcpu, reg, val);
			trace_kvm_cr_read(cr, val);
5975
			return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5976 5977 5978
		}
		break;
	case 3: /* lmsw */
5979
		val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
5980
		trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
5981
		kvm_lmsw(vcpu, val);
A
Avi Kivity 已提交
5982

5983
		return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5984 5985 5986
	default:
		break;
	}
A
Avi Kivity 已提交
5987
	vcpu->run->exit_reason = 0;
5988
	vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
A
Avi Kivity 已提交
5989 5990 5991 5992
	       (int)(exit_qualification >> 4) & 3, cr);
	return 0;
}

A
Avi Kivity 已提交
5993
static int handle_dr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5994
{
5995
	unsigned long exit_qualification;
5996 5997 5998 5999 6000 6001 6002 6003
	int dr, dr7, reg;

	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	dr = exit_qualification & DEBUG_REG_ACCESS_NUM;

	/* First, if DR does not exist, trigger UD */
	if (!kvm_require_dr(vcpu, dr))
		return 1;
A
Avi Kivity 已提交
6004

6005
	/* Do not handle if the CPL > 0, will trigger GP on re-entry */
6006 6007
	if (!kvm_require_cpl(vcpu, 0))
		return 1;
6008 6009
	dr7 = vmcs_readl(GUEST_DR7);
	if (dr7 & DR7_GD) {
6010 6011 6012 6013 6014 6015
		/*
		 * As the vm-exit takes precedence over the debug trap, we
		 * need to emulate the latter, either for the host or the
		 * guest debugging itself.
		 */
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
A
Avi Kivity 已提交
6016
			vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
6017
			vcpu->run->debug.arch.dr7 = dr7;
6018
			vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
A
Avi Kivity 已提交
6019 6020
			vcpu->run->debug.arch.exception = DB_VECTOR;
			vcpu->run->exit_reason = KVM_EXIT_DEBUG;
6021 6022
			return 0;
		} else {
6023
			vcpu->arch.dr6 &= ~15;
6024
			vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
6025 6026 6027 6028 6029
			kvm_queue_exception(vcpu, DB_VECTOR);
			return 1;
		}
	}

6030
	if (vcpu->guest_debug == 0) {
6031 6032
		vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
				CPU_BASED_MOV_DR_EXITING);
6033 6034 6035 6036 6037 6038 6039 6040 6041 6042

		/*
		 * No more DR vmexits; force a reload of the debug registers
		 * and reenter on this instruction.  The next vmexit will
		 * retrieve the full state of the debug registers.
		 */
		vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
		return 1;
	}

6043 6044
	reg = DEBUG_REG_ACCESS_REG(exit_qualification);
	if (exit_qualification & TYPE_MOV_FROM_DR) {
6045
		unsigned long val;
6046 6047 6048 6049

		if (kvm_get_dr(vcpu, dr, &val))
			return 1;
		kvm_register_write(vcpu, reg, val);
6050
	} else
6051
		if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
6052 6053
			return 1;

6054
	return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
6055 6056
}

J
Jan Kiszka 已提交
6057 6058 6059 6060 6061 6062 6063 6064 6065
static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.dr6;
}

static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
{
}

6066 6067 6068 6069 6070 6071 6072 6073 6074 6075
static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
{
	get_debugreg(vcpu->arch.db[0], 0);
	get_debugreg(vcpu->arch.db[1], 1);
	get_debugreg(vcpu->arch.db[2], 2);
	get_debugreg(vcpu->arch.db[3], 3);
	get_debugreg(vcpu->arch.dr6, 6);
	vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);

	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
6076
	vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
6077 6078
}

6079 6080 6081 6082 6083
static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
{
	vmcs_writel(GUEST_DR7, val);
}

A
Avi Kivity 已提交
6084
static int handle_cpuid(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
6085
{
6086
	return kvm_emulate_cpuid(vcpu);
A
Avi Kivity 已提交
6087 6088
}

A
Avi Kivity 已提交
6089
static int handle_rdmsr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
6090
{
6091
	u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
6092
	struct msr_data msr_info;
A
Avi Kivity 已提交
6093

6094 6095 6096
	msr_info.index = ecx;
	msr_info.host_initiated = false;
	if (vmx_get_msr(vcpu, &msr_info)) {
6097
		trace_kvm_msr_read_ex(ecx);
6098
		kvm_inject_gp(vcpu, 0);
A
Avi Kivity 已提交
6099 6100 6101
		return 1;
	}

6102
	trace_kvm_msr_read(ecx, msr_info.data);
F
Feng (Eric) Liu 已提交
6103

A
Avi Kivity 已提交
6104
	/* FIXME: handling of bits 32:63 of rax, rdx */
6105 6106
	vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
	vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
6107
	return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
6108 6109
}

A
Avi Kivity 已提交
6110
static int handle_wrmsr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
6111
{
6112
	struct msr_data msr;
6113 6114 6115
	u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
	u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
		| ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
A
Avi Kivity 已提交
6116

6117 6118 6119
	msr.data = data;
	msr.index = ecx;
	msr.host_initiated = false;
6120
	if (kvm_set_msr(vcpu, &msr) != 0) {
6121
		trace_kvm_msr_write_ex(ecx, data);
6122
		kvm_inject_gp(vcpu, 0);
A
Avi Kivity 已提交
6123 6124 6125
		return 1;
	}

6126
	trace_kvm_msr_write(ecx, data);
6127
	return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
6128 6129
}

A
Avi Kivity 已提交
6130
static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
6131
{
6132
	kvm_apic_update_ppr(vcpu);
6133 6134 6135
	return 1;
}

A
Avi Kivity 已提交
6136
static int handle_interrupt_window(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
6137
{
6138 6139 6140 6141 6142 6143
	u32 cpu_based_vm_exec_control;

	/* clear pending irq */
	cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
	vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
F
Feng (Eric) Liu 已提交
6144

6145 6146
	kvm_make_request(KVM_REQ_EVENT, vcpu);

6147
	++vcpu->stat.irq_window_exits;
A
Avi Kivity 已提交
6148 6149 6150
	return 1;
}

A
Avi Kivity 已提交
6151
static int handle_halt(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
6152
{
6153
	return kvm_emulate_halt(vcpu);
A
Avi Kivity 已提交
6154 6155
}

A
Avi Kivity 已提交
6156
static int handle_vmcall(struct kvm_vcpu *vcpu)
6157
{
6158
	return kvm_emulate_hypercall(vcpu);
6159 6160
}

6161 6162
static int handle_invd(struct kvm_vcpu *vcpu)
{
6163
	return emulate_instruction(vcpu, 0) == EMULATE_DONE;
6164 6165
}

A
Avi Kivity 已提交
6166
static int handle_invlpg(struct kvm_vcpu *vcpu)
M
Marcelo Tosatti 已提交
6167
{
6168
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
M
Marcelo Tosatti 已提交
6169 6170

	kvm_mmu_invlpg(vcpu, exit_qualification);
6171
	return kvm_skip_emulated_instruction(vcpu);
M
Marcelo Tosatti 已提交
6172 6173
}

A
Avi Kivity 已提交
6174 6175 6176 6177 6178
static int handle_rdpmc(struct kvm_vcpu *vcpu)
{
	int err;

	err = kvm_rdpmc(vcpu);
6179
	return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
6180 6181
}

A
Avi Kivity 已提交
6182
static int handle_wbinvd(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
6183
{
6184
	return kvm_emulate_wbinvd(vcpu);
E
Eddie Dong 已提交
6185 6186
}

6187 6188 6189 6190 6191 6192
static int handle_xsetbv(struct kvm_vcpu *vcpu)
{
	u64 new_bv = kvm_read_edx_eax(vcpu);
	u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);

	if (kvm_set_xcr(vcpu, index, new_bv) == 0)
6193
		return kvm_skip_emulated_instruction(vcpu);
6194 6195 6196
	return 1;
}

6197 6198
static int handle_xsaves(struct kvm_vcpu *vcpu)
{
6199
	kvm_skip_emulated_instruction(vcpu);
6200 6201 6202 6203 6204 6205
	WARN(1, "this should never happen\n");
	return 1;
}

static int handle_xrstors(struct kvm_vcpu *vcpu)
{
6206
	kvm_skip_emulated_instruction(vcpu);
6207 6208 6209 6210
	WARN(1, "this should never happen\n");
	return 1;
}

A
Avi Kivity 已提交
6211
static int handle_apic_access(struct kvm_vcpu *vcpu)
6212
{
6213 6214 6215 6216 6217 6218 6219 6220 6221 6222 6223 6224 6225 6226
	if (likely(fasteoi)) {
		unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
		int access_type, offset;

		access_type = exit_qualification & APIC_ACCESS_TYPE;
		offset = exit_qualification & APIC_ACCESS_OFFSET;
		/*
		 * Sane guest uses MOV to write EOI, with written value
		 * not cared. So make a short-circuit here by avoiding
		 * heavy instruction emulation.
		 */
		if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
		    (offset == APIC_EOI)) {
			kvm_lapic_set_eoi(vcpu);
6227
			return kvm_skip_emulated_instruction(vcpu);
6228 6229
		}
	}
6230
	return emulate_instruction(vcpu, 0) == EMULATE_DONE;
6231 6232
}

6233 6234 6235 6236 6237 6238 6239 6240 6241 6242
static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
{
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	int vector = exit_qualification & 0xff;

	/* EOI-induced VM exit is trap-like and thus no need to adjust IP */
	kvm_apic_set_eoi_accelerated(vcpu, vector);
	return 1;
}

6243 6244 6245 6246 6247 6248 6249 6250 6251 6252
static int handle_apic_write(struct kvm_vcpu *vcpu)
{
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	u32 offset = exit_qualification & 0xfff;

	/* APIC-write VM exit is trap-like and thus no need to adjust IP */
	kvm_apic_write_nodecode(vcpu, offset);
	return 1;
}

A
Avi Kivity 已提交
6253
static int handle_task_switch(struct kvm_vcpu *vcpu)
6254
{
J
Jan Kiszka 已提交
6255
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6256
	unsigned long exit_qualification;
6257 6258
	bool has_error_code = false;
	u32 error_code = 0;
6259
	u16 tss_selector;
6260
	int reason, type, idt_v, idt_index;
6261 6262

	idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
6263
	idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
6264
	type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
6265 6266 6267 6268

	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);

	reason = (u32)exit_qualification >> 30;
6269 6270 6271 6272
	if (reason == TASK_SWITCH_GATE && idt_v) {
		switch (type) {
		case INTR_TYPE_NMI_INTR:
			vcpu->arch.nmi_injected = false;
6273
			vmx_set_nmi_mask(vcpu, true);
6274 6275
			break;
		case INTR_TYPE_EXT_INTR:
6276
		case INTR_TYPE_SOFT_INTR:
6277 6278 6279
			kvm_clear_interrupt_queue(vcpu);
			break;
		case INTR_TYPE_HARD_EXCEPTION:
6280 6281 6282 6283 6284 6285 6286
			if (vmx->idt_vectoring_info &
			    VECTORING_INFO_DELIVER_CODE_MASK) {
				has_error_code = true;
				error_code =
					vmcs_read32(IDT_VECTORING_ERROR_CODE);
			}
			/* fall through */
6287 6288 6289 6290 6291 6292
		case INTR_TYPE_SOFT_EXCEPTION:
			kvm_clear_exception_queue(vcpu);
			break;
		default:
			break;
		}
J
Jan Kiszka 已提交
6293
	}
6294 6295
	tss_selector = exit_qualification;

6296 6297 6298 6299 6300
	if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
		       type != INTR_TYPE_EXT_INTR &&
		       type != INTR_TYPE_NMI_INTR))
		skip_emulated_instruction(vcpu);

6301 6302 6303
	if (kvm_task_switch(vcpu, tss_selector,
			    type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
			    has_error_code, error_code) == EMULATE_FAIL) {
6304 6305 6306
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
		vcpu->run->internal.ndata = 0;
6307
		return 0;
6308
	}
6309 6310 6311 6312 6313 6314 6315

	/*
	 * TODO: What about debug traps on tss switch?
	 *       Are we supposed to inject them and update dr6?
	 */

	return 1;
6316 6317
}

A
Avi Kivity 已提交
6318
static int handle_ept_violation(struct kvm_vcpu *vcpu)
6319
{
6320
	unsigned long exit_qualification;
6321
	gpa_t gpa;
6322
	u32 error_code;
6323 6324
	int gla_validity;

6325
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6326 6327

	gla_validity = (exit_qualification >> 7) & 0x3;
6328
	if (gla_validity == 0x2) {
6329 6330 6331
		printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
		printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
			(long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
6332
			vmcs_readl(GUEST_LINEAR_ADDRESS));
6333 6334
		printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
			(long unsigned int)exit_qualification);
A
Avi Kivity 已提交
6335 6336
		vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
		vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
6337
		return 0;
6338 6339
	}

6340 6341 6342 6343 6344 6345
	/*
	 * EPT violation happened while executing iret from NMI,
	 * "blocked by NMI" bit has to be set before next VM entry.
	 * There are errata that may cause this bit to not be set:
	 * AAK134, BY25.
	 */
6346 6347 6348
	if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
			cpu_has_virtual_nmis() &&
			(exit_qualification & INTR_INFO_UNBLOCK_NMI))
6349 6350
		vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);

6351
	gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
6352
	trace_kvm_page_fault(gpa, exit_qualification);
6353

6354
	/* Is it a read fault? */
6355
	error_code = (exit_qualification & EPT_VIOLATION_ACC_READ)
6356 6357
		     ? PFERR_USER_MASK : 0;
	/* Is it a write fault? */
6358
	error_code |= (exit_qualification & EPT_VIOLATION_ACC_WRITE)
6359 6360
		      ? PFERR_WRITE_MASK : 0;
	/* Is it a fetch fault? */
6361
	error_code |= (exit_qualification & EPT_VIOLATION_ACC_INSTR)
6362 6363 6364 6365 6366 6367
		      ? PFERR_FETCH_MASK : 0;
	/* ept page table entry is present? */
	error_code |= (exit_qualification &
		       (EPT_VIOLATION_READABLE | EPT_VIOLATION_WRITABLE |
			EPT_VIOLATION_EXECUTABLE))
		      ? PFERR_PRESENT_MASK : 0;
6368

6369
	vcpu->arch.gpa_available = true;
6370 6371
	vcpu->arch.exit_qualification = exit_qualification;

6372
	return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
6373 6374
}

A
Avi Kivity 已提交
6375
static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
6376
{
6377
	int ret;
6378 6379 6380
	gpa_t gpa;

	gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
6381
	if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
J
Jason Wang 已提交
6382
		trace_kvm_fast_mmio(gpa);
6383
		return kvm_skip_emulated_instruction(vcpu);
6384
	}
6385

6386
	ret = handle_mmio_page_fault(vcpu, gpa, true);
6387
	vcpu->arch.gpa_available = true;
6388
	if (likely(ret == RET_MMIO_PF_EMULATE))
6389 6390
		return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
					      EMULATE_DONE;
6391 6392 6393 6394

	if (unlikely(ret == RET_MMIO_PF_INVALID))
		return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);

6395
	if (unlikely(ret == RET_MMIO_PF_RETRY))
6396 6397 6398
		return 1;

	/* It is the real ept misconfig */
6399
	WARN_ON(1);
6400

A
Avi Kivity 已提交
6401 6402
	vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
	vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
6403 6404 6405 6406

	return 0;
}

A
Avi Kivity 已提交
6407
static int handle_nmi_window(struct kvm_vcpu *vcpu)
6408 6409 6410 6411 6412 6413 6414 6415
{
	u32 cpu_based_vm_exec_control;

	/* clear pending NMI */
	cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
	vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
	++vcpu->stat.nmi_window_exits;
6416
	kvm_make_request(KVM_REQ_EVENT, vcpu);
6417 6418 6419 6420

	return 1;
}

6421
static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
6422
{
6423 6424
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	enum emulation_result err = EMULATE_DONE;
6425
	int ret = 1;
6426 6427
	u32 cpu_exec_ctrl;
	bool intr_window_requested;
6428
	unsigned count = 130;
6429 6430 6431

	cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
6432

6433
	while (vmx->emulation_required && count-- != 0) {
6434
		if (intr_window_requested && vmx_interrupt_allowed(vcpu))
6435 6436
			return handle_interrupt_window(&vmx->vcpu);

6437 6438 6439
		if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
			return 1;

6440
		err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
6441

P
Paolo Bonzini 已提交
6442
		if (err == EMULATE_USER_EXIT) {
6443
			++vcpu->stat.mmio_exits;
6444 6445 6446
			ret = 0;
			goto out;
		}
6447

6448 6449 6450 6451
		if (err != EMULATE_DONE) {
			vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
			vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
			vcpu->run->internal.ndata = 0;
6452
			return 0;
6453
		}
6454

6455 6456
		if (vcpu->arch.halt_request) {
			vcpu->arch.halt_request = 0;
6457
			ret = kvm_vcpu_halt(vcpu);
6458 6459 6460
			goto out;
		}

6461
		if (signal_pending(current))
6462
			goto out;
6463 6464 6465 6466
		if (need_resched())
			schedule();
	}

6467 6468
out:
	return ret;
6469 6470
}

R
Radim Krčmář 已提交
6471 6472 6473 6474 6475 6476 6477 6478 6479 6480 6481 6482 6483 6484 6485 6486 6487 6488 6489 6490 6491 6492 6493 6494 6495 6496 6497 6498 6499 6500 6501 6502 6503 6504 6505 6506 6507
static int __grow_ple_window(int val)
{
	if (ple_window_grow < 1)
		return ple_window;

	val = min(val, ple_window_actual_max);

	if (ple_window_grow < ple_window)
		val *= ple_window_grow;
	else
		val += ple_window_grow;

	return val;
}

static int __shrink_ple_window(int val, int modifier, int minimum)
{
	if (modifier < 1)
		return ple_window;

	if (modifier < ple_window)
		val /= modifier;
	else
		val -= modifier;

	return max(val, minimum);
}

static void grow_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int old = vmx->ple_window;

	vmx->ple_window = __grow_ple_window(old);

	if (vmx->ple_window != old)
		vmx->ple_window_dirty = true;
6508 6509

	trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
R
Radim Krčmář 已提交
6510 6511 6512 6513 6514 6515 6516 6517 6518 6519 6520 6521
}

static void shrink_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int old = vmx->ple_window;

	vmx->ple_window = __shrink_ple_window(old,
	                                      ple_window_shrink, ple_window);

	if (vmx->ple_window != old)
		vmx->ple_window_dirty = true;
6522 6523

	trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
R
Radim Krčmář 已提交
6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540
}

/*
 * ple_window_actual_max is computed to be one grow_ple_window() below
 * ple_window_max. (See __grow_ple_window for the reason.)
 * This prevents overflows, because ple_window_max is int.
 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
 * this process.
 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
 */
static void update_ple_window_actual_max(void)
{
	ple_window_actual_max =
			__shrink_ple_window(max(ple_window_max, ple_window),
			                    ple_window_grow, INT_MIN);
}

6541 6542 6543 6544 6545 6546 6547 6548 6549 6550 6551 6552 6553 6554 6555 6556 6557 6558 6559
/*
 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
 */
static void wakeup_handler(void)
{
	struct kvm_vcpu *vcpu;
	int cpu = smp_processor_id();

	spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
	list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
			blocked_vcpu_list) {
		struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

		if (pi_test_on(pi_desc) == 1)
			kvm_vcpu_kick(vcpu);
	}
	spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
}

6560 6561 6562 6563 6564 6565 6566
void vmx_enable_tdp(void)
{
	kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
		enable_ept_ad_bits ? VMX_EPT_ACCESS_BIT : 0ull,
		enable_ept_ad_bits ? VMX_EPT_DIRTY_BIT : 0ull,
		0ull, VMX_EPT_EXECUTABLE_MASK,
		cpu_has_vmx_ept_execute_only() ? 0ull : VMX_EPT_READABLE_MASK,
6567
		enable_ept_ad_bits ? 0ull : VMX_EPT_RWX_MASK);
6568 6569 6570 6571 6572

	ept_set_mmio_spte_mask();
	kvm_enable_tdp();
}

6573 6574
static __init int hardware_setup(void)
{
6575 6576 6577 6578 6579 6580 6581
	int r = -ENOMEM, i, msr;

	rdmsrl_safe(MSR_EFER, &host_efer);

	for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
		kvm_define_shared_msr(i, vmx_msr_index[i]);

6582 6583 6584 6585 6586
	for (i = 0; i < VMX_BITMAP_NR; i++) {
		vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
		if (!vmx_bitmap[i])
			goto out;
	}
6587 6588 6589 6590 6591 6592 6593 6594 6595 6596 6597 6598 6599 6600 6601 6602 6603 6604 6605

	vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
	memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
	memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);

	/*
	 * Allow direct access to the PC debug port (it is often used for I/O
	 * delays, but the vmexits simply slow things down).
	 */
	memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
	clear_bit(0x80, vmx_io_bitmap_a);

	memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);

	memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
	memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);

	if (setup_vmcs_config(&vmcs_config) < 0) {
		r = -EIO;
6606
		goto out;
6607
	}
6608 6609 6610 6611 6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631

	if (boot_cpu_has(X86_FEATURE_NX))
		kvm_enable_efer_bits(EFER_NX);

	if (!cpu_has_vmx_vpid())
		enable_vpid = 0;
	if (!cpu_has_vmx_shadow_vmcs())
		enable_shadow_vmcs = 0;
	if (enable_shadow_vmcs)
		init_vmcs_shadow_fields();

	if (!cpu_has_vmx_ept() ||
	    !cpu_has_vmx_ept_4levels()) {
		enable_ept = 0;
		enable_unrestricted_guest = 0;
		enable_ept_ad_bits = 0;
	}

	if (!cpu_has_vmx_ept_ad_bits())
		enable_ept_ad_bits = 0;

	if (!cpu_has_vmx_unrestricted_guest())
		enable_unrestricted_guest = 0;

6632
	if (!cpu_has_vmx_flexpriority())
6633 6634
		flexpriority_enabled = 0;

6635 6636 6637 6638 6639 6640
	/*
	 * set_apic_access_page_addr() is used to reload apic access
	 * page upon invalidation.  No need to do anything if not
	 * using the APIC_ACCESS_ADDR VMCS field.
	 */
	if (!flexpriority_enabled)
6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651
		kvm_x86_ops->set_apic_access_page_addr = NULL;

	if (!cpu_has_vmx_tpr_shadow())
		kvm_x86_ops->update_cr8_intercept = NULL;

	if (enable_ept && !cpu_has_vmx_ept_2m_page())
		kvm_disable_largepages();

	if (!cpu_has_vmx_ple())
		ple_gap = 0;

6652
	if (!cpu_has_vmx_apicv()) {
6653
		enable_apicv = 0;
6654 6655
		kvm_x86_ops->sync_pir_to_irr = NULL;
	}
6656

6657 6658 6659 6660 6661 6662
	if (cpu_has_vmx_tsc_scaling()) {
		kvm_has_tsc_control = true;
		kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
		kvm_tsc_scaling_ratio_frac_bits = 48;
	}

6663 6664 6665 6666 6667 6668 6669 6670
	vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
	vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
	vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
	vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
	vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
	vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
	vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);

6671
	memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6672
			vmx_msr_bitmap_legacy, PAGE_SIZE);
6673
	memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6674
			vmx_msr_bitmap_longmode, PAGE_SIZE);
6675
	memcpy(vmx_msr_bitmap_legacy_x2apic,
6676
			vmx_msr_bitmap_legacy, PAGE_SIZE);
6677
	memcpy(vmx_msr_bitmap_longmode_x2apic,
6678
			vmx_msr_bitmap_longmode, PAGE_SIZE);
6679

6680 6681
	set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */

6682 6683 6684
	for (msr = 0x800; msr <= 0x8ff; msr++) {
		if (msr == 0x839 /* TMCCT */)
			continue;
6685
		vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
6686
	}
6687

6688
	/*
6689 6690
	 * TPR reads and writes can be virtualized even if virtual interrupt
	 * delivery is not in use.
6691
	 */
6692 6693
	vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
	vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);
6694 6695

	/* EOI */
6696
	vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
6697
	/* SELF-IPI */
6698
	vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
6699

6700 6701 6702
	if (enable_ept)
		vmx_enable_tdp();
	else
6703 6704 6705 6706
		kvm_disable_tdp();

	update_ple_window_actual_max();

K
Kai Huang 已提交
6707 6708 6709 6710 6711 6712 6713 6714 6715 6716 6717 6718 6719 6720
	/*
	 * Only enable PML when hardware supports PML feature, and both EPT
	 * and EPT A/D bit features are enabled -- PML depends on them to work.
	 */
	if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
		enable_pml = 0;

	if (!enable_pml) {
		kvm_x86_ops->slot_enable_log_dirty = NULL;
		kvm_x86_ops->slot_disable_log_dirty = NULL;
		kvm_x86_ops->flush_log_dirty = NULL;
		kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
	}

6721 6722 6723 6724 6725 6726 6727 6728 6729 6730 6731
	if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
		u64 vmx_msr;

		rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
		cpu_preemption_timer_multi =
			 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
	} else {
		kvm_x86_ops->set_hv_timer = NULL;
		kvm_x86_ops->cancel_hv_timer = NULL;
	}

6732 6733
	kvm_set_posted_intr_wakeup_handler(wakeup_handler);

6734 6735
	kvm_mce_cap_supported |= MCG_LMCE_P;

6736
	return alloc_kvm_area();
6737 6738

out:
6739 6740
	for (i = 0; i < VMX_BITMAP_NR; i++)
		free_page((unsigned long)vmx_bitmap[i]);
6741 6742

    return r;
6743 6744 6745 6746
}

static __exit void hardware_unsetup(void)
{
6747 6748 6749 6750
	int i;

	for (i = 0; i < VMX_BITMAP_NR; i++)
		free_page((unsigned long)vmx_bitmap[i]);
6751

6752 6753 6754
	free_kvm_area();
}

6755 6756 6757 6758
/*
 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
 */
6759
static int handle_pause(struct kvm_vcpu *vcpu)
6760
{
R
Radim Krčmář 已提交
6761 6762 6763
	if (ple_gap)
		grow_ple_window(vcpu);

6764
	kvm_vcpu_on_spin(vcpu);
6765
	return kvm_skip_emulated_instruction(vcpu);
6766 6767
}

6768
static int handle_nop(struct kvm_vcpu *vcpu)
6769
{
6770
	return kvm_skip_emulated_instruction(vcpu);
6771 6772
}

6773 6774 6775 6776 6777 6778
static int handle_mwait(struct kvm_vcpu *vcpu)
{
	printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
	return handle_nop(vcpu);
}

6779 6780 6781 6782 6783
static int handle_monitor_trap(struct kvm_vcpu *vcpu)
{
	return 1;
}

6784 6785 6786 6787 6788 6789
static int handle_monitor(struct kvm_vcpu *vcpu)
{
	printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
	return handle_nop(vcpu);
}

6790 6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808 6809 6810 6811 6812 6813 6814
/*
 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
 * We could reuse a single VMCS for all the L2 guests, but we also want the
 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
 * allows keeping them loaded on the processor, and in the future will allow
 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
 * every entry if they never change.
 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
 *
 * The following functions allocate and free a vmcs02 in this pool.
 */

/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
{
	struct vmcs02_list *item;
	list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
		if (item->vmptr == vmx->nested.current_vmptr) {
			list_move(&item->list, &vmx->nested.vmcs02_pool);
			return &item->vmcs02;
		}

	if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
		/* Recycle the least recently used VMCS. */
G
Geliang Tang 已提交
6815 6816
		item = list_last_entry(&vmx->nested.vmcs02_pool,
				       struct vmcs02_list, list);
6817 6818 6819 6820 6821 6822
		item->vmptr = vmx->nested.current_vmptr;
		list_move(&item->list, &vmx->nested.vmcs02_pool);
		return &item->vmcs02;
	}

	/* Create a new VMCS */
6823
	item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
6824 6825 6826
	if (!item)
		return NULL;
	item->vmcs02.vmcs = alloc_vmcs();
6827
	item->vmcs02.shadow_vmcs = NULL;
6828 6829 6830 6831 6832 6833 6834 6835 6836 6837 6838 6839 6840 6841 6842 6843 6844 6845 6846 6847 6848 6849 6850 6851 6852 6853 6854
	if (!item->vmcs02.vmcs) {
		kfree(item);
		return NULL;
	}
	loaded_vmcs_init(&item->vmcs02);
	item->vmptr = vmx->nested.current_vmptr;
	list_add(&(item->list), &(vmx->nested.vmcs02_pool));
	vmx->nested.vmcs02_num++;
	return &item->vmcs02;
}

/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
{
	struct vmcs02_list *item;
	list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
		if (item->vmptr == vmptr) {
			free_loaded_vmcs(&item->vmcs02);
			list_del(&item->list);
			kfree(item);
			vmx->nested.vmcs02_num--;
			return;
		}
}

/*
 * Free all VMCSs saved for this vcpu, except the one pointed by
6855 6856
 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
 * must be &vmx->vmcs01.
6857 6858 6859 6860
 */
static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
{
	struct vmcs02_list *item, *n;
6861 6862

	WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
6863
	list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
6864 6865 6866 6867 6868 6869 6870 6871
		/*
		 * Something will leak if the above WARN triggers.  Better than
		 * a use-after-free.
		 */
		if (vmx->loaded_vmcs == &item->vmcs02)
			continue;

		free_loaded_vmcs(&item->vmcs02);
6872 6873
		list_del(&item->list);
		kfree(item);
6874
		vmx->nested.vmcs02_num--;
6875 6876 6877
	}
}

6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896 6897
/*
 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
 * set the success or error code of an emulated VMX instruction, as specified
 * by Vol 2B, VMX Instruction Reference, "Conventions".
 */
static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
{
	vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
			& ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
			    X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
}

static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
{
	vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
			& ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
			    X86_EFLAGS_SF | X86_EFLAGS_OF))
			| X86_EFLAGS_CF);
}

A
Abel Gordon 已提交
6898
static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
6899 6900 6901 6902 6903 6904 6905 6906 6907 6908 6909 6910 6911 6912 6913 6914 6915 6916 6917 6918
					u32 vm_instruction_error)
{
	if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
		/*
		 * failValid writes the error number to the current VMCS, which
		 * can't be done there isn't a current VMCS.
		 */
		nested_vmx_failInvalid(vcpu);
		return;
	}
	vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
			& ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
			    X86_EFLAGS_SF | X86_EFLAGS_OF))
			| X86_EFLAGS_ZF);
	get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
	/*
	 * We don't need to force a shadow sync because
	 * VM_INSTRUCTION_ERROR is not shadowed
	 */
}
A
Abel Gordon 已提交
6919

6920 6921 6922 6923
static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
{
	/* TODO: not to reset guest simply here. */
	kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6924
	pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
6925 6926
}

6927 6928 6929 6930 6931 6932 6933 6934 6935 6936 6937 6938
static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
{
	struct vcpu_vmx *vmx =
		container_of(timer, struct vcpu_vmx, nested.preemption_timer);

	vmx->nested.preemption_timer_expired = true;
	kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
	kvm_vcpu_kick(&vmx->vcpu);

	return HRTIMER_NORESTART;
}

6939 6940 6941 6942 6943 6944 6945 6946
/*
 * Decode the memory-address operand of a vmx instruction, as recorded on an
 * exit caused by such an instruction (run by a guest hypervisor).
 * On success, returns 0. When the operand is invalid, returns 1 and throws
 * #UD or #GP.
 */
static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
				 unsigned long exit_qualification,
6947
				 u32 vmx_instruction_info, bool wr, gva_t *ret)
6948
{
6949 6950 6951 6952
	gva_t off;
	bool exn;
	struct kvm_segment s;

6953 6954 6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976
	/*
	 * According to Vol. 3B, "Information for VM Exits Due to Instruction
	 * Execution", on an exit, vmx_instruction_info holds most of the
	 * addressing components of the operand. Only the displacement part
	 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
	 * For how an actual address is calculated from all these components,
	 * refer to Vol. 1, "Operand Addressing".
	 */
	int  scaling = vmx_instruction_info & 3;
	int  addr_size = (vmx_instruction_info >> 7) & 7;
	bool is_reg = vmx_instruction_info & (1u << 10);
	int  seg_reg = (vmx_instruction_info >> 15) & 7;
	int  index_reg = (vmx_instruction_info >> 18) & 0xf;
	bool index_is_valid = !(vmx_instruction_info & (1u << 22));
	int  base_reg       = (vmx_instruction_info >> 23) & 0xf;
	bool base_is_valid  = !(vmx_instruction_info & (1u << 27));

	if (is_reg) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	/* Addr = segment_base + offset */
	/* offset = base + [index * scale] + displacement */
6977
	off = exit_qualification; /* holds the displacement */
6978
	if (base_is_valid)
6979
		off += kvm_register_read(vcpu, base_reg);
6980
	if (index_is_valid)
6981 6982 6983
		off += kvm_register_read(vcpu, index_reg)<<scaling;
	vmx_get_segment(vcpu, &s, seg_reg);
	*ret = s.base + off;
6984 6985 6986 6987

	if (addr_size == 1) /* 32 bit */
		*ret &= 0xffffffff;

6988 6989
	/* Checks for #GP/#SS exceptions. */
	exn = false;
6990 6991 6992 6993 6994 6995 6996
	if (is_long_mode(vcpu)) {
		/* Long mode: #GP(0)/#SS(0) if the memory address is in a
		 * non-canonical form. This is the only check on the memory
		 * destination for long mode!
		 */
		exn = is_noncanonical_address(*ret);
	} else if (is_protmode(vcpu)) {
6997 6998 6999 7000 7001 7002 7003 7004 7005 7006 7007 7008 7009 7010 7011 7012
		/* Protected mode: apply checks for segment validity in the
		 * following order:
		 * - segment type check (#GP(0) may be thrown)
		 * - usability check (#GP(0)/#SS(0))
		 * - limit check (#GP(0)/#SS(0))
		 */
		if (wr)
			/* #GP(0) if the destination operand is located in a
			 * read-only data segment or any code segment.
			 */
			exn = ((s.type & 0xa) == 0 || (s.type & 8));
		else
			/* #GP(0) if the source operand is located in an
			 * execute-only code segment
			 */
			exn = ((s.type & 0xa) == 8);
7013 7014 7015 7016
		if (exn) {
			kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
			return 1;
		}
7017 7018 7019 7020 7021 7022 7023 7024 7025 7026 7027 7028 7029 7030 7031 7032
		/* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
		 */
		exn = (s.unusable != 0);
		/* Protected mode: #GP(0)/#SS(0) if the memory
		 * operand is outside the segment limit.
		 */
		exn = exn || (off + sizeof(u64) > s.limit);
	}
	if (exn) {
		kvm_queue_exception_e(vcpu,
				      seg_reg == VCPU_SREG_SS ?
						SS_VECTOR : GP_VECTOR,
				      0);
		return 1;
	}

7033 7034 7035
	return 0;
}

7036 7037 7038 7039 7040
/*
 * This function performs the various checks including
 * - if it's 4KB aligned
 * - No bits beyond the physical address width are set
 * - Returns 0 on success or else 1
7041
 * (Intel SDM Section 30.3)
7042
 */
7043 7044
static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
				  gpa_t *vmpointer)
7045 7046 7047 7048 7049 7050 7051 7052 7053
{
	gva_t gva;
	gpa_t vmptr;
	struct x86_exception e;
	struct page *page;
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int maxphyaddr = cpuid_maxphyaddr(vcpu);

	if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7054
			vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
7055 7056 7057 7058 7059 7060 7061 7062 7063 7064 7065 7066 7067 7068 7069 7070 7071 7072 7073 7074
		return 1;

	if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
				sizeof(vmptr), &e)) {
		kvm_inject_page_fault(vcpu, &e);
		return 1;
	}

	switch (exit_reason) {
	case EXIT_REASON_VMON:
		/*
		 * SDM 3: 24.11.5
		 * The first 4 bytes of VMXON region contain the supported
		 * VMCS revision identifier
		 *
		 * Note - IA32_VMX_BASIC[48] will never be 1
		 * for the nested case;
		 * which replaces physical address width with 32
		 *
		 */
7075
		if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
7076
			nested_vmx_failInvalid(vcpu);
7077
			return kvm_skip_emulated_instruction(vcpu);
7078 7079 7080 7081 7082 7083 7084
		}

		page = nested_get_page(vcpu, vmptr);
		if (page == NULL ||
		    *(u32 *)kmap(page) != VMCS12_REVISION) {
			nested_vmx_failInvalid(vcpu);
			kunmap(page);
7085
			return kvm_skip_emulated_instruction(vcpu);
7086 7087 7088 7089
		}
		kunmap(page);
		vmx->nested.vmxon_ptr = vmptr;
		break;
7090
	case EXIT_REASON_VMCLEAR:
7091
		if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
7092 7093
			nested_vmx_failValid(vcpu,
					     VMXERR_VMCLEAR_INVALID_ADDRESS);
7094
			return kvm_skip_emulated_instruction(vcpu);
7095 7096 7097 7098 7099
		}

		if (vmptr == vmx->nested.vmxon_ptr) {
			nested_vmx_failValid(vcpu,
					     VMXERR_VMCLEAR_VMXON_POINTER);
7100
			return kvm_skip_emulated_instruction(vcpu);
7101 7102 7103
		}
		break;
	case EXIT_REASON_VMPTRLD:
7104
		if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
7105 7106
			nested_vmx_failValid(vcpu,
					     VMXERR_VMPTRLD_INVALID_ADDRESS);
7107
			return kvm_skip_emulated_instruction(vcpu);
7108
		}
7109

7110 7111
		if (vmptr == vmx->nested.vmxon_ptr) {
			nested_vmx_failValid(vcpu,
7112
					     VMXERR_VMPTRLD_VMXON_POINTER);
7113
			return kvm_skip_emulated_instruction(vcpu);
7114 7115
		}
		break;
7116 7117 7118 7119
	default:
		return 1; /* shouldn't happen */
	}

7120 7121
	if (vmpointer)
		*vmpointer = vmptr;
7122 7123 7124
	return 0;
}

7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136
/*
 * Emulate the VMXON instruction.
 * Currently, we just remember that VMX is active, and do not save or even
 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
 * do not currently need to store anything in that guest-allocated memory
 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
 * argument is different from the VMXON pointer (which the spec says they do).
 */
static int handle_vmon(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs;
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Abel Gordon 已提交
7137
	struct vmcs *shadow_vmcs;
7138 7139
	const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
		| FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
7140 7141 7142 7143 7144 7145 7146 7147 7148 7149 7150 7151 7152 7153 7154 7155 7156 7157 7158 7159 7160 7161 7162

	/* The Intel VMX Instruction Reference lists a bunch of bits that
	 * are prerequisite to running VMXON, most notably cr4.VMXE must be
	 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
	 * Otherwise, we should fail with #UD. We test these now:
	 */
	if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
	    !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
	    (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
	if (is_long_mode(vcpu) && !cs.l) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	if (vmx_get_cpl(vcpu)) {
		kvm_inject_gp(vcpu, 0);
		return 1;
	}
7163

A
Abel Gordon 已提交
7164 7165
	if (vmx->nested.vmxon) {
		nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
7166
		return kvm_skip_emulated_instruction(vcpu);
A
Abel Gordon 已提交
7167
	}
7168

7169
	if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
7170 7171 7172 7173 7174
			!= VMXON_NEEDED_FEATURES) {
		kvm_inject_gp(vcpu, 0);
		return 1;
	}

7175 7176 7177
	if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
		return 1;

7178 7179 7180 7181 7182 7183 7184
	if (cpu_has_vmx_msr_bitmap()) {
		vmx->nested.msr_bitmap =
				(unsigned long *)__get_free_page(GFP_KERNEL);
		if (!vmx->nested.msr_bitmap)
			goto out_msr_bitmap;
	}

7185 7186
	vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
	if (!vmx->nested.cached_vmcs12)
7187
		goto out_cached_vmcs12;
7188

A
Abel Gordon 已提交
7189 7190
	if (enable_shadow_vmcs) {
		shadow_vmcs = alloc_vmcs();
7191 7192
		if (!shadow_vmcs)
			goto out_shadow_vmcs;
A
Abel Gordon 已提交
7193 7194 7195 7196
		/* mark vmcs as shadow */
		shadow_vmcs->revision_id |= (1u << 31);
		/* init shadow vmcs */
		vmcs_clear(shadow_vmcs);
7197
		vmx->vmcs01.shadow_vmcs = shadow_vmcs;
A
Abel Gordon 已提交
7198
	}
7199

7200 7201 7202
	INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
	vmx->nested.vmcs02_num = 0;

7203
	hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7204
		     HRTIMER_MODE_REL_PINNED);
7205 7206
	vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;

7207 7208
	vmx->nested.vmxon = true;

7209
	nested_vmx_succeed(vcpu);
7210
	return kvm_skip_emulated_instruction(vcpu);
7211 7212 7213 7214 7215 7216 7217 7218 7219

out_shadow_vmcs:
	kfree(vmx->nested.cached_vmcs12);

out_cached_vmcs12:
	free_page((unsigned long)vmx->nested.msr_bitmap);

out_msr_bitmap:
	return -ENOMEM;
7220 7221 7222 7223 7224 7225 7226 7227 7228 7229 7230 7231 7232 7233 7234 7235 7236 7237 7238 7239 7240 7241 7242 7243 7244 7245 7246 7247 7248 7249 7250 7251
}

/*
 * Intel's VMX Instruction Reference specifies a common set of prerequisites
 * for running VMX instructions (except VMXON, whose prerequisites are
 * slightly different). It also specifies what exception to inject otherwise.
 */
static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs;
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (!vmx->nested.vmxon) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 0;
	}

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
	if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
	    (is_long_mode(vcpu) && !cs.l)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 0;
	}

	if (vmx_get_cpl(vcpu)) {
		kvm_inject_gp(vcpu, 0);
		return 0;
	}

	return 1;
}

A
Abel Gordon 已提交
7252 7253
static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
{
7254 7255 7256 7257 7258 7259 7260
	if (vmx->nested.current_vmptr == -1ull)
		return;

	/* current_vmptr and current_vmcs12 are always set/reset together */
	if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
		return;

7261
	if (enable_shadow_vmcs) {
7262 7263 7264 7265
		/* copy to memory all shadowed fields in case
		   they were modified */
		copy_shadow_to_vmcs12(vmx);
		vmx->nested.sync_shadow_vmcs = false;
7266 7267
		vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
				SECONDARY_EXEC_SHADOW_VMCS);
7268
		vmcs_write64(VMCS_LINK_POINTER, -1ull);
7269
	}
7270
	vmx->nested.posted_intr_nv = -1;
7271 7272 7273 7274 7275

	/* Flush VMCS12 to guest memory */
	memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
	       VMCS12_SIZE);

A
Abel Gordon 已提交
7276 7277
	kunmap(vmx->nested.current_vmcs12_page);
	nested_release_page(vmx->nested.current_vmcs12_page);
7278 7279
	vmx->nested.current_vmptr = -1ull;
	vmx->nested.current_vmcs12 = NULL;
A
Abel Gordon 已提交
7280 7281
}

7282 7283 7284 7285 7286 7287 7288 7289
/*
 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
 * just stops using VMX.
 */
static void free_nested(struct vcpu_vmx *vmx)
{
	if (!vmx->nested.vmxon)
		return;
7290

7291
	vmx->nested.vmxon = false;
W
Wanpeng Li 已提交
7292
	free_vpid(vmx->nested.vpid02);
7293
	nested_release_vmcs12(vmx);
7294 7295 7296 7297
	if (vmx->nested.msr_bitmap) {
		free_page((unsigned long)vmx->nested.msr_bitmap);
		vmx->nested.msr_bitmap = NULL;
	}
7298 7299 7300 7301 7302
	if (enable_shadow_vmcs) {
		vmcs_clear(vmx->vmcs01.shadow_vmcs);
		free_vmcs(vmx->vmcs01.shadow_vmcs);
		vmx->vmcs01.shadow_vmcs = NULL;
	}
7303
	kfree(vmx->nested.cached_vmcs12);
7304 7305 7306
	/* Unpin physical memory we referred to in current vmcs02 */
	if (vmx->nested.apic_access_page) {
		nested_release_page(vmx->nested.apic_access_page);
7307
		vmx->nested.apic_access_page = NULL;
7308
	}
7309 7310
	if (vmx->nested.virtual_apic_page) {
		nested_release_page(vmx->nested.virtual_apic_page);
7311
		vmx->nested.virtual_apic_page = NULL;
7312
	}
7313 7314 7315 7316 7317 7318
	if (vmx->nested.pi_desc_page) {
		kunmap(vmx->nested.pi_desc_page);
		nested_release_page(vmx->nested.pi_desc_page);
		vmx->nested.pi_desc_page = NULL;
		vmx->nested.pi_desc = NULL;
	}
7319 7320

	nested_free_all_saved_vmcss(vmx);
7321 7322 7323 7324 7325 7326 7327 7328
}

/* Emulate the VMXOFF instruction */
static int handle_vmoff(struct kvm_vcpu *vcpu)
{
	if (!nested_vmx_check_permission(vcpu))
		return 1;
	free_nested(to_vmx(vcpu));
7329
	nested_vmx_succeed(vcpu);
7330
	return kvm_skip_emulated_instruction(vcpu);
7331 7332
}

N
Nadav Har'El 已提交
7333 7334 7335 7336 7337 7338 7339 7340 7341 7342 7343
/* Emulate the VMCLEAR instruction */
static int handle_vmclear(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	gpa_t vmptr;
	struct vmcs12 *vmcs12;
	struct page *page;

	if (!nested_vmx_check_permission(vcpu))
		return 1;

7344
	if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
N
Nadav Har'El 已提交
7345 7346
		return 1;

7347
	if (vmptr == vmx->nested.current_vmptr)
A
Abel Gordon 已提交
7348
		nested_release_vmcs12(vmx);
N
Nadav Har'El 已提交
7349 7350 7351 7352 7353 7354 7355 7356 7357 7358 7359 7360 7361 7362 7363 7364 7365 7366 7367 7368 7369

	page = nested_get_page(vcpu, vmptr);
	if (page == NULL) {
		/*
		 * For accurate processor emulation, VMCLEAR beyond available
		 * physical memory should do nothing at all. However, it is
		 * possible that a nested vmx bug, not a guest hypervisor bug,
		 * resulted in this case, so let's shut down before doing any
		 * more damage:
		 */
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
		return 1;
	}
	vmcs12 = kmap(page);
	vmcs12->launch_state = 0;
	kunmap(page);
	nested_release_page(page);

	nested_free_vmcs02(vmx, vmptr);

	nested_vmx_succeed(vcpu);
7370
	return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7371 7372
}

7373 7374 7375 7376 7377 7378 7379 7380 7381 7382 7383 7384 7385 7386 7387
static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);

/* Emulate the VMLAUNCH instruction */
static int handle_vmlaunch(struct kvm_vcpu *vcpu)
{
	return nested_vmx_run(vcpu, true);
}

/* Emulate the VMRESUME instruction */
static int handle_vmresume(struct kvm_vcpu *vcpu)
{

	return nested_vmx_run(vcpu, false);
}

7388 7389 7390 7391 7392 7393 7394 7395 7396 7397 7398 7399 7400 7401 7402 7403 7404 7405 7406 7407 7408 7409 7410 7411 7412 7413
enum vmcs_field_type {
	VMCS_FIELD_TYPE_U16 = 0,
	VMCS_FIELD_TYPE_U64 = 1,
	VMCS_FIELD_TYPE_U32 = 2,
	VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
};

static inline int vmcs_field_type(unsigned long field)
{
	if (0x1 & field)	/* the *_HIGH fields are all 32 bit */
		return VMCS_FIELD_TYPE_U32;
	return (field >> 13) & 0x3 ;
}

static inline int vmcs_field_readonly(unsigned long field)
{
	return (((field >> 10) & 0x3) == 1);
}

/*
 * Read a vmcs12 field. Since these can have varying lengths and we return
 * one type, we chose the biggest type (u64) and zero-extend the return value
 * to that size. Note that the caller, handle_vmread, might need to use only
 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
 * 64-bit fields are to be returned).
 */
7414 7415
static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
				  unsigned long field, u64 *ret)
7416 7417 7418 7419 7420
{
	short offset = vmcs_field_to_offset(field);
	char *p;

	if (offset < 0)
7421
		return offset;
7422 7423 7424 7425 7426 7427

	p = ((char *)(get_vmcs12(vcpu))) + offset;

	switch (vmcs_field_type(field)) {
	case VMCS_FIELD_TYPE_NATURAL_WIDTH:
		*ret = *((natural_width *)p);
7428
		return 0;
7429 7430
	case VMCS_FIELD_TYPE_U16:
		*ret = *((u16 *)p);
7431
		return 0;
7432 7433
	case VMCS_FIELD_TYPE_U32:
		*ret = *((u32 *)p);
7434
		return 0;
7435 7436
	case VMCS_FIELD_TYPE_U64:
		*ret = *((u64 *)p);
7437
		return 0;
7438
	default:
7439 7440
		WARN_ON(1);
		return -ENOENT;
7441 7442 7443
	}
}

A
Abel Gordon 已提交
7444

7445 7446
static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
				   unsigned long field, u64 field_value){
A
Abel Gordon 已提交
7447 7448 7449
	short offset = vmcs_field_to_offset(field);
	char *p = ((char *) get_vmcs12(vcpu)) + offset;
	if (offset < 0)
7450
		return offset;
A
Abel Gordon 已提交
7451 7452 7453 7454

	switch (vmcs_field_type(field)) {
	case VMCS_FIELD_TYPE_U16:
		*(u16 *)p = field_value;
7455
		return 0;
A
Abel Gordon 已提交
7456 7457
	case VMCS_FIELD_TYPE_U32:
		*(u32 *)p = field_value;
7458
		return 0;
A
Abel Gordon 已提交
7459 7460
	case VMCS_FIELD_TYPE_U64:
		*(u64 *)p = field_value;
7461
		return 0;
A
Abel Gordon 已提交
7462 7463
	case VMCS_FIELD_TYPE_NATURAL_WIDTH:
		*(natural_width *)p = field_value;
7464
		return 0;
A
Abel Gordon 已提交
7465
	default:
7466 7467
		WARN_ON(1);
		return -ENOENT;
A
Abel Gordon 已提交
7468 7469 7470 7471
	}

}

7472 7473 7474 7475 7476
static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
{
	int i;
	unsigned long field;
	u64 field_value;
7477
	struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
7478 7479
	const unsigned long *fields = shadow_read_write_fields;
	const int num_fields = max_shadow_read_write_fields;
7480

7481 7482
	preempt_disable();

7483 7484 7485 7486 7487 7488 7489 7490 7491 7492 7493 7494 7495 7496 7497 7498 7499
	vmcs_load(shadow_vmcs);

	for (i = 0; i < num_fields; i++) {
		field = fields[i];
		switch (vmcs_field_type(field)) {
		case VMCS_FIELD_TYPE_U16:
			field_value = vmcs_read16(field);
			break;
		case VMCS_FIELD_TYPE_U32:
			field_value = vmcs_read32(field);
			break;
		case VMCS_FIELD_TYPE_U64:
			field_value = vmcs_read64(field);
			break;
		case VMCS_FIELD_TYPE_NATURAL_WIDTH:
			field_value = vmcs_readl(field);
			break;
7500 7501 7502
		default:
			WARN_ON(1);
			continue;
7503 7504 7505 7506 7507 7508
		}
		vmcs12_write_any(&vmx->vcpu, field, field_value);
	}

	vmcs_clear(shadow_vmcs);
	vmcs_load(vmx->loaded_vmcs->vmcs);
7509 7510

	preempt_enable();
7511 7512
}

7513 7514
static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
{
7515 7516 7517
	const unsigned long *fields[] = {
		shadow_read_write_fields,
		shadow_read_only_fields
7518
	};
7519
	const int max_fields[] = {
7520 7521 7522 7523 7524 7525
		max_shadow_read_write_fields,
		max_shadow_read_only_fields
	};
	int i, q;
	unsigned long field;
	u64 field_value = 0;
7526
	struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
7527 7528 7529

	vmcs_load(shadow_vmcs);

7530
	for (q = 0; q < ARRAY_SIZE(fields); q++) {
7531 7532 7533 7534 7535 7536 7537 7538 7539 7540 7541 7542 7543 7544 7545 7546 7547
		for (i = 0; i < max_fields[q]; i++) {
			field = fields[q][i];
			vmcs12_read_any(&vmx->vcpu, field, &field_value);

			switch (vmcs_field_type(field)) {
			case VMCS_FIELD_TYPE_U16:
				vmcs_write16(field, (u16)field_value);
				break;
			case VMCS_FIELD_TYPE_U32:
				vmcs_write32(field, (u32)field_value);
				break;
			case VMCS_FIELD_TYPE_U64:
				vmcs_write64(field, (u64)field_value);
				break;
			case VMCS_FIELD_TYPE_NATURAL_WIDTH:
				vmcs_writel(field, (long)field_value);
				break;
7548 7549 7550
			default:
				WARN_ON(1);
				break;
7551 7552 7553 7554 7555 7556 7557 7558
			}
		}
	}

	vmcs_clear(shadow_vmcs);
	vmcs_load(vmx->loaded_vmcs->vmcs);
}

7559 7560 7561 7562 7563 7564 7565 7566 7567 7568 7569 7570 7571 7572 7573 7574 7575 7576 7577 7578 7579 7580
/*
 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
 * used before) all generate the same failure when it is missing.
 */
static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	if (vmx->nested.current_vmptr == -1ull) {
		nested_vmx_failInvalid(vcpu);
		return 0;
	}
	return 1;
}

static int handle_vmread(struct kvm_vcpu *vcpu)
{
	unsigned long field;
	u64 field_value;
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
	gva_t gva = 0;

7581
	if (!nested_vmx_check_permission(vcpu))
7582 7583
		return 1;

7584 7585
	if (!nested_vmx_check_vmcs12(vcpu))
		return kvm_skip_emulated_instruction(vcpu);
7586 7587

	/* Decode instruction info and find the field to read */
7588
	field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
7589
	/* Read the field, zero-extended to a u64 field_value */
7590
	if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
7591
		nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7592
		return kvm_skip_emulated_instruction(vcpu);
7593 7594 7595 7596 7597 7598 7599
	}
	/*
	 * Now copy part of this value to register or memory, as requested.
	 * Note that the number of bits actually copied is 32 or 64 depending
	 * on the guest's mode (32 or 64 bit), not on the given field's length.
	 */
	if (vmx_instruction_info & (1u << 10)) {
7600
		kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
7601 7602 7603
			field_value);
	} else {
		if (get_vmx_mem_address(vcpu, exit_qualification,
7604
				vmx_instruction_info, true, &gva))
7605 7606 7607 7608 7609 7610 7611
			return 1;
		/* _system ok, as nested_vmx_check_permission verified cpl=0 */
		kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
			     &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
	}

	nested_vmx_succeed(vcpu);
7612
	return kvm_skip_emulated_instruction(vcpu);
7613 7614 7615 7616 7617 7618 7619 7620 7621 7622 7623 7624
}


static int handle_vmwrite(struct kvm_vcpu *vcpu)
{
	unsigned long field;
	gva_t gva;
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
	/* The value to write might be 32 or 64 bits, depending on L1's long
	 * mode, and eventually we need to write that into a field of several
	 * possible lengths. The code below first zero-extends the value to 64
7625
	 * bit (field_value), and then copies only the appropriate number of
7626 7627 7628 7629 7630
	 * bits into the vmcs12 field.
	 */
	u64 field_value = 0;
	struct x86_exception e;

7631
	if (!nested_vmx_check_permission(vcpu))
7632 7633
		return 1;

7634 7635
	if (!nested_vmx_check_vmcs12(vcpu))
		return kvm_skip_emulated_instruction(vcpu);
7636

7637
	if (vmx_instruction_info & (1u << 10))
7638
		field_value = kvm_register_readl(vcpu,
7639 7640 7641
			(((vmx_instruction_info) >> 3) & 0xf));
	else {
		if (get_vmx_mem_address(vcpu, exit_qualification,
7642
				vmx_instruction_info, false, &gva))
7643 7644
			return 1;
		if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
7645
			   &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
7646 7647 7648 7649 7650 7651
			kvm_inject_page_fault(vcpu, &e);
			return 1;
		}
	}


7652
	field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
7653 7654 7655
	if (vmcs_field_readonly(field)) {
		nested_vmx_failValid(vcpu,
			VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7656
		return kvm_skip_emulated_instruction(vcpu);
7657 7658
	}

7659
	if (vmcs12_write_any(vcpu, field, field_value) < 0) {
7660
		nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7661
		return kvm_skip_emulated_instruction(vcpu);
7662 7663 7664
	}

	nested_vmx_succeed(vcpu);
7665
	return kvm_skip_emulated_instruction(vcpu);
7666 7667
}

N
Nadav Har'El 已提交
7668 7669 7670 7671 7672 7673 7674 7675 7676
/* Emulate the VMPTRLD instruction */
static int handle_vmptrld(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	gpa_t vmptr;

	if (!nested_vmx_check_permission(vcpu))
		return 1;

7677
	if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
N
Nadav Har'El 已提交
7678 7679 7680 7681 7682 7683 7684 7685
		return 1;

	if (vmx->nested.current_vmptr != vmptr) {
		struct vmcs12 *new_vmcs12;
		struct page *page;
		page = nested_get_page(vcpu, vmptr);
		if (page == NULL) {
			nested_vmx_failInvalid(vcpu);
7686
			return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7687 7688 7689 7690 7691 7692 7693
		}
		new_vmcs12 = kmap(page);
		if (new_vmcs12->revision_id != VMCS12_REVISION) {
			kunmap(page);
			nested_release_page_clean(page);
			nested_vmx_failValid(vcpu,
				VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7694
			return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7695 7696
		}

7697
		nested_release_vmcs12(vmx);
N
Nadav Har'El 已提交
7698 7699 7700
		vmx->nested.current_vmptr = vmptr;
		vmx->nested.current_vmcs12 = new_vmcs12;
		vmx->nested.current_vmcs12_page = page;
7701 7702 7703 7704 7705 7706 7707
		/*
		 * Load VMCS12 from guest memory since it is not already
		 * cached.
		 */
		memcpy(vmx->nested.cached_vmcs12,
		       vmx->nested.current_vmcs12, VMCS12_SIZE);

7708
		if (enable_shadow_vmcs) {
7709 7710
			vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
				      SECONDARY_EXEC_SHADOW_VMCS);
7711
			vmcs_write64(VMCS_LINK_POINTER,
7712
				     __pa(vmx->vmcs01.shadow_vmcs));
7713 7714
			vmx->nested.sync_shadow_vmcs = true;
		}
N
Nadav Har'El 已提交
7715 7716 7717
	}

	nested_vmx_succeed(vcpu);
7718
	return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7719 7720
}

N
Nadav Har'El 已提交
7721 7722 7723 7724 7725 7726 7727 7728 7729 7730 7731 7732
/* Emulate the VMPTRST instruction */
static int handle_vmptrst(struct kvm_vcpu *vcpu)
{
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
	gva_t vmcs_gva;
	struct x86_exception e;

	if (!nested_vmx_check_permission(vcpu))
		return 1;

	if (get_vmx_mem_address(vcpu, exit_qualification,
7733
			vmx_instruction_info, true, &vmcs_gva))
N
Nadav Har'El 已提交
7734 7735 7736 7737 7738 7739 7740 7741 7742
		return 1;
	/* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
	if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
				 (void *)&to_vmx(vcpu)->nested.current_vmptr,
				 sizeof(u64), &e)) {
		kvm_inject_page_fault(vcpu, &e);
		return 1;
	}
	nested_vmx_succeed(vcpu);
7743
	return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7744 7745
}

N
Nadav Har'El 已提交
7746 7747 7748
/* Emulate the INVEPT instruction */
static int handle_invept(struct kvm_vcpu *vcpu)
{
7749
	struct vcpu_vmx *vmx = to_vmx(vcpu);
N
Nadav Har'El 已提交
7750 7751 7752 7753 7754 7755 7756 7757
	u32 vmx_instruction_info, types;
	unsigned long type;
	gva_t gva;
	struct x86_exception e;
	struct {
		u64 eptp, gpa;
	} operand;

7758 7759 7760
	if (!(vmx->nested.nested_vmx_secondary_ctls_high &
	      SECONDARY_EXEC_ENABLE_EPT) ||
	    !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
N
Nadav Har'El 已提交
7761 7762 7763 7764 7765 7766 7767 7768 7769 7770 7771 7772 7773
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	if (!nested_vmx_check_permission(vcpu))
		return 1;

	if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7774
	type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
N
Nadav Har'El 已提交
7775

7776
	types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
N
Nadav Har'El 已提交
7777

7778
	if (type >= 32 || !(types & (1 << type))) {
N
Nadav Har'El 已提交
7779 7780
		nested_vmx_failValid(vcpu,
				VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7781
		return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7782 7783 7784 7785 7786 7787
	}

	/* According to the Intel VMX instruction reference, the memory
	 * operand is read even if it isn't needed (e.g., for type==global)
	 */
	if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7788
			vmx_instruction_info, false, &gva))
N
Nadav Har'El 已提交
7789 7790 7791 7792 7793 7794 7795 7796 7797
		return 1;
	if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
				sizeof(operand), &e)) {
		kvm_inject_page_fault(vcpu, &e);
		return 1;
	}

	switch (type) {
	case VMX_EPT_EXTENT_GLOBAL:
7798 7799 7800 7801 7802
	/*
	 * TODO: track mappings and invalidate
	 * single context requests appropriately
	 */
	case VMX_EPT_EXTENT_CONTEXT:
N
Nadav Har'El 已提交
7803
		kvm_mmu_sync_roots(vcpu);
7804
		kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
N
Nadav Har'El 已提交
7805 7806 7807 7808 7809 7810 7811
		nested_vmx_succeed(vcpu);
		break;
	default:
		BUG_ON(1);
		break;
	}

7812
	return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7813 7814
}

7815 7816
static int handle_invvpid(struct kvm_vcpu *vcpu)
{
7817 7818 7819 7820 7821 7822 7823 7824 7825 7826 7827 7828 7829 7830 7831 7832 7833 7834 7835 7836
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u32 vmx_instruction_info;
	unsigned long type, types;
	gva_t gva;
	struct x86_exception e;
	int vpid;

	if (!(vmx->nested.nested_vmx_secondary_ctls_high &
	      SECONDARY_EXEC_ENABLE_VPID) ||
			!(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	if (!nested_vmx_check_permission(vcpu))
		return 1;

	vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
	type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);

7837 7838
	types = (vmx->nested.nested_vmx_vpid_caps &
			VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
7839

7840
	if (type >= 32 || !(types & (1 << type))) {
7841 7842
		nested_vmx_failValid(vcpu,
			VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7843
		return kvm_skip_emulated_instruction(vcpu);
7844 7845 7846 7847 7848 7849 7850 7851 7852 7853 7854 7855 7856 7857 7858
	}

	/* according to the intel vmx instruction reference, the memory
	 * operand is read even if it isn't needed (e.g., for type==global)
	 */
	if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
			vmx_instruction_info, false, &gva))
		return 1;
	if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
				sizeof(u32), &e)) {
		kvm_inject_page_fault(vcpu, &e);
		return 1;
	}

	switch (type) {
7859
	case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
7860
	case VMX_VPID_EXTENT_SINGLE_CONTEXT:
7861 7862 7863 7864
	case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
		if (!vpid) {
			nested_vmx_failValid(vcpu,
				VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7865
			return kvm_skip_emulated_instruction(vcpu);
7866 7867
		}
		break;
7868 7869 7870
	case VMX_VPID_EXTENT_ALL_CONTEXT:
		break;
	default:
7871
		WARN_ON_ONCE(1);
7872
		return kvm_skip_emulated_instruction(vcpu);
7873 7874
	}

7875 7876 7877
	__vmx_flush_tlb(vcpu, vmx->nested.vpid02);
	nested_vmx_succeed(vcpu);

7878
	return kvm_skip_emulated_instruction(vcpu);
7879 7880
}

K
Kai Huang 已提交
7881 7882 7883 7884 7885 7886 7887 7888 7889 7890 7891 7892 7893 7894 7895 7896 7897 7898 7899 7900 7901 7902 7903 7904 7905
static int handle_pml_full(struct kvm_vcpu *vcpu)
{
	unsigned long exit_qualification;

	trace_kvm_pml_full(vcpu->vcpu_id);

	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);

	/*
	 * PML buffer FULL happened while executing iret from NMI,
	 * "blocked by NMI" bit has to be set before next VM entry.
	 */
	if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
			cpu_has_virtual_nmis() &&
			(exit_qualification & INTR_INFO_UNBLOCK_NMI))
		vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				GUEST_INTR_STATE_NMI);

	/*
	 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
	 * here.., and there's no userspace involvement needed for PML.
	 */
	return 1;
}

7906 7907 7908 7909 7910 7911
static int handle_preemption_timer(struct kvm_vcpu *vcpu)
{
	kvm_lapic_expired_hv_timer(vcpu);
	return 1;
}

A
Avi Kivity 已提交
7912 7913 7914 7915 7916
/*
 * The exit handlers return 1 if the exit was handled fully and guest execution
 * may resume.  Otherwise they set the kvm_run parameter to indicate what needs
 * to be done to userspace and return 0.
 */
7917
static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
A
Avi Kivity 已提交
7918 7919
	[EXIT_REASON_EXCEPTION_NMI]           = handle_exception,
	[EXIT_REASON_EXTERNAL_INTERRUPT]      = handle_external_interrupt,
7920
	[EXIT_REASON_TRIPLE_FAULT]            = handle_triple_fault,
7921
	[EXIT_REASON_NMI_WINDOW]	      = handle_nmi_window,
A
Avi Kivity 已提交
7922 7923 7924 7925 7926 7927 7928 7929
	[EXIT_REASON_IO_INSTRUCTION]          = handle_io,
	[EXIT_REASON_CR_ACCESS]               = handle_cr,
	[EXIT_REASON_DR_ACCESS]               = handle_dr,
	[EXIT_REASON_CPUID]                   = handle_cpuid,
	[EXIT_REASON_MSR_READ]                = handle_rdmsr,
	[EXIT_REASON_MSR_WRITE]               = handle_wrmsr,
	[EXIT_REASON_PENDING_INTERRUPT]       = handle_interrupt_window,
	[EXIT_REASON_HLT]                     = handle_halt,
7930
	[EXIT_REASON_INVD]		      = handle_invd,
M
Marcelo Tosatti 已提交
7931
	[EXIT_REASON_INVLPG]		      = handle_invlpg,
A
Avi Kivity 已提交
7932
	[EXIT_REASON_RDPMC]                   = handle_rdpmc,
7933
	[EXIT_REASON_VMCALL]                  = handle_vmcall,
N
Nadav Har'El 已提交
7934
	[EXIT_REASON_VMCLEAR]	              = handle_vmclear,
7935
	[EXIT_REASON_VMLAUNCH]                = handle_vmlaunch,
N
Nadav Har'El 已提交
7936
	[EXIT_REASON_VMPTRLD]                 = handle_vmptrld,
N
Nadav Har'El 已提交
7937
	[EXIT_REASON_VMPTRST]                 = handle_vmptrst,
7938
	[EXIT_REASON_VMREAD]                  = handle_vmread,
7939
	[EXIT_REASON_VMRESUME]                = handle_vmresume,
7940
	[EXIT_REASON_VMWRITE]                 = handle_vmwrite,
7941 7942
	[EXIT_REASON_VMOFF]                   = handle_vmoff,
	[EXIT_REASON_VMON]                    = handle_vmon,
7943 7944
	[EXIT_REASON_TPR_BELOW_THRESHOLD]     = handle_tpr_below_threshold,
	[EXIT_REASON_APIC_ACCESS]             = handle_apic_access,
7945
	[EXIT_REASON_APIC_WRITE]              = handle_apic_write,
7946
	[EXIT_REASON_EOI_INDUCED]             = handle_apic_eoi_induced,
E
Eddie Dong 已提交
7947
	[EXIT_REASON_WBINVD]                  = handle_wbinvd,
7948
	[EXIT_REASON_XSETBV]                  = handle_xsetbv,
7949
	[EXIT_REASON_TASK_SWITCH]             = handle_task_switch,
A
Andi Kleen 已提交
7950
	[EXIT_REASON_MCE_DURING_VMENTRY]      = handle_machine_check,
7951 7952
	[EXIT_REASON_EPT_VIOLATION]	      = handle_ept_violation,
	[EXIT_REASON_EPT_MISCONFIG]           = handle_ept_misconfig,
7953
	[EXIT_REASON_PAUSE_INSTRUCTION]       = handle_pause,
7954
	[EXIT_REASON_MWAIT_INSTRUCTION]	      = handle_mwait,
7955
	[EXIT_REASON_MONITOR_TRAP_FLAG]       = handle_monitor_trap,
7956
	[EXIT_REASON_MONITOR_INSTRUCTION]     = handle_monitor,
N
Nadav Har'El 已提交
7957
	[EXIT_REASON_INVEPT]                  = handle_invept,
7958
	[EXIT_REASON_INVVPID]                 = handle_invvpid,
7959 7960
	[EXIT_REASON_XSAVES]                  = handle_xsaves,
	[EXIT_REASON_XRSTORS]                 = handle_xrstors,
K
Kai Huang 已提交
7961
	[EXIT_REASON_PML_FULL]		      = handle_pml_full,
7962
	[EXIT_REASON_PREEMPTION_TIMER]	      = handle_preemption_timer,
A
Avi Kivity 已提交
7963 7964 7965
};

static const int kvm_vmx_max_exit_handlers =
7966
	ARRAY_SIZE(kvm_vmx_exit_handlers);
A
Avi Kivity 已提交
7967

7968 7969 7970 7971 7972 7973 7974 7975 7976 7977
static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
				       struct vmcs12 *vmcs12)
{
	unsigned long exit_qualification;
	gpa_t bitmap, last_bitmap;
	unsigned int port;
	int size;
	u8 b;

	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
7978
		return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
7979 7980 7981 7982 7983 7984 7985 7986 7987 7988 7989 7990 7991 7992 7993

	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);

	port = exit_qualification >> 16;
	size = (exit_qualification & 7) + 1;

	last_bitmap = (gpa_t)-1;
	b = -1;

	while (size > 0) {
		if (port < 0x8000)
			bitmap = vmcs12->io_bitmap_a;
		else if (port < 0x10000)
			bitmap = vmcs12->io_bitmap_b;
		else
7994
			return true;
7995 7996 7997
		bitmap += (port & 0x7fff) / 8;

		if (last_bitmap != bitmap)
7998
			if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
7999
				return true;
8000
		if (b & (1 << (port & 7)))
8001
			return true;
8002 8003 8004 8005 8006 8007

		port++;
		size--;
		last_bitmap = bitmap;
	}

8008
	return false;
8009 8010
}

8011 8012 8013 8014 8015 8016 8017 8018 8019 8020 8021 8022
/*
 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
 * disinterest in the current event (read or write a specific MSR) by using an
 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
 */
static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
	struct vmcs12 *vmcs12, u32 exit_reason)
{
	u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
	gpa_t bitmap;

8023
	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
8024
		return true;
8025 8026 8027 8028 8029 8030 8031 8032 8033 8034 8035 8036 8037 8038 8039 8040 8041

	/*
	 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
	 * for the four combinations of read/write and low/high MSR numbers.
	 * First we need to figure out which of the four to use:
	 */
	bitmap = vmcs12->msr_bitmap;
	if (exit_reason == EXIT_REASON_MSR_WRITE)
		bitmap += 2048;
	if (msr_index >= 0xc0000000) {
		msr_index -= 0xc0000000;
		bitmap += 1024;
	}

	/* Then read the msr_index'th bit from this bitmap: */
	if (msr_index < 1024*8) {
		unsigned char b;
8042
		if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
8043
			return true;
8044 8045
		return 1 & (b >> (msr_index & 7));
	} else
8046
		return true; /* let L1 handle the wrong parameter */
8047 8048 8049 8050 8051 8052 8053 8054 8055 8056 8057 8058 8059
}

/*
 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
 * intercept (via guest_host_mask etc.) the current event.
 */
static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
	struct vmcs12 *vmcs12)
{
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	int cr = exit_qualification & 15;
	int reg = (exit_qualification >> 8) & 15;
8060
	unsigned long val = kvm_register_readl(vcpu, reg);
8061 8062 8063 8064 8065 8066 8067

	switch ((exit_qualification >> 4) & 3) {
	case 0: /* mov to cr */
		switch (cr) {
		case 0:
			if (vmcs12->cr0_guest_host_mask &
			    (val ^ vmcs12->cr0_read_shadow))
8068
				return true;
8069 8070 8071 8072 8073 8074 8075 8076 8077 8078
			break;
		case 3:
			if ((vmcs12->cr3_target_count >= 1 &&
					vmcs12->cr3_target_value0 == val) ||
				(vmcs12->cr3_target_count >= 2 &&
					vmcs12->cr3_target_value1 == val) ||
				(vmcs12->cr3_target_count >= 3 &&
					vmcs12->cr3_target_value2 == val) ||
				(vmcs12->cr3_target_count >= 4 &&
					vmcs12->cr3_target_value3 == val))
8079
				return false;
8080
			if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
8081
				return true;
8082 8083 8084 8085
			break;
		case 4:
			if (vmcs12->cr4_guest_host_mask &
			    (vmcs12->cr4_read_shadow ^ val))
8086
				return true;
8087 8088 8089
			break;
		case 8:
			if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
8090
				return true;
8091 8092 8093 8094 8095 8096
			break;
		}
		break;
	case 2: /* clts */
		if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
		    (vmcs12->cr0_read_shadow & X86_CR0_TS))
8097
			return true;
8098 8099 8100 8101 8102 8103
		break;
	case 1: /* mov from cr */
		switch (cr) {
		case 3:
			if (vmcs12->cpu_based_vm_exec_control &
			    CPU_BASED_CR3_STORE_EXITING)
8104
				return true;
8105 8106 8107 8108
			break;
		case 8:
			if (vmcs12->cpu_based_vm_exec_control &
			    CPU_BASED_CR8_STORE_EXITING)
8109
				return true;
8110 8111 8112 8113 8114 8115 8116 8117 8118 8119
			break;
		}
		break;
	case 3: /* lmsw */
		/*
		 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
		 * cr0. Other attempted changes are ignored, with no exit.
		 */
		if (vmcs12->cr0_guest_host_mask & 0xe &
		    (val ^ vmcs12->cr0_read_shadow))
8120
			return true;
8121 8122 8123
		if ((vmcs12->cr0_guest_host_mask & 0x1) &&
		    !(vmcs12->cr0_read_shadow & 0x1) &&
		    (val & 0x1))
8124
			return true;
8125 8126
		break;
	}
8127
	return false;
8128 8129 8130 8131 8132 8133 8134 8135 8136 8137 8138 8139
}

/*
 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
 * should handle it ourselves in L0 (and then continue L2). Only call this
 * when in is_guest_mode (L2).
 */
static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
{
	u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
J
Jan Kiszka 已提交
8140
	u32 exit_reason = vmx->exit_reason;
8141

8142 8143 8144 8145 8146 8147 8148
	trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
				vmcs_readl(EXIT_QUALIFICATION),
				vmx->idt_vectoring_info,
				intr_info,
				vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
				KVM_ISA_VMX);

8149
	if (vmx->nested.nested_run_pending)
8150
		return false;
8151 8152

	if (unlikely(vmx->fail)) {
8153 8154
		pr_info_ratelimited("%s failed vm entry %x\n", __func__,
				    vmcs_read32(VM_INSTRUCTION_ERROR));
8155
		return true;
8156 8157 8158 8159
	}

	switch (exit_reason) {
	case EXIT_REASON_EXCEPTION_NMI:
8160
		if (is_nmi(intr_info))
8161
			return false;
8162 8163
		else if (is_page_fault(intr_info))
			return enable_ept;
8164
		else if (is_no_device(intr_info) &&
8165
			 !(vmcs12->guest_cr0 & X86_CR0_TS))
8166
			return false;
8167 8168 8169 8170 8171 8172 8173
		else if (is_debug(intr_info) &&
			 vcpu->guest_debug &
			 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
			return false;
		else if (is_breakpoint(intr_info) &&
			 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
			return false;
8174 8175 8176
		return vmcs12->exception_bitmap &
				(1u << (intr_info & INTR_INFO_VECTOR_MASK));
	case EXIT_REASON_EXTERNAL_INTERRUPT:
8177
		return false;
8178
	case EXIT_REASON_TRIPLE_FAULT:
8179
		return true;
8180
	case EXIT_REASON_PENDING_INTERRUPT:
8181
		return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
8182
	case EXIT_REASON_NMI_WINDOW:
8183
		return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
8184
	case EXIT_REASON_TASK_SWITCH:
8185
		return true;
8186
	case EXIT_REASON_CPUID:
8187
		return true;
8188 8189 8190
	case EXIT_REASON_HLT:
		return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
	case EXIT_REASON_INVD:
8191
		return true;
8192 8193 8194 8195
	case EXIT_REASON_INVLPG:
		return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
	case EXIT_REASON_RDPMC:
		return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
J
Jan Kiszka 已提交
8196
	case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
8197 8198 8199 8200 8201 8202
		return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
	case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
	case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
	case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
	case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
	case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
8203
	case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
8204 8205 8206 8207
		/*
		 * VMX instructions trap unconditionally. This allows L1 to
		 * emulate them for its L2 guest, i.e., allows 3-level nesting!
		 */
8208
		return true;
8209 8210 8211 8212 8213
	case EXIT_REASON_CR_ACCESS:
		return nested_vmx_exit_handled_cr(vcpu, vmcs12);
	case EXIT_REASON_DR_ACCESS:
		return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
	case EXIT_REASON_IO_INSTRUCTION:
8214
		return nested_vmx_exit_handled_io(vcpu, vmcs12);
8215 8216
	case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
		return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
8217 8218 8219 8220
	case EXIT_REASON_MSR_READ:
	case EXIT_REASON_MSR_WRITE:
		return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
	case EXIT_REASON_INVALID_STATE:
8221
		return true;
8222 8223
	case EXIT_REASON_MWAIT_INSTRUCTION:
		return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
8224 8225
	case EXIT_REASON_MONITOR_TRAP_FLAG:
		return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
8226 8227 8228 8229 8230 8231 8232
	case EXIT_REASON_MONITOR_INSTRUCTION:
		return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
	case EXIT_REASON_PAUSE_INSTRUCTION:
		return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
			nested_cpu_has2(vmcs12,
				SECONDARY_EXEC_PAUSE_LOOP_EXITING);
	case EXIT_REASON_MCE_DURING_VMENTRY:
8233
		return false;
8234
	case EXIT_REASON_TPR_BELOW_THRESHOLD:
8235
		return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
8236 8237 8238
	case EXIT_REASON_APIC_ACCESS:
		return nested_cpu_has2(vmcs12,
			SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
8239
	case EXIT_REASON_APIC_WRITE:
8240 8241
	case EXIT_REASON_EOI_INDUCED:
		/* apic_write and eoi_induced should exit unconditionally. */
8242
		return true;
8243
	case EXIT_REASON_EPT_VIOLATION:
N
Nadav Har'El 已提交
8244 8245 8246 8247 8248 8249
		/*
		 * L0 always deals with the EPT violation. If nested EPT is
		 * used, and the nested mmu code discovers that the address is
		 * missing in the guest EPT table (EPT12), the EPT violation
		 * will be injected with nested_ept_inject_page_fault()
		 */
8250
		return false;
8251
	case EXIT_REASON_EPT_MISCONFIG:
N
Nadav Har'El 已提交
8252 8253 8254 8255 8256 8257
		/*
		 * L2 never uses directly L1's EPT, but rather L0's own EPT
		 * table (shadow on EPT) or a merged EPT table that L0 built
		 * (EPT on EPT). So any problems with the structure of the
		 * table is L0's fault.
		 */
8258
		return false;
8259 8260 8261
	case EXIT_REASON_WBINVD:
		return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
	case EXIT_REASON_XSETBV:
8262
		return true;
8263 8264 8265 8266 8267 8268 8269 8270
	case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
		/*
		 * This should never happen, since it is not possible to
		 * set XSS to a non-zero value---neither in L1 nor in L2.
		 * If if it were, XSS would have to be checked against
		 * the XSS exit bitmap in vmcs12.
		 */
		return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
8271 8272
	case EXIT_REASON_PREEMPTION_TIMER:
		return false;
8273
	default:
8274
		return true;
8275 8276 8277
	}
}

8278 8279 8280 8281 8282 8283
static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
{
	*info1 = vmcs_readl(EXIT_QUALIFICATION);
	*info2 = vmcs_read32(VM_EXIT_INTR_INFO);
}

K
Kai Huang 已提交
8284
static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
K
Kai Huang 已提交
8285
{
K
Kai Huang 已提交
8286 8287 8288 8289
	if (vmx->pml_pg) {
		__free_page(vmx->pml_pg);
		vmx->pml_pg = NULL;
	}
K
Kai Huang 已提交
8290 8291
}

8292
static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
K
Kai Huang 已提交
8293
{
8294
	struct vcpu_vmx *vmx = to_vmx(vcpu);
K
Kai Huang 已提交
8295 8296 8297 8298 8299 8300 8301 8302 8303 8304 8305 8306 8307 8308 8309 8310 8311 8312 8313 8314 8315
	u64 *pml_buf;
	u16 pml_idx;

	pml_idx = vmcs_read16(GUEST_PML_INDEX);

	/* Do nothing if PML buffer is empty */
	if (pml_idx == (PML_ENTITY_NUM - 1))
		return;

	/* PML index always points to next available PML buffer entity */
	if (pml_idx >= PML_ENTITY_NUM)
		pml_idx = 0;
	else
		pml_idx++;

	pml_buf = page_address(vmx->pml_pg);
	for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
		u64 gpa;

		gpa = pml_buf[pml_idx];
		WARN_ON(gpa & (PAGE_SIZE - 1));
8316
		kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
K
Kai Huang 已提交
8317 8318 8319 8320 8321 8322 8323 8324 8325 8326 8327 8328 8329 8330 8331 8332 8333 8334 8335 8336 8337 8338 8339 8340
	}

	/* reset PML index */
	vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
}

/*
 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
 * Called before reporting dirty_bitmap to userspace.
 */
static void kvm_flush_pml_buffers(struct kvm *kvm)
{
	int i;
	struct kvm_vcpu *vcpu;
	/*
	 * We only need to kick vcpu out of guest mode here, as PML buffer
	 * is flushed at beginning of all VMEXITs, and it's obvious that only
	 * vcpus running in guest are possible to have unflushed GPAs in PML
	 * buffer.
	 */
	kvm_for_each_vcpu(i, vcpu, kvm)
		kvm_vcpu_kick(vcpu);
}

8341 8342 8343 8344 8345 8346 8347 8348 8349 8350 8351 8352 8353 8354 8355 8356 8357 8358 8359 8360 8361 8362 8363 8364
static void vmx_dump_sel(char *name, uint32_t sel)
{
	pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
	       name, vmcs_read32(sel),
	       vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
	       vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
	       vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
}

static void vmx_dump_dtsel(char *name, uint32_t limit)
{
	pr_err("%s                           limit=0x%08x, base=0x%016lx\n",
	       name, vmcs_read32(limit),
	       vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
}

static void dump_vmcs(void)
{
	u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
	u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
	u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
	u32 secondary_exec_control = 0;
	unsigned long cr4 = vmcs_readl(GUEST_CR4);
8365
	u64 efer = vmcs_read64(GUEST_IA32_EFER);
8366 8367 8368 8369 8370 8371 8372 8373 8374 8375 8376 8377 8378 8379 8380
	int i, n;

	if (cpu_has_secondary_exec_ctrls())
		secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);

	pr_err("*** Guest State ***\n");
	pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
	       vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
	       vmcs_readl(CR0_GUEST_HOST_MASK));
	pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
	       cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
	pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
	if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
	    (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
	{
8381 8382 8383 8384
		pr_err("PDPTR0 = 0x%016llx  PDPTR1 = 0x%016llx\n",
		       vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
		pr_err("PDPTR2 = 0x%016llx  PDPTR3 = 0x%016llx\n",
		       vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
8385 8386 8387 8388 8389 8390 8391 8392 8393 8394 8395 8396 8397 8398 8399 8400 8401 8402 8403 8404
	}
	pr_err("RSP = 0x%016lx  RIP = 0x%016lx\n",
	       vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
	pr_err("RFLAGS=0x%08lx         DR7 = 0x%016lx\n",
	       vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
	pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
	       vmcs_readl(GUEST_SYSENTER_ESP),
	       vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
	vmx_dump_sel("CS:  ", GUEST_CS_SELECTOR);
	vmx_dump_sel("DS:  ", GUEST_DS_SELECTOR);
	vmx_dump_sel("SS:  ", GUEST_SS_SELECTOR);
	vmx_dump_sel("ES:  ", GUEST_ES_SELECTOR);
	vmx_dump_sel("FS:  ", GUEST_FS_SELECTOR);
	vmx_dump_sel("GS:  ", GUEST_GS_SELECTOR);
	vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
	vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
	vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
	vmx_dump_sel("TR:  ", GUEST_TR_SELECTOR);
	if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
	    (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
8405 8406 8407 8408
		pr_err("EFER =     0x%016llx  PAT = 0x%016llx\n",
		       efer, vmcs_read64(GUEST_IA32_PAT));
	pr_err("DebugCtl = 0x%016llx  DebugExceptions = 0x%016lx\n",
	       vmcs_read64(GUEST_IA32_DEBUGCTL),
8409 8410
	       vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
	if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
8411 8412
		pr_err("PerfGlobCtl = 0x%016llx\n",
		       vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
8413
	if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
8414
		pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
8415 8416 8417 8418 8419 8420 8421 8422 8423 8424 8425 8426 8427 8428 8429 8430 8431 8432 8433 8434 8435 8436 8437 8438 8439 8440 8441 8442
	pr_err("Interruptibility = %08x  ActivityState = %08x\n",
	       vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
	       vmcs_read32(GUEST_ACTIVITY_STATE));
	if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
		pr_err("InterruptStatus = %04x\n",
		       vmcs_read16(GUEST_INTR_STATUS));

	pr_err("*** Host State ***\n");
	pr_err("RIP = 0x%016lx  RSP = 0x%016lx\n",
	       vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
	pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
	       vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
	       vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
	       vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
	       vmcs_read16(HOST_TR_SELECTOR));
	pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
	       vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
	       vmcs_readl(HOST_TR_BASE));
	pr_err("GDTBase=%016lx IDTBase=%016lx\n",
	       vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
	pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
	       vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
	       vmcs_readl(HOST_CR4));
	pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
	       vmcs_readl(HOST_IA32_SYSENTER_ESP),
	       vmcs_read32(HOST_IA32_SYSENTER_CS),
	       vmcs_readl(HOST_IA32_SYSENTER_EIP));
	if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
8443 8444 8445
		pr_err("EFER = 0x%016llx  PAT = 0x%016llx\n",
		       vmcs_read64(HOST_IA32_EFER),
		       vmcs_read64(HOST_IA32_PAT));
8446
	if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
8447 8448
		pr_err("PerfGlobCtl = 0x%016llx\n",
		       vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
8449 8450 8451 8452 8453 8454 8455 8456 8457 8458 8459 8460 8461 8462 8463 8464 8465 8466 8467 8468 8469 8470

	pr_err("*** Control State ***\n");
	pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
	       pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
	pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
	pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
	       vmcs_read32(EXCEPTION_BITMAP),
	       vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
	       vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
	pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
	       vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
	       vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
	       vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
	pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
	       vmcs_read32(VM_EXIT_INTR_INFO),
	       vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
	       vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
	pr_err("        reason=%08x qualification=%016lx\n",
	       vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
	pr_err("IDTVectoring: info=%08x errcode=%08x\n",
	       vmcs_read32(IDT_VECTORING_INFO_FIELD),
	       vmcs_read32(IDT_VECTORING_ERROR_CODE));
8471
	pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
8472
	if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
8473 8474
		pr_err("TSC Multiplier = 0x%016llx\n",
		       vmcs_read64(TSC_MULTIPLIER));
8475 8476 8477 8478 8479
	if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
		pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
	if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
		pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
	if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
8480
		pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
8481 8482 8483 8484 8485 8486 8487 8488 8489 8490 8491 8492 8493 8494 8495 8496
	n = vmcs_read32(CR3_TARGET_COUNT);
	for (i = 0; i + 1 < n; i += 4)
		pr_err("CR3 target%u=%016lx target%u=%016lx\n",
		       i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
		       i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
	if (i < n)
		pr_err("CR3 target%u=%016lx\n",
		       i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
	if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
		pr_err("PLE Gap=%08x Window=%08x\n",
		       vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
	if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
		pr_err("Virtual processor ID = 0x%04x\n",
		       vmcs_read16(VIRTUAL_PROCESSOR_ID));
}

A
Avi Kivity 已提交
8497 8498 8499 8500
/*
 * The guest has exited.  See if we can fix it or if we need userspace
 * assistance.
 */
A
Avi Kivity 已提交
8501
static int vmx_handle_exit(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
8502
{
8503
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Andi Kleen 已提交
8504
	u32 exit_reason = vmx->exit_reason;
8505
	u32 vectoring_info = vmx->idt_vectoring_info;
8506

8507
	trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8508
	vcpu->arch.gpa_available = false;
8509

K
Kai Huang 已提交
8510 8511 8512 8513 8514 8515 8516 8517
	/*
	 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
	 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
	 * querying dirty_bitmap, we only need to kick all vcpus out of guest
	 * mode as if vcpus is in root mode, the PML buffer must has been
	 * flushed already.
	 */
	if (enable_pml)
8518
		vmx_flush_pml_buffer(vcpu);
K
Kai Huang 已提交
8519

8520
	/* If guest state is invalid, start emulating */
8521
	if (vmx->emulation_required)
8522
		return handle_invalid_guest_state(vcpu);
8523

8524
	if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
8525 8526 8527
		nested_vmx_vmexit(vcpu, exit_reason,
				  vmcs_read32(VM_EXIT_INTR_INFO),
				  vmcs_readl(EXIT_QUALIFICATION));
8528 8529 8530
		return 1;
	}

8531
	if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
8532
		dump_vmcs();
8533 8534 8535 8536 8537 8538
		vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		vcpu->run->fail_entry.hardware_entry_failure_reason
			= exit_reason;
		return 0;
	}

8539
	if (unlikely(vmx->fail)) {
A
Avi Kivity 已提交
8540 8541
		vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		vcpu->run->fail_entry.hardware_entry_failure_reason
8542 8543 8544
			= vmcs_read32(VM_INSTRUCTION_ERROR);
		return 0;
	}
A
Avi Kivity 已提交
8545

8546 8547 8548 8549 8550 8551 8552
	/*
	 * Note:
	 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
	 * delivery event since it indicates guest is accessing MMIO.
	 * The vm-exit can be triggered again after return to guest that
	 * will cause infinite loop.
	 */
M
Mike Day 已提交
8553
	if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
8554
			(exit_reason != EXIT_REASON_EXCEPTION_NMI &&
J
Jan Kiszka 已提交
8555
			exit_reason != EXIT_REASON_EPT_VIOLATION &&
8556
			exit_reason != EXIT_REASON_PML_FULL &&
8557 8558 8559 8560 8561 8562 8563 8564
			exit_reason != EXIT_REASON_TASK_SWITCH)) {
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
		vcpu->run->internal.ndata = 2;
		vcpu->run->internal.data[0] = vectoring_info;
		vcpu->run->internal.data[1] = exit_reason;
		return 0;
	}
8565

8566 8567
	if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
	    !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
N
Nadav Har'El 已提交
8568
					get_vmcs12(vcpu))))) {
8569
		if (vmx_interrupt_allowed(vcpu)) {
8570 8571
			vmx->soft_vnmi_blocked = 0;
		} else if (vmx->vnmi_blocked_time > 1000000000LL &&
8572
			   vcpu->arch.nmi_pending) {
8573 8574 8575 8576 8577 8578 8579 8580 8581 8582 8583 8584 8585
			/*
			 * This CPU don't support us in finding the end of an
			 * NMI-blocked window if the guest runs with IRQs
			 * disabled. So we pull the trigger after 1 s of
			 * futile waiting, but inform the user about this.
			 */
			printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
			       "state on VCPU %d after 1 s timeout\n",
			       __func__, vcpu->vcpu_id);
			vmx->soft_vnmi_blocked = 0;
		}
	}

A
Avi Kivity 已提交
8586 8587
	if (exit_reason < kvm_vmx_max_exit_handlers
	    && kvm_vmx_exit_handlers[exit_reason])
A
Avi Kivity 已提交
8588
		return kvm_vmx_exit_handlers[exit_reason](vcpu);
A
Avi Kivity 已提交
8589
	else {
8590 8591 8592
		WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
A
Avi Kivity 已提交
8593 8594 8595
	}
}

8596
static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
8597
{
8598 8599 8600 8601 8602 8603
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

	if (is_guest_mode(vcpu) &&
		nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
		return;

8604
	if (irr == -1 || tpr < irr) {
8605 8606 8607 8608
		vmcs_write32(TPR_THRESHOLD, 0);
		return;
	}

8609
	vmcs_write32(TPR_THRESHOLD, irr);
8610 8611
}

8612 8613 8614 8615
static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
{
	u32 sec_exec_control;

8616 8617 8618 8619 8620 8621
	/* Postpone execution until vmcs01 is the current VMCS. */
	if (is_guest_mode(vcpu)) {
		to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
		return;
	}

8622
	if (!cpu_has_vmx_virtualize_x2apic_mode())
8623 8624
		return;

8625
	if (!cpu_need_tpr_shadow(vcpu))
8626 8627 8628 8629 8630 8631 8632 8633 8634 8635 8636 8637 8638 8639 8640 8641
		return;

	sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);

	if (set) {
		sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
		sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
	} else {
		sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
		sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
	}
	vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);

	vmx_set_msr_bitmap(vcpu);
}

8642 8643 8644 8645 8646 8647 8648 8649 8650 8651 8652 8653 8654 8655 8656 8657 8658 8659
static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	/*
	 * Currently we do not handle the nested case where L2 has an
	 * APIC access page of its own; that page is still pinned.
	 * Hence, we skip the case where the VCPU is in guest mode _and_
	 * L1 prepared an APIC access page for L2.
	 *
	 * For the case where L1 and L2 share the same APIC access page
	 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
	 * in the vmcs12), this function will only update either the vmcs01
	 * or the vmcs02.  If the former, the vmcs02 will be updated by
	 * prepare_vmcs02.  If the latter, the vmcs01 will be updated in
	 * the next L2->L1 exit.
	 */
	if (!is_guest_mode(vcpu) ||
8660
	    !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
8661 8662 8663 8664
			     SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
		vmcs_write64(APIC_ACCESS_ADDR, hpa);
}

8665
static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
8666 8667 8668 8669
{
	u16 status;
	u8 old;

8670 8671
	if (max_isr == -1)
		max_isr = 0;
8672 8673 8674

	status = vmcs_read16(GUEST_INTR_STATUS);
	old = status >> 8;
8675
	if (max_isr != old) {
8676
		status &= 0xff;
8677
		status |= max_isr << 8;
8678 8679 8680 8681 8682 8683 8684 8685 8686
		vmcs_write16(GUEST_INTR_STATUS, status);
	}
}

static void vmx_set_rvi(int vector)
{
	u16 status;
	u8 old;

W
Wei Wang 已提交
8687 8688 8689
	if (vector == -1)
		vector = 0;

8690 8691 8692 8693 8694 8695 8696 8697 8698 8699 8700
	status = vmcs_read16(GUEST_INTR_STATUS);
	old = (u8)status & 0xff;
	if ((u8)vector != old) {
		status &= ~0xff;
		status |= (u8)vector;
		vmcs_write16(GUEST_INTR_STATUS, status);
	}
}

static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
{
W
Wei Wang 已提交
8701 8702 8703 8704 8705
	if (!is_guest_mode(vcpu)) {
		vmx_set_rvi(max_irr);
		return;
	}

8706 8707 8708
	if (max_irr == -1)
		return;

8709
	/*
W
Wei Wang 已提交
8710 8711
	 * In guest mode.  If a vmexit is needed, vmx_check_nested_events
	 * handles it.
8712
	 */
W
Wei Wang 已提交
8713
	if (nested_exit_on_intr(vcpu))
8714 8715 8716
		return;

	/*
W
Wei Wang 已提交
8717
	 * Else, fall back to pre-APICv interrupt injection since L2
8718 8719 8720 8721 8722 8723 8724
	 * is run without virtual interrupt delivery.
	 */
	if (!kvm_event_needs_reinjection(vcpu) &&
	    vmx_interrupt_allowed(vcpu)) {
		kvm_queue_interrupt(vcpu, max_irr, false);
		vmx_inject_irq(vcpu);
	}
8725 8726
}

8727
static int vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
8728 8729
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
8730
	int max_irr;
8731

8732 8733 8734 8735 8736 8737 8738 8739 8740 8741 8742 8743 8744 8745
	WARN_ON(!vcpu->arch.apicv_active);
	if (pi_test_on(&vmx->pi_desc)) {
		pi_clear_on(&vmx->pi_desc);
		/*
		 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
		 * But on x86 this is just a compiler barrier anyway.
		 */
		smp_mb__after_atomic();
		max_irr = kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
	} else {
		max_irr = kvm_lapic_find_highest_irr(vcpu);
	}
	vmx_hwapic_irr_update(vcpu, max_irr);
	return max_irr;
8746 8747
}

8748
static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
8749
{
8750
	if (!kvm_vcpu_apicv_active(vcpu))
8751 8752
		return;

8753 8754 8755 8756 8757 8758
	vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
	vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
	vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
	vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
}

8759 8760 8761 8762 8763 8764 8765 8766
static void vmx_apicv_post_state_restore(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	pi_clear_on(&vmx->pi_desc);
	memset(vmx->pi_desc.pir, 0, sizeof(vmx->pi_desc.pir));
}

8767
static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
8768
{
8769 8770 8771 8772 8773 8774
	u32 exit_intr_info;

	if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
	      || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
		return;

8775
	vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8776
	exit_intr_info = vmx->exit_intr_info;
A
Andi Kleen 已提交
8777 8778

	/* Handle machine checks before interrupts are enabled */
8779
	if (is_machine_check(exit_intr_info))
A
Andi Kleen 已提交
8780 8781
		kvm_machine_check();

8782
	/* We need to handle NMIs before interrupts are enabled */
8783
	if (is_nmi(exit_intr_info)) {
8784
		kvm_before_handle_nmi(&vmx->vcpu);
8785
		asm("int $2");
8786 8787
		kvm_after_handle_nmi(&vmx->vcpu);
	}
8788
}
8789

8790 8791 8792
static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
{
	u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8793
	register void *__sp asm(_ASM_SP);
8794 8795 8796 8797 8798 8799 8800 8801 8802 8803 8804 8805 8806 8807 8808 8809 8810 8811 8812 8813 8814 8815 8816 8817 8818 8819

	if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
			== (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
		unsigned int vector;
		unsigned long entry;
		gate_desc *desc;
		struct vcpu_vmx *vmx = to_vmx(vcpu);
#ifdef CONFIG_X86_64
		unsigned long tmp;
#endif

		vector =  exit_intr_info & INTR_INFO_VECTOR_MASK;
		desc = (gate_desc *)vmx->host_idt_base + vector;
		entry = gate_offset(*desc);
		asm volatile(
#ifdef CONFIG_X86_64
			"mov %%" _ASM_SP ", %[sp]\n\t"
			"and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
			"push $%c[ss]\n\t"
			"push %[sp]\n\t"
#endif
			"pushf\n\t"
			__ASM_SIZE(push) " $%c[cs]\n\t"
			"call *%[entry]\n\t"
			:
#ifdef CONFIG_X86_64
8820
			[sp]"=&r"(tmp),
8821
#endif
8822
			"+r"(__sp)
8823 8824 8825 8826 8827
			:
			[entry]"r"(entry),
			[ss]"i"(__KERNEL_DS),
			[cs]"i"(__KERNEL_CS)
			);
P
Paolo Bonzini 已提交
8828
	}
8829 8830
}

8831 8832 8833 8834 8835
static bool vmx_has_high_real_mode_segbase(void)
{
	return enable_unrestricted_guest || emulate_invalid_guest_state;
}

8836 8837 8838 8839 8840 8841
static bool vmx_mpx_supported(void)
{
	return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
		(vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
}

8842 8843 8844 8845 8846 8847
static bool vmx_xsaves_supported(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_XSAVES;
}

8848 8849
static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
{
8850
	u32 exit_intr_info;
8851 8852 8853 8854 8855
	bool unblock_nmi;
	u8 vector;
	bool idtv_info_valid;

	idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
8856

8857
	if (cpu_has_virtual_nmis()) {
8858 8859
		if (vmx->nmi_known_unmasked)
			return;
8860 8861 8862 8863 8864
		/*
		 * Can't use vmx->exit_intr_info since we're not sure what
		 * the exit reason is.
		 */
		exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8865 8866 8867
		unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
		vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
		/*
8868
		 * SDM 3: 27.7.1.2 (September 2008)
8869 8870
		 * Re-set bit "block by NMI" before VM entry if vmexit caused by
		 * a guest IRET fault.
8871 8872 8873 8874 8875
		 * SDM 3: 23.2.2 (September 2008)
		 * Bit 12 is undefined in any of the following cases:
		 *  If the VM exit sets the valid bit in the IDT-vectoring
		 *   information field.
		 *  If the VM exit is due to a double fault.
8876
		 */
8877 8878
		if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
		    vector != DF_VECTOR && !idtv_info_valid)
8879 8880
			vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				      GUEST_INTR_STATE_NMI);
8881 8882 8883 8884
		else
			vmx->nmi_known_unmasked =
				!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
				  & GUEST_INTR_STATE_NMI);
8885 8886 8887
	} else if (unlikely(vmx->soft_vnmi_blocked))
		vmx->vnmi_blocked_time +=
			ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
8888 8889
}

8890
static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
8891 8892 8893
				      u32 idt_vectoring_info,
				      int instr_len_field,
				      int error_code_field)
8894 8895 8896 8897 8898 8899
{
	u8 vector;
	int type;
	bool idtv_info_valid;

	idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
8900

8901 8902 8903
	vcpu->arch.nmi_injected = false;
	kvm_clear_exception_queue(vcpu);
	kvm_clear_interrupt_queue(vcpu);
8904 8905 8906 8907

	if (!idtv_info_valid)
		return;

8908
	kvm_make_request(KVM_REQ_EVENT, vcpu);
8909

8910 8911
	vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
	type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
8912

8913
	switch (type) {
8914
	case INTR_TYPE_NMI_INTR:
8915
		vcpu->arch.nmi_injected = true;
8916
		/*
8917
		 * SDM 3: 27.7.1.2 (September 2008)
8918 8919
		 * Clear bit "block by NMI" before VM entry if a NMI
		 * delivery faulted.
8920
		 */
8921
		vmx_set_nmi_mask(vcpu, false);
8922 8923
		break;
	case INTR_TYPE_SOFT_EXCEPTION:
8924
		vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
8925 8926
		/* fall through */
	case INTR_TYPE_HARD_EXCEPTION:
8927
		if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
8928
			u32 err = vmcs_read32(error_code_field);
8929
			kvm_requeue_exception_e(vcpu, vector, err);
8930
		} else
8931
			kvm_requeue_exception(vcpu, vector);
8932
		break;
8933
	case INTR_TYPE_SOFT_INTR:
8934
		vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
8935
		/* fall through */
8936
	case INTR_TYPE_EXT_INTR:
8937
		kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
8938 8939 8940
		break;
	default:
		break;
8941
	}
8942 8943
}

8944 8945
static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
{
8946
	__vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
8947 8948 8949 8950
				  VM_EXIT_INSTRUCTION_LEN,
				  IDT_VECTORING_ERROR_CODE);
}

A
Avi Kivity 已提交
8951 8952
static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
{
8953
	__vmx_complete_interrupts(vcpu,
A
Avi Kivity 已提交
8954 8955 8956 8957 8958 8959 8960
				  vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
				  VM_ENTRY_INSTRUCTION_LEN,
				  VM_ENTRY_EXCEPTION_ERROR_CODE);

	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
}

8961 8962 8963 8964 8965 8966 8967 8968 8969 8970 8971 8972 8973 8974 8975 8976 8977 8978
static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
{
	int i, nr_msrs;
	struct perf_guest_switch_msr *msrs;

	msrs = perf_guest_get_msrs(&nr_msrs);

	if (!msrs)
		return;

	for (i = 0; i < nr_msrs; i++)
		if (msrs[i].host == msrs[i].guest)
			clear_atomic_switch_msr(vmx, msrs[i].msr);
		else
			add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
					msrs[i].host);
}

8979
static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
8980 8981 8982 8983 8984 8985 8986 8987 8988 8989 8990 8991 8992 8993 8994 8995 8996 8997 8998
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u64 tscl;
	u32 delta_tsc;

	if (vmx->hv_deadline_tsc == -1)
		return;

	tscl = rdtsc();
	if (vmx->hv_deadline_tsc > tscl)
		/* sure to be 32 bit only because checked on set_hv_timer */
		delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
			cpu_preemption_timer_multi);
	else
		delta_tsc = 0;

	vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
}

8999
static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
9000
{
9001
	struct vcpu_vmx *vmx = to_vmx(vcpu);
9002
	unsigned long debugctlmsr, cr4;
9003 9004 9005 9006 9007 9008 9009

	/* Record the guest's net vcpu time for enforced NMI injections. */
	if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
		vmx->entry_time = ktime_get();

	/* Don't enter VMX if guest state is invalid, let the exit handler
	   start emulation until we arrive back to a valid state */
9010
	if (vmx->emulation_required)
9011 9012
		return;

9013 9014 9015 9016 9017
	if (vmx->ple_window_dirty) {
		vmx->ple_window_dirty = false;
		vmcs_write32(PLE_WINDOW, vmx->ple_window);
	}

9018 9019 9020 9021 9022
	if (vmx->nested.sync_shadow_vmcs) {
		copy_vmcs12_to_shadow(vmx);
		vmx->nested.sync_shadow_vmcs = false;
	}

9023 9024 9025 9026 9027
	if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
		vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
	if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
		vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);

9028
	cr4 = cr4_read_shadow();
9029 9030 9031 9032 9033
	if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
		vmcs_writel(HOST_CR4, cr4);
		vmx->host_state.vmcs_host_cr4 = cr4;
	}

9034 9035 9036 9037 9038 9039 9040 9041
	/* When single-stepping over STI and MOV SS, we must clear the
	 * corresponding interruptibility bits in the guest state. Otherwise
	 * vmentry fails as it then expects bit 14 (BS) in pending debug
	 * exceptions being set, but that's not correct for the guest debugging
	 * case. */
	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
		vmx_set_interrupt_shadow(vcpu, 0);

9042 9043 9044
	if (vmx->guest_pkru_valid)
		__write_pkru(vmx->guest_pkru);

9045
	atomic_switch_perf_msrs(vmx);
9046
	debugctlmsr = get_debugctlmsr();
9047

9048 9049
	vmx_arm_hv_timer(vcpu);

9050
	vmx->__launched = vmx->loaded_vmcs->launched;
9051
	asm(
A
Avi Kivity 已提交
9052
		/* Store host registers */
A
Avi Kivity 已提交
9053 9054 9055 9056
		"push %%" _ASM_DX "; push %%" _ASM_BP ";"
		"push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
		"push %%" _ASM_CX " \n\t"
		"cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
9057
		"je 1f \n\t"
A
Avi Kivity 已提交
9058
		"mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
9059
		__ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
9060
		"1: \n\t"
9061
		/* Reload cr2 if changed */
A
Avi Kivity 已提交
9062 9063 9064
		"mov %c[cr2](%0), %%" _ASM_AX " \n\t"
		"mov %%cr2, %%" _ASM_DX " \n\t"
		"cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
9065
		"je 2f \n\t"
A
Avi Kivity 已提交
9066
		"mov %%" _ASM_AX", %%cr2 \n\t"
9067
		"2: \n\t"
A
Avi Kivity 已提交
9068
		/* Check if vmlaunch of vmresume is needed */
9069
		"cmpl $0, %c[launched](%0) \n\t"
A
Avi Kivity 已提交
9070
		/* Load guest registers.  Don't clobber flags. */
A
Avi Kivity 已提交
9071 9072 9073 9074 9075 9076
		"mov %c[rax](%0), %%" _ASM_AX " \n\t"
		"mov %c[rbx](%0), %%" _ASM_BX " \n\t"
		"mov %c[rdx](%0), %%" _ASM_DX " \n\t"
		"mov %c[rsi](%0), %%" _ASM_SI " \n\t"
		"mov %c[rdi](%0), %%" _ASM_DI " \n\t"
		"mov %c[rbp](%0), %%" _ASM_BP " \n\t"
9077
#ifdef CONFIG_X86_64
9078 9079 9080 9081 9082 9083 9084 9085
		"mov %c[r8](%0),  %%r8  \n\t"
		"mov %c[r9](%0),  %%r9  \n\t"
		"mov %c[r10](%0), %%r10 \n\t"
		"mov %c[r11](%0), %%r11 \n\t"
		"mov %c[r12](%0), %%r12 \n\t"
		"mov %c[r13](%0), %%r13 \n\t"
		"mov %c[r14](%0), %%r14 \n\t"
		"mov %c[r15](%0), %%r15 \n\t"
A
Avi Kivity 已提交
9086
#endif
A
Avi Kivity 已提交
9087
		"mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
9088

A
Avi Kivity 已提交
9089
		/* Enter guest mode */
A
Avi Kivity 已提交
9090
		"jne 1f \n\t"
9091
		__ex(ASM_VMX_VMLAUNCH) "\n\t"
A
Avi Kivity 已提交
9092 9093 9094
		"jmp 2f \n\t"
		"1: " __ex(ASM_VMX_VMRESUME) "\n\t"
		"2: "
A
Avi Kivity 已提交
9095
		/* Save guest registers, load host registers, keep flags */
A
Avi Kivity 已提交
9096
		"mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
9097
		"pop %0 \n\t"
A
Avi Kivity 已提交
9098 9099 9100 9101 9102 9103 9104
		"mov %%" _ASM_AX ", %c[rax](%0) \n\t"
		"mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
		__ASM_SIZE(pop) " %c[rcx](%0) \n\t"
		"mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
		"mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
		"mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
		"mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
9105
#ifdef CONFIG_X86_64
9106 9107 9108 9109 9110 9111 9112 9113
		"mov %%r8,  %c[r8](%0) \n\t"
		"mov %%r9,  %c[r9](%0) \n\t"
		"mov %%r10, %c[r10](%0) \n\t"
		"mov %%r11, %c[r11](%0) \n\t"
		"mov %%r12, %c[r12](%0) \n\t"
		"mov %%r13, %c[r13](%0) \n\t"
		"mov %%r14, %c[r14](%0) \n\t"
		"mov %%r15, %c[r15](%0) \n\t"
A
Avi Kivity 已提交
9114
#endif
A
Avi Kivity 已提交
9115 9116
		"mov %%cr2, %%" _ASM_AX "   \n\t"
		"mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
9117

A
Avi Kivity 已提交
9118
		"pop  %%" _ASM_BP "; pop  %%" _ASM_DX " \n\t"
9119
		"setbe %c[fail](%0) \n\t"
A
Avi Kivity 已提交
9120 9121 9122 9123
		".pushsection .rodata \n\t"
		".global vmx_return \n\t"
		"vmx_return: " _ASM_PTR " 2b \n\t"
		".popsection"
9124
	      : : "c"(vmx), "d"((unsigned long)HOST_RSP),
9125
		[launched]"i"(offsetof(struct vcpu_vmx, __launched)),
9126
		[fail]"i"(offsetof(struct vcpu_vmx, fail)),
9127
		[host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
9128 9129 9130 9131 9132 9133 9134
		[rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
		[rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
		[rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
		[rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
		[rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
		[rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
		[rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
9135
#ifdef CONFIG_X86_64
9136 9137 9138 9139 9140 9141 9142 9143
		[r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
		[r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
		[r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
		[r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
		[r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
		[r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
		[r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
		[r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
A
Avi Kivity 已提交
9144
#endif
9145 9146
		[cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
		[wordsize]"i"(sizeof(ulong))
9147 9148
	      : "cc", "memory"
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
9149
		, "rax", "rbx", "rdi", "rsi"
9150
		, "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
A
Avi Kivity 已提交
9151 9152
#else
		, "eax", "ebx", "edi", "esi"
9153 9154
#endif
	      );
A
Avi Kivity 已提交
9155

9156 9157 9158 9159
	/* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
	if (debugctlmsr)
		update_debugctlmsr(debugctlmsr);

9160 9161 9162 9163 9164 9165 9166 9167 9168 9169 9170 9171 9172
#ifndef CONFIG_X86_64
	/*
	 * The sysexit path does not restore ds/es, so we must set them to
	 * a reasonable value ourselves.
	 *
	 * We can't defer this to vmx_load_host_state() since that function
	 * may be executed in interrupt context, which saves and restore segments
	 * around it, nullifying its effect.
	 */
	loadsegment(ds, __USER_DS);
	loadsegment(es, __USER_DS);
#endif

A
Avi Kivity 已提交
9173
	vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
A
Avi Kivity 已提交
9174
				  | (1 << VCPU_EXREG_RFLAGS)
9175
				  | (1 << VCPU_EXREG_PDPTR)
A
Avi Kivity 已提交
9176
				  | (1 << VCPU_EXREG_SEGMENTS)
9177
				  | (1 << VCPU_EXREG_CR3));
9178 9179
	vcpu->arch.regs_dirty = 0;

9180 9181
	vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);

9182
	vmx->loaded_vmcs->launched = 1;
9183

9184 9185
	vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);

9186 9187 9188 9189 9190 9191 9192 9193 9194 9195 9196 9197 9198 9199
	/*
	 * eager fpu is enabled if PKEY is supported and CR4 is switched
	 * back on host, so it is safe to read guest PKRU from current
	 * XSAVE.
	 */
	if (boot_cpu_has(X86_FEATURE_OSPKE)) {
		vmx->guest_pkru = __read_pkru();
		if (vmx->guest_pkru != vmx->host_pkru) {
			vmx->guest_pkru_valid = true;
			__write_pkru(vmx->host_pkru);
		} else
			vmx->guest_pkru_valid = false;
	}

9200 9201 9202 9203 9204 9205 9206 9207 9208 9209
	/*
	 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
	 * we did not inject a still-pending event to L1 now because of
	 * nested_run_pending, we need to re-enable this bit.
	 */
	if (vmx->nested.nested_run_pending)
		kvm_make_request(KVM_REQ_EVENT, vcpu);

	vmx->nested.nested_run_pending = 0;

9210 9211
	vmx_complete_atomic_exit(vmx);
	vmx_recover_nmi_blocking(vmx);
9212
	vmx_complete_interrupts(vmx);
A
Avi Kivity 已提交
9213 9214
}

9215 9216 9217 9218 9219 9220 9221 9222 9223 9224 9225 9226 9227 9228 9229 9230
static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int cpu;

	if (vmx->loaded_vmcs == &vmx->vmcs01)
		return;

	cpu = get_cpu();
	vmx->loaded_vmcs = &vmx->vmcs01;
	vmx_vcpu_put(vcpu);
	vmx_vcpu_load(vcpu, cpu);
	vcpu->cpu = cpu;
	put_cpu();
}

9231 9232 9233 9234 9235 9236 9237 9238 9239 9240 9241 9242 9243 9244 9245 9246
/*
 * Ensure that the current vmcs of the logical processor is the
 * vmcs01 of the vcpu before calling free_nested().
 */
static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
{
       struct vcpu_vmx *vmx = to_vmx(vcpu);
       int r;

       r = vcpu_load(vcpu);
       BUG_ON(r);
       vmx_load_vmcs01(vcpu);
       free_nested(vmx);
       vcpu_put(vcpu);
}

A
Avi Kivity 已提交
9247 9248
static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
{
R
Rusty Russell 已提交
9249 9250
	struct vcpu_vmx *vmx = to_vmx(vcpu);

K
Kai Huang 已提交
9251
	if (enable_pml)
K
Kai Huang 已提交
9252
		vmx_destroy_pml_buffer(vmx);
9253
	free_vpid(vmx->vpid);
9254
	leave_guest_mode(vcpu);
9255
	vmx_free_vcpu_nested(vcpu);
9256
	free_loaded_vmcs(vmx->loaded_vmcs);
R
Rusty Russell 已提交
9257 9258
	kfree(vmx->guest_msrs);
	kvm_vcpu_uninit(vcpu);
9259
	kmem_cache_free(kvm_vcpu_cache, vmx);
A
Avi Kivity 已提交
9260 9261
}

R
Rusty Russell 已提交
9262
static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
A
Avi Kivity 已提交
9263
{
R
Rusty Russell 已提交
9264
	int err;
9265
	struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
9266
	int cpu;
A
Avi Kivity 已提交
9267

9268
	if (!vmx)
R
Rusty Russell 已提交
9269 9270
		return ERR_PTR(-ENOMEM);

9271
	vmx->vpid = allocate_vpid();
9272

R
Rusty Russell 已提交
9273 9274 9275
	err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
	if (err)
		goto free_vcpu;
9276

9277 9278 9279 9280 9281 9282 9283 9284 9285 9286 9287 9288 9289 9290
	err = -ENOMEM;

	/*
	 * If PML is turned on, failure on enabling PML just results in failure
	 * of creating the vcpu, therefore we can simplify PML logic (by
	 * avoiding dealing with cases, such as enabling PML partially on vcpus
	 * for the guest, etc.
	 */
	if (enable_pml) {
		vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
		if (!vmx->pml_pg)
			goto uninit_vcpu;
	}

9291
	vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
9292 9293
	BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
		     > PAGE_SIZE);
9294

9295 9296
	if (!vmx->guest_msrs)
		goto free_pml;
9297

9298 9299
	vmx->loaded_vmcs = &vmx->vmcs01;
	vmx->loaded_vmcs->vmcs = alloc_vmcs();
9300
	vmx->loaded_vmcs->shadow_vmcs = NULL;
9301
	if (!vmx->loaded_vmcs->vmcs)
R
Rusty Russell 已提交
9302
		goto free_msrs;
9303 9304 9305 9306 9307
	if (!vmm_exclusive)
		kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
	loaded_vmcs_init(vmx->loaded_vmcs);
	if (!vmm_exclusive)
		kvm_cpu_vmxoff();
9308

9309 9310
	cpu = get_cpu();
	vmx_vcpu_load(&vmx->vcpu, cpu);
Z
Zachary Amsden 已提交
9311
	vmx->vcpu.cpu = cpu;
R
Rusty Russell 已提交
9312
	err = vmx_vcpu_setup(vmx);
R
Rusty Russell 已提交
9313
	vmx_vcpu_put(&vmx->vcpu);
9314
	put_cpu();
R
Rusty Russell 已提交
9315 9316
	if (err)
		goto free_vmcs;
9317
	if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9318 9319
		err = alloc_apic_access_page(kvm);
		if (err)
9320
			goto free_vmcs;
9321
	}
R
Rusty Russell 已提交
9322

9323 9324 9325 9326
	if (enable_ept) {
		if (!kvm->arch.ept_identity_map_addr)
			kvm->arch.ept_identity_map_addr =
				VMX_EPT_IDENTITY_PAGETABLE_ADDR;
9327 9328
		err = init_rmode_identity_map(kvm);
		if (err)
9329
			goto free_vmcs;
9330
	}
9331

W
Wanpeng Li 已提交
9332
	if (nested) {
9333
		nested_vmx_setup_ctls_msrs(vmx);
W
Wanpeng Li 已提交
9334 9335
		vmx->nested.vpid02 = allocate_vpid();
	}
9336

9337
	vmx->nested.posted_intr_nv = -1;
9338 9339 9340
	vmx->nested.current_vmptr = -1ull;
	vmx->nested.current_vmcs12 = NULL;

9341 9342
	vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;

R
Rusty Russell 已提交
9343 9344 9345
	return &vmx->vcpu;

free_vmcs:
W
Wanpeng Li 已提交
9346
	free_vpid(vmx->nested.vpid02);
9347
	free_loaded_vmcs(vmx->loaded_vmcs);
R
Rusty Russell 已提交
9348 9349
free_msrs:
	kfree(vmx->guest_msrs);
9350 9351
free_pml:
	vmx_destroy_pml_buffer(vmx);
R
Rusty Russell 已提交
9352 9353 9354
uninit_vcpu:
	kvm_vcpu_uninit(&vmx->vcpu);
free_vcpu:
9355
	free_vpid(vmx->vpid);
9356
	kmem_cache_free(kvm_vcpu_cache, vmx);
R
Rusty Russell 已提交
9357
	return ERR_PTR(err);
A
Avi Kivity 已提交
9358 9359
}

Y
Yang, Sheng 已提交
9360 9361 9362 9363 9364 9365 9366 9367 9368 9369 9370 9371 9372 9373
static void __init vmx_check_processor_compat(void *rtn)
{
	struct vmcs_config vmcs_conf;

	*(int *)rtn = 0;
	if (setup_vmcs_config(&vmcs_conf) < 0)
		*(int *)rtn = -EIO;
	if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
		printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
				smp_processor_id());
		*(int *)rtn = -EIO;
	}
}

9374 9375 9376 9377 9378
static int get_ept_level(void)
{
	return VMX_EPT_DEFAULT_GAW + 1;
}

9379
static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
S
Sheng Yang 已提交
9380
{
9381 9382
	u8 cache;
	u64 ipat = 0;
9383

9384
	/* For VT-d and EPT combination
9385
	 * 1. MMIO: always map as UC
9386 9387
	 * 2. EPT with VT-d:
	 *   a. VT-d without snooping control feature: can't guarantee the
9388
	 *	result, try to trust guest.
9389 9390 9391
	 *   b. VT-d with snooping control feature: snooping control feature of
	 *	VT-d engine can guarantee the cache correctness. Just set it
	 *	to WB to keep consistent with host. So the same as item 3.
9392
	 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
9393 9394
	 *    consistent with host MTRR
	 */
9395 9396 9397 9398 9399 9400
	if (is_mmio) {
		cache = MTRR_TYPE_UNCACHABLE;
		goto exit;
	}

	if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
9401 9402 9403 9404 9405 9406 9407
		ipat = VMX_EPT_IPAT_BIT;
		cache = MTRR_TYPE_WRBACK;
		goto exit;
	}

	if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
		ipat = VMX_EPT_IPAT_BIT;
9408
		if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
9409 9410 9411
			cache = MTRR_TYPE_WRBACK;
		else
			cache = MTRR_TYPE_UNCACHABLE;
9412 9413 9414
		goto exit;
	}

9415
	cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
9416 9417 9418

exit:
	return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
S
Sheng Yang 已提交
9419 9420
}

9421
static int vmx_get_lpage_level(void)
9422
{
9423 9424 9425 9426 9427
	if (enable_ept && !cpu_has_vmx_ept_1g_page())
		return PT_DIRECTORY_LEVEL;
	else
		/* For shadow and EPT supported 1GB page */
		return PT_PDPE_LEVEL;
9428 9429
}

9430 9431 9432 9433 9434 9435 9436 9437 9438 9439 9440 9441 9442 9443 9444 9445 9446 9447 9448
static void vmcs_set_secondary_exec_control(u32 new_ctl)
{
	/*
	 * These bits in the secondary execution controls field
	 * are dynamic, the others are mostly based on the hypervisor
	 * architecture and the guest's CPUID.  Do not touch the
	 * dynamic bits.
	 */
	u32 mask =
		SECONDARY_EXEC_SHADOW_VMCS |
		SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
		SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;

	u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);

	vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
		     (new_ctl & ~mask) | (cur_ctl & mask));
}

9449 9450 9451 9452 9453 9454 9455 9456 9457 9458 9459 9460 9461 9462 9463 9464 9465 9466 9467 9468 9469 9470 9471 9472 9473 9474 9475 9476 9477 9478 9479 9480 9481 9482 9483 9484 9485 9486 9487 9488 9489 9490 9491 9492
/*
 * Generate MSR_IA32_VMX_CR{0,4}_FIXED1 according to CPUID. Only set bits
 * (indicating "allowed-1") if they are supported in the guest's CPUID.
 */
static void nested_vmx_cr_fixed1_bits_update(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	struct kvm_cpuid_entry2 *entry;

	vmx->nested.nested_vmx_cr0_fixed1 = 0xffffffff;
	vmx->nested.nested_vmx_cr4_fixed1 = X86_CR4_PCE;

#define cr4_fixed1_update(_cr4_mask, _reg, _cpuid_mask) do {		\
	if (entry && (entry->_reg & (_cpuid_mask)))			\
		vmx->nested.nested_vmx_cr4_fixed1 |= (_cr4_mask);	\
} while (0)

	entry = kvm_find_cpuid_entry(vcpu, 0x1, 0);
	cr4_fixed1_update(X86_CR4_VME,        edx, bit(X86_FEATURE_VME));
	cr4_fixed1_update(X86_CR4_PVI,        edx, bit(X86_FEATURE_VME));
	cr4_fixed1_update(X86_CR4_TSD,        edx, bit(X86_FEATURE_TSC));
	cr4_fixed1_update(X86_CR4_DE,         edx, bit(X86_FEATURE_DE));
	cr4_fixed1_update(X86_CR4_PSE,        edx, bit(X86_FEATURE_PSE));
	cr4_fixed1_update(X86_CR4_PAE,        edx, bit(X86_FEATURE_PAE));
	cr4_fixed1_update(X86_CR4_MCE,        edx, bit(X86_FEATURE_MCE));
	cr4_fixed1_update(X86_CR4_PGE,        edx, bit(X86_FEATURE_PGE));
	cr4_fixed1_update(X86_CR4_OSFXSR,     edx, bit(X86_FEATURE_FXSR));
	cr4_fixed1_update(X86_CR4_OSXMMEXCPT, edx, bit(X86_FEATURE_XMM));
	cr4_fixed1_update(X86_CR4_VMXE,       ecx, bit(X86_FEATURE_VMX));
	cr4_fixed1_update(X86_CR4_SMXE,       ecx, bit(X86_FEATURE_SMX));
	cr4_fixed1_update(X86_CR4_PCIDE,      ecx, bit(X86_FEATURE_PCID));
	cr4_fixed1_update(X86_CR4_OSXSAVE,    ecx, bit(X86_FEATURE_XSAVE));

	entry = kvm_find_cpuid_entry(vcpu, 0x7, 0);
	cr4_fixed1_update(X86_CR4_FSGSBASE,   ebx, bit(X86_FEATURE_FSGSBASE));
	cr4_fixed1_update(X86_CR4_SMEP,       ebx, bit(X86_FEATURE_SMEP));
	cr4_fixed1_update(X86_CR4_SMAP,       ebx, bit(X86_FEATURE_SMAP));
	cr4_fixed1_update(X86_CR4_PKE,        ecx, bit(X86_FEATURE_PKU));
	/* TODO: Use X86_CR4_UMIP and X86_FEATURE_UMIP macros */
	cr4_fixed1_update(bit(11),            ecx, bit(2));

#undef cr4_fixed1_update
}

9493 9494
static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
{
9495 9496
	struct kvm_cpuid_entry2 *best;
	struct vcpu_vmx *vmx = to_vmx(vcpu);
9497
	u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
9498 9499

	if (vmx_rdtscp_supported()) {
9500 9501
		bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
		if (!rdtscp_enabled)
9502
			secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
9503

9504
		if (nested) {
9505
			if (rdtscp_enabled)
9506 9507 9508 9509 9510 9511
				vmx->nested.nested_vmx_secondary_ctls_high |=
					SECONDARY_EXEC_RDTSCP;
			else
				vmx->nested.nested_vmx_secondary_ctls_high &=
					~SECONDARY_EXEC_RDTSCP;
		}
9512
	}
9513 9514 9515 9516

	/* Exposing INVPCID only when PCID is exposed */
	best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
	if (vmx_invpcid_supported() &&
9517 9518
	    (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
	    !guest_cpuid_has_pcid(vcpu))) {
9519
		secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
9520

9521
		if (best)
9522
			best->ebx &= ~bit(X86_FEATURE_INVPCID);
9523
	}
X
Xiao Guangrong 已提交
9524

9525 9526
	if (cpu_has_secondary_exec_ctrls())
		vmcs_set_secondary_exec_control(secondary_exec_ctl);
9527

9528 9529 9530 9531 9532 9533
	if (nested_vmx_allowed(vcpu))
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
			FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
	else
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
			~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9534 9535 9536

	if (nested_vmx_allowed(vcpu))
		nested_vmx_cr_fixed1_bits_update(vcpu);
9537 9538
}

9539 9540
static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
{
9541 9542
	if (func == 1 && nested)
		entry->ecx |= bit(X86_FEATURE_VMX);
9543 9544
}

9545 9546 9547
static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
		struct x86_exception *fault)
{
9548 9549
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
	u32 exit_reason;
9550 9551

	if (fault->error_code & PFERR_RSVD_MASK)
9552
		exit_reason = EXIT_REASON_EPT_MISCONFIG;
9553
	else
9554 9555
		exit_reason = EXIT_REASON_EPT_VIOLATION;
	nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
9556 9557 9558
	vmcs12->guest_physical_address = fault->address;
}

N
Nadav Har'El 已提交
9559 9560 9561 9562 9563 9564 9565 9566
/* Callbacks for nested_ept_init_mmu_context: */

static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
{
	/* return the page table to be shadowed - in our case, EPT12 */
	return get_vmcs12(vcpu)->ept_pointer;
}

9567
static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
N
Nadav Har'El 已提交
9568
{
9569 9570
	WARN_ON(mmu_is_nested(vcpu));
	kvm_init_shadow_ept_mmu(vcpu,
9571 9572
			to_vmx(vcpu)->nested.nested_vmx_ept_caps &
			VMX_EPT_EXECUTE_ONLY_BIT);
N
Nadav Har'El 已提交
9573 9574 9575 9576 9577 9578 9579 9580 9581 9582 9583 9584
	vcpu->arch.mmu.set_cr3           = vmx_set_cr3;
	vcpu->arch.mmu.get_cr3           = nested_ept_get_cr3;
	vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;

	vcpu->arch.walk_mmu              = &vcpu->arch.nested_mmu;
}

static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
{
	vcpu->arch.walk_mmu = &vcpu->arch.mmu;
}

9585 9586 9587 9588 9589 9590 9591 9592 9593 9594 9595 9596
static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
					    u16 error_code)
{
	bool inequality, bit;

	bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
	inequality =
		(error_code & vmcs12->page_fault_error_code_mask) !=
		 vmcs12->page_fault_error_code_match;
	return inequality ^ bit;
}

9597 9598 9599 9600 9601 9602 9603
static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
		struct x86_exception *fault)
{
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

	WARN_ON(!is_guest_mode(vcpu));

9604
	if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
9605 9606 9607
		nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
				  vmcs_read32(VM_EXIT_INTR_INFO),
				  vmcs_readl(EXIT_QUALIFICATION));
9608 9609 9610 9611
	else
		kvm_inject_page_fault(vcpu, fault);
}

9612 9613 9614 9615
static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
					struct vmcs12 *vmcs12)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
9616
	int maxphyaddr = cpuid_maxphyaddr(vcpu);
9617 9618

	if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
9619 9620
		if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
		    vmcs12->apic_access_addr >> maxphyaddr)
9621 9622 9623 9624 9625 9626 9627 9628 9629 9630 9631 9632 9633
			return false;

		/*
		 * Translate L1 physical address to host physical
		 * address for vmcs02. Keep the page pinned, so this
		 * physical address remains valid. We keep a reference
		 * to it so we can release it later.
		 */
		if (vmx->nested.apic_access_page) /* shouldn't happen */
			nested_release_page(vmx->nested.apic_access_page);
		vmx->nested.apic_access_page =
			nested_get_page(vcpu, vmcs12->apic_access_addr);
	}
9634 9635

	if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
9636 9637
		if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
		    vmcs12->virtual_apic_page_addr >> maxphyaddr)
9638 9639 9640 9641 9642 9643 9644 9645 9646 9647 9648 9649 9650 9651 9652 9653 9654 9655 9656 9657 9658
			return false;

		if (vmx->nested.virtual_apic_page) /* shouldn't happen */
			nested_release_page(vmx->nested.virtual_apic_page);
		vmx->nested.virtual_apic_page =
			nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);

		/*
		 * Failing the vm entry is _not_ what the processor does
		 * but it's basically the only possibility we have.
		 * We could still enter the guest if CR8 load exits are
		 * enabled, CR8 store exits are enabled, and virtualize APIC
		 * access is disabled; in this case the processor would never
		 * use the TPR shadow and we could simply clear the bit from
		 * the execution control.  But such a configuration is useless,
		 * so let's keep the code simple.
		 */
		if (!vmx->nested.virtual_apic_page)
			return false;
	}

9659
	if (nested_cpu_has_posted_intr(vmcs12)) {
9660 9661
		if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
		    vmcs12->posted_intr_desc_addr >> maxphyaddr)
9662 9663 9664 9665 9666 9667 9668 9669 9670 9671 9672 9673 9674 9675 9676 9677 9678 9679 9680 9681 9682 9683 9684
			return false;

		if (vmx->nested.pi_desc_page) { /* shouldn't happen */
			kunmap(vmx->nested.pi_desc_page);
			nested_release_page(vmx->nested.pi_desc_page);
		}
		vmx->nested.pi_desc_page =
			nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
		if (!vmx->nested.pi_desc_page)
			return false;

		vmx->nested.pi_desc =
			(struct pi_desc *)kmap(vmx->nested.pi_desc_page);
		if (!vmx->nested.pi_desc) {
			nested_release_page_clean(vmx->nested.pi_desc_page);
			return false;
		}
		vmx->nested.pi_desc =
			(struct pi_desc *)((void *)vmx->nested.pi_desc +
			(unsigned long)(vmcs12->posted_intr_desc_addr &
			(PAGE_SIZE - 1)));
	}

9685 9686 9687
	return true;
}

9688 9689 9690 9691 9692 9693 9694 9695 9696 9697 9698 9699 9700 9701 9702 9703 9704 9705 9706 9707 9708 9709
static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
{
	u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (vcpu->arch.virtual_tsc_khz == 0)
		return;

	/* Make sure short timeouts reliably trigger an immediate vmexit.
	 * hrtimer_start does not guarantee this. */
	if (preemption_timeout <= 1) {
		vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
		return;
	}

	preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
	preemption_timeout *= 1000000;
	do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
	hrtimer_start(&vmx->nested.preemption_timer,
		      ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
}

9710 9711 9712 9713 9714 9715 9716 9717 9718 9719 9720 9721 9722 9723 9724 9725 9726 9727 9728 9729 9730 9731 9732 9733 9734 9735 9736 9737 9738
static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
						struct vmcs12 *vmcs12)
{
	int maxphyaddr;
	u64 addr;

	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
		return 0;

	if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
		WARN_ON(1);
		return -EINVAL;
	}
	maxphyaddr = cpuid_maxphyaddr(vcpu);

	if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
	   ((addr + PAGE_SIZE) >> maxphyaddr))
		return -EINVAL;

	return 0;
}

/*
 * Merge L0's and L1's MSR bitmap, return false to indicate that
 * we do not use the hardware.
 */
static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
					       struct vmcs12 *vmcs12)
{
9739
	int msr;
9740
	struct page *page;
9741 9742
	unsigned long *msr_bitmap_l1;
	unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
9743

9744
	/* This shortcut is ok because we support only x2APIC MSRs so far. */
9745 9746 9747 9748 9749 9750 9751 9752
	if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
		return false;

	page = nested_get_page(vcpu, vmcs12->msr_bitmap);
	if (!page) {
		WARN_ON(1);
		return false;
	}
9753
	msr_bitmap_l1 = (unsigned long *)kmap(page);
9754

9755 9756
	memset(msr_bitmap_l0, 0xff, PAGE_SIZE);

9757
	if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
9758 9759 9760
		if (nested_cpu_has_apic_reg_virt(vmcs12))
			for (msr = 0x800; msr <= 0x8ff; msr++)
				nested_vmx_disable_intercept_for_msr(
9761
					msr_bitmap_l1, msr_bitmap_l0,
9762
					msr, MSR_TYPE_R);
9763 9764 9765

		nested_vmx_disable_intercept_for_msr(
				msr_bitmap_l1, msr_bitmap_l0,
9766 9767
				APIC_BASE_MSR + (APIC_TASKPRI >> 4),
				MSR_TYPE_R | MSR_TYPE_W);
9768

9769 9770
		if (nested_cpu_has_vid(vmcs12)) {
			nested_vmx_disable_intercept_for_msr(
9771
				msr_bitmap_l1, msr_bitmap_l0,
9772 9773 9774
				APIC_BASE_MSR + (APIC_EOI >> 4),
				MSR_TYPE_W);
			nested_vmx_disable_intercept_for_msr(
9775
				msr_bitmap_l1, msr_bitmap_l0,
9776 9777 9778
				APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
				MSR_TYPE_W);
		}
9779
	}
9780 9781 9782 9783 9784 9785 9786 9787 9788
	kunmap(page);
	nested_release_page_clean(page);

	return true;
}

static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
					   struct vmcs12 *vmcs12)
{
9789
	if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9790
	    !nested_cpu_has_apic_reg_virt(vmcs12) &&
9791 9792
	    !nested_cpu_has_vid(vmcs12) &&
	    !nested_cpu_has_posted_intr(vmcs12))
9793 9794 9795 9796 9797 9798
		return 0;

	/*
	 * If virtualize x2apic mode is enabled,
	 * virtualize apic access must be disabled.
	 */
9799 9800
	if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
	    nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
9801 9802
		return -EINVAL;

9803 9804 9805 9806 9807 9808 9809 9810
	/*
	 * If virtual interrupt delivery is enabled,
	 * we must exit on external interrupts.
	 */
	if (nested_cpu_has_vid(vmcs12) &&
	   !nested_exit_on_intr(vcpu))
		return -EINVAL;

9811 9812 9813 9814 9815 9816 9817 9818 9819 9820 9821
	/*
	 * bits 15:8 should be zero in posted_intr_nv,
	 * the descriptor address has been already checked
	 * in nested_get_vmcs12_pages.
	 */
	if (nested_cpu_has_posted_intr(vmcs12) &&
	   (!nested_cpu_has_vid(vmcs12) ||
	    !nested_exit_intr_ack_set(vcpu) ||
	    vmcs12->posted_intr_nv & 0xff00))
		return -EINVAL;

9822 9823 9824 9825 9826
	/* tpr shadow is needed by all apicv features. */
	if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
		return -EINVAL;

	return 0;
9827 9828
}

9829 9830
static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
				       unsigned long count_field,
9831
				       unsigned long addr_field)
9832
{
9833
	int maxphyaddr;
9834 9835 9836 9837 9838 9839 9840 9841 9842
	u64 count, addr;

	if (vmcs12_read_any(vcpu, count_field, &count) ||
	    vmcs12_read_any(vcpu, addr_field, &addr)) {
		WARN_ON(1);
		return -EINVAL;
	}
	if (count == 0)
		return 0;
9843
	maxphyaddr = cpuid_maxphyaddr(vcpu);
9844 9845
	if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
	    (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9846
		pr_debug_ratelimited(
9847 9848 9849 9850 9851 9852 9853 9854 9855 9856 9857 9858 9859 9860 9861
			"nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
			addr_field, maxphyaddr, count, addr);
		return -EINVAL;
	}
	return 0;
}

static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
						struct vmcs12 *vmcs12)
{
	if (vmcs12->vm_exit_msr_load_count == 0 &&
	    vmcs12->vm_exit_msr_store_count == 0 &&
	    vmcs12->vm_entry_msr_load_count == 0)
		return 0; /* Fast path */
	if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
9862
					VM_EXIT_MSR_LOAD_ADDR) ||
9863
	    nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
9864
					VM_EXIT_MSR_STORE_ADDR) ||
9865
	    nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
9866
					VM_ENTRY_MSR_LOAD_ADDR))
9867 9868 9869 9870 9871 9872 9873 9874
		return -EINVAL;
	return 0;
}

static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
				       struct vmx_msr_entry *e)
{
	/* x2APIC MSR accesses are not allowed */
9875
	if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
9876 9877 9878 9879 9880
		return -EINVAL;
	if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
	    e->index == MSR_IA32_UCODE_REV)
		return -EINVAL;
	if (e->reserved != 0)
9881 9882 9883 9884
		return -EINVAL;
	return 0;
}

9885 9886
static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
				     struct vmx_msr_entry *e)
9887 9888 9889
{
	if (e->index == MSR_FS_BASE ||
	    e->index == MSR_GS_BASE ||
9890 9891 9892 9893 9894 9895 9896 9897 9898 9899 9900
	    e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
	    nested_vmx_msr_check_common(vcpu, e))
		return -EINVAL;
	return 0;
}

static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
				      struct vmx_msr_entry *e)
{
	if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
	    nested_vmx_msr_check_common(vcpu, e))
9901 9902 9903 9904 9905 9906 9907 9908 9909 9910 9911 9912 9913 9914 9915 9916
		return -EINVAL;
	return 0;
}

/*
 * Load guest's/host's msr at nested entry/exit.
 * return 0 for success, entry index for failure.
 */
static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
{
	u32 i;
	struct vmx_msr_entry e;
	struct msr_data msr;

	msr.host_initiated = false;
	for (i = 0; i < count; i++) {
9917 9918
		if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
					&e, sizeof(e))) {
9919
			pr_debug_ratelimited(
9920 9921
				"%s cannot read MSR entry (%u, 0x%08llx)\n",
				__func__, i, gpa + i * sizeof(e));
9922
			goto fail;
9923 9924
		}
		if (nested_vmx_load_msr_check(vcpu, &e)) {
9925
			pr_debug_ratelimited(
9926 9927 9928 9929
				"%s check failed (%u, 0x%x, 0x%x)\n",
				__func__, i, e.index, e.reserved);
			goto fail;
		}
9930 9931
		msr.index = e.index;
		msr.data = e.value;
9932
		if (kvm_set_msr(vcpu, &msr)) {
9933
			pr_debug_ratelimited(
9934 9935
				"%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
				__func__, i, e.index, e.value);
9936
			goto fail;
9937
		}
9938 9939 9940 9941 9942 9943 9944 9945 9946 9947 9948 9949
	}
	return 0;
fail:
	return i + 1;
}

static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
{
	u32 i;
	struct vmx_msr_entry e;

	for (i = 0; i < count; i++) {
9950
		struct msr_data msr_info;
9951 9952 9953
		if (kvm_vcpu_read_guest(vcpu,
					gpa + i * sizeof(e),
					&e, 2 * sizeof(u32))) {
9954
			pr_debug_ratelimited(
9955 9956
				"%s cannot read MSR entry (%u, 0x%08llx)\n",
				__func__, i, gpa + i * sizeof(e));
9957
			return -EINVAL;
9958 9959
		}
		if (nested_vmx_store_msr_check(vcpu, &e)) {
9960
			pr_debug_ratelimited(
9961 9962
				"%s check failed (%u, 0x%x, 0x%x)\n",
				__func__, i, e.index, e.reserved);
9963
			return -EINVAL;
9964
		}
9965 9966 9967
		msr_info.host_initiated = false;
		msr_info.index = e.index;
		if (kvm_get_msr(vcpu, &msr_info)) {
9968
			pr_debug_ratelimited(
9969 9970 9971 9972
				"%s cannot read MSR (%u, 0x%x)\n",
				__func__, i, e.index);
			return -EINVAL;
		}
9973 9974 9975 9976
		if (kvm_vcpu_write_guest(vcpu,
					 gpa + i * sizeof(e) +
					     offsetof(struct vmx_msr_entry, value),
					 &msr_info.data, sizeof(msr_info.data))) {
9977
			pr_debug_ratelimited(
9978
				"%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9979
				__func__, i, e.index, msr_info.data);
9980 9981
			return -EINVAL;
		}
9982 9983 9984 9985
	}
	return 0;
}

9986 9987 9988 9989 9990 9991 9992 9993
static bool nested_cr3_valid(struct kvm_vcpu *vcpu, unsigned long val)
{
	unsigned long invalid_mask;

	invalid_mask = (~0ULL) << cpuid_maxphyaddr(vcpu);
	return (val & invalid_mask) == 0;
}

9994 9995 9996 9997 9998 9999 10000 10001 10002 10003
/*
 * Load guest's/host's cr3 at nested entry/exit. nested_ept is true if we are
 * emulating VM entry into a guest with EPT enabled.
 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
 * is assigned to entry_failure_code on failure.
 */
static int nested_vmx_load_cr3(struct kvm_vcpu *vcpu, unsigned long cr3, bool nested_ept,
			       unsigned long *entry_failure_code)
{
	if (cr3 != kvm_read_cr3(vcpu) || (!nested_ept && pdptrs_changed(vcpu))) {
10004
		if (!nested_cr3_valid(vcpu, cr3)) {
10005 10006 10007 10008 10009 10010 10011 10012 10013 10014 10015 10016 10017 10018 10019 10020 10021 10022 10023 10024 10025 10026 10027 10028
			*entry_failure_code = ENTRY_FAIL_DEFAULT;
			return 1;
		}

		/*
		 * If PAE paging and EPT are both on, CR3 is not used by the CPU and
		 * must not be dereferenced.
		 */
		if (!is_long_mode(vcpu) && is_pae(vcpu) && is_paging(vcpu) &&
		    !nested_ept) {
			if (!load_pdptrs(vcpu, vcpu->arch.walk_mmu, cr3)) {
				*entry_failure_code = ENTRY_FAIL_PDPTE;
				return 1;
			}
		}

		vcpu->arch.cr3 = cr3;
		__set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
	}

	kvm_mmu_reset_context(vcpu);
	return 0;
}

10029 10030 10031
/*
 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
T
Tiejun Chen 已提交
10032
 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
10033 10034 10035 10036
 * guest in a way that will both be appropriate to L1's requests, and our
 * needs. In addition to modifying the active vmcs (which is vmcs02), this
 * function also has additional necessary side-effects, like setting various
 * vcpu->arch fields.
10037 10038
 * Returns 0 on success, 1 on failure. Invalid state exit qualification code
 * is assigned to entry_failure_code on failure.
10039
 */
10040 10041
static int prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
			  unsigned long *entry_failure_code)
10042 10043 10044
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u32 exec_control;
10045
	bool nested_ept_enabled = false;
10046 10047 10048 10049 10050 10051 10052 10053 10054 10055 10056 10057 10058 10059 10060 10061 10062 10063 10064 10065 10066 10067 10068 10069 10070 10071 10072 10073 10074 10075 10076 10077 10078 10079 10080 10081 10082 10083

	vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
	vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
	vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
	vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
	vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
	vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
	vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
	vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
	vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
	vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
	vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
	vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
	vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
	vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
	vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
	vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
	vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
	vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
	vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
	vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
	vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
	vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
	vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
	vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
	vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
	vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
	vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
	vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
	vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
	vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
	vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
	vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
	vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
	vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
	vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
	vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);

10084 10085 10086 10087 10088 10089 10090
	if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
		kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
		vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
	} else {
		kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
		vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
	}
10091 10092 10093 10094 10095 10096 10097 10098 10099
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
		vmcs12->vm_entry_intr_info_field);
	vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
		vmcs12->vm_entry_exception_error_code);
	vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
		vmcs12->vm_entry_instruction_len);
	vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
		vmcs12->guest_interruptibility_info);
	vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
10100
	vmx_set_rflags(vcpu, vmcs12->guest_rflags);
10101 10102 10103 10104 10105
	vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
		vmcs12->guest_pending_dbg_exceptions);
	vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
	vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);

10106 10107
	if (nested_cpu_has_xsaves(vmcs12))
		vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
10108 10109
	vmcs_write64(VMCS_LINK_POINTER, -1ull);

10110
	exec_control = vmcs12->pin_based_vm_exec_control;
10111 10112

	/* Preemption timer setting is only taken from vmcs01.  */
10113
	exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10114 10115 10116
	exec_control |= vmcs_config.pin_based_exec_ctrl;
	if (vmx->hv_deadline_tsc == -1)
		exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
10117

10118
	/* Posted interrupts setting is only taken from vmcs12.  */
10119 10120 10121 10122 10123 10124 10125
	if (nested_cpu_has_posted_intr(vmcs12)) {
		/*
		 * Note that we use L0's vector here and in
		 * vmx_deliver_nested_posted_interrupt.
		 */
		vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
		vmx->nested.pi_pending = false;
10126
		vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
10127 10128 10129 10130 10131 10132 10133
		vmcs_write64(POSTED_INTR_DESC_ADDR,
			page_to_phys(vmx->nested.pi_desc_page) +
			(unsigned long)(vmcs12->posted_intr_desc_addr &
			(PAGE_SIZE - 1)));
	} else
		exec_control &= ~PIN_BASED_POSTED_INTR;

10134
	vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
10135

10136 10137 10138
	vmx->nested.preemption_timer_expired = false;
	if (nested_cpu_has_preemption_timer(vmcs12))
		vmx_start_preemption_timer(vcpu);
10139

10140 10141 10142 10143 10144 10145 10146 10147 10148 10149 10150 10151 10152 10153 10154 10155 10156 10157 10158 10159 10160 10161 10162 10163 10164 10165
	/*
	 * Whether page-faults are trapped is determined by a combination of
	 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
	 * If enable_ept, L0 doesn't care about page faults and we should
	 * set all of these to L1's desires. However, if !enable_ept, L0 does
	 * care about (at least some) page faults, and because it is not easy
	 * (if at all possible?) to merge L0 and L1's desires, we simply ask
	 * to exit on each and every L2 page fault. This is done by setting
	 * MASK=MATCH=0 and (see below) EB.PF=1.
	 * Note that below we don't need special code to set EB.PF beyond the
	 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
	 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
	 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
	 *
	 * A problem with this approach (when !enable_ept) is that L1 may be
	 * injected with more page faults than it asked for. This could have
	 * caused problems, but in practice existing hypervisors don't care.
	 * To fix this, we will need to emulate the PFEC checking (on the L1
	 * page tables), using walk_addr(), when injecting PFs to L1.
	 */
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
		enable_ept ? vmcs12->page_fault_error_code_mask : 0);
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
		enable_ept ? vmcs12->page_fault_error_code_match : 0);

	if (cpu_has_secondary_exec_ctrls()) {
10166
		exec_control = vmx_secondary_exec_control(vmx);
10167

10168
		/* Take the following fields only from vmcs12 */
10169
		exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
J
Jan Kiszka 已提交
10170
				  SECONDARY_EXEC_RDTSCP |
10171
				  SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
10172
				  SECONDARY_EXEC_APIC_REGISTER_VIRT);
10173 10174 10175 10176 10177 10178 10179 10180 10181 10182 10183 10184 10185 10186 10187 10188 10189
		if (nested_cpu_has(vmcs12,
				CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
			exec_control |= vmcs12->secondary_vm_exec_control;

		if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
			/*
			 * If translation failed, no matter: This feature asks
			 * to exit when accessing the given address, and if it
			 * can never be accessed, this feature won't do
			 * anything anyway.
			 */
			if (!vmx->nested.apic_access_page)
				exec_control &=
				  ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
			else
				vmcs_write64(APIC_ACCESS_ADDR,
				  page_to_phys(vmx->nested.apic_access_page));
10190
		} else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
10191
			    cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
10192 10193
			exec_control |=
				SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
10194
			kvm_vcpu_reload_apic_access_page(vcpu);
10195 10196
		}

10197 10198 10199 10200 10201 10202 10203 10204 10205 10206 10207 10208 10209
		if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
			vmcs_write64(EOI_EXIT_BITMAP0,
				vmcs12->eoi_exit_bitmap0);
			vmcs_write64(EOI_EXIT_BITMAP1,
				vmcs12->eoi_exit_bitmap1);
			vmcs_write64(EOI_EXIT_BITMAP2,
				vmcs12->eoi_exit_bitmap2);
			vmcs_write64(EOI_EXIT_BITMAP3,
				vmcs12->eoi_exit_bitmap3);
			vmcs_write16(GUEST_INTR_STATUS,
				vmcs12->guest_intr_status);
		}

10210
		nested_ept_enabled = (exec_control & SECONDARY_EXEC_ENABLE_EPT) != 0;
10211 10212 10213 10214 10215 10216 10217 10218 10219 10220
		vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
	}


	/*
	 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
	 * Some constant fields are set here by vmx_set_constant_host_state().
	 * Other fields are different per CPU, and will be set later when
	 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
	 */
10221
	vmx_set_constant_host_state(vmx);
10222

10223 10224 10225 10226 10227 10228 10229 10230 10231
	/*
	 * Set the MSR load/store lists to match L0's settings.
	 */
	vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
	vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
	vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));

10232 10233 10234 10235 10236 10237 10238 10239 10240 10241 10242 10243 10244 10245
	/*
	 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
	 * entry, but only if the current (host) sp changed from the value
	 * we wrote last (vmx->host_rsp). This cache is no longer relevant
	 * if we switch vmcs, and rather than hold a separate cache per vmcs,
	 * here we just force the write to happen on entry.
	 */
	vmx->host_rsp = 0;

	exec_control = vmx_exec_control(vmx); /* L0's desires */
	exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
	exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
	exec_control &= ~CPU_BASED_TPR_SHADOW;
	exec_control |= vmcs12->cpu_based_vm_exec_control;
10246 10247 10248 10249 10250 10251 10252

	if (exec_control & CPU_BASED_TPR_SHADOW) {
		vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
				page_to_phys(vmx->nested.virtual_apic_page));
		vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
	}

10253
	if (cpu_has_vmx_msr_bitmap() &&
10254 10255 10256 10257
	    exec_control & CPU_BASED_USE_MSR_BITMAPS &&
	    nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
		; /* MSR_BITMAP will be set by following vmx_set_efer. */
	else
10258 10259
		exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;

10260
	/*
10261
	 * Merging of IO bitmap not currently supported.
10262 10263 10264 10265 10266 10267 10268 10269 10270 10271 10272 10273 10274 10275 10276
	 * Rather, exit every time.
	 */
	exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
	exec_control |= CPU_BASED_UNCOND_IO_EXITING;

	vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);

	/* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
	 * bitwise-or of what L1 wants to trap for L2, and what we want to
	 * trap. Note that CR0.TS also needs updating - we do this later.
	 */
	update_exception_bitmap(vcpu);
	vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
	vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);

10277 10278 10279 10280
	/* L2->L1 exit controls are emulated - the hardware exit is to L0 so
	 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
	 * bits are further modified by vmx_set_efer() below.
	 */
10281
	vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
10282 10283 10284 10285

	/* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
	 * emulated by vmx_set_efer(), below.
	 */
10286
	vm_entry_controls_init(vmx, 
10287 10288
		(vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
			~VM_ENTRY_IA32E_MODE) |
10289 10290
		(vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));

10291
	if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
10292
		vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
10293 10294
		vcpu->arch.pat = vmcs12->guest_ia32_pat;
	} else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
10295 10296 10297 10298 10299
		vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);


	set_cr4_guest_host_mask(vmx);

10300 10301 10302
	if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
		vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);

10303 10304
	if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
		vmcs_write64(TSC_OFFSET,
10305
			vcpu->arch.tsc_offset + vmcs12->tsc_offset);
10306
	else
10307
		vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
P
Peter Feiner 已提交
10308 10309
	if (kvm_has_tsc_control)
		decache_tsc_multiplier(vmx);
10310 10311 10312

	if (enable_vpid) {
		/*
W
Wanpeng Li 已提交
10313 10314 10315 10316 10317 10318
		 * There is no direct mapping between vpid02 and vpid12, the
		 * vpid02 is per-vCPU for L0 and reused while the value of
		 * vpid12 is changed w/ one invvpid during nested vmentry.
		 * The vpid12 is allocated by L1 for L2, so it will not
		 * influence global bitmap(for vpid01 and vpid02 allocation)
		 * even if spawn a lot of nested vCPUs.
10319
		 */
W
Wanpeng Li 已提交
10320 10321 10322 10323 10324 10325 10326 10327 10328 10329 10330
		if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
			vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
			if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
				vmx->nested.last_vpid = vmcs12->virtual_processor_id;
				__vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
			}
		} else {
			vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
			vmx_flush_tlb(vcpu);
		}

10331 10332
	}

N
Nadav Har'El 已提交
10333 10334 10335 10336 10337
	if (nested_cpu_has_ept(vmcs12)) {
		kvm_mmu_unload(vcpu);
		nested_ept_init_mmu_context(vcpu);
	}

10338 10339 10340 10341 10342 10343 10344 10345 10346 10347 10348 10349 10350 10351
	/*
	 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
	 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
	 * The CR0_READ_SHADOW is what L2 should have expected to read given
	 * the specifications by L1; It's not enough to take
	 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
	 * have more bits than L1 expected.
	 */
	vmx_set_cr0(vcpu, vmcs12->guest_cr0);
	vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));

	vmx_set_cr4(vcpu, vmcs12->guest_cr4);
	vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));

10352 10353 10354 10355 10356 10357 10358 10359 10360
	if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
		vcpu->arch.efer = vmcs12->guest_ia32_efer;
	else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
		vcpu->arch.efer |= (EFER_LMA | EFER_LME);
	else
		vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
	/* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
	vmx_set_efer(vcpu, vcpu->arch.efer);

10361 10362 10363 10364
	/* Shadow page tables on either EPT or shadow page tables. */
	if (nested_vmx_load_cr3(vcpu, vmcs12->guest_cr3, nested_ept_enabled,
				entry_failure_code))
		return 1;
10365

10366 10367
	kvm_mmu_reset_context(vcpu);

10368 10369 10370
	if (!enable_ept)
		vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;

10371 10372 10373 10374 10375 10376 10377 10378 10379 10380
	/*
	 * L1 may access the L2's PDPTR, so save them to construct vmcs12
	 */
	if (enable_ept) {
		vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
		vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
		vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
		vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
	}

10381 10382
	kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
	kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
10383
	return 0;
10384 10385
}

10386 10387 10388 10389 10390 10391 10392 10393 10394 10395
/*
 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
 * for running an L2 nested guest.
 */
static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
{
	struct vmcs12 *vmcs12;
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int cpu;
	struct loaded_vmcs *vmcs02;
10396
	bool ia32e;
10397
	u32 msr_entry_idx;
10398
	unsigned long exit_qualification;
10399

10400
	if (!nested_vmx_check_permission(vcpu))
10401 10402
		return 1;

10403 10404 10405
	if (!nested_vmx_check_vmcs12(vcpu))
		goto out;

10406 10407
	vmcs12 = get_vmcs12(vcpu);

10408 10409 10410
	if (enable_shadow_vmcs)
		copy_shadow_to_vmcs12(vmx);

10411 10412 10413 10414 10415 10416 10417 10418 10419 10420 10421 10422 10423 10424
	/*
	 * The nested entry process starts with enforcing various prerequisites
	 * on vmcs12 as required by the Intel SDM, and act appropriately when
	 * they fail: As the SDM explains, some conditions should cause the
	 * instruction to fail, while others will cause the instruction to seem
	 * to succeed, but return an EXIT_REASON_INVALID_STATE.
	 * To speed up the normal (success) code path, we should avoid checking
	 * for misconfigurations which will anyway be caught by the processor
	 * when using the merged vmcs02.
	 */
	if (vmcs12->launch_state == launch) {
		nested_vmx_failValid(vcpu,
			launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
			       : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
10425
		goto out;
10426 10427
	}

10428 10429
	if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
	    vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
10430
		nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10431
		goto out;
10432 10433
	}

10434
	if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
10435
		nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10436
		goto out;
10437 10438
	}

10439
	if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
10440
		nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10441
		goto out;
10442 10443
	}

10444 10445
	if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
		nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10446
		goto out;
10447 10448
	}

10449 10450
	if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
		nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10451
		goto out;
10452 10453
	}

10454
	if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
10455
				vmx->nested.nested_vmx_procbased_ctls_low,
10456
				vmx->nested.nested_vmx_procbased_ctls_high) ||
10457
	    !vmx_control_verify(vmcs12->secondary_vm_exec_control,
10458 10459
				vmx->nested.nested_vmx_secondary_ctls_low,
				vmx->nested.nested_vmx_secondary_ctls_high) ||
10460
	    !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
10461 10462
				vmx->nested.nested_vmx_pinbased_ctls_low,
				vmx->nested.nested_vmx_pinbased_ctls_high) ||
10463
	    !vmx_control_verify(vmcs12->vm_exit_controls,
10464
				vmx->nested.nested_vmx_exit_ctls_low,
10465
				vmx->nested.nested_vmx_exit_ctls_high) ||
10466
	    !vmx_control_verify(vmcs12->vm_entry_controls,
10467
				vmx->nested.nested_vmx_entry_ctls_low,
10468
				vmx->nested.nested_vmx_entry_ctls_high))
10469 10470
	{
		nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10471
		goto out;
10472 10473
	}

10474
	if (!nested_host_cr0_valid(vcpu, vmcs12->host_cr0) ||
10475 10476
	    !nested_host_cr4_valid(vcpu, vmcs12->host_cr4) ||
	    !nested_cr3_valid(vcpu, vmcs12->host_cr3)) {
10477 10478
		nested_vmx_failValid(vcpu,
			VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
10479
		goto out;
10480 10481
	}

10482 10483
	if (!nested_guest_cr0_valid(vcpu, vmcs12->guest_cr0) ||
	    !nested_guest_cr4_valid(vcpu, vmcs12->guest_cr4)) {
10484 10485
		nested_vmx_entry_failure(vcpu, vmcs12,
			EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10486
		return 1;
10487 10488 10489 10490
	}
	if (vmcs12->vmcs_link_pointer != -1ull) {
		nested_vmx_entry_failure(vcpu, vmcs12,
			EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
10491
		return 1;
10492 10493
	}

10494
	/*
10495
	 * If the load IA32_EFER VM-entry control is 1, the following checks
10496 10497 10498 10499 10500 10501 10502 10503 10504 10505 10506 10507 10508 10509 10510
	 * are performed on the field for the IA32_EFER MSR:
	 * - Bits reserved in the IA32_EFER MSR must be 0.
	 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
	 *   the IA-32e mode guest VM-exit control. It must also be identical
	 *   to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
	 *   CR0.PG) is 1.
	 */
	if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
		ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
		if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
		    ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
		    ((vmcs12->guest_cr0 & X86_CR0_PG) &&
		     ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
			nested_vmx_entry_failure(vcpu, vmcs12,
				EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10511
			return 1;
10512 10513 10514 10515 10516 10517 10518 10519 10520 10521 10522 10523 10524 10525 10526 10527 10528
		}
	}

	/*
	 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
	 * IA32_EFER MSR must be 0 in the field for that register. In addition,
	 * the values of the LMA and LME bits in the field must each be that of
	 * the host address-space size VM-exit control.
	 */
	if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
		ia32e = (vmcs12->vm_exit_controls &
			 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
		if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
		    ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
		    ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
			nested_vmx_entry_failure(vcpu, vmcs12,
				EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10529
			return 1;
10530 10531 10532
		}
	}

10533 10534 10535 10536 10537
	/*
	 * We're finally done with prerequisite checking, and can start with
	 * the nested entry.
	 */

10538 10539 10540 10541
	vmcs02 = nested_get_current_vmcs02(vmx);
	if (!vmcs02)
		return -ENOMEM;

10542 10543 10544 10545 10546
	/*
	 * After this point, the trap flag no longer triggers a singlestep trap
	 * on the vm entry instructions. Don't call
	 * kvm_skip_emulated_instruction.
	 */
10547
	skip_emulated_instruction(vcpu);
10548 10549
	enter_guest_mode(vcpu);

10550 10551 10552
	if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
		vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);

10553 10554 10555 10556 10557 10558 10559
	cpu = get_cpu();
	vmx->loaded_vmcs = vmcs02;
	vmx_vcpu_put(vcpu);
	vmx_vcpu_load(vcpu, cpu);
	vcpu->cpu = cpu;
	put_cpu();

10560 10561
	vmx_segment_cache_clear(vmx);

10562 10563 10564 10565 10566 10567 10568
	if (prepare_vmcs02(vcpu, vmcs12, &exit_qualification)) {
		leave_guest_mode(vcpu);
		vmx_load_vmcs01(vcpu);
		nested_vmx_entry_failure(vcpu, vmcs12,
				EXIT_REASON_INVALID_STATE, exit_qualification);
		return 1;
	}
10569

10570 10571 10572 10573 10574 10575 10576 10577 10578 10579 10580 10581 10582
	msr_entry_idx = nested_vmx_load_msr(vcpu,
					    vmcs12->vm_entry_msr_load_addr,
					    vmcs12->vm_entry_msr_load_count);
	if (msr_entry_idx) {
		leave_guest_mode(vcpu);
		vmx_load_vmcs01(vcpu);
		nested_vmx_entry_failure(vcpu, vmcs12,
				EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
		return 1;
	}

	vmcs12->launch_state = 1;

10583
	if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
10584
		return kvm_vcpu_halt(vcpu);
10585

10586 10587
	vmx->nested.nested_run_pending = 1;

10588 10589 10590 10591 10592 10593 10594
	/*
	 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
	 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
	 * returned as far as L1 is concerned. It will only return (and set
	 * the success flag) when L2 exits (see nested_vmx_vmexit()).
	 */
	return 1;
10595 10596

out:
10597
	return kvm_skip_emulated_instruction(vcpu);
10598 10599
}

N
Nadav Har'El 已提交
10600 10601 10602 10603 10604 10605 10606 10607 10608 10609 10610 10611 10612 10613 10614 10615 10616 10617 10618 10619 10620 10621 10622 10623 10624 10625 10626 10627 10628 10629 10630 10631 10632 10633 10634 10635 10636
/*
 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
 * This function returns the new value we should put in vmcs12.guest_cr0.
 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
 *  1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
 *     available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
 *     didn't trap the bit, because if L1 did, so would L0).
 *  2. Bits that L1 asked to trap (and therefore L0 also did) could not have
 *     been modified by L2, and L1 knows it. So just leave the old value of
 *     the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
 *     isn't relevant, because if L0 traps this bit it can set it to anything.
 *  3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
 *     changed these bits, and therefore they need to be updated, but L0
 *     didn't necessarily allow them to be changed in GUEST_CR0 - and rather
 *     put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
 */
static inline unsigned long
vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
{
	return
	/*1*/	(vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
	/*2*/	(vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
	/*3*/	(vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
			vcpu->arch.cr0_guest_owned_bits));
}

static inline unsigned long
vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
{
	return
	/*1*/	(vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
	/*2*/	(vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
	/*3*/	(vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
			vcpu->arch.cr4_guest_owned_bits));
}

10637 10638 10639 10640 10641 10642
static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
				       struct vmcs12 *vmcs12)
{
	u32 idt_vectoring;
	unsigned int nr;

10643
	if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
10644 10645 10646 10647 10648 10649 10650 10651 10652 10653 10654 10655 10656 10657 10658 10659 10660
		nr = vcpu->arch.exception.nr;
		idt_vectoring = nr | VECTORING_INFO_VALID_MASK;

		if (kvm_exception_is_soft(nr)) {
			vmcs12->vm_exit_instruction_len =
				vcpu->arch.event_exit_inst_len;
			idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
		} else
			idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;

		if (vcpu->arch.exception.has_error_code) {
			idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
			vmcs12->idt_vectoring_error_code =
				vcpu->arch.exception.error_code;
		}

		vmcs12->idt_vectoring_info_field = idt_vectoring;
J
Jan Kiszka 已提交
10661
	} else if (vcpu->arch.nmi_injected) {
10662 10663 10664 10665 10666 10667 10668 10669 10670 10671 10672 10673 10674 10675 10676 10677 10678
		vmcs12->idt_vectoring_info_field =
			INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
	} else if (vcpu->arch.interrupt.pending) {
		nr = vcpu->arch.interrupt.nr;
		idt_vectoring = nr | VECTORING_INFO_VALID_MASK;

		if (vcpu->arch.interrupt.soft) {
			idt_vectoring |= INTR_TYPE_SOFT_INTR;
			vmcs12->vm_entry_instruction_len =
				vcpu->arch.event_exit_inst_len;
		} else
			idt_vectoring |= INTR_TYPE_EXT_INTR;

		vmcs12->idt_vectoring_info_field = idt_vectoring;
	}
}

10679 10680 10681 10682
static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

10683 10684 10685 10686 10687 10688 10689 10690
	if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
	    vmx->nested.preemption_timer_expired) {
		if (vmx->nested.nested_run_pending)
			return -EBUSY;
		nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
		return 0;
	}

10691
	if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
10692 10693
		if (vmx->nested.nested_run_pending ||
		    vcpu->arch.interrupt.pending)
10694 10695 10696 10697 10698 10699 10700 10701 10702 10703 10704 10705 10706 10707 10708 10709 10710 10711
			return -EBUSY;
		nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
				  NMI_VECTOR | INTR_TYPE_NMI_INTR |
				  INTR_INFO_VALID_MASK, 0);
		/*
		 * The NMI-triggered VM exit counts as injection:
		 * clear this one and block further NMIs.
		 */
		vcpu->arch.nmi_pending = 0;
		vmx_set_nmi_mask(vcpu, true);
		return 0;
	}

	if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
	    nested_exit_on_intr(vcpu)) {
		if (vmx->nested.nested_run_pending)
			return -EBUSY;
		nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
10712
		return 0;
10713 10714
	}

10715 10716
	vmx_complete_nested_posted_interrupt(vcpu);
	return 0;
10717 10718
}

10719 10720 10721 10722 10723 10724 10725 10726 10727 10728 10729 10730 10731 10732
static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
{
	ktime_t remaining =
		hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
	u64 value;

	if (ktime_to_ns(remaining) <= 0)
		return 0;

	value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
	do_div(value, 1000000);
	return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
}

N
Nadav Har'El 已提交
10733 10734 10735 10736 10737 10738 10739 10740 10741 10742 10743
/*
 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
 * and this function updates it to reflect the changes to the guest state while
 * L2 was running (and perhaps made some exits which were handled directly by L0
 * without going back to L1), and to reflect the exit reason.
 * Note that we do not have to copy here all VMCS fields, just those that
 * could have changed by the L2 guest or the exit - i.e., the guest-state and
 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
 * which already writes to vmcs12 directly.
 */
10744 10745 10746
static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
			   u32 exit_reason, u32 exit_intr_info,
			   unsigned long exit_qualification)
N
Nadav Har'El 已提交
10747 10748 10749 10750 10751 10752 10753 10754 10755 10756 10757 10758 10759 10760 10761 10762 10763 10764 10765 10766 10767 10768 10769 10770 10771 10772 10773 10774 10775 10776 10777 10778 10779 10780 10781 10782 10783 10784 10785 10786 10787 10788 10789 10790 10791 10792 10793 10794 10795 10796
{
	/* update guest state fields: */
	vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
	vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);

	vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
	vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
	vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);

	vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
	vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
	vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
	vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
	vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
	vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
	vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
	vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
	vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
	vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
	vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
	vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
	vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
	vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
	vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
	vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
	vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
	vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
	vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
	vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
	vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
	vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
	vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
	vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
	vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
	vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
	vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
	vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
	vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
	vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
	vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
	vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
	vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
	vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
	vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
	vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);

	vmcs12->guest_interruptibility_info =
		vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	vmcs12->guest_pending_dbg_exceptions =
		vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
10797 10798 10799 10800
	if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
		vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
	else
		vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
N
Nadav Har'El 已提交
10801

10802 10803 10804 10805 10806 10807 10808
	if (nested_cpu_has_preemption_timer(vmcs12)) {
		if (vmcs12->vm_exit_controls &
		    VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
			vmcs12->vmx_preemption_timer_value =
				vmx_get_preemption_timer_value(vcpu);
		hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
	}
10809

10810 10811 10812 10813 10814 10815 10816 10817 10818
	/*
	 * In some cases (usually, nested EPT), L2 is allowed to change its
	 * own CR3 without exiting. If it has changed it, we must keep it.
	 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
	 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
	 *
	 * Additionally, restore L2's PDPTR to vmcs12.
	 */
	if (enable_ept) {
10819
		vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
10820 10821 10822 10823 10824 10825
		vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
		vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
		vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
		vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
	}

10826 10827 10828
	if (nested_cpu_has_ept(vmcs12))
		vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);

10829 10830 10831
	if (nested_cpu_has_vid(vmcs12))
		vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);

10832 10833
	vmcs12->vm_entry_controls =
		(vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
10834
		(vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
10835

10836 10837 10838 10839 10840
	if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
		kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
		vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
	}

N
Nadav Har'El 已提交
10841 10842
	/* TODO: These cannot have changed unless we have MSR bitmaps and
	 * the relevant bit asks not to trap the change */
10843
	if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
N
Nadav Har'El 已提交
10844
		vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
10845 10846
	if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
		vmcs12->guest_ia32_efer = vcpu->arch.efer;
N
Nadav Har'El 已提交
10847 10848 10849
	vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
	vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
	vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
10850
	if (kvm_mpx_supported())
10851
		vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
10852 10853
	if (nested_cpu_has_xsaves(vmcs12))
		vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
N
Nadav Har'El 已提交
10854 10855 10856

	/* update exit information fields: */

10857 10858
	vmcs12->vm_exit_reason = exit_reason;
	vmcs12->exit_qualification = exit_qualification;
N
Nadav Har'El 已提交
10859

10860
	vmcs12->vm_exit_intr_info = exit_intr_info;
10861 10862 10863 10864 10865
	if ((vmcs12->vm_exit_intr_info &
	     (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
	    (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
		vmcs12->vm_exit_intr_error_code =
			vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
10866
	vmcs12->idt_vectoring_info_field = 0;
N
Nadav Har'El 已提交
10867 10868 10869
	vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
	vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);

10870 10871 10872
	if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
		/* vm_entry_intr_info_field is cleared on exit. Emulate this
		 * instead of reading the real value. */
N
Nadav Har'El 已提交
10873
		vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
10874 10875 10876 10877 10878 10879 10880 10881 10882 10883 10884 10885 10886 10887 10888

		/*
		 * Transfer the event that L0 or L1 may wanted to inject into
		 * L2 to IDT_VECTORING_INFO_FIELD.
		 */
		vmcs12_save_pending_event(vcpu, vmcs12);
	}

	/*
	 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
	 * preserved above and would only end up incorrectly in L1.
	 */
	vcpu->arch.nmi_injected = false;
	kvm_clear_exception_queue(vcpu);
	kvm_clear_interrupt_queue(vcpu);
N
Nadav Har'El 已提交
10889 10890 10891 10892 10893 10894 10895 10896 10897 10898 10899
}

/*
 * A part of what we need to when the nested L2 guest exits and we want to
 * run its L1 parent, is to reset L1's guest state to the host state specified
 * in vmcs12.
 * This function is to be called not only on normal nested exit, but also on
 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
 * Failures During or After Loading Guest State").
 * This function should be called when the active VMCS is L1's (vmcs01).
 */
10900 10901
static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
				   struct vmcs12 *vmcs12)
N
Nadav Har'El 已提交
10902
{
10903
	struct kvm_segment seg;
10904
	unsigned long entry_failure_code;
10905

N
Nadav Har'El 已提交
10906 10907
	if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
		vcpu->arch.efer = vmcs12->host_ia32_efer;
10908
	else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
N
Nadav Har'El 已提交
10909 10910 10911 10912 10913 10914 10915
		vcpu->arch.efer |= (EFER_LMA | EFER_LME);
	else
		vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
	vmx_set_efer(vcpu, vcpu->arch.efer);

	kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
	kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
10916
	vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
N
Nadav Har'El 已提交
10917 10918 10919 10920 10921 10922
	/*
	 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
	 * actually changed, because it depends on the current state of
	 * fpu_active (which may have changed).
	 * Note that vmx_set_cr0 refers to efer set above.
	 */
10923
	vmx_set_cr0(vcpu, vmcs12->host_cr0);
N
Nadav Har'El 已提交
10924 10925 10926 10927 10928 10929 10930 10931 10932 10933 10934 10935 10936 10937 10938 10939
	/*
	 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
	 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
	 * but we also need to update cr0_guest_host_mask and exception_bitmap.
	 */
	update_exception_bitmap(vcpu);
	vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
	vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);

	/*
	 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
	 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
	 */
	vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
	kvm_set_cr4(vcpu, vmcs12->host_cr4);

10940
	nested_ept_uninit_mmu_context(vcpu);
N
Nadav Har'El 已提交
10941

10942 10943 10944 10945 10946 10947
	/*
	 * Only PDPTE load can fail as the value of cr3 was checked on entry and
	 * couldn't have changed.
	 */
	if (nested_vmx_load_cr3(vcpu, vmcs12->host_cr3, false, &entry_failure_code))
		nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_PDPTE_FAIL);
N
Nadav Har'El 已提交
10948

10949 10950 10951
	if (!enable_ept)
		vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;

N
Nadav Har'El 已提交
10952 10953 10954 10955 10956 10957 10958 10959 10960 10961 10962 10963 10964 10965 10966 10967
	if (enable_vpid) {
		/*
		 * Trivially support vpid by letting L2s share their parent
		 * L1's vpid. TODO: move to a more elaborate solution, giving
		 * each L2 its own vpid and exposing the vpid feature to L1.
		 */
		vmx_flush_tlb(vcpu);
	}


	vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
	vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
	vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
	vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
	vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);

10968 10969 10970 10971
	/* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1.  */
	if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
		vmcs_write64(GUEST_BNDCFGS, 0);

10972
	if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
N
Nadav Har'El 已提交
10973
		vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
10974 10975
		vcpu->arch.pat = vmcs12->host_ia32_pat;
	}
N
Nadav Har'El 已提交
10976 10977 10978
	if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
		vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
			vmcs12->host_ia32_perf_global_ctrl);
10979

10980 10981 10982 10983 10984 10985 10986 10987 10988 10989 10990 10991 10992 10993 10994 10995 10996 10997 10998 10999 11000 11001 11002 11003 11004 11005 11006 11007 11008 11009 11010 11011 11012 11013 11014 11015 11016 11017
	/* Set L1 segment info according to Intel SDM
	    27.5.2 Loading Host Segment and Descriptor-Table Registers */
	seg = (struct kvm_segment) {
		.base = 0,
		.limit = 0xFFFFFFFF,
		.selector = vmcs12->host_cs_selector,
		.type = 11,
		.present = 1,
		.s = 1,
		.g = 1
	};
	if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
		seg.l = 1;
	else
		seg.db = 1;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
	seg = (struct kvm_segment) {
		.base = 0,
		.limit = 0xFFFFFFFF,
		.type = 3,
		.present = 1,
		.s = 1,
		.db = 1,
		.g = 1
	};
	seg.selector = vmcs12->host_ds_selector;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
	seg.selector = vmcs12->host_es_selector;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
	seg.selector = vmcs12->host_ss_selector;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
	seg.selector = vmcs12->host_fs_selector;
	seg.base = vmcs12->host_fs_base;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
	seg.selector = vmcs12->host_gs_selector;
	seg.base = vmcs12->host_gs_base;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
	seg = (struct kvm_segment) {
11018
		.base = vmcs12->host_tr_base,
11019 11020 11021 11022 11023 11024 11025
		.limit = 0x67,
		.selector = vmcs12->host_tr_selector,
		.type = 11,
		.present = 1
	};
	vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);

11026 11027
	kvm_set_dr(vcpu, 7, 0x400);
	vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
11028

11029 11030 11031
	if (cpu_has_vmx_msr_bitmap())
		vmx_set_msr_bitmap(vcpu);

11032 11033 11034
	if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
				vmcs12->vm_exit_msr_load_count))
		nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
N
Nadav Har'El 已提交
11035 11036 11037 11038 11039 11040 11041
}

/*
 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
 * and modify vmcs12 to make it see what it would expect to see there if
 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
 */
11042 11043 11044
static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
			      u32 exit_intr_info,
			      unsigned long exit_qualification)
N
Nadav Har'El 已提交
11045 11046 11047
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
11048
	u32 vm_inst_error = 0;
N
Nadav Har'El 已提交
11049

11050 11051 11052
	/* trying to cancel vmlaunch/vmresume is a bug */
	WARN_ON_ONCE(vmx->nested.nested_run_pending);

N
Nadav Har'El 已提交
11053
	leave_guest_mode(vcpu);
11054 11055
	prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
		       exit_qualification);
N
Nadav Har'El 已提交
11056

11057 11058 11059 11060
	if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
				 vmcs12->vm_exit_msr_store_count))
		nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);

11061 11062 11063
	if (unlikely(vmx->fail))
		vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);

11064 11065
	vmx_load_vmcs01(vcpu);

11066 11067 11068 11069 11070 11071 11072 11073
	if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
	    && nested_exit_intr_ack_set(vcpu)) {
		int irq = kvm_cpu_get_interrupt(vcpu);
		WARN_ON(irq < 0);
		vmcs12->vm_exit_intr_info = irq |
			INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
	}

11074 11075 11076 11077 11078 11079
	trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
				       vmcs12->exit_qualification,
				       vmcs12->idt_vectoring_info_field,
				       vmcs12->vm_exit_intr_info,
				       vmcs12->vm_exit_intr_error_code,
				       KVM_ISA_VMX);
N
Nadav Har'El 已提交
11080

11081 11082
	vm_entry_controls_reset_shadow(vmx);
	vm_exit_controls_reset_shadow(vmx);
11083 11084
	vmx_segment_cache_clear(vmx);

N
Nadav Har'El 已提交
11085 11086 11087 11088 11089 11090
	/* if no vmcs02 cache requested, remove the one we used */
	if (VMCS02_POOL_SIZE == 0)
		nested_free_vmcs02(vmx, vmx->nested.current_vmptr);

	load_vmcs12_host_state(vcpu, vmcs12);

11091
	/* Update any VMCS fields that might have changed while L2 ran */
11092 11093
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
11094
	vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
11095 11096 11097 11098 11099 11100
	if (vmx->hv_deadline_tsc == -1)
		vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
				PIN_BASED_VMX_PREEMPTION_TIMER);
	else
		vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
			      PIN_BASED_VMX_PREEMPTION_TIMER);
P
Peter Feiner 已提交
11101 11102
	if (kvm_has_tsc_control)
		decache_tsc_multiplier(vmx);
N
Nadav Har'El 已提交
11103

11104 11105 11106 11107 11108
	if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
		vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
		vmx_set_virtual_x2apic_mode(vcpu,
				vcpu->arch.apic_base & X2APIC_ENABLE);
	}
N
Nadav Har'El 已提交
11109 11110 11111 11112 11113 11114 11115

	/* This is needed for same reason as it was needed in prepare_vmcs02 */
	vmx->host_rsp = 0;

	/* Unpin physical memory we referred to in vmcs02 */
	if (vmx->nested.apic_access_page) {
		nested_release_page(vmx->nested.apic_access_page);
11116
		vmx->nested.apic_access_page = NULL;
N
Nadav Har'El 已提交
11117
	}
11118 11119
	if (vmx->nested.virtual_apic_page) {
		nested_release_page(vmx->nested.virtual_apic_page);
11120
		vmx->nested.virtual_apic_page = NULL;
11121
	}
11122 11123 11124 11125 11126 11127
	if (vmx->nested.pi_desc_page) {
		kunmap(vmx->nested.pi_desc_page);
		nested_release_page(vmx->nested.pi_desc_page);
		vmx->nested.pi_desc_page = NULL;
		vmx->nested.pi_desc = NULL;
	}
N
Nadav Har'El 已提交
11128

11129 11130 11131 11132
	/*
	 * We are now running in L2, mmu_notifier will force to reload the
	 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
	 */
11133
	kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
11134

N
Nadav Har'El 已提交
11135 11136 11137 11138 11139 11140 11141
	/*
	 * Exiting from L2 to L1, we're now back to L1 which thinks it just
	 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
	 * success or failure flag accordingly.
	 */
	if (unlikely(vmx->fail)) {
		vmx->fail = 0;
11142
		nested_vmx_failValid(vcpu, vm_inst_error);
N
Nadav Har'El 已提交
11143 11144
	} else
		nested_vmx_succeed(vcpu);
11145 11146
	if (enable_shadow_vmcs)
		vmx->nested.sync_shadow_vmcs = true;
11147 11148 11149

	/* in case we halted in L2 */
	vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
N
Nadav Har'El 已提交
11150 11151
}

11152 11153 11154 11155 11156 11157
/*
 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
 */
static void vmx_leave_nested(struct kvm_vcpu *vcpu)
{
	if (is_guest_mode(vcpu))
11158
		nested_vmx_vmexit(vcpu, -1, 0, 0);
11159 11160 11161
	free_nested(to_vmx(vcpu));
}

11162 11163 11164 11165 11166 11167 11168 11169 11170 11171 11172 11173 11174 11175 11176
/*
 * L1's failure to enter L2 is a subset of a normal exit, as explained in
 * 23.7 "VM-entry failures during or after loading guest state" (this also
 * lists the acceptable exit-reason and exit-qualification parameters).
 * It should only be called before L2 actually succeeded to run, and when
 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
 */
static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
			struct vmcs12 *vmcs12,
			u32 reason, unsigned long qualification)
{
	load_vmcs12_host_state(vcpu, vmcs12);
	vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
	vmcs12->exit_qualification = qualification;
	nested_vmx_succeed(vcpu);
11177 11178
	if (enable_shadow_vmcs)
		to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
11179 11180
}

11181 11182 11183 11184 11185 11186 11187
static int vmx_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
			       enum x86_intercept_stage stage)
{
	return X86EMUL_CONTINUE;
}

11188 11189 11190 11191 11192 11193 11194 11195 11196 11197 11198 11199 11200 11201 11202 11203 11204 11205 11206 11207 11208 11209
#ifdef CONFIG_X86_64
/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
static inline int u64_shl_div_u64(u64 a, unsigned int shift,
				  u64 divisor, u64 *result)
{
	u64 low = a << shift, high = a >> (64 - shift);

	/* To avoid the overflow on divq */
	if (high >= divisor)
		return 1;

	/* Low hold the result, high hold rem which is discarded */
	asm("divq %2\n\t" : "=a" (low), "=d" (high) :
	    "rm" (divisor), "0" (low), "1" (high));
	*result = low;

	return 0;
}

static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
11210 11211 11212
	u64 tscl = rdtsc();
	u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
	u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
11213 11214 11215 11216 11217 11218 11219 11220 11221 11222 11223 11224 11225 11226 11227 11228 11229 11230 11231 11232 11233 11234 11235 11236 11237 11238 11239 11240 11241 11242 11243 11244 11245

	/* Convert to host delta tsc if tsc scaling is enabled */
	if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
			u64_shl_div_u64(delta_tsc,
				kvm_tsc_scaling_ratio_frac_bits,
				vcpu->arch.tsc_scaling_ratio,
				&delta_tsc))
		return -ERANGE;

	/*
	 * If the delta tsc can't fit in the 32 bit after the multi shift,
	 * we can't use the preemption timer.
	 * It's possible that it fits on later vmentries, but checking
	 * on every vmentry is costly so we just use an hrtimer.
	 */
	if (delta_tsc >> (cpu_preemption_timer_multi + 32))
		return -ERANGE;

	vmx->hv_deadline_tsc = tscl + delta_tsc;
	vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
			PIN_BASED_VMX_PREEMPTION_TIMER);
	return 0;
}

static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	vmx->hv_deadline_tsc = -1;
	vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
			PIN_BASED_VMX_PREEMPTION_TIMER);
}
#endif

11246
static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
11247
{
R
Radim Krčmář 已提交
11248 11249
	if (ple_gap)
		shrink_ple_window(vcpu);
11250 11251
}

K
Kai Huang 已提交
11252 11253 11254 11255 11256 11257 11258 11259 11260 11261 11262 11263 11264 11265 11266 11267 11268 11269 11270 11271 11272 11273 11274 11275 11276
static void vmx_slot_enable_log_dirty(struct kvm *kvm,
				     struct kvm_memory_slot *slot)
{
	kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
	kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
}

static void vmx_slot_disable_log_dirty(struct kvm *kvm,
				       struct kvm_memory_slot *slot)
{
	kvm_mmu_slot_set_dirty(kvm, slot);
}

static void vmx_flush_log_dirty(struct kvm *kvm)
{
	kvm_flush_pml_buffers(kvm);
}

static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
					   struct kvm_memory_slot *memslot,
					   gfn_t offset, unsigned long mask)
{
	kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
}

11277 11278 11279 11280 11281 11282 11283 11284 11285 11286 11287 11288 11289
/*
 * This routine does the following things for vCPU which is going
 * to be blocked if VT-d PI is enabled.
 * - Store the vCPU to the wakeup list, so when interrupts happen
 *   we can find the right vCPU to wake up.
 * - Change the Posted-interrupt descriptor as below:
 *      'NDST' <-- vcpu->pre_pcpu
 *      'NV' <-- POSTED_INTR_WAKEUP_VECTOR
 * - If 'ON' is set during this process, which means at least one
 *   interrupt is posted for this vCPU, we cannot block it, in
 *   this case, return 1, otherwise, return 0.
 *
 */
11290
static int pi_pre_block(struct kvm_vcpu *vcpu)
11291 11292 11293 11294 11295 11296 11297
{
	unsigned long flags;
	unsigned int dest;
	struct pi_desc old, new;
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

	if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
11298 11299
		!irq_remapping_cap(IRQ_POSTING_CAP)  ||
		!kvm_vcpu_apicv_active(vcpu))
11300 11301 11302 11303 11304 11305 11306 11307 11308 11309 11310 11311 11312 11313 11314 11315 11316 11317 11318 11319 11320 11321 11322 11323 11324 11325 11326 11327 11328 11329 11330 11331 11332 11333 11334 11335 11336 11337 11338 11339 11340 11341 11342 11343 11344 11345 11346 11347 11348 11349 11350 11351 11352 11353 11354 11355 11356
		return 0;

	vcpu->pre_pcpu = vcpu->cpu;
	spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
			  vcpu->pre_pcpu), flags);
	list_add_tail(&vcpu->blocked_vcpu_list,
		      &per_cpu(blocked_vcpu_on_cpu,
		      vcpu->pre_pcpu));
	spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
			       vcpu->pre_pcpu), flags);

	do {
		old.control = new.control = pi_desc->control;

		/*
		 * We should not block the vCPU if
		 * an interrupt is posted for it.
		 */
		if (pi_test_on(pi_desc) == 1) {
			spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
					  vcpu->pre_pcpu), flags);
			list_del(&vcpu->blocked_vcpu_list);
			spin_unlock_irqrestore(
					&per_cpu(blocked_vcpu_on_cpu_lock,
					vcpu->pre_pcpu), flags);
			vcpu->pre_pcpu = -1;

			return 1;
		}

		WARN((pi_desc->sn == 1),
		     "Warning: SN field of posted-interrupts "
		     "is set before blocking\n");

		/*
		 * Since vCPU can be preempted during this process,
		 * vcpu->cpu could be different with pre_pcpu, we
		 * need to set pre_pcpu as the destination of wakeup
		 * notification event, then we can find the right vCPU
		 * to wakeup in wakeup handler if interrupts happen
		 * when the vCPU is in blocked state.
		 */
		dest = cpu_physical_id(vcpu->pre_pcpu);

		if (x2apic_enabled())
			new.ndst = dest;
		else
			new.ndst = (dest << 8) & 0xFF00;

		/* set 'NV' to 'wakeup vector' */
		new.nv = POSTED_INTR_WAKEUP_VECTOR;
	} while (cmpxchg(&pi_desc->control, old.control,
			new.control) != old.control);

	return 0;
}

11357 11358 11359 11360 11361
static int vmx_pre_block(struct kvm_vcpu *vcpu)
{
	if (pi_pre_block(vcpu))
		return 1;

11362 11363 11364
	if (kvm_lapic_hv_timer_in_use(vcpu))
		kvm_lapic_switch_to_sw_timer(vcpu);

11365 11366 11367 11368
	return 0;
}

static void pi_post_block(struct kvm_vcpu *vcpu)
11369 11370 11371 11372 11373 11374 11375
{
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
	struct pi_desc old, new;
	unsigned int dest;
	unsigned long flags;

	if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
11376 11377
		!irq_remapping_cap(IRQ_POSTING_CAP)  ||
		!kvm_vcpu_apicv_active(vcpu))
11378 11379 11380 11381 11382 11383 11384 11385 11386 11387 11388 11389 11390 11391 11392 11393 11394 11395 11396 11397 11398 11399 11400 11401 11402 11403 11404 11405 11406 11407 11408 11409
		return;

	do {
		old.control = new.control = pi_desc->control;

		dest = cpu_physical_id(vcpu->cpu);

		if (x2apic_enabled())
			new.ndst = dest;
		else
			new.ndst = (dest << 8) & 0xFF00;

		/* Allow posting non-urgent interrupts */
		new.sn = 0;

		/* set 'NV' to 'notification vector' */
		new.nv = POSTED_INTR_VECTOR;
	} while (cmpxchg(&pi_desc->control, old.control,
			new.control) != old.control);

	if(vcpu->pre_pcpu != -1) {
		spin_lock_irqsave(
			&per_cpu(blocked_vcpu_on_cpu_lock,
			vcpu->pre_pcpu), flags);
		list_del(&vcpu->blocked_vcpu_list);
		spin_unlock_irqrestore(
			&per_cpu(blocked_vcpu_on_cpu_lock,
			vcpu->pre_pcpu), flags);
		vcpu->pre_pcpu = -1;
	}
}

11410 11411
static void vmx_post_block(struct kvm_vcpu *vcpu)
{
11412 11413 11414
	if (kvm_x86_ops->set_hv_timer)
		kvm_lapic_switch_to_hv_timer(vcpu);

11415 11416 11417
	pi_post_block(vcpu);
}

11418 11419 11420 11421 11422 11423 11424 11425 11426 11427 11428 11429 11430 11431 11432 11433 11434 11435 11436 11437
/*
 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
 *
 * @kvm: kvm
 * @host_irq: host irq of the interrupt
 * @guest_irq: gsi of the interrupt
 * @set: set or unset PI
 * returns 0 on success, < 0 on failure
 */
static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
			      uint32_t guest_irq, bool set)
{
	struct kvm_kernel_irq_routing_entry *e;
	struct kvm_irq_routing_table *irq_rt;
	struct kvm_lapic_irq irq;
	struct kvm_vcpu *vcpu;
	struct vcpu_data vcpu_info;
	int idx, ret = -EINVAL;

	if (!kvm_arch_has_assigned_device(kvm) ||
11438 11439
		!irq_remapping_cap(IRQ_POSTING_CAP) ||
		!kvm_vcpu_apicv_active(kvm->vcpus[0]))
11440 11441 11442 11443 11444 11445 11446 11447 11448 11449 11450 11451 11452 11453 11454 11455 11456 11457 11458 11459 11460 11461
		return 0;

	idx = srcu_read_lock(&kvm->irq_srcu);
	irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
	BUG_ON(guest_irq >= irq_rt->nr_rt_entries);

	hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
		if (e->type != KVM_IRQ_ROUTING_MSI)
			continue;
		/*
		 * VT-d PI cannot support posting multicast/broadcast
		 * interrupts to a vCPU, we still use interrupt remapping
		 * for these kind of interrupts.
		 *
		 * For lowest-priority interrupts, we only support
		 * those with single CPU as the destination, e.g. user
		 * configures the interrupts via /proc/irq or uses
		 * irqbalance to make the interrupts single-CPU.
		 *
		 * We will support full lowest-priority interrupt later.
		 */

11462
		kvm_set_msi_irq(kvm, e, &irq);
11463 11464 11465 11466 11467 11468 11469 11470 11471 11472 11473 11474 11475
		if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
			/*
			 * Make sure the IRTE is in remapped mode if
			 * we don't handle it in posted mode.
			 */
			ret = irq_set_vcpu_affinity(host_irq, NULL);
			if (ret < 0) {
				printk(KERN_INFO
				   "failed to back to remapped mode, irq: %u\n",
				   host_irq);
				goto out;
			}

11476
			continue;
11477
		}
11478 11479 11480 11481

		vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
		vcpu_info.vector = irq.vector;

11482
		trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
11483 11484 11485 11486 11487 11488 11489 11490 11491 11492 11493 11494 11495 11496 11497 11498 11499 11500 11501 11502 11503 11504 11505 11506
				vcpu_info.vector, vcpu_info.pi_desc_addr, set);

		if (set)
			ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
		else {
			/* suppress notification event before unposting */
			pi_set_sn(vcpu_to_pi_desc(vcpu));
			ret = irq_set_vcpu_affinity(host_irq, NULL);
			pi_clear_sn(vcpu_to_pi_desc(vcpu));
		}

		if (ret < 0) {
			printk(KERN_INFO "%s: failed to update PI IRTE\n",
					__func__);
			goto out;
		}
	}

	ret = 0;
out:
	srcu_read_unlock(&kvm->irq_srcu, idx);
	return ret;
}

11507 11508 11509 11510 11511 11512 11513 11514 11515 11516
static void vmx_setup_mce(struct kvm_vcpu *vcpu)
{
	if (vcpu->arch.mcg_cap & MCG_LMCE_P)
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
			FEATURE_CONTROL_LMCE;
	else
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
			~FEATURE_CONTROL_LMCE;
}

11517
static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
A
Avi Kivity 已提交
11518 11519 11520 11521
	.cpu_has_kvm_support = cpu_has_kvm_support,
	.disabled_by_bios = vmx_disabled_by_bios,
	.hardware_setup = hardware_setup,
	.hardware_unsetup = hardware_unsetup,
Y
Yang, Sheng 已提交
11522
	.check_processor_compatibility = vmx_check_processor_compat,
A
Avi Kivity 已提交
11523 11524
	.hardware_enable = hardware_enable,
	.hardware_disable = hardware_disable,
11525
	.cpu_has_accelerated_tpr = report_flexpriority,
11526
	.cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
A
Avi Kivity 已提交
11527 11528 11529

	.vcpu_create = vmx_create_vcpu,
	.vcpu_free = vmx_free_vcpu,
11530
	.vcpu_reset = vmx_vcpu_reset,
A
Avi Kivity 已提交
11531

11532
	.prepare_guest_switch = vmx_save_host_state,
A
Avi Kivity 已提交
11533 11534 11535
	.vcpu_load = vmx_vcpu_load,
	.vcpu_put = vmx_vcpu_put,

11536
	.update_bp_intercept = update_exception_bitmap,
A
Avi Kivity 已提交
11537 11538 11539 11540 11541
	.get_msr = vmx_get_msr,
	.set_msr = vmx_set_msr,
	.get_segment_base = vmx_get_segment_base,
	.get_segment = vmx_get_segment,
	.set_segment = vmx_set_segment,
11542
	.get_cpl = vmx_get_cpl,
A
Avi Kivity 已提交
11543
	.get_cs_db_l_bits = vmx_get_cs_db_l_bits,
11544
	.decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
11545
	.decache_cr3 = vmx_decache_cr3,
11546
	.decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
A
Avi Kivity 已提交
11547 11548 11549 11550 11551 11552 11553 11554
	.set_cr0 = vmx_set_cr0,
	.set_cr3 = vmx_set_cr3,
	.set_cr4 = vmx_set_cr4,
	.set_efer = vmx_set_efer,
	.get_idt = vmx_get_idt,
	.set_idt = vmx_set_idt,
	.get_gdt = vmx_get_gdt,
	.set_gdt = vmx_set_gdt,
J
Jan Kiszka 已提交
11555 11556
	.get_dr6 = vmx_get_dr6,
	.set_dr6 = vmx_set_dr6,
11557
	.set_dr7 = vmx_set_dr7,
11558
	.sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
11559
	.cache_reg = vmx_cache_reg,
A
Avi Kivity 已提交
11560 11561
	.get_rflags = vmx_get_rflags,
	.set_rflags = vmx_set_rflags,
11562 11563 11564

	.get_pkru = vmx_get_pkru,

11565
	.fpu_activate = vmx_fpu_activate,
11566
	.fpu_deactivate = vmx_fpu_deactivate,
A
Avi Kivity 已提交
11567 11568 11569 11570

	.tlb_flush = vmx_flush_tlb,

	.run = vmx_vcpu_run,
11571
	.handle_exit = vmx_handle_exit,
A
Avi Kivity 已提交
11572
	.skip_emulated_instruction = skip_emulated_instruction,
11573 11574
	.set_interrupt_shadow = vmx_set_interrupt_shadow,
	.get_interrupt_shadow = vmx_get_interrupt_shadow,
I
Ingo Molnar 已提交
11575
	.patch_hypercall = vmx_patch_hypercall,
E
Eddie Dong 已提交
11576
	.set_irq = vmx_inject_irq,
11577
	.set_nmi = vmx_inject_nmi,
11578
	.queue_exception = vmx_queue_exception,
A
Avi Kivity 已提交
11579
	.cancel_injection = vmx_cancel_injection,
11580
	.interrupt_allowed = vmx_interrupt_allowed,
11581
	.nmi_allowed = vmx_nmi_allowed,
J
Jan Kiszka 已提交
11582 11583
	.get_nmi_mask = vmx_get_nmi_mask,
	.set_nmi_mask = vmx_set_nmi_mask,
11584 11585 11586
	.enable_nmi_window = enable_nmi_window,
	.enable_irq_window = enable_irq_window,
	.update_cr8_intercept = update_cr8_intercept,
11587
	.set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
11588
	.set_apic_access_page_addr = vmx_set_apic_access_page_addr,
11589 11590
	.get_enable_apicv = vmx_get_enable_apicv,
	.refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
11591
	.load_eoi_exitmap = vmx_load_eoi_exitmap,
11592
	.apicv_post_state_restore = vmx_apicv_post_state_restore,
11593 11594
	.hwapic_irr_update = vmx_hwapic_irr_update,
	.hwapic_isr_update = vmx_hwapic_isr_update,
11595 11596
	.sync_pir_to_irr = vmx_sync_pir_to_irr,
	.deliver_posted_interrupt = vmx_deliver_posted_interrupt,
11597

11598
	.set_tss_addr = vmx_set_tss_addr,
11599
	.get_tdp_level = get_ept_level,
11600
	.get_mt_mask = vmx_get_mt_mask,
11601

11602 11603
	.get_exit_info = vmx_get_exit_info,

11604
	.get_lpage_level = vmx_get_lpage_level,
11605 11606

	.cpuid_update = vmx_cpuid_update,
11607 11608

	.rdtscp_supported = vmx_rdtscp_supported,
11609
	.invpcid_supported = vmx_invpcid_supported,
11610 11611

	.set_supported_cpuid = vmx_set_supported_cpuid,
11612 11613

	.has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
11614 11615

	.write_tsc_offset = vmx_write_tsc_offset,
11616 11617

	.set_tdp_cr3 = vmx_set_cr3,
11618 11619

	.check_intercept = vmx_check_intercept,
11620
	.handle_external_intr = vmx_handle_external_intr,
11621
	.mpx_supported = vmx_mpx_supported,
11622
	.xsaves_supported = vmx_xsaves_supported,
11623 11624

	.check_nested_events = vmx_check_nested_events,
11625 11626

	.sched_in = vmx_sched_in,
K
Kai Huang 已提交
11627 11628 11629 11630 11631

	.slot_enable_log_dirty = vmx_slot_enable_log_dirty,
	.slot_disable_log_dirty = vmx_slot_disable_log_dirty,
	.flush_log_dirty = vmx_flush_log_dirty,
	.enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
11632

11633 11634 11635
	.pre_block = vmx_pre_block,
	.post_block = vmx_post_block,

11636
	.pmu_ops = &intel_pmu_ops,
11637 11638

	.update_pi_irte = vmx_update_pi_irte,
11639 11640 11641 11642 11643

#ifdef CONFIG_X86_64
	.set_hv_timer = vmx_set_hv_timer,
	.cancel_hv_timer = vmx_cancel_hv_timer,
#endif
11644 11645

	.setup_mce = vmx_setup_mce,
A
Avi Kivity 已提交
11646 11647 11648 11649
};

static int __init vmx_init(void)
{
11650 11651
	int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
                     __alignof__(struct vcpu_vmx), THIS_MODULE);
11652
	if (r)
11653
		return r;
S
Sheng Yang 已提交
11654

11655
#ifdef CONFIG_KEXEC_CORE
11656 11657 11658 11659
	rcu_assign_pointer(crash_vmclear_loaded_vmcss,
			   crash_vmclear_local_loaded_vmcss);
#endif

11660
	return 0;
A
Avi Kivity 已提交
11661 11662 11663 11664
}

static void __exit vmx_exit(void)
{
11665
#ifdef CONFIG_KEXEC_CORE
11666
	RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
11667 11668 11669
	synchronize_rcu();
#endif

11670
	kvm_exit();
A
Avi Kivity 已提交
11671 11672 11673 11674
}

module_init(vmx_init)
module_exit(vmx_exit)