vmx.c 319.2 KB
Newer Older
A
Avi Kivity 已提交
1 2 3 4 5 6 7
/*
 * Kernel-based Virtual Machine driver for Linux
 *
 * This module enables machines with Intel VT-x extensions to run virtual
 * machines without emulation or binary translation.
 *
 * Copyright (C) 2006 Qumranet, Inc.
N
Nicolas Kaiser 已提交
8
 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
A
Avi Kivity 已提交
9 10 11 12 13 14 15 16 17 18
 *
 * Authors:
 *   Avi Kivity   <avi@qumranet.com>
 *   Yaniv Kamay  <yaniv@qumranet.com>
 *
 * This work is licensed under the terms of the GNU GPL, version 2.  See
 * the COPYING file in the top-level directory.
 *
 */

19
#include "irq.h"
20
#include "mmu.h"
A
Avi Kivity 已提交
21
#include "cpuid.h"
22
#include "lapic.h"
A
Avi Kivity 已提交
23

24
#include <linux/kvm_host.h>
A
Avi Kivity 已提交
25
#include <linux/module.h>
26
#include <linux/kernel.h>
A
Avi Kivity 已提交
27 28
#include <linux/mm.h>
#include <linux/highmem.h>
A
Alexey Dobriyan 已提交
29
#include <linux/sched.h>
30
#include <linux/moduleparam.h>
31
#include <linux/mod_devicetable.h>
32
#include <linux/trace_events.h>
33
#include <linux/slab.h>
34
#include <linux/tboot.h>
35
#include <linux/hrtimer.h>
36
#include "kvm_cache_regs.h"
37
#include "x86.h"
A
Avi Kivity 已提交
38

39
#include <asm/cpu.h>
A
Avi Kivity 已提交
40
#include <asm/io.h>
A
Anthony Liguori 已提交
41
#include <asm/desc.h>
42
#include <asm/vmx.h>
43
#include <asm/virtext.h>
A
Andi Kleen 已提交
44
#include <asm/mce.h>
45
#include <asm/fpu/internal.h>
46
#include <asm/perf_event.h>
47
#include <asm/debugreg.h>
48
#include <asm/kexec.h>
49
#include <asm/apic.h>
50
#include <asm/irq_remapping.h>
A
Avi Kivity 已提交
51

52
#include "trace.h"
53
#include "pmu.h"
54

55
#define __ex(x) __kvm_handle_fault_on_reboot(x)
56 57
#define __ex_clear(x, reg) \
	____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
58

A
Avi Kivity 已提交
59 60 61
MODULE_AUTHOR("Qumranet");
MODULE_LICENSE("GPL");

62 63 64 65 66 67
static const struct x86_cpu_id vmx_cpu_id[] = {
	X86_FEATURE_MATCH(X86_FEATURE_VMX),
	{}
};
MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);

68
static bool __read_mostly enable_vpid = 1;
69
module_param_named(vpid, enable_vpid, bool, 0444);
70

71
static bool __read_mostly flexpriority_enabled = 1;
72
module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
73

74
static bool __read_mostly enable_ept = 1;
75
module_param_named(ept, enable_ept, bool, S_IRUGO);
S
Sheng Yang 已提交
76

77
static bool __read_mostly enable_unrestricted_guest = 1;
78 79 80
module_param_named(unrestricted_guest,
			enable_unrestricted_guest, bool, S_IRUGO);

81 82 83
static bool __read_mostly enable_ept_ad_bits = 1;
module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);

84
static bool __read_mostly emulate_invalid_guest_state = true;
85
module_param(emulate_invalid_guest_state, bool, S_IRUGO);
86

87
static bool __read_mostly vmm_exclusive = 1;
88 89
module_param(vmm_exclusive, bool, S_IRUGO);

90
static bool __read_mostly fasteoi = 1;
91 92
module_param(fasteoi, bool, S_IRUGO);

93
static bool __read_mostly enable_apicv = 1;
94
module_param(enable_apicv, bool, S_IRUGO);
95

96 97
static bool __read_mostly enable_shadow_vmcs = 1;
module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
98 99 100 101 102
/*
 * If nested=1, nested virtualization is supported, i.e., guests may use
 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
 * use VMX instructions.
 */
103
static bool __read_mostly nested = 0;
104 105
module_param(nested, bool, S_IRUGO);

W
Wanpeng Li 已提交
106 107
static u64 __read_mostly host_xss;

K
Kai Huang 已提交
108 109 110
static bool __read_mostly enable_pml = 1;
module_param_named(pml, enable_pml, bool, S_IRUGO);

111 112
#define KVM_VMX_TSC_MULTIPLIER_MAX     0xffffffffffffffffULL

113 114 115 116 117 118 119
/* Guest_tsc -> host_tsc conversion requires 64-bit division.  */
static int __read_mostly cpu_preemption_timer_multi;
static bool __read_mostly enable_preemption_timer = 1;
#ifdef CONFIG_X86_64
module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
#endif

G
Gleb Natapov 已提交
120 121
#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
122 123
#define KVM_VM_CR0_ALWAYS_ON						\
	(KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
124 125
#define KVM_CR4_GUEST_OWNED_BITS				      \
	(X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR      \
126
	 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
127

128 129 130
#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)

131 132
#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))

133 134
#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5

135 136 137 138 139 140
#define VMX_VPID_EXTENT_SUPPORTED_MASK		\
	(VMX_VPID_EXTENT_INDIVIDUAL_ADDR_BIT |	\
	VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT |	\
	VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT |	\
	VMX_VPID_EXTENT_SINGLE_NON_GLOBAL_BIT)

141 142 143 144
/*
 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
 * ple_gap:    upper bound on the amount of time between two successive
 *             executions of PAUSE in a loop. Also indicate if ple enabled.
145
 *             According to test, this time is usually smaller than 128 cycles.
146 147 148 149 150 151
 * ple_window: upper bound on the amount of time a guest is allowed to execute
 *             in a PAUSE loop. Tests indicate that most spinlocks are held for
 *             less than 2^12 cycles
 * Time is measured based on a counter that runs at the same rate as the TSC,
 * refer SDM volume 3b section 21.6.13 & 22.1.3.
 */
R
Radim Krčmář 已提交
152 153 154 155 156 157 158
#define KVM_VMX_DEFAULT_PLE_GAP           128
#define KVM_VMX_DEFAULT_PLE_WINDOW        4096
#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW   2
#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX    \
		INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW

159 160 161 162 163 164
static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
module_param(ple_gap, int, S_IRUGO);

static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
module_param(ple_window, int, S_IRUGO);

R
Radim Krčmář 已提交
165 166 167 168 169 170 171 172 173 174 175 176 177
/* Default doubles per-vcpu window every exit. */
static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
module_param(ple_window_grow, int, S_IRUGO);

/* Default resets per-vcpu window every exit to ple_window. */
static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
module_param(ple_window_shrink, int, S_IRUGO);

/* Default is to compute the maximum so we can never overflow. */
static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
static int ple_window_max        = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
module_param(ple_window_max, int, S_IRUGO);

A
Avi Kivity 已提交
178 179
extern const ulong vmx_return;

180
#define NR_AUTOLOAD_MSRS 8
181
#define VMCS02_POOL_SIZE 1
182

183 184 185 186 187 188
struct vmcs {
	u32 revision_id;
	u32 abort;
	char data[0];
};

189 190 191 192 193 194 195
/*
 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
 * loaded on this CPU (so we can clear them if the CPU goes down).
 */
struct loaded_vmcs {
	struct vmcs *vmcs;
196
	struct vmcs *shadow_vmcs;
197 198 199 200 201
	int cpu;
	int launched;
	struct list_head loaded_vmcss_on_cpu_link;
};

202 203 204
struct shared_msr_entry {
	unsigned index;
	u64 data;
205
	u64 mask;
206 207
};

208 209 210 211 212 213 214 215 216 217 218 219 220
/*
 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
 * More than one of these structures may exist, if L1 runs multiple L2 guests.
 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
 * underlying hardware which will be used to run L2.
 * This structure is packed to ensure that its layout is identical across
 * machines (necessary for live migration).
 * If there are changes in this struct, VMCS12_REVISION must be changed.
 */
221
typedef u64 natural_width;
222 223 224 225 226 227
struct __packed vmcs12 {
	/* According to the Intel spec, a VMCS region must start with the
	 * following two fields. Then follow implementation-specific data.
	 */
	u32 revision_id;
	u32 abort;
228

N
Nadav Har'El 已提交
229 230 231
	u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
	u32 padding[7]; /* room for future expansion */

232 233 234 235 236 237 238 239 240
	u64 io_bitmap_a;
	u64 io_bitmap_b;
	u64 msr_bitmap;
	u64 vm_exit_msr_store_addr;
	u64 vm_exit_msr_load_addr;
	u64 vm_entry_msr_load_addr;
	u64 tsc_offset;
	u64 virtual_apic_page_addr;
	u64 apic_access_addr;
241
	u64 posted_intr_desc_addr;
242
	u64 ept_pointer;
243 244 245 246
	u64 eoi_exit_bitmap0;
	u64 eoi_exit_bitmap1;
	u64 eoi_exit_bitmap2;
	u64 eoi_exit_bitmap3;
247
	u64 xss_exit_bitmap;
248 249 250 251 252 253 254 255 256 257
	u64 guest_physical_address;
	u64 vmcs_link_pointer;
	u64 guest_ia32_debugctl;
	u64 guest_ia32_pat;
	u64 guest_ia32_efer;
	u64 guest_ia32_perf_global_ctrl;
	u64 guest_pdptr0;
	u64 guest_pdptr1;
	u64 guest_pdptr2;
	u64 guest_pdptr3;
258
	u64 guest_bndcfgs;
259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357
	u64 host_ia32_pat;
	u64 host_ia32_efer;
	u64 host_ia32_perf_global_ctrl;
	u64 padding64[8]; /* room for future expansion */
	/*
	 * To allow migration of L1 (complete with its L2 guests) between
	 * machines of different natural widths (32 or 64 bit), we cannot have
	 * unsigned long fields with no explict size. We use u64 (aliased
	 * natural_width) instead. Luckily, x86 is little-endian.
	 */
	natural_width cr0_guest_host_mask;
	natural_width cr4_guest_host_mask;
	natural_width cr0_read_shadow;
	natural_width cr4_read_shadow;
	natural_width cr3_target_value0;
	natural_width cr3_target_value1;
	natural_width cr3_target_value2;
	natural_width cr3_target_value3;
	natural_width exit_qualification;
	natural_width guest_linear_address;
	natural_width guest_cr0;
	natural_width guest_cr3;
	natural_width guest_cr4;
	natural_width guest_es_base;
	natural_width guest_cs_base;
	natural_width guest_ss_base;
	natural_width guest_ds_base;
	natural_width guest_fs_base;
	natural_width guest_gs_base;
	natural_width guest_ldtr_base;
	natural_width guest_tr_base;
	natural_width guest_gdtr_base;
	natural_width guest_idtr_base;
	natural_width guest_dr7;
	natural_width guest_rsp;
	natural_width guest_rip;
	natural_width guest_rflags;
	natural_width guest_pending_dbg_exceptions;
	natural_width guest_sysenter_esp;
	natural_width guest_sysenter_eip;
	natural_width host_cr0;
	natural_width host_cr3;
	natural_width host_cr4;
	natural_width host_fs_base;
	natural_width host_gs_base;
	natural_width host_tr_base;
	natural_width host_gdtr_base;
	natural_width host_idtr_base;
	natural_width host_ia32_sysenter_esp;
	natural_width host_ia32_sysenter_eip;
	natural_width host_rsp;
	natural_width host_rip;
	natural_width paddingl[8]; /* room for future expansion */
	u32 pin_based_vm_exec_control;
	u32 cpu_based_vm_exec_control;
	u32 exception_bitmap;
	u32 page_fault_error_code_mask;
	u32 page_fault_error_code_match;
	u32 cr3_target_count;
	u32 vm_exit_controls;
	u32 vm_exit_msr_store_count;
	u32 vm_exit_msr_load_count;
	u32 vm_entry_controls;
	u32 vm_entry_msr_load_count;
	u32 vm_entry_intr_info_field;
	u32 vm_entry_exception_error_code;
	u32 vm_entry_instruction_len;
	u32 tpr_threshold;
	u32 secondary_vm_exec_control;
	u32 vm_instruction_error;
	u32 vm_exit_reason;
	u32 vm_exit_intr_info;
	u32 vm_exit_intr_error_code;
	u32 idt_vectoring_info_field;
	u32 idt_vectoring_error_code;
	u32 vm_exit_instruction_len;
	u32 vmx_instruction_info;
	u32 guest_es_limit;
	u32 guest_cs_limit;
	u32 guest_ss_limit;
	u32 guest_ds_limit;
	u32 guest_fs_limit;
	u32 guest_gs_limit;
	u32 guest_ldtr_limit;
	u32 guest_tr_limit;
	u32 guest_gdtr_limit;
	u32 guest_idtr_limit;
	u32 guest_es_ar_bytes;
	u32 guest_cs_ar_bytes;
	u32 guest_ss_ar_bytes;
	u32 guest_ds_ar_bytes;
	u32 guest_fs_ar_bytes;
	u32 guest_gs_ar_bytes;
	u32 guest_ldtr_ar_bytes;
	u32 guest_tr_ar_bytes;
	u32 guest_interruptibility_info;
	u32 guest_activity_state;
	u32 guest_sysenter_cs;
	u32 host_ia32_sysenter_cs;
358 359
	u32 vmx_preemption_timer_value;
	u32 padding32[7]; /* room for future expansion */
360
	u16 virtual_processor_id;
361
	u16 posted_intr_nv;
362 363 364 365 366 367 368 369
	u16 guest_es_selector;
	u16 guest_cs_selector;
	u16 guest_ss_selector;
	u16 guest_ds_selector;
	u16 guest_fs_selector;
	u16 guest_gs_selector;
	u16 guest_ldtr_selector;
	u16 guest_tr_selector;
370
	u16 guest_intr_status;
371 372 373 374 375 376 377
	u16 host_es_selector;
	u16 host_cs_selector;
	u16 host_ss_selector;
	u16 host_ds_selector;
	u16 host_fs_selector;
	u16 host_gs_selector;
	u16 host_tr_selector;
378 379 380 381 382 383 384 385 386 387 388 389 390 391 392 393
};

/*
 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
 */
#define VMCS12_REVISION 0x11e57ed0

/*
 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
 * current implementation, 4K are reserved to avoid future complications.
 */
#define VMCS12_SIZE 0x1000

394 395 396 397 398 399 400
/* Used to remember the last vmcs02 used for some recently used vmcs12s */
struct vmcs02_list {
	struct list_head list;
	gpa_t vmptr;
	struct loaded_vmcs vmcs02;
};

401 402 403 404 405 406 407
/*
 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
 */
struct nested_vmx {
	/* Has the level1 guest done vmxon? */
	bool vmxon;
408
	gpa_t vmxon_ptr;
409 410 411 412 413 414

	/* The guest-physical address of the current VMCS L1 keeps for L2 */
	gpa_t current_vmptr;
	/* The host-usable pointer to the above */
	struct page *current_vmcs12_page;
	struct vmcs12 *current_vmcs12;
415 416 417 418 419 420
	/*
	 * Cache of the guest's VMCS, existing outside of guest memory.
	 * Loaded from guest memory during VMPTRLD. Flushed to guest
	 * memory during VMXOFF, VMCLEAR, VMPTRLD.
	 */
	struct vmcs12 *cached_vmcs12;
421 422 423 424 425
	/*
	 * Indicates if the shadow vmcs must be updated with the
	 * data hold by vmcs12
	 */
	bool sync_shadow_vmcs;
426 427 428 429

	/* vmcs02_list cache of VMCSs recently used to run L2 guests */
	struct list_head vmcs02_pool;
	int vmcs02_num;
430
	bool change_vmcs01_virtual_x2apic_mode;
431 432
	/* L2 must run next, and mustn't decide to exit to L1. */
	bool nested_run_pending;
433 434 435 436 437
	/*
	 * Guest pages referred to in vmcs02 with host-physical pointers, so
	 * we must keep them pinned while L2 runs.
	 */
	struct page *apic_access_page;
438
	struct page *virtual_apic_page;
439 440 441 442
	struct page *pi_desc_page;
	struct pi_desc *pi_desc;
	bool pi_pending;
	u16 posted_intr_nv;
443

444 445
	unsigned long *msr_bitmap;

446 447
	struct hrtimer preemption_timer;
	bool preemption_timer_expired;
448 449 450

	/* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
	u64 vmcs01_debugctl;
451

W
Wanpeng Li 已提交
452 453 454
	u16 vpid02;
	u16 last_vpid;

455 456 457 458 459
	/*
	 * We only store the "true" versions of the VMX capability MSRs. We
	 * generate the "non-true" versions by setting the must-be-1 bits
	 * according to the SDM.
	 */
460 461 462 463 464 465 466 467 468 469 470 471 472
	u32 nested_vmx_procbased_ctls_low;
	u32 nested_vmx_procbased_ctls_high;
	u32 nested_vmx_secondary_ctls_low;
	u32 nested_vmx_secondary_ctls_high;
	u32 nested_vmx_pinbased_ctls_low;
	u32 nested_vmx_pinbased_ctls_high;
	u32 nested_vmx_exit_ctls_low;
	u32 nested_vmx_exit_ctls_high;
	u32 nested_vmx_entry_ctls_low;
	u32 nested_vmx_entry_ctls_high;
	u32 nested_vmx_misc_low;
	u32 nested_vmx_misc_high;
	u32 nested_vmx_ept_caps;
473
	u32 nested_vmx_vpid_caps;
474 475
};

476
#define POSTED_INTR_ON  0
477 478
#define POSTED_INTR_SN  1

479 480 481
/* Posted-Interrupt Descriptor */
struct pi_desc {
	u32 pir[8];     /* Posted interrupt requested */
482 483 484 485 486 487 488 489 490 491 492 493 494 495 496 497 498 499
	union {
		struct {
				/* bit 256 - Outstanding Notification */
			u16	on	: 1,
				/* bit 257 - Suppress Notification */
				sn	: 1,
				/* bit 271:258 - Reserved */
				rsvd_1	: 14;
				/* bit 279:272 - Notification Vector */
			u8	nv;
				/* bit 287:280 - Reserved */
			u8	rsvd_2;
				/* bit 319:288 - Notification Destination */
			u32	ndst;
		};
		u64 control;
	};
	u32 rsvd[6];
500 501
} __aligned(64);

502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518
static bool pi_test_and_set_on(struct pi_desc *pi_desc)
{
	return test_and_set_bit(POSTED_INTR_ON,
			(unsigned long *)&pi_desc->control);
}

static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
{
	return test_and_clear_bit(POSTED_INTR_ON,
			(unsigned long *)&pi_desc->control);
}

static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
{
	return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
}

519 520 521 522 523 524 525 526 527 528 529 530
static inline void pi_clear_sn(struct pi_desc *pi_desc)
{
	return clear_bit(POSTED_INTR_SN,
			(unsigned long *)&pi_desc->control);
}

static inline void pi_set_sn(struct pi_desc *pi_desc)
{
	return set_bit(POSTED_INTR_SN,
			(unsigned long *)&pi_desc->control);
}

531 532 533 534 535 536
static inline void pi_clear_on(struct pi_desc *pi_desc)
{
	clear_bit(POSTED_INTR_ON,
  		  (unsigned long *)&pi_desc->control);
}

537 538 539 540 541 542 543 544 545 546 547 548
static inline int pi_test_on(struct pi_desc *pi_desc)
{
	return test_bit(POSTED_INTR_ON,
			(unsigned long *)&pi_desc->control);
}

static inline int pi_test_sn(struct pi_desc *pi_desc)
{
	return test_bit(POSTED_INTR_SN,
			(unsigned long *)&pi_desc->control);
}

549
struct vcpu_vmx {
R
Rusty Russell 已提交
550
	struct kvm_vcpu       vcpu;
551
	unsigned long         host_rsp;
552
	u8                    fail;
553
	bool                  nmi_known_unmasked;
554
	u32                   exit_intr_info;
555
	u32                   idt_vectoring_info;
A
Avi Kivity 已提交
556
	ulong                 rflags;
557
	struct shared_msr_entry *guest_msrs;
558 559
	int                   nmsrs;
	int                   save_nmsrs;
560
	unsigned long	      host_idt_base;
561
#ifdef CONFIG_X86_64
562 563
	u64 		      msr_host_kernel_gs_base;
	u64 		      msr_guest_kernel_gs_base;
564
#endif
565 566
	u32 vm_entry_controls_shadow;
	u32 vm_exit_controls_shadow;
567 568 569 570 571 572 573 574
	/*
	 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
	 * non-nested (L1) guest, it always points to vmcs01. For a nested
	 * guest (L2), it points to a different VMCS.
	 */
	struct loaded_vmcs    vmcs01;
	struct loaded_vmcs   *loaded_vmcs;
	bool                  __launched; /* temporary, used in vmx_vcpu_run */
575 576 577 578 579
	struct msr_autoload {
		unsigned nr;
		struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
		struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
	} msr_autoload;
580 581 582
	struct {
		int           loaded;
		u16           fs_sel, gs_sel, ldt_sel;
A
Avi Kivity 已提交
583 584 585
#ifdef CONFIG_X86_64
		u16           ds_sel, es_sel;
#endif
586 587
		int           gs_ldt_reload_needed;
		int           fs_reload_needed;
588
		u64           msr_host_bndcfgs;
589
		unsigned long vmcs_host_cr4;	/* May not match real cr4 */
M
Mike Day 已提交
590
	} host_state;
591
	struct {
592
		int vm86_active;
593
		ulong save_rflags;
594 595 596 597
		struct kvm_segment segs[8];
	} rmode;
	struct {
		u32 bitmask; /* 4 bits per segment (1 bit per field) */
598 599 600 601 602
		struct kvm_save_segment {
			u16 selector;
			unsigned long base;
			u32 limit;
			u32 ar;
603
		} seg[8];
A
Avi Kivity 已提交
604
	} segment_cache;
605
	int vpid;
606
	bool emulation_required;
607 608 609 610 611

	/* Support for vnmi-less CPUs */
	int soft_vnmi_blocked;
	ktime_t entry_time;
	s64 vnmi_blocked_time;
A
Andi Kleen 已提交
612
	u32 exit_reason;
613

614 615 616
	/* Posted interrupt descriptor */
	struct pi_desc pi_desc;

617 618
	/* Support for a guest hypervisor (nested VMX) */
	struct nested_vmx nested;
619 620 621 622

	/* Dynamic PLE window. */
	int ple_window;
	bool ple_window_dirty;
K
Kai Huang 已提交
623 624 625 626

	/* Support for PML */
#define PML_ENTITY_NUM		512
	struct page *pml_pg;
627

628 629 630
	/* apic deadline value in host tsc */
	u64 hv_deadline_tsc;

631
	u64 current_tsc_ratio;
632 633 634 635

	bool guest_pkru_valid;
	u32 guest_pkru;
	u32 host_pkru;
636

637 638 639 640 641
	/*
	 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
	 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
	 * in msr_ia32_feature_control_valid_bits.
	 */
642
	u64 msr_ia32_feature_control;
643
	u64 msr_ia32_feature_control_valid_bits;
644 645
};

A
Avi Kivity 已提交
646 647 648 649 650 651 652 653 654
enum segment_cache_field {
	SEG_FIELD_SEL = 0,
	SEG_FIELD_BASE = 1,
	SEG_FIELD_LIMIT = 2,
	SEG_FIELD_AR = 3,

	SEG_FIELD_NR = 4
};

655 656
static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
{
R
Rusty Russell 已提交
657
	return container_of(vcpu, struct vcpu_vmx, vcpu);
658 659
}

660 661 662 663 664
static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
{
	return &(to_vmx(vcpu)->pi_desc);
}

665 666 667 668 669
#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
#define FIELD(number, name)	[number] = VMCS12_OFFSET(name)
#define FIELD64(number, name)	[number] = VMCS12_OFFSET(name), \
				[number##_HIGH] = VMCS12_OFFSET(name)+4

670

671
static unsigned long shadow_read_only_fields[] = {
672 673 674 675 676 677 678 679 680 681 682 683 684 685 686 687 688 689 690 691 692 693
	/*
	 * We do NOT shadow fields that are modified when L0
	 * traps and emulates any vmx instruction (e.g. VMPTRLD,
	 * VMXON...) executed by L1.
	 * For example, VM_INSTRUCTION_ERROR is read
	 * by L1 if a vmx instruction fails (part of the error path).
	 * Note the code assumes this logic. If for some reason
	 * we start shadowing these fields then we need to
	 * force a shadow sync when L0 emulates vmx instructions
	 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
	 * by nested_vmx_failValid)
	 */
	VM_EXIT_REASON,
	VM_EXIT_INTR_INFO,
	VM_EXIT_INSTRUCTION_LEN,
	IDT_VECTORING_INFO_FIELD,
	IDT_VECTORING_ERROR_CODE,
	VM_EXIT_INTR_ERROR_CODE,
	EXIT_QUALIFICATION,
	GUEST_LINEAR_ADDRESS,
	GUEST_PHYSICAL_ADDRESS
};
694
static int max_shadow_read_only_fields =
695 696
	ARRAY_SIZE(shadow_read_only_fields);

697
static unsigned long shadow_read_write_fields[] = {
698
	TPR_THRESHOLD,
699 700 701 702 703 704 705 706 707 708 709 710
	GUEST_RIP,
	GUEST_RSP,
	GUEST_CR0,
	GUEST_CR3,
	GUEST_CR4,
	GUEST_INTERRUPTIBILITY_INFO,
	GUEST_RFLAGS,
	GUEST_CS_SELECTOR,
	GUEST_CS_AR_BYTES,
	GUEST_CS_LIMIT,
	GUEST_CS_BASE,
	GUEST_ES_BASE,
711
	GUEST_BNDCFGS,
712 713 714 715 716 717 718 719 720 721 722 723 724 725 726
	CR0_GUEST_HOST_MASK,
	CR0_READ_SHADOW,
	CR4_READ_SHADOW,
	TSC_OFFSET,
	EXCEPTION_BITMAP,
	CPU_BASED_VM_EXEC_CONTROL,
	VM_ENTRY_EXCEPTION_ERROR_CODE,
	VM_ENTRY_INTR_INFO_FIELD,
	VM_ENTRY_INSTRUCTION_LEN,
	VM_ENTRY_EXCEPTION_ERROR_CODE,
	HOST_FS_BASE,
	HOST_GS_BASE,
	HOST_FS_SELECTOR,
	HOST_GS_SELECTOR
};
727
static int max_shadow_read_write_fields =
728 729
	ARRAY_SIZE(shadow_read_write_fields);

730
static const unsigned short vmcs_field_to_offset_table[] = {
731
	FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
732
	FIELD(POSTED_INTR_NV, posted_intr_nv),
733 734 735 736 737 738 739 740
	FIELD(GUEST_ES_SELECTOR, guest_es_selector),
	FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
	FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
	FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
	FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
	FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
	FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
	FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
741
	FIELD(GUEST_INTR_STATUS, guest_intr_status),
742 743 744 745 746 747 748 749 750 751 752 753 754 755 756 757
	FIELD(HOST_ES_SELECTOR, host_es_selector),
	FIELD(HOST_CS_SELECTOR, host_cs_selector),
	FIELD(HOST_SS_SELECTOR, host_ss_selector),
	FIELD(HOST_DS_SELECTOR, host_ds_selector),
	FIELD(HOST_FS_SELECTOR, host_fs_selector),
	FIELD(HOST_GS_SELECTOR, host_gs_selector),
	FIELD(HOST_TR_SELECTOR, host_tr_selector),
	FIELD64(IO_BITMAP_A, io_bitmap_a),
	FIELD64(IO_BITMAP_B, io_bitmap_b),
	FIELD64(MSR_BITMAP, msr_bitmap),
	FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
	FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
	FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
	FIELD64(TSC_OFFSET, tsc_offset),
	FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
	FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
758
	FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
759
	FIELD64(EPT_POINTER, ept_pointer),
760 761 762 763
	FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
	FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
	FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
	FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
764
	FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
765 766 767 768 769 770 771 772 773 774
	FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
	FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
	FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
	FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
	FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
	FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
	FIELD64(GUEST_PDPTR0, guest_pdptr0),
	FIELD64(GUEST_PDPTR1, guest_pdptr1),
	FIELD64(GUEST_PDPTR2, guest_pdptr2),
	FIELD64(GUEST_PDPTR3, guest_pdptr3),
775
	FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
776 777 778 779 780 781 782 783 784 785 786 787 788 789 790 791 792 793 794 795 796 797 798 799 800 801 802 803 804 805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820 821 822 823 824
	FIELD64(HOST_IA32_PAT, host_ia32_pat),
	FIELD64(HOST_IA32_EFER, host_ia32_efer),
	FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
	FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
	FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
	FIELD(EXCEPTION_BITMAP, exception_bitmap),
	FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
	FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
	FIELD(CR3_TARGET_COUNT, cr3_target_count),
	FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
	FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
	FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
	FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
	FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
	FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
	FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
	FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
	FIELD(TPR_THRESHOLD, tpr_threshold),
	FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
	FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
	FIELD(VM_EXIT_REASON, vm_exit_reason),
	FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
	FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
	FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
	FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
	FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
	FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
	FIELD(GUEST_ES_LIMIT, guest_es_limit),
	FIELD(GUEST_CS_LIMIT, guest_cs_limit),
	FIELD(GUEST_SS_LIMIT, guest_ss_limit),
	FIELD(GUEST_DS_LIMIT, guest_ds_limit),
	FIELD(GUEST_FS_LIMIT, guest_fs_limit),
	FIELD(GUEST_GS_LIMIT, guest_gs_limit),
	FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
	FIELD(GUEST_TR_LIMIT, guest_tr_limit),
	FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
	FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
	FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
	FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
	FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
	FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
	FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
	FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
	FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
	FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
	FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
	FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
	FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
	FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
825
	FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
826 827 828 829 830 831 832 833 834 835 836 837 838 839 840 841 842 843 844 845 846 847 848 849 850 851 852 853 854 855 856 857 858 859 860 861 862 863 864 865 866 867 868 869 870 871
	FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
	FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
	FIELD(CR0_READ_SHADOW, cr0_read_shadow),
	FIELD(CR4_READ_SHADOW, cr4_read_shadow),
	FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
	FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
	FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
	FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
	FIELD(EXIT_QUALIFICATION, exit_qualification),
	FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
	FIELD(GUEST_CR0, guest_cr0),
	FIELD(GUEST_CR3, guest_cr3),
	FIELD(GUEST_CR4, guest_cr4),
	FIELD(GUEST_ES_BASE, guest_es_base),
	FIELD(GUEST_CS_BASE, guest_cs_base),
	FIELD(GUEST_SS_BASE, guest_ss_base),
	FIELD(GUEST_DS_BASE, guest_ds_base),
	FIELD(GUEST_FS_BASE, guest_fs_base),
	FIELD(GUEST_GS_BASE, guest_gs_base),
	FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
	FIELD(GUEST_TR_BASE, guest_tr_base),
	FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
	FIELD(GUEST_IDTR_BASE, guest_idtr_base),
	FIELD(GUEST_DR7, guest_dr7),
	FIELD(GUEST_RSP, guest_rsp),
	FIELD(GUEST_RIP, guest_rip),
	FIELD(GUEST_RFLAGS, guest_rflags),
	FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
	FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
	FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
	FIELD(HOST_CR0, host_cr0),
	FIELD(HOST_CR3, host_cr3),
	FIELD(HOST_CR4, host_cr4),
	FIELD(HOST_FS_BASE, host_fs_base),
	FIELD(HOST_GS_BASE, host_gs_base),
	FIELD(HOST_TR_BASE, host_tr_base),
	FIELD(HOST_GDTR_BASE, host_gdtr_base),
	FIELD(HOST_IDTR_BASE, host_idtr_base),
	FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
	FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
	FIELD(HOST_RSP, host_rsp),
	FIELD(HOST_RIP, host_rip),
};

static inline short vmcs_field_to_offset(unsigned long field)
{
872 873 874 875 876 877
	BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);

	if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
	    vmcs_field_to_offset_table[field] == 0)
		return -ENOENT;

878 879 880
	return vmcs_field_to_offset_table[field];
}

881 882
static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
{
883
	return to_vmx(vcpu)->nested.cached_vmcs12;
884 885 886 887
}

static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
{
888
	struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
889
	if (is_error_page(page))
890
		return NULL;
891

892 893 894 895 896 897 898 899 900 901 902 903 904
	return page;
}

static void nested_release_page(struct page *page)
{
	kvm_release_page_dirty(page);
}

static void nested_release_page_clean(struct page *page)
{
	kvm_release_page_clean(page);
}

N
Nadav Har'El 已提交
905
static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
906
static u64 construct_eptp(unsigned long root_hpa);
907 908
static void kvm_cpu_vmxon(u64 addr);
static void kvm_cpu_vmxoff(void);
909
static bool vmx_xsaves_supported(void);
910
static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
911 912 913 914
static void vmx_set_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg);
static void vmx_get_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg);
915 916
static bool guest_state_valid(struct kvm_vcpu *vcpu);
static u32 vmx_segment_access_rights(struct kvm_segment *var);
917
static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
918
static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
919
static int alloc_identity_pagetable(struct kvm *kvm);
920

A
Avi Kivity 已提交
921 922
static DEFINE_PER_CPU(struct vmcs *, vmxarea);
static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
923 924 925 926 927
/*
 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
 */
static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
928
static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
A
Avi Kivity 已提交
929

930 931 932 933 934 935 936
/*
 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
 * can find which vCPU should be waken up.
 */
static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);

937 938 939 940 941 942 943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962
enum {
	VMX_IO_BITMAP_A,
	VMX_IO_BITMAP_B,
	VMX_MSR_BITMAP_LEGACY,
	VMX_MSR_BITMAP_LONGMODE,
	VMX_MSR_BITMAP_LEGACY_X2APIC_APICV,
	VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV,
	VMX_MSR_BITMAP_LEGACY_X2APIC,
	VMX_MSR_BITMAP_LONGMODE_X2APIC,
	VMX_VMREAD_BITMAP,
	VMX_VMWRITE_BITMAP,
	VMX_BITMAP_NR
};

static unsigned long *vmx_bitmap[VMX_BITMAP_NR];

#define vmx_io_bitmap_a                      (vmx_bitmap[VMX_IO_BITMAP_A])
#define vmx_io_bitmap_b                      (vmx_bitmap[VMX_IO_BITMAP_B])
#define vmx_msr_bitmap_legacy                (vmx_bitmap[VMX_MSR_BITMAP_LEGACY])
#define vmx_msr_bitmap_longmode              (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE])
#define vmx_msr_bitmap_legacy_x2apic_apicv   (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC_APICV])
#define vmx_msr_bitmap_longmode_x2apic_apicv (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC_APICV])
#define vmx_msr_bitmap_legacy_x2apic         (vmx_bitmap[VMX_MSR_BITMAP_LEGACY_X2APIC])
#define vmx_msr_bitmap_longmode_x2apic       (vmx_bitmap[VMX_MSR_BITMAP_LONGMODE_X2APIC])
#define vmx_vmread_bitmap                    (vmx_bitmap[VMX_VMREAD_BITMAP])
#define vmx_vmwrite_bitmap                   (vmx_bitmap[VMX_VMWRITE_BITMAP])
963

A
Avi Kivity 已提交
964
static bool cpu_has_load_ia32_efer;
965
static bool cpu_has_load_perf_global_ctrl;
A
Avi Kivity 已提交
966

967 968 969
static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
static DEFINE_SPINLOCK(vmx_vpid_lock);

970
static struct vmcs_config {
A
Avi Kivity 已提交
971 972
	int size;
	int order;
973
	u32 basic_cap;
A
Avi Kivity 已提交
974
	u32 revision_id;
975 976
	u32 pin_based_exec_ctrl;
	u32 cpu_based_exec_ctrl;
977
	u32 cpu_based_2nd_exec_ctrl;
978 979 980
	u32 vmexit_ctrl;
	u32 vmentry_ctrl;
} vmcs_config;
A
Avi Kivity 已提交
981

H
Hannes Eder 已提交
982
static struct vmx_capability {
S
Sheng Yang 已提交
983 984 985 986
	u32 ept;
	u32 vpid;
} vmx_capability;

A
Avi Kivity 已提交
987 988 989 990 991 992 993 994
#define VMX_SEGMENT_FIELD(seg)					\
	[VCPU_SREG_##seg] = {                                   \
		.selector = GUEST_##seg##_SELECTOR,		\
		.base = GUEST_##seg##_BASE,		   	\
		.limit = GUEST_##seg##_LIMIT,		   	\
		.ar_bytes = GUEST_##seg##_AR_BYTES,	   	\
	}

995
static const struct kvm_vmx_segment_field {
A
Avi Kivity 已提交
996 997 998 999 1000 1001 1002 1003 1004 1005 1006 1007 1008 1009 1010
	unsigned selector;
	unsigned base;
	unsigned limit;
	unsigned ar_bytes;
} kvm_vmx_segment_fields[] = {
	VMX_SEGMENT_FIELD(CS),
	VMX_SEGMENT_FIELD(DS),
	VMX_SEGMENT_FIELD(ES),
	VMX_SEGMENT_FIELD(FS),
	VMX_SEGMENT_FIELD(GS),
	VMX_SEGMENT_FIELD(SS),
	VMX_SEGMENT_FIELD(TR),
	VMX_SEGMENT_FIELD(LDTR),
};

1011 1012
static u64 host_efer;

A
Avi Kivity 已提交
1013 1014
static void ept_save_pdptrs(struct kvm_vcpu *vcpu);

1015
/*
B
Brian Gerst 已提交
1016
 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
1017 1018
 * away by decrementing the array size.
 */
A
Avi Kivity 已提交
1019
static const u32 vmx_msr_index[] = {
1020
#ifdef CONFIG_X86_64
1021
	MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
A
Avi Kivity 已提交
1022
#endif
B
Brian Gerst 已提交
1023
	MSR_EFER, MSR_TSC_AUX, MSR_STAR,
A
Avi Kivity 已提交
1024 1025
};

1026
static inline bool is_exception_n(u32 intr_info, u8 vector)
A
Avi Kivity 已提交
1027 1028 1029
{
	return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
			     INTR_INFO_VALID_MASK)) ==
1030 1031 1032
		(INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
}

1033 1034 1035 1036 1037 1038 1039 1040 1041 1042
static inline bool is_debug(u32 intr_info)
{
	return is_exception_n(intr_info, DB_VECTOR);
}

static inline bool is_breakpoint(u32 intr_info)
{
	return is_exception_n(intr_info, BP_VECTOR);
}

1043 1044 1045
static inline bool is_page_fault(u32 intr_info)
{
	return is_exception_n(intr_info, PF_VECTOR);
A
Avi Kivity 已提交
1046 1047
}

1048
static inline bool is_no_device(u32 intr_info)
1049
{
1050
	return is_exception_n(intr_info, NM_VECTOR);
1051 1052
}

1053
static inline bool is_invalid_opcode(u32 intr_info)
1054
{
1055
	return is_exception_n(intr_info, UD_VECTOR);
1056 1057
}

1058
static inline bool is_external_interrupt(u32 intr_info)
A
Avi Kivity 已提交
1059 1060 1061 1062 1063
{
	return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
		== (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
}

1064
static inline bool is_machine_check(u32 intr_info)
A
Andi Kleen 已提交
1065 1066 1067 1068 1069 1070
{
	return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
			     INTR_INFO_VALID_MASK)) ==
		(INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
}

1071
static inline bool cpu_has_vmx_msr_bitmap(void)
S
Sheng Yang 已提交
1072
{
1073
	return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
S
Sheng Yang 已提交
1074 1075
}

1076
static inline bool cpu_has_vmx_tpr_shadow(void)
1077
{
1078
	return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
1079 1080
}

1081
static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
1082
{
1083
	return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
1084 1085
}

1086
static inline bool cpu_has_secondary_exec_ctrls(void)
1087
{
1088 1089
	return vmcs_config.cpu_based_exec_ctrl &
		CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
1090 1091
}

1092
static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
1093
{
1094 1095 1096 1097
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
}

1098 1099 1100 1101 1102 1103
static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
}

1104 1105 1106 1107 1108 1109
static inline bool cpu_has_vmx_apic_register_virt(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_APIC_REGISTER_VIRT;
}

1110 1111 1112 1113 1114 1115
static inline bool cpu_has_vmx_virtual_intr_delivery(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
}

1116 1117 1118 1119 1120 1121 1122 1123 1124 1125 1126 1127 1128 1129 1130 1131 1132 1133 1134 1135 1136 1137 1138 1139 1140 1141 1142 1143 1144 1145 1146 1147 1148 1149 1150 1151 1152 1153 1154
/*
 * Comment's format: document - errata name - stepping - processor name.
 * Refer from
 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
 */
static u32 vmx_preemption_cpu_tfms[] = {
/* 323344.pdf - BA86   - D0 - Xeon 7500 Series */
0x000206E6,
/* 323056.pdf - AAX65  - C2 - Xeon L3406 */
/* 322814.pdf - AAT59  - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
/* 322911.pdf - AAU65  - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
0x00020652,
/* 322911.pdf - AAU65  - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
0x00020655,
/* 322373.pdf - AAO95  - B1 - Xeon 3400 Series */
/* 322166.pdf - AAN92  - B1 - i7-800 and i5-700 Desktop */
/*
 * 320767.pdf - AAP86  - B1 -
 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
 */
0x000106E5,
/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
0x000106A0,
/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
0x000106A1,
/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
0x000106A4,
 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
0x000106A5,
};

static inline bool cpu_has_broken_vmx_preemption_timer(void)
{
	u32 eax = cpuid_eax(0x00000001), i;

	/* Clear the reserved bits */
	eax &= ~(0x3U << 14 | 0xfU << 28);
1155
	for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
1156 1157 1158 1159 1160 1161 1162 1163 1164 1165 1166 1167
		if (eax == vmx_preemption_cpu_tfms[i])
			return true;

	return false;
}

static inline bool cpu_has_vmx_preemption_timer(void)
{
	return vmcs_config.pin_based_exec_ctrl &
		PIN_BASED_VMX_PREEMPTION_TIMER;
}

1168 1169
static inline bool cpu_has_vmx_posted_intr(void)
{
1170 1171
	return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
		vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
1172 1173 1174 1175 1176 1177 1178 1179 1180
}

static inline bool cpu_has_vmx_apicv(void)
{
	return cpu_has_vmx_apic_register_virt() &&
		cpu_has_vmx_virtual_intr_delivery() &&
		cpu_has_vmx_posted_intr();
}

1181 1182 1183 1184
static inline bool cpu_has_vmx_flexpriority(void)
{
	return cpu_has_vmx_tpr_shadow() &&
		cpu_has_vmx_virtualize_apic_accesses();
1185 1186
}

1187 1188
static inline bool cpu_has_vmx_ept_execute_only(void)
{
1189
	return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
1190 1191 1192 1193
}

static inline bool cpu_has_vmx_ept_2m_page(void)
{
1194
	return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
1195 1196
}

1197 1198
static inline bool cpu_has_vmx_ept_1g_page(void)
{
1199
	return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
1200 1201
}

1202 1203 1204 1205 1206
static inline bool cpu_has_vmx_ept_4levels(void)
{
	return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
}

1207 1208 1209 1210 1211
static inline bool cpu_has_vmx_ept_ad_bits(void)
{
	return vmx_capability.ept & VMX_EPT_AD_BIT;
}

1212
static inline bool cpu_has_vmx_invept_context(void)
S
Sheng Yang 已提交
1213
{
1214
	return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
S
Sheng Yang 已提交
1215 1216
}

1217
static inline bool cpu_has_vmx_invept_global(void)
S
Sheng Yang 已提交
1218
{
1219
	return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
S
Sheng Yang 已提交
1220 1221
}

1222 1223 1224 1225 1226
static inline bool cpu_has_vmx_invvpid_single(void)
{
	return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
}

1227 1228 1229 1230 1231
static inline bool cpu_has_vmx_invvpid_global(void)
{
	return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
}

1232
static inline bool cpu_has_vmx_ept(void)
S
Sheng Yang 已提交
1233
{
1234 1235
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_ENABLE_EPT;
S
Sheng Yang 已提交
1236 1237
}

1238
static inline bool cpu_has_vmx_unrestricted_guest(void)
1239 1240 1241 1242 1243
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_UNRESTRICTED_GUEST;
}

1244
static inline bool cpu_has_vmx_ple(void)
1245 1246 1247 1248 1249
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_PAUSE_LOOP_EXITING;
}

1250 1251 1252 1253 1254
static inline bool cpu_has_vmx_basic_inout(void)
{
	return	(((u64)vmcs_config.basic_cap << 32) & VMX_BASIC_INOUT);
}

1255
static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
1256
{
1257
	return flexpriority_enabled && lapic_in_kernel(vcpu);
1258 1259
}

1260
static inline bool cpu_has_vmx_vpid(void)
1261
{
1262 1263
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_ENABLE_VPID;
1264 1265
}

1266
static inline bool cpu_has_vmx_rdtscp(void)
1267 1268 1269 1270 1271
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_RDTSCP;
}

1272 1273 1274 1275 1276 1277
static inline bool cpu_has_vmx_invpcid(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_ENABLE_INVPCID;
}

1278
static inline bool cpu_has_virtual_nmis(void)
1279 1280 1281 1282
{
	return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
}

1283 1284 1285 1286 1287 1288
static inline bool cpu_has_vmx_wbinvd_exit(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_WBINVD_EXITING;
}

1289 1290 1291 1292 1293 1294 1295 1296 1297 1298 1299 1300
static inline bool cpu_has_vmx_shadow_vmcs(void)
{
	u64 vmx_msr;
	rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
	/* check if the cpu supports writing r/o exit information fields */
	if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
		return false;

	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_SHADOW_VMCS;
}

K
Kai Huang 已提交
1301 1302 1303 1304 1305
static inline bool cpu_has_vmx_pml(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
}

1306 1307 1308 1309 1310 1311
static inline bool cpu_has_vmx_tsc_scaling(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_TSC_SCALING;
}

1312 1313 1314 1315 1316
static inline bool report_flexpriority(void)
{
	return flexpriority_enabled;
}

1317 1318 1319 1320 1321 1322 1323 1324 1325 1326 1327 1328
static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
{
	return vmcs12->cpu_based_vm_exec_control & bit;
}

static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
{
	return (vmcs12->cpu_based_vm_exec_control &
			CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
		(vmcs12->secondary_vm_exec_control & bit);
}

N
Nadav Har'El 已提交
1329
static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
1330 1331 1332 1333
{
	return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
}

1334 1335 1336 1337 1338 1339
static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
{
	return vmcs12->pin_based_vm_exec_control &
		PIN_BASED_VMX_PREEMPTION_TIMER;
}

N
Nadav Har'El 已提交
1340 1341 1342 1343 1344
static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
}

1345 1346 1347 1348 1349 1350
static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
		vmx_xsaves_supported();
}

1351 1352 1353 1354 1355
static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
}

W
Wanpeng Li 已提交
1356 1357 1358 1359 1360
static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
}

1361 1362 1363 1364 1365
static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
}

1366 1367 1368 1369 1370
static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
{
	return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
}

1371 1372 1373 1374 1375
static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
{
	return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
}

1376 1377 1378 1379 1380 1381
static inline bool is_exception(u32 intr_info)
{
	return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
		== (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
}

1382 1383 1384
static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
			      u32 exit_intr_info,
			      unsigned long exit_qualification);
1385 1386 1387 1388
static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
			struct vmcs12 *vmcs12,
			u32 reason, unsigned long qualification);

R
Rusty Russell 已提交
1389
static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
1390 1391 1392
{
	int i;

1393
	for (i = 0; i < vmx->nmsrs; ++i)
1394
		if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
1395 1396 1397 1398
			return i;
	return -1;
}

1399 1400 1401 1402 1403 1404 1405 1406
static inline void __invvpid(int ext, u16 vpid, gva_t gva)
{
    struct {
	u64 vpid : 16;
	u64 rsvd : 48;
	u64 gva;
    } operand = { vpid, 0, gva };

1407
    asm volatile (__ex(ASM_VMX_INVVPID)
1408 1409 1410 1411 1412
		  /* CF==1 or ZF==1 --> rc = -1 */
		  "; ja 1f ; ud2 ; 1:"
		  : : "a"(&operand), "c"(ext) : "cc", "memory");
}

1413 1414 1415 1416 1417 1418
static inline void __invept(int ext, u64 eptp, gpa_t gpa)
{
	struct {
		u64 eptp, gpa;
	} operand = {eptp, gpa};

1419
	asm volatile (__ex(ASM_VMX_INVEPT)
1420 1421 1422 1423 1424
			/* CF==1 or ZF==1 --> rc = -1 */
			"; ja 1f ; ud2 ; 1:\n"
			: : "a" (&operand), "c" (ext) : "cc", "memory");
}

1425
static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
1426 1427 1428
{
	int i;

R
Rusty Russell 已提交
1429
	i = __find_msr_index(vmx, msr);
1430
	if (i >= 0)
1431
		return &vmx->guest_msrs[i];
A
Al Viro 已提交
1432
	return NULL;
1433 1434
}

A
Avi Kivity 已提交
1435 1436 1437 1438 1439
static void vmcs_clear(struct vmcs *vmcs)
{
	u64 phys_addr = __pa(vmcs);
	u8 error;

1440
	asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
1441
		      : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
A
Avi Kivity 已提交
1442 1443 1444 1445 1446 1447
		      : "cc", "memory");
	if (error)
		printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
		       vmcs, phys_addr);
}

1448 1449 1450
static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
{
	vmcs_clear(loaded_vmcs->vmcs);
1451 1452
	if (loaded_vmcs->shadow_vmcs && loaded_vmcs->launched)
		vmcs_clear(loaded_vmcs->shadow_vmcs);
1453 1454 1455 1456
	loaded_vmcs->cpu = -1;
	loaded_vmcs->launched = 0;
}

1457 1458 1459 1460 1461 1462
static void vmcs_load(struct vmcs *vmcs)
{
	u64 phys_addr = __pa(vmcs);
	u8 error;

	asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
1463
			: "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
1464 1465
			: "cc", "memory");
	if (error)
1466
		printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
1467 1468 1469
		       vmcs, phys_addr);
}

1470
#ifdef CONFIG_KEXEC_CORE
1471 1472 1473 1474 1475 1476 1477 1478 1479 1480 1481 1482 1483 1484 1485 1486 1487 1488 1489 1490 1491 1492 1493 1494 1495 1496 1497 1498 1499 1500 1501 1502 1503 1504 1505 1506 1507
/*
 * This bitmap is used to indicate whether the vmclear
 * operation is enabled on all cpus. All disabled by
 * default.
 */
static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;

static inline void crash_enable_local_vmclear(int cpu)
{
	cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
}

static inline void crash_disable_local_vmclear(int cpu)
{
	cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
}

static inline int crash_local_vmclear_enabled(int cpu)
{
	return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
}

static void crash_vmclear_local_loaded_vmcss(void)
{
	int cpu = raw_smp_processor_id();
	struct loaded_vmcs *v;

	if (!crash_local_vmclear_enabled(cpu))
		return;

	list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
			    loaded_vmcss_on_cpu_link)
		vmcs_clear(v->vmcs);
}
#else
static inline void crash_enable_local_vmclear(int cpu) { }
static inline void crash_disable_local_vmclear(int cpu) { }
1508
#endif /* CONFIG_KEXEC_CORE */
1509

1510
static void __loaded_vmcs_clear(void *arg)
A
Avi Kivity 已提交
1511
{
1512
	struct loaded_vmcs *loaded_vmcs = arg;
1513
	int cpu = raw_smp_processor_id();
A
Avi Kivity 已提交
1514

1515 1516 1517
	if (loaded_vmcs->cpu != cpu)
		return; /* vcpu migration can race with cpu offline */
	if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
A
Avi Kivity 已提交
1518
		per_cpu(current_vmcs, cpu) = NULL;
1519
	crash_disable_local_vmclear(cpu);
1520
	list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
1521 1522 1523 1524 1525 1526 1527 1528 1529

	/*
	 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
	 * is before setting loaded_vmcs->vcpu to -1 which is done in
	 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
	 * then adds the vmcs into percpu list before it is deleted.
	 */
	smp_wmb();

1530
	loaded_vmcs_init(loaded_vmcs);
1531
	crash_enable_local_vmclear(cpu);
A
Avi Kivity 已提交
1532 1533
}

1534
static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
A
Avi Kivity 已提交
1535
{
1536 1537 1538 1539 1540
	int cpu = loaded_vmcs->cpu;

	if (cpu != -1)
		smp_call_function_single(cpu,
			 __loaded_vmcs_clear, loaded_vmcs, 1);
A
Avi Kivity 已提交
1541 1542
}

1543
static inline void vpid_sync_vcpu_single(int vpid)
1544
{
1545
	if (vpid == 0)
1546 1547
		return;

1548
	if (cpu_has_vmx_invvpid_single())
1549
		__invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
1550 1551
}

1552 1553 1554 1555 1556 1557
static inline void vpid_sync_vcpu_global(void)
{
	if (cpu_has_vmx_invvpid_global())
		__invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
}

1558
static inline void vpid_sync_context(int vpid)
1559 1560
{
	if (cpu_has_vmx_invvpid_single())
1561
		vpid_sync_vcpu_single(vpid);
1562 1563 1564 1565
	else
		vpid_sync_vcpu_global();
}

1566 1567 1568 1569 1570 1571 1572 1573
static inline void ept_sync_global(void)
{
	if (cpu_has_vmx_invept_global())
		__invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
}

static inline void ept_sync_context(u64 eptp)
{
1574
	if (enable_ept) {
1575 1576 1577 1578 1579 1580 1581
		if (cpu_has_vmx_invept_context())
			__invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
		else
			ept_sync_global();
	}
}

1582 1583 1584 1585 1586 1587 1588 1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611 1612 1613 1614 1615 1616 1617 1618 1619 1620 1621 1622 1623 1624 1625 1626
static __always_inline void vmcs_check16(unsigned long field)
{
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
			 "16-bit accessor invalid for 64-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
			 "16-bit accessor invalid for 64-bit high field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
			 "16-bit accessor invalid for 32-bit high field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
			 "16-bit accessor invalid for natural width field");
}

static __always_inline void vmcs_check32(unsigned long field)
{
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
			 "32-bit accessor invalid for 16-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
			 "32-bit accessor invalid for natural width field");
}

static __always_inline void vmcs_check64(unsigned long field)
{
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
			 "64-bit accessor invalid for 16-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
			 "64-bit accessor invalid for 64-bit high field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
			 "64-bit accessor invalid for 32-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
			 "64-bit accessor invalid for natural width field");
}

static __always_inline void vmcs_checkl(unsigned long field)
{
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
			 "Natural width accessor invalid for 16-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
			 "Natural width accessor invalid for 64-bit field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
			 "Natural width accessor invalid for 64-bit high field");
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
			 "Natural width accessor invalid for 32-bit field");
}

static __always_inline unsigned long __vmcs_readl(unsigned long field)
A
Avi Kivity 已提交
1627
{
1628
	unsigned long value;
A
Avi Kivity 已提交
1629

1630 1631
	asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
		      : "=a"(value) : "d"(field) : "cc");
A
Avi Kivity 已提交
1632 1633 1634
	return value;
}

A
Avi Kivity 已提交
1635
static __always_inline u16 vmcs_read16(unsigned long field)
A
Avi Kivity 已提交
1636
{
1637 1638
	vmcs_check16(field);
	return __vmcs_readl(field);
A
Avi Kivity 已提交
1639 1640
}

A
Avi Kivity 已提交
1641
static __always_inline u32 vmcs_read32(unsigned long field)
A
Avi Kivity 已提交
1642
{
1643 1644
	vmcs_check32(field);
	return __vmcs_readl(field);
A
Avi Kivity 已提交
1645 1646
}

A
Avi Kivity 已提交
1647
static __always_inline u64 vmcs_read64(unsigned long field)
A
Avi Kivity 已提交
1648
{
1649
	vmcs_check64(field);
1650
#ifdef CONFIG_X86_64
1651
	return __vmcs_readl(field);
A
Avi Kivity 已提交
1652
#else
1653
	return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
A
Avi Kivity 已提交
1654 1655 1656
#endif
}

1657 1658 1659 1660 1661 1662
static __always_inline unsigned long vmcs_readl(unsigned long field)
{
	vmcs_checkl(field);
	return __vmcs_readl(field);
}

1663 1664 1665 1666 1667 1668 1669
static noinline void vmwrite_error(unsigned long field, unsigned long value)
{
	printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
	       field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
	dump_stack();
}

1670
static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
A
Avi Kivity 已提交
1671 1672 1673
{
	u8 error;

1674
	asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
M
Mike Day 已提交
1675
		       : "=q"(error) : "a"(value), "d"(field) : "cc");
1676 1677
	if (unlikely(error))
		vmwrite_error(field, value);
A
Avi Kivity 已提交
1678 1679
}

1680
static __always_inline void vmcs_write16(unsigned long field, u16 value)
A
Avi Kivity 已提交
1681
{
1682 1683
	vmcs_check16(field);
	__vmcs_writel(field, value);
A
Avi Kivity 已提交
1684 1685
}

1686
static __always_inline void vmcs_write32(unsigned long field, u32 value)
A
Avi Kivity 已提交
1687
{
1688 1689
	vmcs_check32(field);
	__vmcs_writel(field, value);
A
Avi Kivity 已提交
1690 1691
}

1692
static __always_inline void vmcs_write64(unsigned long field, u64 value)
A
Avi Kivity 已提交
1693
{
1694 1695
	vmcs_check64(field);
	__vmcs_writel(field, value);
1696
#ifndef CONFIG_X86_64
A
Avi Kivity 已提交
1697
	asm volatile ("");
1698
	__vmcs_writel(field+1, value >> 32);
A
Avi Kivity 已提交
1699 1700 1701
#endif
}

1702
static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
1703
{
1704 1705
	vmcs_checkl(field);
	__vmcs_writel(field, value);
1706 1707
}

1708
static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
1709
{
1710 1711 1712
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
			 "vmcs_clear_bits does not support 64-bit fields");
	__vmcs_writel(field, __vmcs_readl(field) & ~mask);
1713 1714
}

1715
static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1716
{
1717 1718 1719
        BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
			 "vmcs_set_bits does not support 64-bit fields");
	__vmcs_writel(field, __vmcs_readl(field) | mask);
1720 1721
}

1722 1723 1724 1725 1726
static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
{
	vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
}

1727 1728 1729 1730 1731 1732 1733 1734 1735 1736 1737 1738 1739 1740 1741 1742 1743 1744 1745 1746 1747 1748 1749 1750 1751 1752 1753 1754
static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
{
	vmcs_write32(VM_ENTRY_CONTROLS, val);
	vmx->vm_entry_controls_shadow = val;
}

static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
{
	if (vmx->vm_entry_controls_shadow != val)
		vm_entry_controls_init(vmx, val);
}

static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
{
	return vmx->vm_entry_controls_shadow;
}


static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
{
	vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
}

static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
{
	vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
}

1755 1756 1757 1758 1759
static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
{
	vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
}

1760 1761 1762 1763 1764 1765 1766 1767 1768 1769 1770 1771 1772 1773 1774 1775 1776 1777 1778 1779 1780 1781 1782 1783 1784 1785 1786 1787
static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
{
	vmcs_write32(VM_EXIT_CONTROLS, val);
	vmx->vm_exit_controls_shadow = val;
}

static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
{
	if (vmx->vm_exit_controls_shadow != val)
		vm_exit_controls_init(vmx, val);
}

static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
{
	return vmx->vm_exit_controls_shadow;
}


static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
{
	vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
}

static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
{
	vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
}

A
Avi Kivity 已提交
1788 1789 1790 1791 1792 1793 1794 1795 1796 1797 1798 1799 1800 1801 1802 1803 1804 1805 1806 1807 1808 1809 1810 1811 1812 1813 1814 1815 1816 1817 1818 1819 1820 1821 1822 1823 1824 1825 1826 1827 1828 1829 1830 1831 1832 1833 1834 1835 1836 1837 1838 1839 1840 1841 1842 1843
static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
{
	vmx->segment_cache.bitmask = 0;
}

static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
				       unsigned field)
{
	bool ret;
	u32 mask = 1 << (seg * SEG_FIELD_NR + field);

	if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
		vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
		vmx->segment_cache.bitmask = 0;
	}
	ret = vmx->segment_cache.bitmask & mask;
	vmx->segment_cache.bitmask |= mask;
	return ret;
}

static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
{
	u16 *p = &vmx->segment_cache.seg[seg].selector;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
		*p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
	return *p;
}

static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
{
	ulong *p = &vmx->segment_cache.seg[seg].base;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
		*p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
	return *p;
}

static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
{
	u32 *p = &vmx->segment_cache.seg[seg].limit;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
		*p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
	return *p;
}

static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
{
	u32 *p = &vmx->segment_cache.seg[seg].ar;

	if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
		*p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
	return *p;
}

1844 1845 1846 1847
static void update_exception_bitmap(struct kvm_vcpu *vcpu)
{
	u32 eb;

J
Jan Kiszka 已提交
1848
	eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
1849
	     (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
J
Jan Kiszka 已提交
1850 1851 1852 1853
	if ((vcpu->guest_debug &
	     (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
	    (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
		eb |= 1u << BP_VECTOR;
1854
	if (to_vmx(vcpu)->rmode.vm86_active)
1855
		eb = ~0;
1856
	if (enable_ept)
1857
		eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
1858 1859
	if (vcpu->fpu_active)
		eb &= ~(1u << NM_VECTOR);
1860 1861 1862 1863 1864 1865 1866 1867 1868

	/* When we are running a nested L2 guest and L1 specified for it a
	 * certain exception bitmap, we must trap the same exceptions and pass
	 * them to L1. When running L2, we will only handle the exceptions
	 * specified above if L1 did not want them.
	 */
	if (is_guest_mode(vcpu))
		eb |= get_vmcs12(vcpu)->exception_bitmap;

1869 1870 1871
	vmcs_write32(EXCEPTION_BITMAP, eb);
}

1872 1873
static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
		unsigned long entry, unsigned long exit)
1874
{
1875 1876
	vm_entry_controls_clearbit(vmx, entry);
	vm_exit_controls_clearbit(vmx, exit);
1877 1878
}

1879 1880 1881 1882 1883
static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
{
	unsigned i;
	struct msr_autoload *m = &vmx->msr_autoload;

1884 1885 1886
	switch (msr) {
	case MSR_EFER:
		if (cpu_has_load_ia32_efer) {
1887 1888
			clear_atomic_switch_msr_special(vmx,
					VM_ENTRY_LOAD_IA32_EFER,
1889 1890 1891 1892 1893 1894
					VM_EXIT_LOAD_IA32_EFER);
			return;
		}
		break;
	case MSR_CORE_PERF_GLOBAL_CTRL:
		if (cpu_has_load_perf_global_ctrl) {
1895
			clear_atomic_switch_msr_special(vmx,
1896 1897 1898 1899 1900
					VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
					VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
			return;
		}
		break;
A
Avi Kivity 已提交
1901 1902
	}

1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915
	for (i = 0; i < m->nr; ++i)
		if (m->guest[i].index == msr)
			break;

	if (i == m->nr)
		return;
	--m->nr;
	m->guest[i] = m->guest[m->nr];
	m->host[i] = m->host[m->nr];
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
}

1916 1917 1918 1919
static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
		unsigned long entry, unsigned long exit,
		unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
		u64 guest_val, u64 host_val)
1920 1921 1922
{
	vmcs_write64(guest_val_vmcs, guest_val);
	vmcs_write64(host_val_vmcs, host_val);
1923 1924
	vm_entry_controls_setbit(vmx, entry);
	vm_exit_controls_setbit(vmx, exit);
1925 1926
}

1927 1928 1929 1930 1931 1932
static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
				  u64 guest_val, u64 host_val)
{
	unsigned i;
	struct msr_autoload *m = &vmx->msr_autoload;

1933 1934 1935
	switch (msr) {
	case MSR_EFER:
		if (cpu_has_load_ia32_efer) {
1936 1937
			add_atomic_switch_msr_special(vmx,
					VM_ENTRY_LOAD_IA32_EFER,
1938 1939 1940 1941 1942 1943 1944 1945 1946
					VM_EXIT_LOAD_IA32_EFER,
					GUEST_IA32_EFER,
					HOST_IA32_EFER,
					guest_val, host_val);
			return;
		}
		break;
	case MSR_CORE_PERF_GLOBAL_CTRL:
		if (cpu_has_load_perf_global_ctrl) {
1947
			add_atomic_switch_msr_special(vmx,
1948 1949 1950 1951 1952 1953 1954 1955
					VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
					VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
					GUEST_IA32_PERF_GLOBAL_CTRL,
					HOST_IA32_PERF_GLOBAL_CTRL,
					guest_val, host_val);
			return;
		}
		break;
1956 1957 1958 1959 1960 1961 1962
	case MSR_IA32_PEBS_ENABLE:
		/* PEBS needs a quiescent period after being disabled (to write
		 * a record).  Disabling PEBS through VMX MSR swapping doesn't
		 * provide that period, so a CPU could write host's record into
		 * guest's memory.
		 */
		wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
A
Avi Kivity 已提交
1963 1964
	}

1965 1966 1967 1968
	for (i = 0; i < m->nr; ++i)
		if (m->guest[i].index == msr)
			break;

1969
	if (i == NR_AUTOLOAD_MSRS) {
1970
		printk_once(KERN_WARNING "Not enough msr switch entries. "
1971 1972 1973
				"Can't add msr %x\n", msr);
		return;
	} else if (i == m->nr) {
1974 1975 1976 1977 1978 1979 1980 1981 1982 1983 1984
		++m->nr;
		vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
		vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
	}

	m->guest[i].index = msr;
	m->guest[i].value = guest_val;
	m->host[i].index = msr;
	m->host[i].value = host_val;
}

1985 1986 1987 1988 1989
static void reload_tss(void)
{
	/*
	 * VT restores TR but not its size.  Useless.
	 */
1990
	struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
1991
	struct desc_struct *descs;
1992

1993
	descs = (void *)gdt->address;
1994 1995 1996 1997
	descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
	load_TR_desc();
}

A
Avi Kivity 已提交
1998
static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
1999
{
2000 2001 2002 2003 2004 2005 2006 2007 2008 2009 2010 2011 2012 2013
	u64 guest_efer = vmx->vcpu.arch.efer;
	u64 ignore_bits = 0;

	if (!enable_ept) {
		/*
		 * NX is needed to handle CR0.WP=1, CR4.SMEP=1.  Testing
		 * host CPUID is more efficient than testing guest CPUID
		 * or CR4.  Host SMEP is anyway a requirement for guest SMEP.
		 */
		if (boot_cpu_has(X86_FEATURE_SMEP))
			guest_efer |= EFER_NX;
		else if (!(guest_efer & EFER_NX))
			ignore_bits |= EFER_NX;
	}
R
Roel Kluin 已提交
2014

2015
	/*
2016
	 * LMA and LME handled by hardware; SCE meaningless outside long mode.
2017
	 */
2018
	ignore_bits |= EFER_SCE;
2019 2020 2021 2022 2023 2024
#ifdef CONFIG_X86_64
	ignore_bits |= EFER_LMA | EFER_LME;
	/* SCE is meaningful only in long mode on Intel */
	if (guest_efer & EFER_LMA)
		ignore_bits &= ~(u64)EFER_SCE;
#endif
2025 2026

	clear_atomic_switch_msr(vmx, MSR_EFER);
2027 2028 2029 2030 2031 2032 2033 2034

	/*
	 * On EPT, we can't emulate NX, so we must switch EFER atomically.
	 * On CPUs that support "load IA32_EFER", always switch EFER
	 * atomically, since it's faster than switching it manually.
	 */
	if (cpu_has_load_ia32_efer ||
	    (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
2035 2036
		if (!(guest_efer & EFER_LMA))
			guest_efer &= ~EFER_LME;
2037 2038 2039
		if (guest_efer != host_efer)
			add_atomic_switch_msr(vmx, MSR_EFER,
					      guest_efer, host_efer);
2040
		return false;
2041 2042 2043 2044 2045 2046
	} else {
		guest_efer &= ~ignore_bits;
		guest_efer |= host_efer & ignore_bits;

		vmx->guest_msrs[efer_offset].data = guest_efer;
		vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2047

2048 2049
		return true;
	}
2050 2051
}

2052 2053
static unsigned long segment_base(u16 selector)
{
2054
	struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2055 2056 2057 2058 2059 2060 2061
	struct desc_struct *d;
	unsigned long table_base;
	unsigned long v;

	if (!(selector & ~3))
		return 0;

2062
	table_base = gdt->address;
2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087

	if (selector & 4) {           /* from ldt */
		u16 ldt_selector = kvm_read_ldt();

		if (!(ldt_selector & ~3))
			return 0;

		table_base = segment_base(ldt_selector);
	}
	d = (struct desc_struct *)(table_base + (selector & ~7));
	v = get_desc_base(d);
#ifdef CONFIG_X86_64
       if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
               v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
#endif
	return v;
}

static inline unsigned long kvm_read_tr_base(void)
{
	u16 tr;
	asm("str %0" : "=g"(tr));
	return segment_base(tr);
}

2088
static void vmx_save_host_state(struct kvm_vcpu *vcpu)
2089
{
2090
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2091
	int i;
2092

2093
	if (vmx->host_state.loaded)
2094 2095
		return;

2096
	vmx->host_state.loaded = 1;
2097 2098 2099 2100
	/*
	 * Set host fs and gs selectors.  Unfortunately, 22.2.3 does not
	 * allow segment selectors with cpl > 0 or ti == 1.
	 */
2101
	vmx->host_state.ldt_sel = kvm_read_ldt();
2102
	vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
2103
	savesegment(fs, vmx->host_state.fs_sel);
2104
	if (!(vmx->host_state.fs_sel & 7)) {
2105
		vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
2106 2107
		vmx->host_state.fs_reload_needed = 0;
	} else {
2108
		vmcs_write16(HOST_FS_SELECTOR, 0);
2109
		vmx->host_state.fs_reload_needed = 1;
2110
	}
2111
	savesegment(gs, vmx->host_state.gs_sel);
2112 2113
	if (!(vmx->host_state.gs_sel & 7))
		vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
2114 2115
	else {
		vmcs_write16(HOST_GS_SELECTOR, 0);
2116
		vmx->host_state.gs_ldt_reload_needed = 1;
2117 2118
	}

A
Avi Kivity 已提交
2119 2120 2121 2122 2123
#ifdef CONFIG_X86_64
	savesegment(ds, vmx->host_state.ds_sel);
	savesegment(es, vmx->host_state.es_sel);
#endif

2124 2125 2126 2127
#ifdef CONFIG_X86_64
	vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
	vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
#else
2128 2129
	vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
	vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
2130
#endif
2131 2132

#ifdef CONFIG_X86_64
2133 2134
	rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
	if (is_long_mode(&vmx->vcpu))
2135
		wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2136
#endif
2137 2138
	if (boot_cpu_has(X86_FEATURE_MPX))
		rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
2139 2140
	for (i = 0; i < vmx->save_nmsrs; ++i)
		kvm_set_shared_msr(vmx->guest_msrs[i].index,
2141 2142
				   vmx->guest_msrs[i].data,
				   vmx->guest_msrs[i].mask);
2143 2144
}

2145
static void __vmx_load_host_state(struct vcpu_vmx *vmx)
2146
{
2147
	if (!vmx->host_state.loaded)
2148 2149
		return;

2150
	++vmx->vcpu.stat.host_state_reload;
2151
	vmx->host_state.loaded = 0;
2152 2153 2154 2155
#ifdef CONFIG_X86_64
	if (is_long_mode(&vmx->vcpu))
		rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
#endif
2156
	if (vmx->host_state.gs_ldt_reload_needed) {
2157
		kvm_load_ldt(vmx->host_state.ldt_sel);
2158
#ifdef CONFIG_X86_64
2159 2160 2161
		load_gs_index(vmx->host_state.gs_sel);
#else
		loadsegment(gs, vmx->host_state.gs_sel);
2162 2163
#endif
	}
2164 2165
	if (vmx->host_state.fs_reload_needed)
		loadsegment(fs, vmx->host_state.fs_sel);
A
Avi Kivity 已提交
2166 2167 2168 2169 2170 2171
#ifdef CONFIG_X86_64
	if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
		loadsegment(ds, vmx->host_state.ds_sel);
		loadsegment(es, vmx->host_state.es_sel);
	}
#endif
2172
	reload_tss();
2173
#ifdef CONFIG_X86_64
2174
	wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2175
#endif
2176 2177
	if (vmx->host_state.msr_host_bndcfgs)
		wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
2178 2179 2180 2181
	/*
	 * If the FPU is not active (through the host task or
	 * the guest vcpu), then restore the cr0.TS bit.
	 */
2182
	if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
2183
		stts();
2184
	load_gdt(this_cpu_ptr(&host_gdt));
2185 2186
}

2187 2188 2189 2190 2191 2192 2193
static void vmx_load_host_state(struct vcpu_vmx *vmx)
{
	preempt_disable();
	__vmx_load_host_state(vmx);
	preempt_enable();
}

2194 2195 2196 2197 2198 2199 2200
static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
{
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
	struct pi_desc old, new;
	unsigned int dest;

	if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2201 2202
		!irq_remapping_cap(IRQ_POSTING_CAP)  ||
		!kvm_vcpu_apicv_active(vcpu))
2203 2204 2205 2206 2207 2208 2209 2210 2211 2212 2213 2214 2215 2216 2217 2218 2219 2220 2221 2222 2223 2224 2225 2226 2227 2228 2229 2230 2231 2232 2233 2234 2235 2236 2237 2238 2239 2240
		return;

	do {
		old.control = new.control = pi_desc->control;

		/*
		 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
		 * are two possible cases:
		 * 1. After running 'pre_block', context switch
		 *    happened. For this case, 'sn' was set in
		 *    vmx_vcpu_put(), so we need to clear it here.
		 * 2. After running 'pre_block', we were blocked,
		 *    and woken up by some other guy. For this case,
		 *    we don't need to do anything, 'pi_post_block'
		 *    will do everything for us. However, we cannot
		 *    check whether it is case #1 or case #2 here
		 *    (maybe, not needed), so we also clear sn here,
		 *    I think it is not a big deal.
		 */
		if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
			if (vcpu->cpu != cpu) {
				dest = cpu_physical_id(cpu);

				if (x2apic_enabled())
					new.ndst = dest;
				else
					new.ndst = (dest << 8) & 0xFF00;
			}

			/* set 'NV' to 'notification vector' */
			new.nv = POSTED_INTR_VECTOR;
		}

		/* Allow posting non-urgent interrupts */
		new.sn = 0;
	} while (cmpxchg(&pi_desc->control, old.control,
			new.control) != old.control);
}
2241

P
Peter Feiner 已提交
2242 2243 2244 2245 2246 2247
static void decache_tsc_multiplier(struct vcpu_vmx *vmx)
{
	vmx->current_tsc_ratio = vmx->vcpu.arch.tsc_scaling_ratio;
	vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
}

A
Avi Kivity 已提交
2248 2249 2250 2251
/*
 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
 * vcpu mutex is already taken.
 */
2252
static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
A
Avi Kivity 已提交
2253
{
2254
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2255
	u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
2256
	bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
A
Avi Kivity 已提交
2257

2258 2259
	if (!vmm_exclusive)
		kvm_cpu_vmxon(phys_addr);
2260
	else if (!already_loaded)
2261
		loaded_vmcs_clear(vmx->loaded_vmcs);
A
Avi Kivity 已提交
2262

2263
	if (!already_loaded) {
2264
		local_irq_disable();
2265
		crash_disable_local_vmclear(cpu);
2266 2267 2268 2269 2270 2271 2272 2273

		/*
		 * Read loaded_vmcs->cpu should be before fetching
		 * loaded_vmcs->loaded_vmcss_on_cpu_link.
		 * See the comments in __loaded_vmcs_clear().
		 */
		smp_rmb();

2274 2275
		list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
			 &per_cpu(loaded_vmcss_on_cpu, cpu));
2276
		crash_enable_local_vmclear(cpu);
2277
		local_irq_enable();
2278 2279 2280 2281 2282 2283 2284 2285 2286 2287 2288 2289
	}

	if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
		per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
		vmcs_load(vmx->loaded_vmcs->vmcs);
	}

	if (!already_loaded) {
		struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
		unsigned long sysenter_esp;

		kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
2290

A
Avi Kivity 已提交
2291 2292 2293 2294
		/*
		 * Linux uses per-cpu TSS and GDT, so set these when switching
		 * processors.
		 */
2295
		vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
2296
		vmcs_writel(HOST_GDTR_BASE, gdt->address);   /* 22.2.4 */
A
Avi Kivity 已提交
2297 2298 2299

		rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
		vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
2300

2301
		vmx->loaded_vmcs->cpu = cpu;
A
Avi Kivity 已提交
2302
	}
2303

2304 2305
	/* Setup TSC multiplier */
	if (kvm_has_tsc_control &&
P
Peter Feiner 已提交
2306 2307
	    vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio)
		decache_tsc_multiplier(vmx);
2308

2309
	vmx_vcpu_pi_load(vcpu, cpu);
2310
	vmx->host_pkru = read_pkru();
2311 2312 2313 2314 2315 2316 2317
}

static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
{
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

	if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
2318 2319
		!irq_remapping_cap(IRQ_POSTING_CAP)  ||
		!kvm_vcpu_apicv_active(vcpu))
2320 2321 2322 2323 2324
		return;

	/* Set SN when the vCPU is preempted */
	if (vcpu->preempted)
		pi_set_sn(pi_desc);
A
Avi Kivity 已提交
2325 2326 2327 2328
}

static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
{
2329 2330
	vmx_vcpu_pi_put(vcpu);

2331
	__vmx_load_host_state(to_vmx(vcpu));
2332
	if (!vmm_exclusive) {
2333 2334
		__loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
		vcpu->cpu = -1;
2335 2336
		kvm_cpu_vmxoff();
	}
A
Avi Kivity 已提交
2337 2338
}

2339 2340
static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
{
2341 2342
	ulong cr0;

2343 2344 2345
	if (vcpu->fpu_active)
		return;
	vcpu->fpu_active = 1;
2346 2347 2348 2349
	cr0 = vmcs_readl(GUEST_CR0);
	cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
	cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
	vmcs_writel(GUEST_CR0, cr0);
2350
	update_exception_bitmap(vcpu);
2351
	vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
2352 2353 2354
	if (is_guest_mode(vcpu))
		vcpu->arch.cr0_guest_owned_bits &=
			~get_vmcs12(vcpu)->cr0_guest_host_mask;
2355
	vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
2356 2357
}

2358 2359
static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);

2360 2361 2362 2363 2364 2365 2366 2367 2368 2369 2370 2371 2372 2373 2374 2375
/*
 * Return the cr0 value that a nested guest would read. This is a combination
 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
 * its hypervisor (cr0_read_shadow).
 */
static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
{
	return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
		(fields->cr0_read_shadow & fields->cr0_guest_host_mask);
}
static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
{
	return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
		(fields->cr4_read_shadow & fields->cr4_guest_host_mask);
}

2376 2377
static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
{
2378 2379 2380
	/* Note that there is no vcpu->fpu_active = 0 here. The caller must
	 * set this *before* calling this function.
	 */
2381
	vmx_decache_cr0_guest_bits(vcpu);
2382
	vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
2383
	update_exception_bitmap(vcpu);
2384 2385
	vcpu->arch.cr0_guest_owned_bits = 0;
	vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
2386 2387 2388 2389 2390 2391 2392 2393 2394 2395 2396 2397 2398 2399 2400
	if (is_guest_mode(vcpu)) {
		/*
		 * L1's specified read shadow might not contain the TS bit,
		 * so now that we turned on shadowing of this bit, we need to
		 * set this bit of the shadow. Like in nested_vmx_run we need
		 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
		 * up-to-date here because we just decached cr0.TS (and we'll
		 * only update vmcs12->guest_cr0 on nested exit).
		 */
		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
		vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
			(vcpu->arch.cr0 & X86_CR0_TS);
		vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
	} else
		vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
2401 2402
}

A
Avi Kivity 已提交
2403 2404
static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
{
2405
	unsigned long rflags, save_rflags;
2406

A
Avi Kivity 已提交
2407 2408 2409 2410 2411 2412 2413 2414 2415
	if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
		__set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
		rflags = vmcs_readl(GUEST_RFLAGS);
		if (to_vmx(vcpu)->rmode.vm86_active) {
			rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
			save_rflags = to_vmx(vcpu)->rmode.save_rflags;
			rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
		}
		to_vmx(vcpu)->rflags = rflags;
2416
	}
A
Avi Kivity 已提交
2417
	return to_vmx(vcpu)->rflags;
A
Avi Kivity 已提交
2418 2419 2420 2421
}

static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
{
A
Avi Kivity 已提交
2422 2423
	__set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
	to_vmx(vcpu)->rflags = rflags;
2424 2425
	if (to_vmx(vcpu)->rmode.vm86_active) {
		to_vmx(vcpu)->rmode.save_rflags = rflags;
2426
		rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
2427
	}
A
Avi Kivity 已提交
2428 2429 2430
	vmcs_writel(GUEST_RFLAGS, rflags);
}

2431 2432 2433 2434 2435
static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
{
	return to_vmx(vcpu)->guest_pkru;
}

2436
static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
2437 2438 2439 2440 2441
{
	u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	int ret = 0;

	if (interruptibility & GUEST_INTR_STATE_STI)
2442
		ret |= KVM_X86_SHADOW_INT_STI;
2443
	if (interruptibility & GUEST_INTR_STATE_MOV_SS)
2444
		ret |= KVM_X86_SHADOW_INT_MOV_SS;
2445

2446
	return ret;
2447 2448 2449 2450 2451 2452 2453 2454 2455
}

static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
{
	u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	u32 interruptibility = interruptibility_old;

	interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);

2456
	if (mask & KVM_X86_SHADOW_INT_MOV_SS)
2457
		interruptibility |= GUEST_INTR_STATE_MOV_SS;
2458
	else if (mask & KVM_X86_SHADOW_INT_STI)
2459 2460 2461 2462 2463 2464
		interruptibility |= GUEST_INTR_STATE_STI;

	if ((interruptibility != interruptibility_old))
		vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
}

A
Avi Kivity 已提交
2465 2466 2467 2468
static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
{
	unsigned long rip;

2469
	rip = kvm_rip_read(vcpu);
A
Avi Kivity 已提交
2470
	rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
2471
	kvm_rip_write(vcpu, rip);
A
Avi Kivity 已提交
2472

2473 2474
	/* skipping an emulated instruction also counts */
	vmx_set_interrupt_shadow(vcpu, 0);
A
Avi Kivity 已提交
2475 2476
}

2477 2478 2479 2480
/*
 * KVM wants to inject page-faults which it got to the guest. This function
 * checks whether in a nested guest, we need to inject them to L1 or L2.
 */
2481
static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
2482 2483 2484
{
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

2485
	if (!(vmcs12->exception_bitmap & (1u << nr)))
2486 2487
		return 0;

2488 2489 2490
	nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
			  vmcs_read32(VM_EXIT_INTR_INFO),
			  vmcs_readl(EXIT_QUALIFICATION));
2491 2492 2493
	return 1;
}

2494
static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
2495 2496
				bool has_error_code, u32 error_code,
				bool reinject)
2497
{
2498
	struct vcpu_vmx *vmx = to_vmx(vcpu);
2499
	u32 intr_info = nr | INTR_INFO_VALID_MASK;
2500

2501 2502
	if (!reinject && is_guest_mode(vcpu) &&
	    nested_vmx_check_exception(vcpu, nr))
2503 2504
		return;

2505
	if (has_error_code) {
2506
		vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
2507 2508
		intr_info |= INTR_INFO_DELIVER_CODE_MASK;
	}
2509

2510
	if (vmx->rmode.vm86_active) {
2511 2512 2513 2514
		int inc_eip = 0;
		if (kvm_exception_is_soft(nr))
			inc_eip = vcpu->arch.event_exit_inst_len;
		if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
2515
			kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
2516 2517 2518
		return;
	}

2519 2520 2521
	if (kvm_exception_is_soft(nr)) {
		vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
			     vmx->vcpu.arch.event_exit_inst_len);
2522 2523 2524 2525 2526
		intr_info |= INTR_TYPE_SOFT_EXCEPTION;
	} else
		intr_info |= INTR_TYPE_HARD_EXCEPTION;

	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
2527 2528
}

2529 2530 2531 2532 2533
static bool vmx_rdtscp_supported(void)
{
	return cpu_has_vmx_rdtscp();
}

2534 2535 2536 2537 2538
static bool vmx_invpcid_supported(void)
{
	return cpu_has_vmx_invpcid() && enable_ept;
}

2539 2540 2541
/*
 * Swap MSR entry in host/guest MSR entry array.
 */
R
Rusty Russell 已提交
2542
static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
2543
{
2544
	struct shared_msr_entry tmp;
2545 2546 2547 2548

	tmp = vmx->guest_msrs[to];
	vmx->guest_msrs[to] = vmx->guest_msrs[from];
	vmx->guest_msrs[from] = tmp;
2549 2550
}

2551 2552 2553 2554
static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
{
	unsigned long *msr_bitmap;

2555
	if (is_guest_mode(vcpu))
2556
		msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
2557 2558 2559
	else if (cpu_has_secondary_exec_ctrls() &&
		 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
		  SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
2560 2561
		if (enable_apicv && kvm_vcpu_apicv_active(vcpu)) {
			if (is_long_mode(vcpu))
2562
				msr_bitmap = vmx_msr_bitmap_longmode_x2apic_apicv;
2563
			else
2564
				msr_bitmap = vmx_msr_bitmap_legacy_x2apic_apicv;
2565 2566
		} else {
			if (is_long_mode(vcpu))
2567
				msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2568
			else
2569
				msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2570
		}
2571 2572 2573 2574 2575 2576 2577 2578 2579 2580
	} else {
		if (is_long_mode(vcpu))
			msr_bitmap = vmx_msr_bitmap_longmode;
		else
			msr_bitmap = vmx_msr_bitmap_legacy;
	}

	vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
}

2581 2582 2583 2584 2585
/*
 * Set up the vmcs to automatically save and restore system
 * msrs.  Don't touch the 64-bit msrs if the guest is in legacy
 * mode, as fiddling with msrs is very expensive.
 */
R
Rusty Russell 已提交
2586
static void setup_msrs(struct vcpu_vmx *vmx)
2587
{
2588
	int save_nmsrs, index;
2589

2590 2591
	save_nmsrs = 0;
#ifdef CONFIG_X86_64
R
Rusty Russell 已提交
2592 2593
	if (is_long_mode(&vmx->vcpu)) {
		index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
2594
		if (index >= 0)
R
Rusty Russell 已提交
2595 2596
			move_msr_up(vmx, index, save_nmsrs++);
		index = __find_msr_index(vmx, MSR_LSTAR);
2597
		if (index >= 0)
R
Rusty Russell 已提交
2598 2599
			move_msr_up(vmx, index, save_nmsrs++);
		index = __find_msr_index(vmx, MSR_CSTAR);
2600
		if (index >= 0)
R
Rusty Russell 已提交
2601
			move_msr_up(vmx, index, save_nmsrs++);
2602
		index = __find_msr_index(vmx, MSR_TSC_AUX);
2603
		if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
2604
			move_msr_up(vmx, index, save_nmsrs++);
2605
		/*
B
Brian Gerst 已提交
2606
		 * MSR_STAR is only needed on long mode guests, and only
2607 2608
		 * if efer.sce is enabled.
		 */
B
Brian Gerst 已提交
2609
		index = __find_msr_index(vmx, MSR_STAR);
2610
		if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
R
Rusty Russell 已提交
2611
			move_msr_up(vmx, index, save_nmsrs++);
2612 2613
	}
#endif
A
Avi Kivity 已提交
2614 2615
	index = __find_msr_index(vmx, MSR_EFER);
	if (index >= 0 && update_transition_efer(vmx, index))
2616
		move_msr_up(vmx, index, save_nmsrs++);
2617

2618
	vmx->save_nmsrs = save_nmsrs;
2619

2620 2621
	if (cpu_has_vmx_msr_bitmap())
		vmx_set_msr_bitmap(&vmx->vcpu);
2622 2623
}

A
Avi Kivity 已提交
2624 2625
/*
 * reads and returns guest's timestamp counter "register"
2626 2627
 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
A
Avi Kivity 已提交
2628
 */
2629
static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
2630 2631 2632
{
	u64 host_tsc, tsc_offset;

2633
	host_tsc = rdtsc();
A
Avi Kivity 已提交
2634
	tsc_offset = vmcs_read64(TSC_OFFSET);
2635
	return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
A
Avi Kivity 已提交
2636 2637 2638
}

/*
2639
 * writes 'offset' into guest's timestamp counter offset register
A
Avi Kivity 已提交
2640
 */
2641
static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
A
Avi Kivity 已提交
2642
{
2643
	if (is_guest_mode(vcpu)) {
2644
		/*
2645 2646 2647 2648
		 * We're here if L1 chose not to trap WRMSR to TSC. According
		 * to the spec, this should set L1's TSC; The offset that L1
		 * set for L2 remains unchanged, and still needs to be added
		 * to the newly set TSC to get L2's TSC.
2649
		 */
2650 2651 2652 2653 2654 2655 2656
		struct vmcs12 *vmcs12;
		/* recalculate vmcs02.TSC_OFFSET: */
		vmcs12 = get_vmcs12(vcpu);
		vmcs_write64(TSC_OFFSET, offset +
			(nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
			 vmcs12->tsc_offset : 0));
	} else {
2657 2658
		trace_kvm_write_tsc_offset(vcpu->vcpu_id,
					   vmcs_read64(TSC_OFFSET), offset);
2659 2660
		vmcs_write64(TSC_OFFSET, offset);
	}
A
Avi Kivity 已提交
2661 2662
}

2663 2664 2665 2666 2667 2668 2669 2670 2671 2672 2673 2674 2675 2676 2677 2678 2679
static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
{
	struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
	return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
}

/*
 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
 * all guests if the "nested" module option is off, and can also be disabled
 * for a single guest by disabling its VMX cpuid bit.
 */
static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
{
	return nested && guest_cpuid_has_vmx(vcpu);
}

2680 2681 2682 2683 2684 2685 2686 2687 2688 2689
/*
 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
 * returned for the various VMX controls MSRs when nested VMX is enabled.
 * The same values should also be used to verify that vmcs12 control fields are
 * valid during nested entry from L1 to L2.
 * Each of these control msrs has a low and high 32-bit half: A low bit is on
 * if the corresponding bit in the (32-bit) control field *must* be on, and a
 * bit in the high half is on if the corresponding bit in the control field
 * may be on. See also vmx_control_verify().
 */
2690
static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
2691 2692 2693 2694 2695 2696 2697 2698 2699 2700 2701 2702 2703 2704 2705 2706 2707
{
	/*
	 * Note that as a general rule, the high half of the MSRs (bits in
	 * the control fields which may be 1) should be initialized by the
	 * intersection of the underlying hardware's MSR (i.e., features which
	 * can be supported) and the list of features we want to expose -
	 * because they are known to be properly supported in our code.
	 * Also, usually, the low half of the MSRs (bits which must be 1) can
	 * be set to 0, meaning that L1 may turn off any of these bits. The
	 * reason is that if one of these bits is necessary, it will appear
	 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
	 * fields of vmcs01 and vmcs02, will turn these bits off - and
	 * nested_vmx_exit_handled() will not pass related exits to L1.
	 * These rules have exceptions below.
	 */

	/* pin-based controls */
2708
	rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
2709 2710 2711 2712 2713 2714 2715 2716 2717 2718
		vmx->nested.nested_vmx_pinbased_ctls_low,
		vmx->nested.nested_vmx_pinbased_ctls_high);
	vmx->nested.nested_vmx_pinbased_ctls_low |=
		PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
	vmx->nested.nested_vmx_pinbased_ctls_high &=
		PIN_BASED_EXT_INTR_MASK |
		PIN_BASED_NMI_EXITING |
		PIN_BASED_VIRTUAL_NMIS;
	vmx->nested.nested_vmx_pinbased_ctls_high |=
		PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
2719
		PIN_BASED_VMX_PREEMPTION_TIMER;
2720
	if (kvm_vcpu_apicv_active(&vmx->vcpu))
2721 2722
		vmx->nested.nested_vmx_pinbased_ctls_high |=
			PIN_BASED_POSTED_INTR;
2723

2724
	/* exit controls */
2725
	rdmsr(MSR_IA32_VMX_EXIT_CTLS,
2726 2727 2728 2729
		vmx->nested.nested_vmx_exit_ctls_low,
		vmx->nested.nested_vmx_exit_ctls_high);
	vmx->nested.nested_vmx_exit_ctls_low =
		VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
2730

2731
	vmx->nested.nested_vmx_exit_ctls_high &=
2732
#ifdef CONFIG_X86_64
2733
		VM_EXIT_HOST_ADDR_SPACE_SIZE |
2734
#endif
2735
		VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
2736 2737
	vmx->nested.nested_vmx_exit_ctls_high |=
		VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
2738
		VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
2739 2740
		VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;

2741
	if (kvm_mpx_supported())
2742
		vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
2743

2744
	/* We support free control of debug control saving. */
2745
	vmx->nested.nested_vmx_exit_ctls_low &= ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2746

2747 2748
	/* entry controls */
	rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
2749 2750 2751 2752 2753
		vmx->nested.nested_vmx_entry_ctls_low,
		vmx->nested.nested_vmx_entry_ctls_high);
	vmx->nested.nested_vmx_entry_ctls_low =
		VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
	vmx->nested.nested_vmx_entry_ctls_high &=
2754 2755 2756 2757
#ifdef CONFIG_X86_64
		VM_ENTRY_IA32E_MODE |
#endif
		VM_ENTRY_LOAD_IA32_PAT;
2758 2759
	vmx->nested.nested_vmx_entry_ctls_high |=
		(VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
2760
	if (kvm_mpx_supported())
2761
		vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
2762

2763
	/* We support free control of debug control loading. */
2764
	vmx->nested.nested_vmx_entry_ctls_low &= ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2765

2766 2767
	/* cpu-based controls */
	rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
2768 2769 2770 2771 2772
		vmx->nested.nested_vmx_procbased_ctls_low,
		vmx->nested.nested_vmx_procbased_ctls_high);
	vmx->nested.nested_vmx_procbased_ctls_low =
		CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
	vmx->nested.nested_vmx_procbased_ctls_high &=
2773 2774
		CPU_BASED_VIRTUAL_INTR_PENDING |
		CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
2775 2776 2777 2778 2779 2780 2781
		CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
		CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
		CPU_BASED_CR3_STORE_EXITING |
#ifdef CONFIG_X86_64
		CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
#endif
		CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
2782 2783 2784 2785
		CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
		CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
		CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
		CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
2786 2787 2788 2789 2790 2791
	/*
	 * We can allow some features even when not supported by the
	 * hardware. For example, L1 can specify an MSR bitmap - and we
	 * can use it to avoid exits to L1 - even when L0 runs L2
	 * without MSR bitmaps.
	 */
2792 2793
	vmx->nested.nested_vmx_procbased_ctls_high |=
		CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
2794
		CPU_BASED_USE_MSR_BITMAPS;
2795

2796
	/* We support free control of CR3 access interception. */
2797
	vmx->nested.nested_vmx_procbased_ctls_low &=
2798 2799
		~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);

2800 2801
	/* secondary cpu-based controls */
	rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
2802 2803 2804 2805
		vmx->nested.nested_vmx_secondary_ctls_low,
		vmx->nested.nested_vmx_secondary_ctls_high);
	vmx->nested.nested_vmx_secondary_ctls_low = 0;
	vmx->nested.nested_vmx_secondary_ctls_high &=
2806
		SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
J
Jan Kiszka 已提交
2807
		SECONDARY_EXEC_RDTSCP |
2808
		SECONDARY_EXEC_DESC |
2809
		SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
W
Wanpeng Li 已提交
2810
		SECONDARY_EXEC_ENABLE_VPID |
2811
		SECONDARY_EXEC_APIC_REGISTER_VIRT |
2812
		SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
2813
		SECONDARY_EXEC_WBINVD_EXITING |
2814
		SECONDARY_EXEC_XSAVES;
2815

2816 2817
	if (enable_ept) {
		/* nested EPT: emulate EPT also to L1 */
2818
		vmx->nested.nested_vmx_secondary_ctls_high |=
2819
			SECONDARY_EXEC_ENABLE_EPT;
2820
		vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
2821 2822
			 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
			 VMX_EPT_INVEPT_BIT;
2823 2824 2825
		if (cpu_has_vmx_ept_execute_only())
			vmx->nested.nested_vmx_ept_caps |=
				VMX_EPT_EXECUTE_ONLY_BIT;
2826
		vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
2827 2828
		vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
			VMX_EPT_EXTENT_CONTEXT_BIT;
2829
	} else
2830
		vmx->nested.nested_vmx_ept_caps = 0;
2831

2832 2833 2834 2835 2836 2837
	/*
	 * Old versions of KVM use the single-context version without
	 * checking for support, so declare that it is supported even
	 * though it is treated as global context.  The alternative is
	 * not failing the single-context invvpid, and it is worse.
	 */
2838 2839
	if (enable_vpid)
		vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
2840
			VMX_VPID_EXTENT_SUPPORTED_MASK;
2841 2842
	else
		vmx->nested.nested_vmx_vpid_caps = 0;
2843

2844 2845 2846 2847
	if (enable_unrestricted_guest)
		vmx->nested.nested_vmx_secondary_ctls_high |=
			SECONDARY_EXEC_UNRESTRICTED_GUEST;

2848
	/* miscellaneous data */
2849 2850 2851 2852 2853 2854
	rdmsr(MSR_IA32_VMX_MISC,
		vmx->nested.nested_vmx_misc_low,
		vmx->nested.nested_vmx_misc_high);
	vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
	vmx->nested.nested_vmx_misc_low |=
		VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
2855
		VMX_MISC_ACTIVITY_HLT;
2856
	vmx->nested.nested_vmx_misc_high = 0;
2857 2858 2859 2860 2861 2862 2863 2864 2865 2866 2867 2868 2869 2870 2871
}

static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
{
	/*
	 * Bits 0 in high must be 0, and bits 1 in low must be 1.
	 */
	return ((control & high) | low) == control;
}

static inline u64 vmx_control_msr(u32 low, u32 high)
{
	return low | ((u64)high << 32);
}

2872
/* Returns 0 on success, non-0 otherwise. */
2873 2874
static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
{
2875 2876
	struct vcpu_vmx *vmx = to_vmx(vcpu);

2877 2878 2879 2880 2881 2882 2883 2884
	switch (msr_index) {
	case MSR_IA32_VMX_BASIC:
		/*
		 * This MSR reports some information about VMX support. We
		 * should return information about the VMX we emulate for the
		 * guest, and the VMCS structure we give it - not about the
		 * VMX support of the underlying hardware.
		 */
2885
		*pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
2886 2887
			   ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
			   (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2888 2889
		if (cpu_has_vmx_basic_inout())
			*pdata |= VMX_BASIC_INOUT;
2890 2891 2892
		break;
	case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
	case MSR_IA32_VMX_PINBASED_CTLS:
2893 2894 2895
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_pinbased_ctls_low,
			vmx->nested.nested_vmx_pinbased_ctls_high);
2896 2897
		if (msr_index == MSR_IA32_VMX_PINBASED_CTLS)
			*pdata |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2898 2899 2900
		break;
	case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
	case MSR_IA32_VMX_PROCBASED_CTLS:
2901 2902 2903
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_procbased_ctls_low,
			vmx->nested.nested_vmx_procbased_ctls_high);
2904 2905
		if (msr_index == MSR_IA32_VMX_PROCBASED_CTLS)
			*pdata |= CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2906 2907 2908
		break;
	case MSR_IA32_VMX_TRUE_EXIT_CTLS:
	case MSR_IA32_VMX_EXIT_CTLS:
2909 2910 2911
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_exit_ctls_low,
			vmx->nested.nested_vmx_exit_ctls_high);
2912 2913
		if (msr_index == MSR_IA32_VMX_EXIT_CTLS)
			*pdata |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
2914 2915 2916
		break;
	case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
	case MSR_IA32_VMX_ENTRY_CTLS:
2917 2918 2919
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_entry_ctls_low,
			vmx->nested.nested_vmx_entry_ctls_high);
2920 2921
		if (msr_index == MSR_IA32_VMX_ENTRY_CTLS)
			*pdata |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2922 2923
		break;
	case MSR_IA32_VMX_MISC:
2924 2925 2926
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_misc_low,
			vmx->nested.nested_vmx_misc_high);
2927 2928 2929 2930 2931 2932 2933 2934 2935 2936 2937 2938 2939 2940 2941 2942 2943 2944 2945 2946 2947
		break;
	/*
	 * These MSRs specify bits which the guest must keep fixed (on or off)
	 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
	 * We picked the standard core2 setting.
	 */
#define VMXON_CR0_ALWAYSON	(X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
#define VMXON_CR4_ALWAYSON	X86_CR4_VMXE
	case MSR_IA32_VMX_CR0_FIXED0:
		*pdata = VMXON_CR0_ALWAYSON;
		break;
	case MSR_IA32_VMX_CR0_FIXED1:
		*pdata = -1ULL;
		break;
	case MSR_IA32_VMX_CR4_FIXED0:
		*pdata = VMXON_CR4_ALWAYSON;
		break;
	case MSR_IA32_VMX_CR4_FIXED1:
		*pdata = -1ULL;
		break;
	case MSR_IA32_VMX_VMCS_ENUM:
2948
		*pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
2949 2950
		break;
	case MSR_IA32_VMX_PROCBASED_CTLS2:
2951 2952 2953
		*pdata = vmx_control_msr(
			vmx->nested.nested_vmx_secondary_ctls_low,
			vmx->nested.nested_vmx_secondary_ctls_high);
2954 2955
		break;
	case MSR_IA32_VMX_EPT_VPID_CAP:
2956 2957
		*pdata = vmx->nested.nested_vmx_ept_caps |
			((u64)vmx->nested.nested_vmx_vpid_caps << 32);
2958 2959 2960
		break;
	default:
		return 1;
2961 2962
	}

2963 2964 2965
	return 0;
}

2966 2967 2968 2969 2970 2971 2972 2973
static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
						 uint64_t val)
{
	uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;

	return !(val & ~valid_bits);
}

A
Avi Kivity 已提交
2974 2975 2976 2977 2978
/*
 * Reads an msr value (of 'msr_index') into 'pdata'.
 * Returns 0 on success, non-0 otherwise.
 * Assumes vcpu_load() was already called.
 */
2979
static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
2980
{
2981
	struct shared_msr_entry *msr;
A
Avi Kivity 已提交
2982

2983
	switch (msr_info->index) {
2984
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
2985
	case MSR_FS_BASE:
2986
		msr_info->data = vmcs_readl(GUEST_FS_BASE);
A
Avi Kivity 已提交
2987 2988
		break;
	case MSR_GS_BASE:
2989
		msr_info->data = vmcs_readl(GUEST_GS_BASE);
A
Avi Kivity 已提交
2990
		break;
2991 2992
	case MSR_KERNEL_GS_BASE:
		vmx_load_host_state(to_vmx(vcpu));
2993
		msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
2994
		break;
2995
#endif
A
Avi Kivity 已提交
2996
	case MSR_EFER:
2997
		return kvm_get_msr_common(vcpu, msr_info);
2998
	case MSR_IA32_TSC:
2999
		msr_info->data = guest_read_tsc(vcpu);
A
Avi Kivity 已提交
3000 3001
		break;
	case MSR_IA32_SYSENTER_CS:
3002
		msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
A
Avi Kivity 已提交
3003 3004
		break;
	case MSR_IA32_SYSENTER_EIP:
3005
		msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
A
Avi Kivity 已提交
3006 3007
		break;
	case MSR_IA32_SYSENTER_ESP:
3008
		msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
A
Avi Kivity 已提交
3009
		break;
3010
	case MSR_IA32_BNDCFGS:
3011
		if (!kvm_mpx_supported())
3012
			return 1;
3013
		msr_info->data = vmcs_read64(GUEST_BNDCFGS);
3014
		break;
3015 3016 3017 3018
	case MSR_IA32_MCG_EXT_CTL:
		if (!msr_info->host_initiated &&
		    !(to_vmx(vcpu)->msr_ia32_feature_control &
		      FEATURE_CONTROL_LMCE))
3019
			return 1;
3020 3021
		msr_info->data = vcpu->arch.mcg_ext_ctl;
		break;
3022
	case MSR_IA32_FEATURE_CONTROL:
3023
		msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
3024 3025 3026 3027
		break;
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
		if (!nested_vmx_allowed(vcpu))
			return 1;
3028
		return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
W
Wanpeng Li 已提交
3029 3030 3031
	case MSR_IA32_XSS:
		if (!vmx_xsaves_supported())
			return 1;
3032
		msr_info->data = vcpu->arch.ia32_xss;
W
Wanpeng Li 已提交
3033
		break;
3034
	case MSR_TSC_AUX:
3035
		if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
3036 3037
			return 1;
		/* Otherwise falls through */
A
Avi Kivity 已提交
3038
	default:
3039
		msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
3040
		if (msr) {
3041
			msr_info->data = msr->data;
3042
			break;
A
Avi Kivity 已提交
3043
		}
3044
		return kvm_get_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
3045 3046 3047 3048 3049
	}

	return 0;
}

3050 3051
static void vmx_leave_nested(struct kvm_vcpu *vcpu);

A
Avi Kivity 已提交
3052 3053 3054 3055 3056
/*
 * Writes msr value into into the appropriate "register".
 * Returns 0 on success, non-0 otherwise.
 * Assumes vcpu_load() was already called.
 */
3057
static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
A
Avi Kivity 已提交
3058
{
3059
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3060
	struct shared_msr_entry *msr;
3061
	int ret = 0;
3062 3063
	u32 msr_index = msr_info->index;
	u64 data = msr_info->data;
3064

A
Avi Kivity 已提交
3065
	switch (msr_index) {
3066
	case MSR_EFER:
3067
		ret = kvm_set_msr_common(vcpu, msr_info);
3068
		break;
3069
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
3070
	case MSR_FS_BASE:
A
Avi Kivity 已提交
3071
		vmx_segment_cache_clear(vmx);
A
Avi Kivity 已提交
3072 3073 3074
		vmcs_writel(GUEST_FS_BASE, data);
		break;
	case MSR_GS_BASE:
A
Avi Kivity 已提交
3075
		vmx_segment_cache_clear(vmx);
A
Avi Kivity 已提交
3076 3077
		vmcs_writel(GUEST_GS_BASE, data);
		break;
3078 3079 3080 3081
	case MSR_KERNEL_GS_BASE:
		vmx_load_host_state(vmx);
		vmx->msr_guest_kernel_gs_base = data;
		break;
A
Avi Kivity 已提交
3082 3083 3084 3085 3086
#endif
	case MSR_IA32_SYSENTER_CS:
		vmcs_write32(GUEST_SYSENTER_CS, data);
		break;
	case MSR_IA32_SYSENTER_EIP:
A
Avi Kivity 已提交
3087
		vmcs_writel(GUEST_SYSENTER_EIP, data);
A
Avi Kivity 已提交
3088 3089
		break;
	case MSR_IA32_SYSENTER_ESP:
A
Avi Kivity 已提交
3090
		vmcs_writel(GUEST_SYSENTER_ESP, data);
A
Avi Kivity 已提交
3091
		break;
3092
	case MSR_IA32_BNDCFGS:
3093
		if (!kvm_mpx_supported())
3094
			return 1;
3095 3096
		vmcs_write64(GUEST_BNDCFGS, data);
		break;
3097
	case MSR_IA32_TSC:
3098
		kvm_write_tsc(vcpu, msr_info);
A
Avi Kivity 已提交
3099
		break;
S
Sheng Yang 已提交
3100 3101
	case MSR_IA32_CR_PAT:
		if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
3102 3103
			if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
				return 1;
S
Sheng Yang 已提交
3104 3105 3106 3107
			vmcs_write64(GUEST_IA32_PAT, data);
			vcpu->arch.pat = data;
			break;
		}
3108
		ret = kvm_set_msr_common(vcpu, msr_info);
3109
		break;
W
Will Auld 已提交
3110 3111
	case MSR_IA32_TSC_ADJUST:
		ret = kvm_set_msr_common(vcpu, msr_info);
3112
		break;
3113 3114 3115 3116 3117 3118 3119 3120
	case MSR_IA32_MCG_EXT_CTL:
		if ((!msr_info->host_initiated &&
		     !(to_vmx(vcpu)->msr_ia32_feature_control &
		       FEATURE_CONTROL_LMCE)) ||
		    (data & ~MCG_EXT_CTL_LMCE_EN))
			return 1;
		vcpu->arch.mcg_ext_ctl = data;
		break;
3121
	case MSR_IA32_FEATURE_CONTROL:
3122
		if (!vmx_feature_control_msr_valid(vcpu, data) ||
3123
		    (to_vmx(vcpu)->msr_ia32_feature_control &
3124 3125
		     FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
			return 1;
3126
		vmx->msr_ia32_feature_control = data;
3127 3128 3129 3130 3131
		if (msr_info->host_initiated && data == 0)
			vmx_leave_nested(vcpu);
		break;
	case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
		return 1; /* they are read-only */
W
Wanpeng Li 已提交
3132 3133 3134 3135 3136 3137 3138 3139 3140 3141 3142 3143 3144 3145 3146 3147
	case MSR_IA32_XSS:
		if (!vmx_xsaves_supported())
			return 1;
		/*
		 * The only supported bit as of Skylake is bit 8, but
		 * it is not supported on KVM.
		 */
		if (data != 0)
			return 1;
		vcpu->arch.ia32_xss = data;
		if (vcpu->arch.ia32_xss != host_xss)
			add_atomic_switch_msr(vmx, MSR_IA32_XSS,
				vcpu->arch.ia32_xss, host_xss);
		else
			clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
		break;
3148
	case MSR_TSC_AUX:
3149
		if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
3150 3151 3152 3153 3154
			return 1;
		/* Check reserved bit, higher 32 bits should be zero */
		if ((data >> 32) != 0)
			return 1;
		/* Otherwise falls through */
A
Avi Kivity 已提交
3155
	default:
R
Rusty Russell 已提交
3156
		msr = find_msr_entry(vmx, msr_index);
3157
		if (msr) {
3158
			u64 old_msr_data = msr->data;
3159
			msr->data = data;
3160 3161
			if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
				preempt_disable();
3162 3163
				ret = kvm_set_shared_msr(msr->index, msr->data,
							 msr->mask);
3164
				preempt_enable();
3165 3166
				if (ret)
					msr->data = old_msr_data;
3167
			}
3168
			break;
A
Avi Kivity 已提交
3169
		}
3170
		ret = kvm_set_msr_common(vcpu, msr_info);
A
Avi Kivity 已提交
3171 3172
	}

3173
	return ret;
A
Avi Kivity 已提交
3174 3175
}

3176
static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
A
Avi Kivity 已提交
3177
{
3178 3179 3180 3181 3182 3183 3184 3185
	__set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
	switch (reg) {
	case VCPU_REGS_RSP:
		vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
		break;
	case VCPU_REGS_RIP:
		vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
		break;
A
Avi Kivity 已提交
3186 3187 3188 3189
	case VCPU_EXREG_PDPTR:
		if (enable_ept)
			ept_save_pdptrs(vcpu);
		break;
3190 3191 3192
	default:
		break;
	}
A
Avi Kivity 已提交
3193 3194 3195 3196
}

static __init int cpu_has_kvm_support(void)
{
3197
	return cpu_has_vmx();
A
Avi Kivity 已提交
3198 3199 3200 3201 3202 3203 3204
}

static __init int vmx_disabled_by_bios(void)
{
	u64 msr;

	rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
3205
	if (msr & FEATURE_CONTROL_LOCKED) {
3206
		/* launched w/ TXT and VMX disabled */
3207 3208 3209
		if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
			&& tboot_enabled())
			return 1;
3210
		/* launched w/o TXT and VMX only enabled w/ TXT */
3211
		if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3212
			&& (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3213 3214
			&& !tboot_enabled()) {
			printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
3215
				"activate TXT before enabling KVM\n");
3216
			return 1;
3217
		}
3218 3219 3220 3221
		/* launched w/o TXT and VMX disabled */
		if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
			&& !tboot_enabled())
			return 1;
3222 3223 3224
	}

	return 0;
A
Avi Kivity 已提交
3225 3226
}

3227 3228
static void kvm_cpu_vmxon(u64 addr)
{
3229 3230
	intel_pt_handle_vmx(1);

3231 3232 3233 3234 3235
	asm volatile (ASM_VMX_VMXON_RAX
			: : "a"(&addr), "m"(addr)
			: "memory", "cc");
}

3236
static int hardware_enable(void)
A
Avi Kivity 已提交
3237 3238 3239
{
	int cpu = raw_smp_processor_id();
	u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
3240
	u64 old, test_bits;
A
Avi Kivity 已提交
3241

3242
	if (cr4_read_shadow() & X86_CR4_VMXE)
3243 3244
		return -EBUSY;

3245
	INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
3246 3247
	INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
	spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
3248 3249 3250 3251 3252 3253 3254 3255 3256 3257 3258 3259

	/*
	 * Now we can enable the vmclear operation in kdump
	 * since the loaded_vmcss_on_cpu list on this cpu
	 * has been initialized.
	 *
	 * Though the cpu is not in VMX operation now, there
	 * is no problem to enable the vmclear operation
	 * for the loaded_vmcss_on_cpu list is empty!
	 */
	crash_enable_local_vmclear(cpu);

A
Avi Kivity 已提交
3260
	rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
3261 3262 3263 3264 3265 3266 3267

	test_bits = FEATURE_CONTROL_LOCKED;
	test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
	if (tboot_enabled())
		test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;

	if ((old & test_bits) != test_bits) {
A
Avi Kivity 已提交
3268
		/* enable and lock */
3269 3270
		wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
	}
A
Andy Lutomirski 已提交
3271
	cr4_set_bits(X86_CR4_VMXE);
3272

3273 3274 3275 3276
	if (vmm_exclusive) {
		kvm_cpu_vmxon(phys_addr);
		ept_sync_global();
	}
3277

3278
	native_store_gdt(this_cpu_ptr(&host_gdt));
3279

3280
	return 0;
A
Avi Kivity 已提交
3281 3282
}

3283
static void vmclear_local_loaded_vmcss(void)
3284 3285
{
	int cpu = raw_smp_processor_id();
3286
	struct loaded_vmcs *v, *n;
3287

3288 3289 3290
	list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
				 loaded_vmcss_on_cpu_link)
		__loaded_vmcs_clear(v);
3291 3292
}

3293 3294 3295 3296 3297

/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
 * tricks.
 */
static void kvm_cpu_vmxoff(void)
A
Avi Kivity 已提交
3298
{
3299
	asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
3300 3301

	intel_pt_handle_vmx(0);
A
Avi Kivity 已提交
3302 3303
}

3304
static void hardware_disable(void)
3305
{
3306
	if (vmm_exclusive) {
3307
		vmclear_local_loaded_vmcss();
3308 3309
		kvm_cpu_vmxoff();
	}
A
Andy Lutomirski 已提交
3310
	cr4_clear_bits(X86_CR4_VMXE);
3311 3312
}

3313
static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
M
Mike Day 已提交
3314
				      u32 msr, u32 *result)
3315 3316 3317 3318 3319 3320 3321 3322 3323 3324 3325
{
	u32 vmx_msr_low, vmx_msr_high;
	u32 ctl = ctl_min | ctl_opt;

	rdmsr(msr, vmx_msr_low, vmx_msr_high);

	ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
	ctl |= vmx_msr_low;  /* bit == 1 in low word  ==> must be one  */

	/* Ensure minimum (required) set of control bits are supported. */
	if (ctl_min & ~ctl)
Y
Yang, Sheng 已提交
3326
		return -EIO;
3327 3328 3329 3330 3331

	*result = ctl;
	return 0;
}

A
Avi Kivity 已提交
3332 3333 3334 3335 3336 3337 3338 3339
static __init bool allow_1_setting(u32 msr, u32 ctl)
{
	u32 vmx_msr_low, vmx_msr_high;

	rdmsr(msr, vmx_msr_low, vmx_msr_high);
	return vmx_msr_high & ctl;
}

Y
Yang, Sheng 已提交
3340
static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
A
Avi Kivity 已提交
3341 3342
{
	u32 vmx_msr_low, vmx_msr_high;
S
Sheng Yang 已提交
3343
	u32 min, opt, min2, opt2;
3344 3345
	u32 _pin_based_exec_control = 0;
	u32 _cpu_based_exec_control = 0;
3346
	u32 _cpu_based_2nd_exec_control = 0;
3347 3348 3349
	u32 _vmexit_control = 0;
	u32 _vmentry_control = 0;

R
Raghavendra K T 已提交
3350
	min = CPU_BASED_HLT_EXITING |
3351 3352 3353 3354
#ifdef CONFIG_X86_64
	      CPU_BASED_CR8_LOAD_EXITING |
	      CPU_BASED_CR8_STORE_EXITING |
#endif
S
Sheng Yang 已提交
3355 3356
	      CPU_BASED_CR3_LOAD_EXITING |
	      CPU_BASED_CR3_STORE_EXITING |
3357 3358
	      CPU_BASED_USE_IO_BITMAPS |
	      CPU_BASED_MOV_DR_EXITING |
M
Marcelo Tosatti 已提交
3359
	      CPU_BASED_USE_TSC_OFFSETING |
3360 3361
	      CPU_BASED_MWAIT_EXITING |
	      CPU_BASED_MONITOR_EXITING |
A
Avi Kivity 已提交
3362 3363
	      CPU_BASED_INVLPG_EXITING |
	      CPU_BASED_RDPMC_EXITING;
3364

3365
	opt = CPU_BASED_TPR_SHADOW |
S
Sheng Yang 已提交
3366
	      CPU_BASED_USE_MSR_BITMAPS |
3367
	      CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
3368 3369
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
				&_cpu_based_exec_control) < 0)
Y
Yang, Sheng 已提交
3370
		return -EIO;
3371 3372 3373 3374 3375
#ifdef CONFIG_X86_64
	if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
		_cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
					   ~CPU_BASED_CR8_STORE_EXITING;
#endif
3376
	if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
S
Sheng Yang 已提交
3377 3378
		min2 = 0;
		opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
3379
			SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3380
			SECONDARY_EXEC_WBINVD_EXITING |
S
Sheng Yang 已提交
3381
			SECONDARY_EXEC_ENABLE_VPID |
3382
			SECONDARY_EXEC_ENABLE_EPT |
3383
			SECONDARY_EXEC_UNRESTRICTED_GUEST |
3384
			SECONDARY_EXEC_PAUSE_LOOP_EXITING |
3385
			SECONDARY_EXEC_RDTSCP |
3386
			SECONDARY_EXEC_ENABLE_INVPCID |
3387
			SECONDARY_EXEC_APIC_REGISTER_VIRT |
3388
			SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
W
Wanpeng Li 已提交
3389
			SECONDARY_EXEC_SHADOW_VMCS |
K
Kai Huang 已提交
3390
			SECONDARY_EXEC_XSAVES |
X
Xiao Guangrong 已提交
3391
			SECONDARY_EXEC_ENABLE_PML |
3392
			SECONDARY_EXEC_TSC_SCALING;
S
Sheng Yang 已提交
3393 3394
		if (adjust_vmx_controls(min2, opt2,
					MSR_IA32_VMX_PROCBASED_CTLS2,
3395 3396 3397 3398 3399 3400 3401 3402
					&_cpu_based_2nd_exec_control) < 0)
			return -EIO;
	}
#ifndef CONFIG_X86_64
	if (!(_cpu_based_2nd_exec_control &
				SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
		_cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
#endif
3403 3404 3405

	if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
		_cpu_based_2nd_exec_control &= ~(
3406
				SECONDARY_EXEC_APIC_REGISTER_VIRT |
3407 3408
				SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
				SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
3409

S
Sheng Yang 已提交
3410
	if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
M
Marcelo Tosatti 已提交
3411 3412
		/* CR3 accesses and invlpg don't need to cause VM Exits when EPT
		   enabled */
3413 3414 3415
		_cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
					     CPU_BASED_CR3_STORE_EXITING |
					     CPU_BASED_INVLPG_EXITING);
S
Sheng Yang 已提交
3416 3417 3418
		rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
		      vmx_capability.ept, vmx_capability.vpid);
	}
3419

3420
	min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
3421 3422 3423
#ifdef CONFIG_X86_64
	min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
#endif
3424
	opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
3425
		VM_EXIT_CLEAR_BNDCFGS;
3426 3427
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
				&_vmexit_control) < 0)
Y
Yang, Sheng 已提交
3428
		return -EIO;
3429

3430
	min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
3431 3432
	opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
		 PIN_BASED_VMX_PREEMPTION_TIMER;
3433 3434 3435 3436
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
				&_pin_based_exec_control) < 0)
		return -EIO;

3437 3438
	if (cpu_has_broken_vmx_preemption_timer())
		_pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
3439
	if (!(_cpu_based_2nd_exec_control &
3440
		SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
3441 3442
		_pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;

3443
	min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
3444
	opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
3445 3446
	if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
				&_vmentry_control) < 0)
Y
Yang, Sheng 已提交
3447
		return -EIO;
A
Avi Kivity 已提交
3448

N
Nguyen Anh Quynh 已提交
3449
	rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
3450 3451 3452

	/* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
	if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Y
Yang, Sheng 已提交
3453
		return -EIO;
3454 3455 3456 3457

#ifdef CONFIG_X86_64
	/* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
	if (vmx_msr_high & (1u<<16))
Y
Yang, Sheng 已提交
3458
		return -EIO;
3459 3460 3461 3462
#endif

	/* Require Write-Back (WB) memory type for VMCS accesses. */
	if (((vmx_msr_high >> 18) & 15) != 6)
Y
Yang, Sheng 已提交
3463
		return -EIO;
3464

Y
Yang, Sheng 已提交
3465
	vmcs_conf->size = vmx_msr_high & 0x1fff;
3466
	vmcs_conf->order = get_order(vmcs_conf->size);
3467
	vmcs_conf->basic_cap = vmx_msr_high & ~0x1fff;
Y
Yang, Sheng 已提交
3468
	vmcs_conf->revision_id = vmx_msr_low;
3469

Y
Yang, Sheng 已提交
3470 3471
	vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
	vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
3472
	vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Y
Yang, Sheng 已提交
3473 3474
	vmcs_conf->vmexit_ctrl         = _vmexit_control;
	vmcs_conf->vmentry_ctrl        = _vmentry_control;
3475

A
Avi Kivity 已提交
3476 3477 3478 3479 3480 3481
	cpu_has_load_ia32_efer =
		allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
				VM_ENTRY_LOAD_IA32_EFER)
		&& allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
				   VM_EXIT_LOAD_IA32_EFER);

3482 3483 3484 3485 3486 3487 3488 3489
	cpu_has_load_perf_global_ctrl =
		allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
				VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
		&& allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
				   VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);

	/*
	 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
A
Andrea Gelmini 已提交
3490
	 * but due to errata below it can't be used. Workaround is to use
3491 3492 3493 3494 3495 3496 3497 3498 3499 3500 3501 3502 3503 3504 3505 3506 3507 3508 3509 3510 3511 3512 3513 3514 3515 3516 3517
	 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
	 *
	 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
	 *
	 * AAK155             (model 26)
	 * AAP115             (model 30)
	 * AAT100             (model 37)
	 * BC86,AAY89,BD102   (model 44)
	 * BA97               (model 46)
	 *
	 */
	if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
		switch (boot_cpu_data.x86_model) {
		case 26:
		case 30:
		case 37:
		case 44:
		case 46:
			cpu_has_load_perf_global_ctrl = false;
			printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
					"does not work properly. Using workaround\n");
			break;
		default:
			break;
		}
	}

3518
	if (boot_cpu_has(X86_FEATURE_XSAVES))
W
Wanpeng Li 已提交
3519 3520
		rdmsrl(MSR_IA32_XSS, host_xss);

3521
	return 0;
N
Nguyen Anh Quynh 已提交
3522
}
A
Avi Kivity 已提交
3523 3524 3525 3526 3527 3528 3529

static struct vmcs *alloc_vmcs_cpu(int cpu)
{
	int node = cpu_to_node(cpu);
	struct page *pages;
	struct vmcs *vmcs;

3530
	pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
A
Avi Kivity 已提交
3531 3532 3533
	if (!pages)
		return NULL;
	vmcs = page_address(pages);
3534 3535
	memset(vmcs, 0, vmcs_config.size);
	vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
A
Avi Kivity 已提交
3536 3537 3538 3539 3540
	return vmcs;
}

static struct vmcs *alloc_vmcs(void)
{
3541
	return alloc_vmcs_cpu(raw_smp_processor_id());
A
Avi Kivity 已提交
3542 3543 3544 3545
}

static void free_vmcs(struct vmcs *vmcs)
{
3546
	free_pages((unsigned long)vmcs, vmcs_config.order);
A
Avi Kivity 已提交
3547 3548
}

3549 3550 3551 3552 3553 3554 3555 3556 3557 3558
/*
 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
 */
static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
{
	if (!loaded_vmcs->vmcs)
		return;
	loaded_vmcs_clear(loaded_vmcs);
	free_vmcs(loaded_vmcs->vmcs);
	loaded_vmcs->vmcs = NULL;
3559
	WARN_ON(loaded_vmcs->shadow_vmcs != NULL);
3560 3561
}

3562
static void free_kvm_area(void)
A
Avi Kivity 已提交
3563 3564 3565
{
	int cpu;

Z
Zachary Amsden 已提交
3566
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
3567
		free_vmcs(per_cpu(vmxarea, cpu));
Z
Zachary Amsden 已提交
3568 3569
		per_cpu(vmxarea, cpu) = NULL;
	}
A
Avi Kivity 已提交
3570 3571
}

3572 3573 3574 3575 3576 3577 3578 3579 3580
static void init_vmcs_shadow_fields(void)
{
	int i, j;

	/* No checks for read only fields yet */

	for (i = j = 0; i < max_shadow_read_write_fields; i++) {
		switch (shadow_read_write_fields[i]) {
		case GUEST_BNDCFGS:
3581
			if (!kvm_mpx_supported())
3582 3583 3584 3585 3586 3587 3588 3589 3590 3591 3592 3593 3594 3595 3596 3597 3598 3599 3600 3601 3602 3603 3604 3605 3606
				continue;
			break;
		default:
			break;
		}

		if (j < i)
			shadow_read_write_fields[j] =
				shadow_read_write_fields[i];
		j++;
	}
	max_shadow_read_write_fields = j;

	/* shadowed fields guest access without vmexit */
	for (i = 0; i < max_shadow_read_write_fields; i++) {
		clear_bit(shadow_read_write_fields[i],
			  vmx_vmwrite_bitmap);
		clear_bit(shadow_read_write_fields[i],
			  vmx_vmread_bitmap);
	}
	for (i = 0; i < max_shadow_read_only_fields; i++)
		clear_bit(shadow_read_only_fields[i],
			  vmx_vmread_bitmap);
}

A
Avi Kivity 已提交
3607 3608 3609 3610
static __init int alloc_kvm_area(void)
{
	int cpu;

Z
Zachary Amsden 已提交
3611
	for_each_possible_cpu(cpu) {
A
Avi Kivity 已提交
3612 3613 3614 3615 3616 3617 3618 3619 3620 3621 3622 3623 3624
		struct vmcs *vmcs;

		vmcs = alloc_vmcs_cpu(cpu);
		if (!vmcs) {
			free_kvm_area();
			return -ENOMEM;
		}

		per_cpu(vmxarea, cpu) = vmcs;
	}
	return 0;
}

3625 3626 3627 3628 3629
static bool emulation_required(struct kvm_vcpu *vcpu)
{
	return emulate_invalid_guest_state && !guest_state_valid(vcpu);
}

3630
static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
3631
		struct kvm_segment *save)
A
Avi Kivity 已提交
3632
{
3633 3634 3635 3636 3637 3638 3639 3640 3641
	if (!emulate_invalid_guest_state) {
		/*
		 * CS and SS RPL should be equal during guest entry according
		 * to VMX spec, but in reality it is not always so. Since vcpu
		 * is in the middle of the transition from real mode to
		 * protected mode it is safe to assume that RPL 0 is a good
		 * default value.
		 */
		if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
3642 3643
			save->selector &= ~SEGMENT_RPL_MASK;
		save->dpl = save->selector & SEGMENT_RPL_MASK;
3644
		save->s = 1;
A
Avi Kivity 已提交
3645
	}
3646
	vmx_set_segment(vcpu, save, seg);
A
Avi Kivity 已提交
3647 3648 3649 3650 3651
}

static void enter_pmode(struct kvm_vcpu *vcpu)
{
	unsigned long flags;
3652
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
3653

3654 3655 3656 3657 3658 3659 3660 3661 3662 3663 3664
	/*
	 * Update real mode segment cache. It may be not up-to-date if sement
	 * register was written while vcpu was in a guest mode.
	 */
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);

3665
	vmx->rmode.vm86_active = 0;
A
Avi Kivity 已提交
3666

A
Avi Kivity 已提交
3667 3668
	vmx_segment_cache_clear(vmx);

3669
	vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
A
Avi Kivity 已提交
3670 3671

	flags = vmcs_readl(GUEST_RFLAGS);
3672 3673
	flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
	flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
A
Avi Kivity 已提交
3674 3675
	vmcs_writel(GUEST_RFLAGS, flags);

3676 3677
	vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
			(vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
A
Avi Kivity 已提交
3678 3679 3680

	update_exception_bitmap(vcpu);

3681 3682 3683 3684 3685 3686
	fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
	fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
	fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
	fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
	fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
	fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
A
Avi Kivity 已提交
3687 3688
}

3689
static void fix_rmode_seg(int seg, struct kvm_segment *save)
A
Avi Kivity 已提交
3690
{
3691
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
3692 3693 3694 3695 3696 3697 3698 3699 3700 3701 3702 3703 3704 3705 3706 3707 3708 3709 3710 3711 3712 3713 3714
	struct kvm_segment var = *save;

	var.dpl = 0x3;
	if (seg == VCPU_SREG_CS)
		var.type = 0x3;

	if (!emulate_invalid_guest_state) {
		var.selector = var.base >> 4;
		var.base = var.base & 0xffff0;
		var.limit = 0xffff;
		var.g = 0;
		var.db = 0;
		var.present = 1;
		var.s = 1;
		var.l = 0;
		var.unusable = 0;
		var.type = 0x3;
		var.avl = 0;
		if (save->base & 0xf)
			printk_once(KERN_WARNING "kvm: segment base is not "
					"paragraph aligned when entering "
					"protected mode (seg=%d)", seg);
	}
A
Avi Kivity 已提交
3715

3716 3717 3718 3719
	vmcs_write16(sf->selector, var.selector);
	vmcs_write32(sf->base, var.base);
	vmcs_write32(sf->limit, var.limit);
	vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
A
Avi Kivity 已提交
3720 3721 3722 3723 3724
}

static void enter_rmode(struct kvm_vcpu *vcpu)
{
	unsigned long flags;
3725
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
3726

3727 3728 3729 3730 3731
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3732 3733
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
	vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3734

3735
	vmx->rmode.vm86_active = 1;
A
Avi Kivity 已提交
3736

3737 3738
	/*
	 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
3739
	 * vcpu. Warn the user that an update is overdue.
3740
	 */
3741
	if (!vcpu->kvm->arch.tss_addr)
3742 3743 3744
		printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
			     "called before entering vcpu\n");

A
Avi Kivity 已提交
3745 3746
	vmx_segment_cache_clear(vmx);

3747
	vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
A
Avi Kivity 已提交
3748 3749 3750 3751
	vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
	vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);

	flags = vmcs_readl(GUEST_RFLAGS);
3752
	vmx->rmode.save_rflags = flags;
A
Avi Kivity 已提交
3753

3754
	flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
A
Avi Kivity 已提交
3755 3756

	vmcs_writel(GUEST_RFLAGS, flags);
3757
	vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
A
Avi Kivity 已提交
3758 3759
	update_exception_bitmap(vcpu);

3760 3761 3762 3763 3764 3765
	fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
	fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
	fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
	fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
	fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
	fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3766

3767
	kvm_mmu_reset_context(vcpu);
A
Avi Kivity 已提交
3768 3769
}

3770 3771 3772
static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3773 3774 3775 3776
	struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);

	if (!msr)
		return;
3777

3778 3779 3780 3781 3782
	/*
	 * Force kernel_gs_base reloading before EFER changes, as control
	 * of this msr depends on is_long_mode().
	 */
	vmx_load_host_state(to_vmx(vcpu));
3783
	vcpu->arch.efer = efer;
3784
	if (efer & EFER_LMA) {
3785
		vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
3786 3787
		msr->data = efer;
	} else {
3788
		vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
3789 3790 3791 3792 3793 3794

		msr->data = efer & ~EFER_LME;
	}
	setup_msrs(vmx);
}

3795
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
3796 3797 3798 3799 3800

static void enter_lmode(struct kvm_vcpu *vcpu)
{
	u32 guest_tr_ar;

A
Avi Kivity 已提交
3801 3802
	vmx_segment_cache_clear(to_vmx(vcpu));

A
Avi Kivity 已提交
3803
	guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
3804
	if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
3805 3806
		pr_debug_ratelimited("%s: tss fixup for long mode. \n",
				     __func__);
A
Avi Kivity 已提交
3807
		vmcs_write32(GUEST_TR_AR_BYTES,
3808 3809
			     (guest_tr_ar & ~VMX_AR_TYPE_MASK)
			     | VMX_AR_TYPE_BUSY_64_TSS);
A
Avi Kivity 已提交
3810
	}
3811
	vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
A
Avi Kivity 已提交
3812 3813 3814 3815
}

static void exit_lmode(struct kvm_vcpu *vcpu)
{
3816
	vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
3817
	vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
A
Avi Kivity 已提交
3818 3819 3820 3821
}

#endif

3822
static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
3823
{
3824
	vpid_sync_context(vpid);
3825 3826 3827
	if (enable_ept) {
		if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
			return;
3828
		ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
3829
	}
3830 3831
}

3832 3833 3834 3835 3836
static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
{
	__vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
}

3837 3838 3839 3840 3841 3842 3843 3844
static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
{
	ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;

	vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
	vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
}

3845 3846 3847 3848 3849 3850 3851
static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
{
	if (enable_ept && is_paging(vcpu))
		vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
	__set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
}

3852
static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
3853
{
3854 3855 3856 3857
	ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;

	vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
	vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
3858 3859
}

3860 3861
static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
{
G
Gleb Natapov 已提交
3862 3863
	struct kvm_mmu *mmu = vcpu->arch.walk_mmu;

A
Avi Kivity 已提交
3864 3865 3866 3867
	if (!test_bit(VCPU_EXREG_PDPTR,
		      (unsigned long *)&vcpu->arch.regs_dirty))
		return;

3868
	if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
G
Gleb Natapov 已提交
3869 3870 3871 3872
		vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
		vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
		vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
		vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
3873 3874 3875
	}
}

3876 3877
static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
{
G
Gleb Natapov 已提交
3878 3879
	struct kvm_mmu *mmu = vcpu->arch.walk_mmu;

3880
	if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
G
Gleb Natapov 已提交
3881 3882 3883 3884
		mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
		mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
		mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
		mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
3885
	}
A
Avi Kivity 已提交
3886 3887 3888 3889 3890

	__set_bit(VCPU_EXREG_PDPTR,
		  (unsigned long *)&vcpu->arch.regs_avail);
	__set_bit(VCPU_EXREG_PDPTR,
		  (unsigned long *)&vcpu->arch.regs_dirty);
3891 3892
}

3893
static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
3894 3895 3896 3897 3898

static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
					unsigned long cr0,
					struct kvm_vcpu *vcpu)
{
3899 3900
	if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
		vmx_decache_cr3(vcpu);
3901 3902 3903
	if (!(cr0 & X86_CR0_PG)) {
		/* From paging/starting to nonpaging */
		vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
3904
			     vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
3905 3906 3907
			     (CPU_BASED_CR3_LOAD_EXITING |
			      CPU_BASED_CR3_STORE_EXITING));
		vcpu->arch.cr0 = cr0;
3908
		vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
3909 3910 3911
	} else if (!is_paging(vcpu)) {
		/* From nonpaging to paging */
		vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
3912
			     vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
3913 3914 3915
			     ~(CPU_BASED_CR3_LOAD_EXITING |
			       CPU_BASED_CR3_STORE_EXITING));
		vcpu->arch.cr0 = cr0;
3916
		vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
3917
	}
3918 3919 3920

	if (!(cr0 & X86_CR0_WP))
		*hw_cr0 &= ~X86_CR0_WP;
3921 3922
}

A
Avi Kivity 已提交
3923 3924
static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
{
3925
	struct vcpu_vmx *vmx = to_vmx(vcpu);
3926 3927
	unsigned long hw_cr0;

G
Gleb Natapov 已提交
3928
	hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
3929
	if (enable_unrestricted_guest)
G
Gleb Natapov 已提交
3930
		hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
3931
	else {
G
Gleb Natapov 已提交
3932
		hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
3933

3934 3935
		if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
			enter_pmode(vcpu);
A
Avi Kivity 已提交
3936

3937 3938 3939
		if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
			enter_rmode(vcpu);
	}
A
Avi Kivity 已提交
3940

3941
#ifdef CONFIG_X86_64
3942
	if (vcpu->arch.efer & EFER_LME) {
3943
		if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
A
Avi Kivity 已提交
3944
			enter_lmode(vcpu);
3945
		if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
A
Avi Kivity 已提交
3946 3947 3948 3949
			exit_lmode(vcpu);
	}
#endif

3950
	if (enable_ept)
3951 3952
		ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);

3953
	if (!vcpu->fpu_active)
3954
		hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
3955

A
Avi Kivity 已提交
3956
	vmcs_writel(CR0_READ_SHADOW, cr0);
3957
	vmcs_writel(GUEST_CR0, hw_cr0);
3958
	vcpu->arch.cr0 = cr0;
3959 3960 3961

	/* depends on vcpu->arch.cr0 to be set to a new value */
	vmx->emulation_required = emulation_required(vcpu);
A
Avi Kivity 已提交
3962 3963
}

3964 3965 3966 3967 3968 3969 3970
static u64 construct_eptp(unsigned long root_hpa)
{
	u64 eptp;

	/* TODO write the value reading from MSR */
	eptp = VMX_EPT_DEFAULT_MT |
		VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
3971 3972
	if (enable_ept_ad_bits)
		eptp |= VMX_EPT_AD_ENABLE_BIT;
3973 3974 3975 3976 3977
	eptp |= (root_hpa & PAGE_MASK);

	return eptp;
}

A
Avi Kivity 已提交
3978 3979
static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
{
3980 3981 3982 3983
	unsigned long guest_cr3;
	u64 eptp;

	guest_cr3 = cr3;
3984
	if (enable_ept) {
3985 3986
		eptp = construct_eptp(cr3);
		vmcs_write64(EPT_POINTER, eptp);
3987 3988 3989 3990
		if (is_paging(vcpu) || is_guest_mode(vcpu))
			guest_cr3 = kvm_read_cr3(vcpu);
		else
			guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
3991
		ept_load_pdptrs(vcpu);
3992 3993
	}

3994
	vmx_flush_tlb(vcpu);
3995
	vmcs_writel(GUEST_CR3, guest_cr3);
A
Avi Kivity 已提交
3996 3997
}

3998
static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
A
Avi Kivity 已提交
3999
{
4000 4001 4002 4003 4004 4005 4006 4007 4008 4009
	/*
	 * Pass through host's Machine Check Enable value to hw_cr4, which
	 * is in force while we are in guest mode.  Do not let guests control
	 * this bit, even if host CR4.MCE == 0.
	 */
	unsigned long hw_cr4 =
		(cr4_read_shadow() & X86_CR4_MCE) |
		(cr4 & ~X86_CR4_MCE) |
		(to_vmx(vcpu)->rmode.vm86_active ?
		 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
4010

4011 4012 4013 4014 4015 4016 4017 4018 4019
	if (cr4 & X86_CR4_VMXE) {
		/*
		 * To use VMXON (and later other VMX instructions), a guest
		 * must first be able to turn on cr4.VMXE (see handle_vmon()).
		 * So basically the check on whether to allow nested VMX
		 * is here.
		 */
		if (!nested_vmx_allowed(vcpu))
			return 1;
4020 4021 4022
	}
	if (to_vmx(vcpu)->nested.vmxon &&
	    ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
4023 4024
		return 1;

4025
	vcpu->arch.cr4 = cr4;
4026 4027 4028 4029 4030 4031 4032 4033
	if (enable_ept) {
		if (!is_paging(vcpu)) {
			hw_cr4 &= ~X86_CR4_PAE;
			hw_cr4 |= X86_CR4_PSE;
		} else if (!(cr4 & X86_CR4_PAE)) {
			hw_cr4 &= ~X86_CR4_PAE;
		}
	}
4034

4035 4036
	if (!enable_unrestricted_guest && !is_paging(vcpu))
		/*
4037 4038 4039 4040 4041 4042 4043 4044 4045
		 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
		 * hardware.  To emulate this behavior, SMEP/SMAP/PKU needs
		 * to be manually disabled when guest switches to non-paging
		 * mode.
		 *
		 * If !enable_unrestricted_guest, the CPU is always running
		 * with CR0.PG=1 and CR4 needs to be modified.
		 * If enable_unrestricted_guest, the CPU automatically
		 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
4046
		 */
4047
		hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
4048

4049 4050
	vmcs_writel(CR4_READ_SHADOW, cr4);
	vmcs_writel(GUEST_CR4, hw_cr4);
4051
	return 0;
A
Avi Kivity 已提交
4052 4053 4054 4055 4056
}

static void vmx_get_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
4057
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
4058 4059
	u32 ar;

4060
	if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4061
		*var = vmx->rmode.segs[seg];
4062
		if (seg == VCPU_SREG_TR
A
Avi Kivity 已提交
4063
		    || var->selector == vmx_read_guest_seg_selector(vmx, seg))
4064
			return;
4065 4066 4067
		var->base = vmx_read_guest_seg_base(vmx, seg);
		var->selector = vmx_read_guest_seg_selector(vmx, seg);
		return;
4068
	}
A
Avi Kivity 已提交
4069 4070 4071 4072
	var->base = vmx_read_guest_seg_base(vmx, seg);
	var->limit = vmx_read_guest_seg_limit(vmx, seg);
	var->selector = vmx_read_guest_seg_selector(vmx, seg);
	ar = vmx_read_guest_seg_ar(vmx, seg);
4073
	var->unusable = (ar >> 16) & 1;
A
Avi Kivity 已提交
4074 4075 4076
	var->type = ar & 15;
	var->s = (ar >> 4) & 1;
	var->dpl = (ar >> 5) & 3;
4077 4078 4079 4080 4081 4082 4083 4084
	/*
	 * Some userspaces do not preserve unusable property. Since usable
	 * segment has to be present according to VMX spec we can use present
	 * property to amend userspace bug by making unusable segment always
	 * nonpresent. vmx_segment_access_rights() already marks nonpresent
	 * segment as unusable.
	 */
	var->present = !var->unusable;
A
Avi Kivity 已提交
4085 4086 4087 4088 4089 4090
	var->avl = (ar >> 12) & 1;
	var->l = (ar >> 13) & 1;
	var->db = (ar >> 14) & 1;
	var->g = (ar >> 15) & 1;
}

4091 4092 4093 4094 4095 4096 4097 4098
static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment s;

	if (to_vmx(vcpu)->rmode.vm86_active) {
		vmx_get_segment(vcpu, &s, seg);
		return s.base;
	}
A
Avi Kivity 已提交
4099
	return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
4100 4101
}

4102
static int vmx_get_cpl(struct kvm_vcpu *vcpu)
4103
{
4104 4105
	struct vcpu_vmx *vmx = to_vmx(vcpu);

P
Paolo Bonzini 已提交
4106
	if (unlikely(vmx->rmode.vm86_active))
4107
		return 0;
P
Paolo Bonzini 已提交
4108 4109
	else {
		int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
4110
		return VMX_AR_DPL(ar);
A
Avi Kivity 已提交
4111 4112 4113
	}
}

4114
static u32 vmx_segment_access_rights(struct kvm_segment *var)
A
Avi Kivity 已提交
4115 4116 4117
{
	u32 ar;

4118
	if (var->unusable || !var->present)
A
Avi Kivity 已提交
4119 4120 4121 4122 4123 4124 4125 4126 4127 4128 4129
		ar = 1 << 16;
	else {
		ar = var->type & 15;
		ar |= (var->s & 1) << 4;
		ar |= (var->dpl & 3) << 5;
		ar |= (var->present & 1) << 7;
		ar |= (var->avl & 1) << 12;
		ar |= (var->l & 1) << 13;
		ar |= (var->db & 1) << 14;
		ar |= (var->g & 1) << 15;
	}
4130 4131 4132 4133 4134 4135 4136

	return ar;
}

static void vmx_set_segment(struct kvm_vcpu *vcpu,
			    struct kvm_segment *var, int seg)
{
4137
	struct vcpu_vmx *vmx = to_vmx(vcpu);
4138
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
4139

A
Avi Kivity 已提交
4140 4141
	vmx_segment_cache_clear(vmx);

4142 4143 4144 4145 4146 4147
	if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
		vmx->rmode.segs[seg] = *var;
		if (seg == VCPU_SREG_TR)
			vmcs_write16(sf->selector, var->selector);
		else if (var->s)
			fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
4148
		goto out;
4149
	}
4150

4151 4152 4153
	vmcs_writel(sf->base, var->base);
	vmcs_write32(sf->limit, var->limit);
	vmcs_write16(sf->selector, var->selector);
4154 4155 4156 4157 4158 4159

	/*
	 *   Fix the "Accessed" bit in AR field of segment registers for older
	 * qemu binaries.
	 *   IA32 arch specifies that at the time of processor reset the
	 * "Accessed" bit in the AR field of segment registers is 1. And qemu
G
Guo Chao 已提交
4160
	 * is setting it to 0 in the userland code. This causes invalid guest
4161 4162 4163 4164 4165 4166
	 * state vmexit when "unrestricted guest" mode is turned on.
	 *    Fix for this setup issue in cpu_reset is being pushed in the qemu
	 * tree. Newer qemu binaries with that qemu fix would not need this
	 * kvm hack.
	 */
	if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
4167
		var->type |= 0x1; /* Accessed */
4168

4169
	vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
4170 4171

out:
4172
	vmx->emulation_required = emulation_required(vcpu);
A
Avi Kivity 已提交
4173 4174 4175 4176
}

static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
{
A
Avi Kivity 已提交
4177
	u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
A
Avi Kivity 已提交
4178 4179 4180 4181 4182

	*db = (ar >> 14) & 1;
	*l = (ar >> 13) & 1;
}

4183
static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
4184
{
4185 4186
	dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
	dt->address = vmcs_readl(GUEST_IDTR_BASE);
A
Avi Kivity 已提交
4187 4188
}

4189
static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
4190
{
4191 4192
	vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
	vmcs_writel(GUEST_IDTR_BASE, dt->address);
A
Avi Kivity 已提交
4193 4194
}

4195
static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
4196
{
4197 4198
	dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
	dt->address = vmcs_readl(GUEST_GDTR_BASE);
A
Avi Kivity 已提交
4199 4200
}

4201
static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
A
Avi Kivity 已提交
4202
{
4203 4204
	vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
	vmcs_writel(GUEST_GDTR_BASE, dt->address);
A
Avi Kivity 已提交
4205 4206
}

4207 4208 4209 4210 4211 4212
static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment var;
	u32 ar;

	vmx_get_segment(vcpu, &var, seg);
4213
	var.dpl = 0x3;
4214 4215
	if (seg == VCPU_SREG_CS)
		var.type = 0x3;
4216 4217 4218 4219
	ar = vmx_segment_access_rights(&var);

	if (var.base != (var.selector << 4))
		return false;
4220
	if (var.limit != 0xffff)
4221
		return false;
4222
	if (ar != 0xf3)
4223 4224 4225 4226 4227 4228 4229 4230 4231 4232 4233
		return false;

	return true;
}

static bool code_segment_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs;
	unsigned int cs_rpl;

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4234
	cs_rpl = cs.selector & SEGMENT_RPL_MASK;
4235

4236 4237
	if (cs.unusable)
		return false;
4238
	if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
4239 4240 4241
		return false;
	if (!cs.s)
		return false;
4242
	if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
4243 4244
		if (cs.dpl > cs_rpl)
			return false;
4245
	} else {
4246 4247 4248 4249 4250 4251 4252 4253 4254 4255 4256 4257 4258 4259 4260 4261
		if (cs.dpl != cs_rpl)
			return false;
	}
	if (!cs.present)
		return false;

	/* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
	return true;
}

static bool stack_segment_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment ss;
	unsigned int ss_rpl;

	vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4262
	ss_rpl = ss.selector & SEGMENT_RPL_MASK;
4263

4264 4265 4266
	if (ss.unusable)
		return true;
	if (ss.type != 3 && ss.type != 7)
4267 4268 4269 4270 4271 4272 4273 4274 4275 4276 4277 4278 4279 4280 4281 4282 4283
		return false;
	if (!ss.s)
		return false;
	if (ss.dpl != ss_rpl) /* DPL != RPL */
		return false;
	if (!ss.present)
		return false;

	return true;
}

static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
{
	struct kvm_segment var;
	unsigned int rpl;

	vmx_get_segment(vcpu, &var, seg);
4284
	rpl = var.selector & SEGMENT_RPL_MASK;
4285

4286 4287
	if (var.unusable)
		return true;
4288 4289 4290 4291
	if (!var.s)
		return false;
	if (!var.present)
		return false;
4292
	if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
4293 4294 4295 4296 4297 4298 4299 4300 4301 4302 4303 4304 4305 4306 4307 4308
		if (var.dpl < rpl) /* DPL < RPL */
			return false;
	}

	/* TODO: Add other members to kvm_segment_field to allow checking for other access
	 * rights flags
	 */
	return true;
}

static bool tr_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment tr;

	vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);

4309 4310
	if (tr.unusable)
		return false;
4311
	if (tr.selector & SEGMENT_TI_MASK)	/* TI = 1 */
4312
		return false;
4313
	if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
4314 4315 4316 4317 4318 4319 4320 4321 4322 4323 4324 4325 4326
		return false;
	if (!tr.present)
		return false;

	return true;
}

static bool ldtr_valid(struct kvm_vcpu *vcpu)
{
	struct kvm_segment ldtr;

	vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);

4327 4328
	if (ldtr.unusable)
		return true;
4329
	if (ldtr.selector & SEGMENT_TI_MASK)	/* TI = 1 */
4330 4331 4332 4333 4334 4335 4336 4337 4338 4339 4340 4341 4342 4343 4344 4345
		return false;
	if (ldtr.type != 2)
		return false;
	if (!ldtr.present)
		return false;

	return true;
}

static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs, ss;

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
	vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);

4346 4347
	return ((cs.selector & SEGMENT_RPL_MASK) ==
		 (ss.selector & SEGMENT_RPL_MASK));
4348 4349 4350 4351 4352 4353 4354 4355 4356
}

/*
 * Check if guest state is valid. Returns true if valid, false if
 * not.
 * We assume that registers are always usable
 */
static bool guest_state_valid(struct kvm_vcpu *vcpu)
{
4357 4358 4359
	if (enable_unrestricted_guest)
		return true;

4360
	/* real mode guest state checks */
4361
	if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
4362 4363 4364 4365 4366 4367 4368 4369 4370 4371 4372 4373 4374 4375 4376 4377 4378 4379 4380 4381 4382 4383 4384 4385 4386 4387 4388 4389 4390 4391 4392 4393 4394 4395 4396 4397 4398 4399 4400 4401 4402
		if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
			return false;
		if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
			return false;
	} else {
	/* protected mode guest state checks */
		if (!cs_ss_rpl_check(vcpu))
			return false;
		if (!code_segment_valid(vcpu))
			return false;
		if (!stack_segment_valid(vcpu))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_DS))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_ES))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_FS))
			return false;
		if (!data_segment_valid(vcpu, VCPU_SREG_GS))
			return false;
		if (!tr_valid(vcpu))
			return false;
		if (!ldtr_valid(vcpu))
			return false;
	}
	/* TODO:
	 * - Add checks on RIP
	 * - Add checks on RFLAGS
	 */

	return true;
}

M
Mike Day 已提交
4403
static int init_rmode_tss(struct kvm *kvm)
A
Avi Kivity 已提交
4404
{
4405
	gfn_t fn;
4406
	u16 data = 0;
4407
	int idx, r;
A
Avi Kivity 已提交
4408

4409
	idx = srcu_read_lock(&kvm->srcu);
4410
	fn = kvm->arch.tss_addr >> PAGE_SHIFT;
4411 4412
	r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
	if (r < 0)
4413
		goto out;
4414
	data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
4415 4416
	r = kvm_write_guest_page(kvm, fn++, &data,
			TSS_IOPB_BASE_OFFSET, sizeof(u16));
4417
	if (r < 0)
4418
		goto out;
4419 4420
	r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
	if (r < 0)
4421
		goto out;
4422 4423
	r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
	if (r < 0)
4424
		goto out;
4425
	data = ~0;
4426 4427 4428 4429
	r = kvm_write_guest_page(kvm, fn, &data,
				 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
				 sizeof(u8));
out:
4430
	srcu_read_unlock(&kvm->srcu, idx);
4431
	return r;
A
Avi Kivity 已提交
4432 4433
}

4434 4435
static int init_rmode_identity_map(struct kvm *kvm)
{
4436
	int i, idx, r = 0;
D
Dan Williams 已提交
4437
	kvm_pfn_t identity_map_pfn;
4438 4439
	u32 tmp;

4440
	if (!enable_ept)
4441
		return 0;
4442 4443 4444 4445

	/* Protect kvm->arch.ept_identity_pagetable_done. */
	mutex_lock(&kvm->slots_lock);

4446
	if (likely(kvm->arch.ept_identity_pagetable_done))
4447 4448
		goto out2;

4449
	identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
4450 4451

	r = alloc_identity_pagetable(kvm);
4452
	if (r < 0)
4453 4454
		goto out2;

4455
	idx = srcu_read_lock(&kvm->srcu);
4456 4457 4458 4459 4460 4461 4462 4463 4464 4465 4466 4467 4468
	r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
	if (r < 0)
		goto out;
	/* Set up identity-mapping pagetable for EPT in real mode */
	for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
		tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
			_PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
		r = kvm_write_guest_page(kvm, identity_map_pfn,
				&tmp, i * sizeof(tmp), sizeof(tmp));
		if (r < 0)
			goto out;
	}
	kvm->arch.ept_identity_pagetable_done = true;
4469

4470
out:
4471
	srcu_read_unlock(&kvm->srcu, idx);
4472 4473 4474

out2:
	mutex_unlock(&kvm->slots_lock);
4475
	return r;
4476 4477
}

A
Avi Kivity 已提交
4478 4479
static void seg_setup(int seg)
{
4480
	const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
4481
	unsigned int ar;
A
Avi Kivity 已提交
4482 4483 4484 4485

	vmcs_write16(sf->selector, 0);
	vmcs_writel(sf->base, 0);
	vmcs_write32(sf->limit, 0xffff);
4486 4487 4488
	ar = 0x93;
	if (seg == VCPU_SREG_CS)
		ar |= 0x08; /* code segment */
4489 4490

	vmcs_write32(sf->ar_bytes, ar);
A
Avi Kivity 已提交
4491 4492
}

4493 4494
static int alloc_apic_access_page(struct kvm *kvm)
{
4495
	struct page *page;
4496 4497
	int r = 0;

4498
	mutex_lock(&kvm->slots_lock);
4499
	if (kvm->arch.apic_access_page_done)
4500
		goto out;
4501 4502
	r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
				    APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
4503 4504
	if (r)
		goto out;
4505

4506
	page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
4507 4508 4509 4510 4511
	if (is_error_page(page)) {
		r = -EFAULT;
		goto out;
	}

4512 4513 4514 4515 4516 4517
	/*
	 * Do not pin the page in memory, so that memory hot-unplug
	 * is able to migrate it.
	 */
	put_page(page);
	kvm->arch.apic_access_page_done = true;
4518
out:
4519
	mutex_unlock(&kvm->slots_lock);
4520 4521 4522
	return r;
}

4523 4524
static int alloc_identity_pagetable(struct kvm *kvm)
{
4525 4526
	/* Called with kvm->slots_lock held. */

4527 4528
	int r = 0;

4529 4530
	BUG_ON(kvm->arch.ept_identity_pagetable_done);

4531 4532
	r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
				    kvm->arch.ept_identity_map_addr, PAGE_SIZE);
4533 4534 4535 4536

	return r;
}

4537
static int allocate_vpid(void)
4538 4539 4540
{
	int vpid;

4541
	if (!enable_vpid)
4542
		return 0;
4543 4544
	spin_lock(&vmx_vpid_lock);
	vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
4545
	if (vpid < VMX_NR_VPIDS)
4546
		__set_bit(vpid, vmx_vpid_bitmap);
4547 4548
	else
		vpid = 0;
4549
	spin_unlock(&vmx_vpid_lock);
4550
	return vpid;
4551 4552
}

4553
static void free_vpid(int vpid)
4554
{
4555
	if (!enable_vpid || vpid == 0)
4556 4557
		return;
	spin_lock(&vmx_vpid_lock);
4558
	__clear_bit(vpid, vmx_vpid_bitmap);
4559 4560 4561
	spin_unlock(&vmx_vpid_lock);
}

4562 4563 4564 4565
#define MSR_TYPE_R	1
#define MSR_TYPE_W	2
static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
						u32 msr, int type)
S
Sheng Yang 已提交
4566
{
4567
	int f = sizeof(unsigned long);
S
Sheng Yang 已提交
4568 4569 4570 4571 4572 4573 4574 4575 4576 4577

	if (!cpu_has_vmx_msr_bitmap())
		return;

	/*
	 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
	 * have the write-low and read-high bitmap offsets the wrong way round.
	 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
	 */
	if (msr <= 0x1fff) {
4578 4579 4580 4581 4582 4583 4584 4585
		if (type & MSR_TYPE_R)
			/* read-low */
			__clear_bit(msr, msr_bitmap + 0x000 / f);

		if (type & MSR_TYPE_W)
			/* write-low */
			__clear_bit(msr, msr_bitmap + 0x800 / f);

S
Sheng Yang 已提交
4586 4587
	} else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
		msr &= 0x1fff;
4588 4589 4590 4591 4592 4593 4594 4595 4596 4597 4598
		if (type & MSR_TYPE_R)
			/* read-high */
			__clear_bit(msr, msr_bitmap + 0x400 / f);

		if (type & MSR_TYPE_W)
			/* write-high */
			__clear_bit(msr, msr_bitmap + 0xc00 / f);

	}
}

4599 4600 4601 4602 4603 4604 4605 4606 4607 4608 4609 4610 4611 4612 4613 4614 4615 4616 4617 4618 4619 4620 4621 4622 4623 4624 4625 4626 4627 4628 4629 4630 4631 4632 4633 4634 4635 4636 4637 4638 4639 4640 4641 4642 4643 4644
/*
 * If a msr is allowed by L0, we should check whether it is allowed by L1.
 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
 */
static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
					       unsigned long *msr_bitmap_nested,
					       u32 msr, int type)
{
	int f = sizeof(unsigned long);

	if (!cpu_has_vmx_msr_bitmap()) {
		WARN_ON(1);
		return;
	}

	/*
	 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
	 * have the write-low and read-high bitmap offsets the wrong way round.
	 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
	 */
	if (msr <= 0x1fff) {
		if (type & MSR_TYPE_R &&
		   !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
			/* read-low */
			__clear_bit(msr, msr_bitmap_nested + 0x000 / f);

		if (type & MSR_TYPE_W &&
		   !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
			/* write-low */
			__clear_bit(msr, msr_bitmap_nested + 0x800 / f);

	} else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
		msr &= 0x1fff;
		if (type & MSR_TYPE_R &&
		   !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
			/* read-high */
			__clear_bit(msr, msr_bitmap_nested + 0x400 / f);

		if (type & MSR_TYPE_W &&
		   !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
			/* write-high */
			__clear_bit(msr, msr_bitmap_nested + 0xc00 / f);

	}
}

4645 4646 4647
static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
{
	if (!longmode_only)
4648 4649 4650 4651 4652 4653
		__vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
						msr, MSR_TYPE_R | MSR_TYPE_W);
	__vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
						msr, MSR_TYPE_R | MSR_TYPE_W);
}

4654
static void vmx_disable_intercept_msr_x2apic(u32 msr, int type, bool apicv_active)
4655
{
4656
	if (apicv_active) {
4657
		__vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic_apicv,
4658
				msr, type);
4659
		__vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic_apicv,
4660
				msr, type);
4661
	} else {
4662
		__vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4663
				msr, type);
4664
		__vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4665
				msr, type);
4666
	}
4667 4668
}

4669
static bool vmx_get_enable_apicv(void)
4670
{
4671
	return enable_apicv;
4672 4673
}

4674 4675 4676 4677 4678 4679 4680 4681 4682 4683 4684 4685 4686 4687 4688 4689 4690 4691 4692 4693 4694 4695 4696 4697 4698 4699 4700 4701 4702 4703 4704 4705 4706 4707 4708 4709 4710
static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int max_irr;
	void *vapic_page;
	u16 status;

	if (vmx->nested.pi_desc &&
	    vmx->nested.pi_pending) {
		vmx->nested.pi_pending = false;
		if (!pi_test_and_clear_on(vmx->nested.pi_desc))
			return 0;

		max_irr = find_last_bit(
			(unsigned long *)vmx->nested.pi_desc->pir, 256);

		if (max_irr == 256)
			return 0;

		vapic_page = kmap(vmx->nested.virtual_apic_page);
		if (!vapic_page) {
			WARN_ON(1);
			return -ENOMEM;
		}
		__kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
		kunmap(vmx->nested.virtual_apic_page);

		status = vmcs_read16(GUEST_INTR_STATUS);
		if ((u8)max_irr > ((u8)status & 0xff)) {
			status &= ~0xff;
			status |= (u8)max_irr;
			vmcs_write16(GUEST_INTR_STATUS, status);
		}
	}
	return 0;
}

4711 4712 4713 4714
static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
{
#ifdef CONFIG_SMP
	if (vcpu->mode == IN_GUEST_MODE) {
4715 4716 4717 4718 4719 4720 4721 4722 4723 4724 4725 4726 4727 4728 4729 4730
		struct vcpu_vmx *vmx = to_vmx(vcpu);

		/*
		 * Currently, we don't support urgent interrupt,
		 * all interrupts are recognized as non-urgent
		 * interrupt, so we cannot post interrupts when
		 * 'SN' is set.
		 *
		 * If the vcpu is in guest mode, it means it is
		 * running instead of being scheduled out and
		 * waiting in the run queue, and that's the only
		 * case when 'SN' is set currently, warning if
		 * 'SN' is set.
		 */
		WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));

4731 4732 4733 4734 4735 4736 4737 4738
		apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
				POSTED_INTR_VECTOR);
		return true;
	}
#endif
	return false;
}

4739 4740 4741 4742 4743 4744 4745 4746
static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
						int vector)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (is_guest_mode(vcpu) &&
	    vector == vmx->nested.posted_intr_nv) {
		/* the PIR and ON have been set by L1. */
4747
		kvm_vcpu_trigger_posted_interrupt(vcpu);
4748 4749 4750 4751 4752 4753 4754 4755 4756 4757
		/*
		 * If a posted intr is not recognized by hardware,
		 * we will accomplish it in the next vmentry.
		 */
		vmx->nested.pi_pending = true;
		kvm_make_request(KVM_REQ_EVENT, vcpu);
		return 0;
	}
	return -1;
}
4758 4759 4760 4761 4762 4763 4764 4765 4766 4767 4768 4769
/*
 * Send interrupt to vcpu via posted interrupt way.
 * 1. If target vcpu is running(non-root mode), send posted interrupt
 * notification to vcpu and hardware will sync PIR to vIRR atomically.
 * 2. If target vcpu isn't running(root mode), kick it to pick up the
 * interrupt from PIR in next vmentry.
 */
static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int r;

4770 4771 4772 4773
	r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
	if (!r)
		return;

4774 4775 4776 4777 4778
	if (pi_test_and_set_pir(vector, &vmx->pi_desc))
		return;

	r = pi_test_and_set_on(&vmx->pi_desc);
	kvm_make_request(KVM_REQ_EVENT, vcpu);
4779
	if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
4780 4781 4782 4783 4784 4785 4786
		kvm_vcpu_kick(vcpu);
}

static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

4787
	if (!pi_test_on(&vmx->pi_desc))
4788 4789
		return;

4790 4791 4792 4793 4794 4795
	pi_clear_on(&vmx->pi_desc);
	/*
	 * IOMMU can write to PIR.ON, so the barrier matters even on UP.
	 * But on x86 this is just a compiler barrier anyway.
	 */
	smp_mb__after_atomic();
4796 4797 4798
	kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
}

4799 4800 4801 4802 4803 4804
/*
 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
 * will not change in the lifetime of the guest.
 * Note that host-state that does change is set elsewhere. E.g., host-state
 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
 */
4805
static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
4806 4807 4808 4809
{
	u32 low32, high32;
	unsigned long tmpl;
	struct desc_ptr dt;
4810
	unsigned long cr4;
4811

4812
	vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS);  /* 22.2.3 */
4813 4814
	vmcs_writel(HOST_CR3, read_cr3());  /* 22.2.3  FIXME: shadow tables */

4815
	/* Save the most likely value for this task's CR4 in the VMCS. */
4816
	cr4 = cr4_read_shadow();
4817 4818 4819
	vmcs_writel(HOST_CR4, cr4);			/* 22.2.3, 22.2.5 */
	vmx->host_state.vmcs_host_cr4 = cr4;

4820
	vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS);  /* 22.2.4 */
A
Avi Kivity 已提交
4821 4822 4823 4824 4825 4826 4827 4828 4829
#ifdef CONFIG_X86_64
	/*
	 * Load null selectors, so we can avoid reloading them in
	 * __vmx_load_host_state(), in case userspace uses the null selectors
	 * too (the expected case).
	 */
	vmcs_write16(HOST_DS_SELECTOR, 0);
	vmcs_write16(HOST_ES_SELECTOR, 0);
#else
4830 4831
	vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
	vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
A
Avi Kivity 已提交
4832
#endif
4833 4834 4835 4836 4837
	vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS);  /* 22.2.4 */
	vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8);  /* 22.2.4 */

	native_store_idt(&dt);
	vmcs_writel(HOST_IDTR_BASE, dt.address);   /* 22.2.4 */
4838
	vmx->host_idt_base = dt.address;
4839

A
Avi Kivity 已提交
4840
	vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
4841 4842 4843 4844 4845 4846 4847 4848 4849 4850 4851 4852

	rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
	vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
	rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
	vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl);   /* 22.2.3 */

	if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
		rdmsr(MSR_IA32_CR_PAT, low32, high32);
		vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
	}
}

4853 4854 4855 4856 4857
static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
{
	vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
	if (enable_ept)
		vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
4858 4859 4860
	if (is_guest_mode(&vmx->vcpu))
		vmx->vcpu.arch.cr4_guest_owned_bits &=
			~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
4861 4862 4863
	vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
}

4864 4865 4866 4867
static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
{
	u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;

4868
	if (!kvm_vcpu_apicv_active(&vmx->vcpu))
4869
		pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
4870 4871
	/* Enable the preemption timer dynamically */
	pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
4872 4873 4874
	return pin_based_exec_ctrl;
}

4875 4876 4877 4878 4879
static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
4880 4881 4882 4883 4884 4885 4886 4887 4888 4889 4890 4891 4892
	if (cpu_has_secondary_exec_ctrls()) {
		if (kvm_vcpu_apicv_active(vcpu))
			vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
				      SECONDARY_EXEC_APIC_REGISTER_VIRT |
				      SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
		else
			vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
					SECONDARY_EXEC_APIC_REGISTER_VIRT |
					SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
	}

	if (cpu_has_vmx_msr_bitmap())
		vmx_set_msr_bitmap(vcpu);
4893 4894
}

4895 4896 4897
static u32 vmx_exec_control(struct vcpu_vmx *vmx)
{
	u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
4898 4899 4900 4901

	if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
		exec_control &= ~CPU_BASED_MOV_DR_EXITING;

4902
	if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
4903 4904 4905 4906 4907 4908 4909 4910 4911 4912 4913 4914 4915 4916 4917 4918
		exec_control &= ~CPU_BASED_TPR_SHADOW;
#ifdef CONFIG_X86_64
		exec_control |= CPU_BASED_CR8_STORE_EXITING |
				CPU_BASED_CR8_LOAD_EXITING;
#endif
	}
	if (!enable_ept)
		exec_control |= CPU_BASED_CR3_STORE_EXITING |
				CPU_BASED_CR3_LOAD_EXITING  |
				CPU_BASED_INVLPG_EXITING;
	return exec_control;
}

static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
{
	u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
4919
	if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
4920 4921 4922 4923 4924 4925
		exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
	if (vmx->vpid == 0)
		exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
	if (!enable_ept) {
		exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
		enable_unrestricted_guest = 0;
4926 4927
		/* Enable INVPCID for non-ept guests may cause performance regression. */
		exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
4928 4929 4930 4931 4932
	}
	if (!enable_unrestricted_guest)
		exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
	if (!ple_gap)
		exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
4933
	if (!kvm_vcpu_apicv_active(&vmx->vcpu))
4934 4935
		exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
				  SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4936
	exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
4937 4938 4939 4940 4941 4942
	/* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
	   (handle_vmptrld).
	   We can NOT enable shadow_vmcs here because we don't have yet
	   a current VMCS12
	*/
	exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
K
Kai Huang 已提交
4943 4944 4945

	if (!enable_pml)
		exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
K
Kai Huang 已提交
4946

4947 4948 4949
	return exec_control;
}

4950 4951 4952 4953 4954
static void ept_set_mmio_spte_mask(void)
{
	/*
	 * EPT Misconfigurations can be generated if the value of bits 2:0
	 * of an EPT paging-structure entry is 110b (write/execute).
4955
	 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
4956 4957
	 * spte.
	 */
4958
	kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
4959 4960
}

4961
#define VMX_XSS_EXIT_BITMAP 0
A
Avi Kivity 已提交
4962 4963 4964
/*
 * Sets up the vmcs for emulated real mode.
 */
R
Rusty Russell 已提交
4965
static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
A
Avi Kivity 已提交
4966
{
4967
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
4968
	unsigned long a;
4969
#endif
A
Avi Kivity 已提交
4970 4971 4972
	int i;

	/* I/O */
4973 4974
	vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
	vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
A
Avi Kivity 已提交
4975

4976 4977 4978 4979
	if (enable_shadow_vmcs) {
		vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
		vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
	}
S
Sheng Yang 已提交
4980
	if (cpu_has_vmx_msr_bitmap())
4981
		vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
S
Sheng Yang 已提交
4982

A
Avi Kivity 已提交
4983 4984 4985
	vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */

	/* Control */
4986
	vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
4987
	vmx->hv_deadline_tsc = -1;
4988

4989
	vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
A
Avi Kivity 已提交
4990

4991
	if (cpu_has_secondary_exec_ctrls()) {
4992 4993
		vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
				vmx_secondary_exec_control(vmx));
4994
	}
4995

4996
	if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
4997 4998 4999 5000 5001 5002
		vmcs_write64(EOI_EXIT_BITMAP0, 0);
		vmcs_write64(EOI_EXIT_BITMAP1, 0);
		vmcs_write64(EOI_EXIT_BITMAP2, 0);
		vmcs_write64(EOI_EXIT_BITMAP3, 0);

		vmcs_write16(GUEST_INTR_STATUS, 0);
5003

5004
		vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
5005
		vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
5006 5007
	}

5008 5009
	if (ple_gap) {
		vmcs_write32(PLE_GAP, ple_gap);
5010 5011
		vmx->ple_window = ple_window;
		vmx->ple_window_dirty = true;
5012 5013
	}

5014 5015
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
A
Avi Kivity 已提交
5016 5017
	vmcs_write32(CR3_TARGET_COUNT, 0);           /* 22.2.1 */

5018 5019
	vmcs_write16(HOST_FS_SELECTOR, 0);            /* 22.2.4 */
	vmcs_write16(HOST_GS_SELECTOR, 0);            /* 22.2.4 */
5020
	vmx_set_constant_host_state(vmx);
5021
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
5022 5023 5024 5025 5026 5027 5028 5029 5030
	rdmsrl(MSR_FS_BASE, a);
	vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
	rdmsrl(MSR_GS_BASE, a);
	vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
#else
	vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
	vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
#endif

5031 5032
	vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
5033
	vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
5034
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
5035
	vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
A
Avi Kivity 已提交
5036

5037 5038
	if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
		vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
S
Sheng Yang 已提交
5039

5040
	for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
A
Avi Kivity 已提交
5041 5042
		u32 index = vmx_msr_index[i];
		u32 data_low, data_high;
5043
		int j = vmx->nmsrs;
A
Avi Kivity 已提交
5044 5045 5046

		if (rdmsr_safe(index, &data_low, &data_high) < 0)
			continue;
5047 5048
		if (wrmsr_safe(index, data_low, data_high) < 0)
			continue;
5049 5050
		vmx->guest_msrs[j].index = i;
		vmx->guest_msrs[j].data = 0;
5051
		vmx->guest_msrs[j].mask = -1ull;
5052
		++vmx->nmsrs;
A
Avi Kivity 已提交
5053 5054
	}

5055 5056

	vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
A
Avi Kivity 已提交
5057 5058

	/* 22.2.1, 20.8.1 */
5059
	vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
5060

5061
	vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
5062
	set_cr4_guest_host_mask(vmx);
5063

5064 5065 5066
	if (vmx_xsaves_supported())
		vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);

5067 5068 5069 5070 5071 5072
	if (enable_pml) {
		ASSERT(vmx->pml_pg);
		vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
		vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
	}

5073 5074 5075
	return 0;
}

5076
static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
5077 5078
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5079
	struct msr_data apic_base_msr;
5080
	u64 cr0;
5081

5082
	vmx->rmode.vm86_active = 0;
5083

5084 5085
	vmx->soft_vnmi_blocked = 0;

5086
	vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
5087 5088 5089 5090 5091 5092 5093 5094 5095 5096
	kvm_set_cr8(vcpu, 0);

	if (!init_event) {
		apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
				     MSR_IA32_APICBASE_ENABLE;
		if (kvm_vcpu_is_reset_bsp(vcpu))
			apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
		apic_base_msr.host_initiated = true;
		kvm_set_apic_base(vcpu, &apic_base_msr);
	}
5097

A
Avi Kivity 已提交
5098 5099
	vmx_segment_cache_clear(vmx);

5100
	seg_setup(VCPU_SREG_CS);
5101
	vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
5102
	vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
5103 5104 5105 5106 5107 5108 5109 5110 5111 5112 5113 5114 5115 5116 5117 5118 5119

	seg_setup(VCPU_SREG_DS);
	seg_setup(VCPU_SREG_ES);
	seg_setup(VCPU_SREG_FS);
	seg_setup(VCPU_SREG_GS);
	seg_setup(VCPU_SREG_SS);

	vmcs_write16(GUEST_TR_SELECTOR, 0);
	vmcs_writel(GUEST_TR_BASE, 0);
	vmcs_write32(GUEST_TR_LIMIT, 0xffff);
	vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);

	vmcs_write16(GUEST_LDTR_SELECTOR, 0);
	vmcs_writel(GUEST_LDTR_BASE, 0);
	vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
	vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);

5120 5121 5122 5123 5124 5125
	if (!init_event) {
		vmcs_write32(GUEST_SYSENTER_CS, 0);
		vmcs_writel(GUEST_SYSENTER_ESP, 0);
		vmcs_writel(GUEST_SYSENTER_EIP, 0);
		vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
	}
5126 5127

	vmcs_writel(GUEST_RFLAGS, 0x02);
5128
	kvm_rip_write(vcpu, 0xfff0);
5129 5130 5131 5132 5133 5134 5135

	vmcs_writel(GUEST_GDTR_BASE, 0);
	vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);

	vmcs_writel(GUEST_IDTR_BASE, 0);
	vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);

5136
	vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
5137
	vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
5138
	vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
5139 5140 5141

	setup_msrs(vmx);

A
Avi Kivity 已提交
5142 5143
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);  /* 22.2.1 */

5144
	if (cpu_has_vmx_tpr_shadow() && !init_event) {
5145
		vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
5146
		if (cpu_need_tpr_shadow(vcpu))
5147
			vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
5148
				     __pa(vcpu->arch.apic->regs));
5149 5150 5151
		vmcs_write32(TPR_THRESHOLD, 0);
	}

5152
	kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
A
Avi Kivity 已提交
5153

5154
	if (kvm_vcpu_apicv_active(vcpu))
5155 5156
		memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));

5157 5158 5159
	if (vmx->vpid != 0)
		vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);

5160 5161
	cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
	vmx->vcpu.arch.cr0 = cr0;
5162
	vmx_set_cr0(vcpu, cr0); /* enter rmode */
5163
	vmx_set_cr4(vcpu, 0);
P
Paolo Bonzini 已提交
5164
	vmx_set_efer(vcpu, 0);
5165 5166
	vmx_fpu_activate(vcpu);
	update_exception_bitmap(vcpu);
A
Avi Kivity 已提交
5167

5168
	vpid_sync_context(vmx->vpid);
A
Avi Kivity 已提交
5169 5170
}

5171 5172 5173 5174 5175 5176 5177 5178 5179 5180
/*
 * In nested virtualization, check if L1 asked to exit on external interrupts.
 * For most existing hypervisors, this will always return true.
 */
static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
{
	return get_vmcs12(vcpu)->pin_based_vm_exec_control &
		PIN_BASED_EXT_INTR_MASK;
}

5181 5182 5183 5184 5185 5186 5187 5188 5189 5190
/*
 * In nested virtualization, check if L1 has set
 * VM_EXIT_ACK_INTR_ON_EXIT
 */
static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
{
	return get_vmcs12(vcpu)->vm_exit_controls &
		VM_EXIT_ACK_INTR_ON_EXIT;
}

5191 5192 5193 5194 5195 5196
static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
{
	return get_vmcs12(vcpu)->pin_based_vm_exec_control &
		PIN_BASED_NMI_EXITING;
}

5197
static void enable_irq_window(struct kvm_vcpu *vcpu)
5198 5199
{
	u32 cpu_based_vm_exec_control;
5200

5201 5202 5203 5204 5205
	cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
	vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
}

5206
static void enable_nmi_window(struct kvm_vcpu *vcpu)
5207 5208 5209
{
	u32 cpu_based_vm_exec_control;

5210 5211 5212 5213 5214
	if (!cpu_has_virtual_nmis() ||
	    vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
		enable_irq_window(vcpu);
		return;
	}
5215 5216 5217 5218 5219 5220

	cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
	vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
}

5221
static void vmx_inject_irq(struct kvm_vcpu *vcpu)
5222
{
5223
	struct vcpu_vmx *vmx = to_vmx(vcpu);
5224 5225
	uint32_t intr;
	int irq = vcpu->arch.interrupt.nr;
5226

5227
	trace_kvm_inj_virq(irq);
F
Feng (Eric) Liu 已提交
5228

5229
	++vcpu->stat.irq_injections;
5230
	if (vmx->rmode.vm86_active) {
5231 5232 5233 5234
		int inc_eip = 0;
		if (vcpu->arch.interrupt.soft)
			inc_eip = vcpu->arch.event_exit_inst_len;
		if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
5235
			kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
5236 5237
		return;
	}
5238 5239 5240 5241 5242 5243 5244 5245
	intr = irq | INTR_INFO_VALID_MASK;
	if (vcpu->arch.interrupt.soft) {
		intr |= INTR_TYPE_SOFT_INTR;
		vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
			     vmx->vcpu.arch.event_exit_inst_len);
	} else
		intr |= INTR_TYPE_EXT_INTR;
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
5246 5247
}

5248 5249
static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
{
J
Jan Kiszka 已提交
5250 5251
	struct vcpu_vmx *vmx = to_vmx(vcpu);

5252 5253 5254 5255 5256 5257 5258 5259 5260 5261 5262 5263 5264
	if (!is_guest_mode(vcpu)) {
		if (!cpu_has_virtual_nmis()) {
			/*
			 * Tracking the NMI-blocked state in software is built upon
			 * finding the next open IRQ window. This, in turn, depends on
			 * well-behaving guests: They have to keep IRQs disabled at
			 * least as long as the NMI handler runs. Otherwise we may
			 * cause NMI nesting, maybe breaking the guest. But as this is
			 * highly unlikely, we can live with the residual risk.
			 */
			vmx->soft_vnmi_blocked = 1;
			vmx->vnmi_blocked_time = 0;
		}
5265

5266 5267
		++vcpu->stat.nmi_injections;
		vmx->nmi_known_unmasked = false;
5268 5269
	}

5270
	if (vmx->rmode.vm86_active) {
5271
		if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
5272
			kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
J
Jan Kiszka 已提交
5273 5274
		return;
	}
5275

5276 5277 5278 5279
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
			INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
}

J
Jan Kiszka 已提交
5280 5281 5282 5283
static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
{
	if (!cpu_has_virtual_nmis())
		return to_vmx(vcpu)->soft_vnmi_blocked;
5284 5285
	if (to_vmx(vcpu)->nmi_known_unmasked)
		return false;
5286
	return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)	& GUEST_INTR_STATE_NMI;
J
Jan Kiszka 已提交
5287 5288 5289 5290 5291 5292 5293 5294 5295 5296 5297 5298
}

static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (!cpu_has_virtual_nmis()) {
		if (vmx->soft_vnmi_blocked != masked) {
			vmx->soft_vnmi_blocked = masked;
			vmx->vnmi_blocked_time = 0;
		}
	} else {
5299
		vmx->nmi_known_unmasked = !masked;
J
Jan Kiszka 已提交
5300 5301 5302 5303 5304 5305 5306 5307 5308
		if (masked)
			vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				      GUEST_INTR_STATE_NMI);
		else
			vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
					GUEST_INTR_STATE_NMI);
	}
}

5309 5310
static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
{
5311 5312
	if (to_vmx(vcpu)->nested.nested_run_pending)
		return 0;
5313

5314 5315 5316 5317 5318 5319 5320 5321
	if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
		return 0;

	return	!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
		  (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
		   | GUEST_INTR_STATE_NMI));
}

5322 5323
static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
{
5324 5325
	return (!to_vmx(vcpu)->nested.nested_run_pending &&
		vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
5326 5327
		!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
			(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
5328 5329
}

5330 5331 5332 5333
static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
{
	int ret;

5334 5335
	ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
				    PAGE_SIZE * 3);
5336 5337
	if (ret)
		return ret;
5338
	kvm->arch.tss_addr = addr;
5339
	return init_rmode_tss(kvm);
5340 5341
}

5342
static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
A
Avi Kivity 已提交
5343
{
5344 5345
	switch (vec) {
	case BP_VECTOR:
5346 5347 5348 5349 5350 5351
		/*
		 * Update instruction length as we may reinject the exception
		 * from user space while in guest debugging mode.
		 */
		to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
			vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
J
Jan Kiszka 已提交
5352
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
5353 5354 5355 5356 5357 5358
			return false;
		/* fall through */
	case DB_VECTOR:
		if (vcpu->guest_debug &
			(KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
			return false;
J
Jan Kiszka 已提交
5359 5360
		/* fall through */
	case DE_VECTOR:
5361 5362 5363 5364 5365 5366 5367
	case OF_VECTOR:
	case BR_VECTOR:
	case UD_VECTOR:
	case DF_VECTOR:
	case SS_VECTOR:
	case GP_VECTOR:
	case MF_VECTOR:
5368 5369
		return true;
	break;
5370
	}
5371 5372 5373 5374 5375 5376 5377 5378 5379 5380 5381 5382 5383 5384
	return false;
}

static int handle_rmode_exception(struct kvm_vcpu *vcpu,
				  int vec, u32 err_code)
{
	/*
	 * Instruction with address size override prefix opcode 0x67
	 * Cause the #SS fault with 0 error code in VM86 mode.
	 */
	if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
		if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
			if (vcpu->arch.halt_request) {
				vcpu->arch.halt_request = 0;
5385
				return kvm_vcpu_halt(vcpu);
5386 5387 5388 5389 5390 5391 5392 5393 5394 5395 5396 5397 5398
			}
			return 1;
		}
		return 0;
	}

	/*
	 * Forward all other exceptions that are valid in real mode.
	 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
	 *        the required debugging infrastructure rework.
	 */
	kvm_queue_exception(vcpu, vec);
	return 1;
A
Avi Kivity 已提交
5399 5400
}

A
Andi Kleen 已提交
5401 5402 5403 5404 5405 5406 5407 5408 5409 5410 5411 5412 5413 5414 5415 5416 5417 5418 5419
/*
 * Trigger machine check on the host. We assume all the MSRs are already set up
 * by the CPU and that we still run on the same CPU as the MCE occurred on.
 * We pass a fake environment to the machine check handler because we want
 * the guest to be always treated like user space, no matter what context
 * it used internally.
 */
static void kvm_machine_check(void)
{
#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
	struct pt_regs regs = {
		.cs = 3, /* Fake ring 3 no matter what the guest ran on */
		.flags = X86_EFLAGS_IF,
	};

	do_machine_check(&regs, 0);
#endif
}

A
Avi Kivity 已提交
5420
static int handle_machine_check(struct kvm_vcpu *vcpu)
A
Andi Kleen 已提交
5421 5422 5423 5424 5425
{
	/* already handled by vcpu_run */
	return 1;
}

A
Avi Kivity 已提交
5426
static int handle_exception(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5427
{
5428
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Avi Kivity 已提交
5429
	struct kvm_run *kvm_run = vcpu->run;
J
Jan Kiszka 已提交
5430
	u32 intr_info, ex_no, error_code;
5431
	unsigned long cr2, rip, dr6;
A
Avi Kivity 已提交
5432 5433 5434
	u32 vect_info;
	enum emulation_result er;

5435
	vect_info = vmx->idt_vectoring_info;
5436
	intr_info = vmx->exit_intr_info;
A
Avi Kivity 已提交
5437

A
Andi Kleen 已提交
5438
	if (is_machine_check(intr_info))
A
Avi Kivity 已提交
5439
		return handle_machine_check(vcpu);
A
Andi Kleen 已提交
5440

5441
	if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
5442
		return 1;  /* already handled by vmx_vcpu_run() */
5443 5444

	if (is_no_device(intr_info)) {
5445
		vmx_fpu_activate(vcpu);
5446 5447 5448
		return 1;
	}

5449
	if (is_invalid_opcode(intr_info)) {
5450 5451 5452 5453
		if (is_guest_mode(vcpu)) {
			kvm_queue_exception(vcpu, UD_VECTOR);
			return 1;
		}
5454
		er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
5455
		if (er != EMULATE_DONE)
5456
			kvm_queue_exception(vcpu, UD_VECTOR);
5457 5458 5459
		return 1;
	}

A
Avi Kivity 已提交
5460
	error_code = 0;
5461
	if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
A
Avi Kivity 已提交
5462
		error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
5463 5464 5465 5466 5467 5468 5469 5470 5471 5472

	/*
	 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
	 * MMIO, it is better to report an internal error.
	 * See the comments in vmx_handle_exit.
	 */
	if ((vect_info & VECTORING_INFO_VALID_MASK) &&
	    !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
5473
		vcpu->run->internal.ndata = 3;
5474 5475
		vcpu->run->internal.data[0] = vect_info;
		vcpu->run->internal.data[1] = intr_info;
5476
		vcpu->run->internal.data[2] = error_code;
5477 5478 5479
		return 0;
	}

A
Avi Kivity 已提交
5480
	if (is_page_fault(intr_info)) {
5481
		/* EPT won't cause page fault directly */
J
Julia Lawall 已提交
5482
		BUG_ON(enable_ept);
A
Avi Kivity 已提交
5483
		cr2 = vmcs_readl(EXIT_QUALIFICATION);
5484 5485
		trace_kvm_page_fault(cr2, error_code);

5486
		if (kvm_event_needs_reinjection(vcpu))
5487
			kvm_mmu_unprotect_page_virt(vcpu, cr2);
5488
		return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
A
Avi Kivity 已提交
5489 5490
	}

J
Jan Kiszka 已提交
5491
	ex_no = intr_info & INTR_INFO_VECTOR_MASK;
5492 5493 5494 5495

	if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
		return handle_rmode_exception(vcpu, ex_no, error_code);

5496
	switch (ex_no) {
5497 5498 5499
	case AC_VECTOR:
		kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
		return 1;
5500 5501 5502 5503
	case DB_VECTOR:
		dr6 = vmcs_readl(EXIT_QUALIFICATION);
		if (!(vcpu->guest_debug &
		      (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
5504
			vcpu->arch.dr6 &= ~15;
5505
			vcpu->arch.dr6 |= dr6 | DR6_RTM;
5506 5507 5508
			if (!(dr6 & ~DR6_RESERVED)) /* icebp */
				skip_emulated_instruction(vcpu);

5509 5510 5511 5512 5513 5514 5515
			kvm_queue_exception(vcpu, DB_VECTOR);
			return 1;
		}
		kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
		kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
		/* fall through */
	case BP_VECTOR:
5516 5517 5518 5519 5520 5521 5522
		/*
		 * Update instruction length as we may reinject #BP from
		 * user space while in guest debugging mode. Reading it for
		 * #DB as well causes no harm, it is not used in that case.
		 */
		vmx->vcpu.arch.event_exit_inst_len =
			vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
A
Avi Kivity 已提交
5523
		kvm_run->exit_reason = KVM_EXIT_DEBUG;
5524
		rip = kvm_rip_read(vcpu);
J
Jan Kiszka 已提交
5525 5526
		kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
		kvm_run->debug.arch.exception = ex_no;
5527 5528
		break;
	default:
J
Jan Kiszka 已提交
5529 5530 5531
		kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
		kvm_run->ex.exception = ex_no;
		kvm_run->ex.error_code = error_code;
5532
		break;
A
Avi Kivity 已提交
5533 5534 5535 5536
	}
	return 0;
}

A
Avi Kivity 已提交
5537
static int handle_external_interrupt(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5538
{
A
Avi Kivity 已提交
5539
	++vcpu->stat.irq_exits;
A
Avi Kivity 已提交
5540 5541 5542
	return 1;
}

A
Avi Kivity 已提交
5543
static int handle_triple_fault(struct kvm_vcpu *vcpu)
5544
{
A
Avi Kivity 已提交
5545
	vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
5546 5547
	return 0;
}
A
Avi Kivity 已提交
5548

A
Avi Kivity 已提交
5549
static int handle_io(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5550
{
5551
	unsigned long exit_qualification;
5552
	int size, in, string, ret;
5553
	unsigned port;
A
Avi Kivity 已提交
5554

5555
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5556
	string = (exit_qualification & 16) != 0;
5557
	in = (exit_qualification & 8) != 0;
5558

5559
	++vcpu->stat.io_exits;
5560

5561
	if (string || in)
5562
		return emulate_instruction(vcpu, 0) == EMULATE_DONE;
5563

5564 5565 5566
	port = exit_qualification >> 16;
	size = (exit_qualification & 7) + 1;

5567 5568 5569 5570 5571 5572 5573
	ret = kvm_skip_emulated_instruction(vcpu);

	/*
	 * TODO: we might be squashing a KVM_GUESTDBG_SINGLESTEP-triggered
	 * KVM_EXIT_DEBUG here.
	 */
	return kvm_fast_pio_out(vcpu, size, port) && ret;
A
Avi Kivity 已提交
5574 5575
}

I
Ingo Molnar 已提交
5576 5577 5578 5579 5580 5581 5582 5583 5584 5585 5586
static void
vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
{
	/*
	 * Patch in the VMCALL instruction:
	 */
	hypercall[0] = 0x0f;
	hypercall[1] = 0x01;
	hypercall[2] = 0xc1;
}

5587
static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
5588 5589
{
	unsigned long always_on = VMXON_CR0_ALWAYSON;
5590
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5591

5592
	if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
5593 5594 5595 5596 5597 5598
		SECONDARY_EXEC_UNRESTRICTED_GUEST &&
	    nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
		always_on &= ~(X86_CR0_PE | X86_CR0_PG);
	return (val & always_on) == always_on;
}

G
Guo Chao 已提交
5599
/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
5600 5601 5602
static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
{
	if (is_guest_mode(vcpu)) {
5603 5604 5605
		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
		unsigned long orig_val = val;

5606 5607 5608
		/*
		 * We get here when L2 changed cr0 in a way that did not change
		 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
5609 5610 5611 5612
		 * but did change L0 shadowed bits. So we first calculate the
		 * effective cr0 value that L1 would like to write into the
		 * hardware. It consists of the L2-owned bits from the new
		 * value combined with the L1-owned bits from L1's guest_cr0.
5613
		 */
5614 5615 5616
		val = (val & ~vmcs12->cr0_guest_host_mask) |
			(vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);

5617
		if (!nested_cr0_valid(vcpu, val))
5618
			return 1;
5619 5620 5621 5622

		if (kvm_set_cr0(vcpu, val))
			return 1;
		vmcs_writel(CR0_READ_SHADOW, orig_val);
5623
		return 0;
5624 5625 5626 5627
	} else {
		if (to_vmx(vcpu)->nested.vmxon &&
		    ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
			return 1;
5628
		return kvm_set_cr0(vcpu, val);
5629
	}
5630 5631 5632 5633 5634
}

static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
{
	if (is_guest_mode(vcpu)) {
5635 5636 5637 5638 5639 5640 5641
		struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
		unsigned long orig_val = val;

		/* analogously to handle_set_cr0 */
		val = (val & ~vmcs12->cr4_guest_host_mask) |
			(vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
		if (kvm_set_cr4(vcpu, val))
5642
			return 1;
5643
		vmcs_writel(CR4_READ_SHADOW, orig_val);
5644 5645 5646 5647 5648
		return 0;
	} else
		return kvm_set_cr4(vcpu, val);
}

5649
/* called to set cr0 as appropriate for clts instruction exit. */
5650 5651 5652 5653 5654 5655 5656 5657 5658 5659 5660 5661 5662 5663 5664
static void handle_clts(struct kvm_vcpu *vcpu)
{
	if (is_guest_mode(vcpu)) {
		/*
		 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
		 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
		 * just pretend it's off (also in arch.cr0 for fpu_activate).
		 */
		vmcs_writel(CR0_READ_SHADOW,
			vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
		vcpu->arch.cr0 &= ~X86_CR0_TS;
	} else
		vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
}

A
Avi Kivity 已提交
5665
static int handle_cr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5666
{
5667
	unsigned long exit_qualification, val;
A
Avi Kivity 已提交
5668 5669
	int cr;
	int reg;
5670
	int err;
5671
	int ret;
A
Avi Kivity 已提交
5672

5673
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
A
Avi Kivity 已提交
5674 5675 5676 5677
	cr = exit_qualification & 15;
	reg = (exit_qualification >> 8) & 15;
	switch ((exit_qualification >> 4) & 3) {
	case 0: /* mov to cr */
5678
		val = kvm_register_readl(vcpu, reg);
5679
		trace_kvm_cr_write(cr, val);
A
Avi Kivity 已提交
5680 5681
		switch (cr) {
		case 0:
5682
			err = handle_set_cr0(vcpu, val);
5683
			return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
5684
		case 3:
5685
			err = kvm_set_cr3(vcpu, val);
5686
			return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
5687
		case 4:
5688
			err = handle_set_cr4(vcpu, val);
5689
			return kvm_complete_insn_gp(vcpu, err);
5690 5691
		case 8: {
				u8 cr8_prev = kvm_get_cr8(vcpu);
5692
				u8 cr8 = (u8)val;
A
Andre Przywara 已提交
5693
				err = kvm_set_cr8(vcpu, cr8);
5694
				ret = kvm_complete_insn_gp(vcpu, err);
5695
				if (lapic_in_kernel(vcpu))
5696
					return ret;
5697
				if (cr8_prev <= cr8)
5698 5699 5700 5701 5702 5703
					return ret;
				/*
				 * TODO: we might be squashing a
				 * KVM_GUESTDBG_SINGLESTEP-triggered
				 * KVM_EXIT_DEBUG here.
				 */
A
Avi Kivity 已提交
5704
				vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
5705 5706
				return 0;
			}
5707
		}
A
Avi Kivity 已提交
5708
		break;
5709
	case 2: /* clts */
5710
		handle_clts(vcpu);
5711
		trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
A
Avi Kivity 已提交
5712
		vmx_fpu_activate(vcpu);
5713
		return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5714 5715 5716
	case 1: /*mov from cr*/
		switch (cr) {
		case 3:
5717 5718 5719
			val = kvm_read_cr3(vcpu);
			kvm_register_write(vcpu, reg, val);
			trace_kvm_cr_read(cr, val);
5720
			return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5721
		case 8:
5722 5723 5724
			val = kvm_get_cr8(vcpu);
			kvm_register_write(vcpu, reg, val);
			trace_kvm_cr_read(cr, val);
5725
			return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5726 5727 5728
		}
		break;
	case 3: /* lmsw */
5729
		val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
5730
		trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
5731
		kvm_lmsw(vcpu, val);
A
Avi Kivity 已提交
5732

5733
		return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5734 5735 5736
	default:
		break;
	}
A
Avi Kivity 已提交
5737
	vcpu->run->exit_reason = 0;
5738
	vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
A
Avi Kivity 已提交
5739 5740 5741 5742
	       (int)(exit_qualification >> 4) & 3, cr);
	return 0;
}

A
Avi Kivity 已提交
5743
static int handle_dr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5744
{
5745
	unsigned long exit_qualification;
5746 5747 5748 5749 5750 5751 5752 5753
	int dr, dr7, reg;

	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	dr = exit_qualification & DEBUG_REG_ACCESS_NUM;

	/* First, if DR does not exist, trigger UD */
	if (!kvm_require_dr(vcpu, dr))
		return 1;
A
Avi Kivity 已提交
5754

5755
	/* Do not handle if the CPL > 0, will trigger GP on re-entry */
5756 5757
	if (!kvm_require_cpl(vcpu, 0))
		return 1;
5758 5759
	dr7 = vmcs_readl(GUEST_DR7);
	if (dr7 & DR7_GD) {
5760 5761 5762 5763 5764 5765
		/*
		 * As the vm-exit takes precedence over the debug trap, we
		 * need to emulate the latter, either for the host or the
		 * guest debugging itself.
		 */
		if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
A
Avi Kivity 已提交
5766
			vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
5767
			vcpu->run->debug.arch.dr7 = dr7;
5768
			vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
A
Avi Kivity 已提交
5769 5770
			vcpu->run->debug.arch.exception = DB_VECTOR;
			vcpu->run->exit_reason = KVM_EXIT_DEBUG;
5771 5772
			return 0;
		} else {
5773
			vcpu->arch.dr6 &= ~15;
5774
			vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
5775 5776 5777 5778 5779
			kvm_queue_exception(vcpu, DB_VECTOR);
			return 1;
		}
	}

5780
	if (vcpu->guest_debug == 0) {
5781 5782
		vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
				CPU_BASED_MOV_DR_EXITING);
5783 5784 5785 5786 5787 5788 5789 5790 5791 5792

		/*
		 * No more DR vmexits; force a reload of the debug registers
		 * and reenter on this instruction.  The next vmexit will
		 * retrieve the full state of the debug registers.
		 */
		vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
		return 1;
	}

5793 5794
	reg = DEBUG_REG_ACCESS_REG(exit_qualification);
	if (exit_qualification & TYPE_MOV_FROM_DR) {
5795
		unsigned long val;
5796 5797 5798 5799

		if (kvm_get_dr(vcpu, dr, &val))
			return 1;
		kvm_register_write(vcpu, reg, val);
5800
	} else
5801
		if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
5802 5803
			return 1;

5804
	return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5805 5806
}

J
Jan Kiszka 已提交
5807 5808 5809 5810 5811 5812 5813 5814 5815
static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
{
	return vcpu->arch.dr6;
}

static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
{
}

5816 5817 5818 5819 5820 5821 5822 5823 5824 5825
static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
{
	get_debugreg(vcpu->arch.db[0], 0);
	get_debugreg(vcpu->arch.db[1], 1);
	get_debugreg(vcpu->arch.db[2], 2);
	get_debugreg(vcpu->arch.db[3], 3);
	get_debugreg(vcpu->arch.dr6, 6);
	vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);

	vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
5826
	vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
5827 5828
}

5829 5830 5831 5832 5833
static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
{
	vmcs_writel(GUEST_DR7, val);
}

A
Avi Kivity 已提交
5834
static int handle_cpuid(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5835
{
5836
	return kvm_emulate_cpuid(vcpu);
A
Avi Kivity 已提交
5837 5838
}

A
Avi Kivity 已提交
5839
static int handle_rdmsr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5840
{
5841
	u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5842
	struct msr_data msr_info;
A
Avi Kivity 已提交
5843

5844 5845 5846
	msr_info.index = ecx;
	msr_info.host_initiated = false;
	if (vmx_get_msr(vcpu, &msr_info)) {
5847
		trace_kvm_msr_read_ex(ecx);
5848
		kvm_inject_gp(vcpu, 0);
A
Avi Kivity 已提交
5849 5850 5851
		return 1;
	}

5852
	trace_kvm_msr_read(ecx, msr_info.data);
F
Feng (Eric) Liu 已提交
5853

A
Avi Kivity 已提交
5854
	/* FIXME: handling of bits 32:63 of rax, rdx */
5855 5856
	vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
	vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
5857
	return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5858 5859
}

A
Avi Kivity 已提交
5860
static int handle_wrmsr(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5861
{
5862
	struct msr_data msr;
5863 5864 5865
	u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
	u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
		| ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
A
Avi Kivity 已提交
5866

5867 5868 5869
	msr.data = data;
	msr.index = ecx;
	msr.host_initiated = false;
5870
	if (kvm_set_msr(vcpu, &msr) != 0) {
5871
		trace_kvm_msr_write_ex(ecx, data);
5872
		kvm_inject_gp(vcpu, 0);
A
Avi Kivity 已提交
5873 5874 5875
		return 1;
	}

5876
	trace_kvm_msr_write(ecx, data);
5877
	return kvm_skip_emulated_instruction(vcpu);
A
Avi Kivity 已提交
5878 5879
}

A
Avi Kivity 已提交
5880
static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
5881
{
5882
	kvm_make_request(KVM_REQ_EVENT, vcpu);
5883 5884 5885
	return 1;
}

A
Avi Kivity 已提交
5886
static int handle_interrupt_window(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5887
{
5888 5889 5890 5891 5892 5893
	u32 cpu_based_vm_exec_control;

	/* clear pending irq */
	cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
	vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
F
Feng (Eric) Liu 已提交
5894

5895 5896
	kvm_make_request(KVM_REQ_EVENT, vcpu);

5897
	++vcpu->stat.irq_window_exits;
A
Avi Kivity 已提交
5898 5899 5900
	return 1;
}

A
Avi Kivity 已提交
5901
static int handle_halt(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
5902
{
5903
	return kvm_emulate_halt(vcpu);
A
Avi Kivity 已提交
5904 5905
}

A
Avi Kivity 已提交
5906
static int handle_vmcall(struct kvm_vcpu *vcpu)
5907
{
5908
	return kvm_emulate_hypercall(vcpu);
5909 5910
}

5911 5912
static int handle_invd(struct kvm_vcpu *vcpu)
{
5913
	return emulate_instruction(vcpu, 0) == EMULATE_DONE;
5914 5915
}

A
Avi Kivity 已提交
5916
static int handle_invlpg(struct kvm_vcpu *vcpu)
M
Marcelo Tosatti 已提交
5917
{
5918
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
M
Marcelo Tosatti 已提交
5919 5920

	kvm_mmu_invlpg(vcpu, exit_qualification);
5921
	return kvm_skip_emulated_instruction(vcpu);
M
Marcelo Tosatti 已提交
5922 5923
}

A
Avi Kivity 已提交
5924 5925 5926 5927 5928
static int handle_rdpmc(struct kvm_vcpu *vcpu)
{
	int err;

	err = kvm_rdpmc(vcpu);
5929
	return kvm_complete_insn_gp(vcpu, err);
A
Avi Kivity 已提交
5930 5931
}

A
Avi Kivity 已提交
5932
static int handle_wbinvd(struct kvm_vcpu *vcpu)
E
Eddie Dong 已提交
5933
{
5934
	return kvm_emulate_wbinvd(vcpu);
E
Eddie Dong 已提交
5935 5936
}

5937 5938 5939 5940 5941 5942
static int handle_xsetbv(struct kvm_vcpu *vcpu)
{
	u64 new_bv = kvm_read_edx_eax(vcpu);
	u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);

	if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5943
		return kvm_skip_emulated_instruction(vcpu);
5944 5945 5946
	return 1;
}

5947 5948
static int handle_xsaves(struct kvm_vcpu *vcpu)
{
5949
	kvm_skip_emulated_instruction(vcpu);
5950 5951 5952 5953 5954 5955
	WARN(1, "this should never happen\n");
	return 1;
}

static int handle_xrstors(struct kvm_vcpu *vcpu)
{
5956
	kvm_skip_emulated_instruction(vcpu);
5957 5958 5959 5960
	WARN(1, "this should never happen\n");
	return 1;
}

A
Avi Kivity 已提交
5961
static int handle_apic_access(struct kvm_vcpu *vcpu)
5962
{
5963 5964 5965 5966 5967 5968 5969 5970 5971 5972 5973 5974 5975 5976
	if (likely(fasteoi)) {
		unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
		int access_type, offset;

		access_type = exit_qualification & APIC_ACCESS_TYPE;
		offset = exit_qualification & APIC_ACCESS_OFFSET;
		/*
		 * Sane guest uses MOV to write EOI, with written value
		 * not cared. So make a short-circuit here by avoiding
		 * heavy instruction emulation.
		 */
		if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
		    (offset == APIC_EOI)) {
			kvm_lapic_set_eoi(vcpu);
5977
			return kvm_skip_emulated_instruction(vcpu);
5978 5979
		}
	}
5980
	return emulate_instruction(vcpu, 0) == EMULATE_DONE;
5981 5982
}

5983 5984 5985 5986 5987 5988 5989 5990 5991 5992
static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
{
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	int vector = exit_qualification & 0xff;

	/* EOI-induced VM exit is trap-like and thus no need to adjust IP */
	kvm_apic_set_eoi_accelerated(vcpu, vector);
	return 1;
}

5993 5994 5995 5996 5997 5998 5999 6000 6001 6002
static int handle_apic_write(struct kvm_vcpu *vcpu)
{
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	u32 offset = exit_qualification & 0xfff;

	/* APIC-write VM exit is trap-like and thus no need to adjust IP */
	kvm_apic_write_nodecode(vcpu, offset);
	return 1;
}

A
Avi Kivity 已提交
6003
static int handle_task_switch(struct kvm_vcpu *vcpu)
6004
{
J
Jan Kiszka 已提交
6005
	struct vcpu_vmx *vmx = to_vmx(vcpu);
6006
	unsigned long exit_qualification;
6007 6008
	bool has_error_code = false;
	u32 error_code = 0;
6009
	u16 tss_selector;
6010
	int reason, type, idt_v, idt_index;
6011 6012

	idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
6013
	idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
6014
	type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
6015 6016 6017 6018

	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);

	reason = (u32)exit_qualification >> 30;
6019 6020 6021 6022
	if (reason == TASK_SWITCH_GATE && idt_v) {
		switch (type) {
		case INTR_TYPE_NMI_INTR:
			vcpu->arch.nmi_injected = false;
6023
			vmx_set_nmi_mask(vcpu, true);
6024 6025
			break;
		case INTR_TYPE_EXT_INTR:
6026
		case INTR_TYPE_SOFT_INTR:
6027 6028 6029
			kvm_clear_interrupt_queue(vcpu);
			break;
		case INTR_TYPE_HARD_EXCEPTION:
6030 6031 6032 6033 6034 6035 6036
			if (vmx->idt_vectoring_info &
			    VECTORING_INFO_DELIVER_CODE_MASK) {
				has_error_code = true;
				error_code =
					vmcs_read32(IDT_VECTORING_ERROR_CODE);
			}
			/* fall through */
6037 6038 6039 6040 6041 6042
		case INTR_TYPE_SOFT_EXCEPTION:
			kvm_clear_exception_queue(vcpu);
			break;
		default:
			break;
		}
J
Jan Kiszka 已提交
6043
	}
6044 6045
	tss_selector = exit_qualification;

6046 6047 6048 6049 6050
	if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
		       type != INTR_TYPE_EXT_INTR &&
		       type != INTR_TYPE_NMI_INTR))
		skip_emulated_instruction(vcpu);

6051 6052 6053
	if (kvm_task_switch(vcpu, tss_selector,
			    type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
			    has_error_code, error_code) == EMULATE_FAIL) {
6054 6055 6056
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
		vcpu->run->internal.ndata = 0;
6057
		return 0;
6058
	}
6059 6060 6061 6062 6063 6064 6065

	/*
	 * TODO: What about debug traps on tss switch?
	 *       Are we supposed to inject them and update dr6?
	 */

	return 1;
6066 6067
}

A
Avi Kivity 已提交
6068
static int handle_ept_violation(struct kvm_vcpu *vcpu)
6069
{
6070
	unsigned long exit_qualification;
6071
	gpa_t gpa;
6072
	u32 error_code;
6073 6074
	int gla_validity;

6075
	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6076 6077

	gla_validity = (exit_qualification >> 7) & 0x3;
6078
	if (gla_validity == 0x2) {
6079 6080 6081
		printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
		printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
			(long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
6082
			vmcs_readl(GUEST_LINEAR_ADDRESS));
6083 6084
		printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
			(long unsigned int)exit_qualification);
A
Avi Kivity 已提交
6085 6086
		vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
		vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
6087
		return 0;
6088 6089
	}

6090 6091 6092 6093 6094 6095
	/*
	 * EPT violation happened while executing iret from NMI,
	 * "blocked by NMI" bit has to be set before next VM entry.
	 * There are errata that may cause this bit to not be set:
	 * AAK134, BY25.
	 */
6096 6097 6098
	if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
			cpu_has_virtual_nmis() &&
			(exit_qualification & INTR_INFO_UNBLOCK_NMI))
6099 6100
		vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);

6101
	gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
6102
	trace_kvm_page_fault(gpa, exit_qualification);
6103

6104 6105 6106 6107
	/* it is a read fault? */
	error_code = (exit_qualification << 2) & PFERR_USER_MASK;
	/* it is a write fault? */
	error_code |= exit_qualification & PFERR_WRITE_MASK;
6108
	/* It is a fetch fault? */
6109
	error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
6110
	/* ept page table is present? */
6111
	error_code |= (exit_qualification & 0x38) != 0;
6112

6113 6114
	vcpu->arch.exit_qualification = exit_qualification;

6115
	return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
6116 6117
}

A
Avi Kivity 已提交
6118
static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
6119
{
6120
	int ret;
6121 6122 6123
	gpa_t gpa;

	gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
6124
	if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
J
Jason Wang 已提交
6125
		trace_kvm_fast_mmio(gpa);
6126
		return kvm_skip_emulated_instruction(vcpu);
6127
	}
6128

6129
	ret = handle_mmio_page_fault(vcpu, gpa, true);
6130
	if (likely(ret == RET_MMIO_PF_EMULATE))
6131 6132
		return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
					      EMULATE_DONE;
6133 6134 6135 6136

	if (unlikely(ret == RET_MMIO_PF_INVALID))
		return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);

6137
	if (unlikely(ret == RET_MMIO_PF_RETRY))
6138 6139 6140
		return 1;

	/* It is the real ept misconfig */
6141
	WARN_ON(1);
6142

A
Avi Kivity 已提交
6143 6144
	vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
	vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
6145 6146 6147 6148

	return 0;
}

A
Avi Kivity 已提交
6149
static int handle_nmi_window(struct kvm_vcpu *vcpu)
6150 6151 6152 6153 6154 6155 6156 6157
{
	u32 cpu_based_vm_exec_control;

	/* clear pending NMI */
	cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
	vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
	++vcpu->stat.nmi_window_exits;
6158
	kvm_make_request(KVM_REQ_EVENT, vcpu);
6159 6160 6161 6162

	return 1;
}

6163
static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
6164
{
6165 6166
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	enum emulation_result err = EMULATE_DONE;
6167
	int ret = 1;
6168 6169
	u32 cpu_exec_ctrl;
	bool intr_window_requested;
6170
	unsigned count = 130;
6171 6172 6173

	cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
6174

6175
	while (vmx->emulation_required && count-- != 0) {
6176
		if (intr_window_requested && vmx_interrupt_allowed(vcpu))
6177 6178
			return handle_interrupt_window(&vmx->vcpu);

6179 6180 6181
		if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
			return 1;

6182
		err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
6183

P
Paolo Bonzini 已提交
6184
		if (err == EMULATE_USER_EXIT) {
6185
			++vcpu->stat.mmio_exits;
6186 6187 6188
			ret = 0;
			goto out;
		}
6189

6190 6191 6192 6193
		if (err != EMULATE_DONE) {
			vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
			vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
			vcpu->run->internal.ndata = 0;
6194
			return 0;
6195
		}
6196

6197 6198
		if (vcpu->arch.halt_request) {
			vcpu->arch.halt_request = 0;
6199
			ret = kvm_vcpu_halt(vcpu);
6200 6201 6202
			goto out;
		}

6203
		if (signal_pending(current))
6204
			goto out;
6205 6206 6207 6208
		if (need_resched())
			schedule();
	}

6209 6210
out:
	return ret;
6211 6212
}

R
Radim Krčmář 已提交
6213 6214 6215 6216 6217 6218 6219 6220 6221 6222 6223 6224 6225 6226 6227 6228 6229 6230 6231 6232 6233 6234 6235 6236 6237 6238 6239 6240 6241 6242 6243 6244 6245 6246 6247 6248 6249
static int __grow_ple_window(int val)
{
	if (ple_window_grow < 1)
		return ple_window;

	val = min(val, ple_window_actual_max);

	if (ple_window_grow < ple_window)
		val *= ple_window_grow;
	else
		val += ple_window_grow;

	return val;
}

static int __shrink_ple_window(int val, int modifier, int minimum)
{
	if (modifier < 1)
		return ple_window;

	if (modifier < ple_window)
		val /= modifier;
	else
		val -= modifier;

	return max(val, minimum);
}

static void grow_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int old = vmx->ple_window;

	vmx->ple_window = __grow_ple_window(old);

	if (vmx->ple_window != old)
		vmx->ple_window_dirty = true;
6250 6251

	trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
R
Radim Krčmář 已提交
6252 6253 6254 6255 6256 6257 6258 6259 6260 6261 6262 6263
}

static void shrink_ple_window(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int old = vmx->ple_window;

	vmx->ple_window = __shrink_ple_window(old,
	                                      ple_window_shrink, ple_window);

	if (vmx->ple_window != old)
		vmx->ple_window_dirty = true;
6264 6265

	trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
R
Radim Krčmář 已提交
6266 6267 6268 6269 6270 6271 6272 6273 6274 6275 6276 6277 6278 6279 6280 6281 6282
}

/*
 * ple_window_actual_max is computed to be one grow_ple_window() below
 * ple_window_max. (See __grow_ple_window for the reason.)
 * This prevents overflows, because ple_window_max is int.
 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
 * this process.
 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
 */
static void update_ple_window_actual_max(void)
{
	ple_window_actual_max =
			__shrink_ple_window(max(ple_window_max, ple_window),
			                    ple_window_grow, INT_MIN);
}

6283 6284 6285 6286 6287 6288 6289 6290 6291 6292 6293 6294 6295 6296 6297 6298 6299 6300 6301
/*
 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
 */
static void wakeup_handler(void)
{
	struct kvm_vcpu *vcpu;
	int cpu = smp_processor_id();

	spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
	list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
			blocked_vcpu_list) {
		struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

		if (pi_test_on(pi_desc) == 1)
			kvm_vcpu_kick(vcpu);
	}
	spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
}

6302 6303
static __init int hardware_setup(void)
{
6304 6305 6306 6307 6308 6309 6310
	int r = -ENOMEM, i, msr;

	rdmsrl_safe(MSR_EFER, &host_efer);

	for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
		kvm_define_shared_msr(i, vmx_msr_index[i]);

6311 6312 6313 6314 6315
	for (i = 0; i < VMX_BITMAP_NR; i++) {
		vmx_bitmap[i] = (unsigned long *)__get_free_page(GFP_KERNEL);
		if (!vmx_bitmap[i])
			goto out;
	}
6316 6317 6318 6319 6320 6321 6322 6323 6324 6325 6326 6327 6328 6329 6330 6331 6332 6333 6334

	vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
	memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
	memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);

	/*
	 * Allow direct access to the PC debug port (it is often used for I/O
	 * delays, but the vmexits simply slow things down).
	 */
	memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
	clear_bit(0x80, vmx_io_bitmap_a);

	memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);

	memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
	memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);

	if (setup_vmcs_config(&vmcs_config) < 0) {
		r = -EIO;
6335
		goto out;
6336
	}
6337 6338 6339 6340 6341 6342 6343 6344 6345 6346 6347 6348 6349 6350 6351 6352 6353 6354 6355 6356 6357 6358 6359 6360

	if (boot_cpu_has(X86_FEATURE_NX))
		kvm_enable_efer_bits(EFER_NX);

	if (!cpu_has_vmx_vpid())
		enable_vpid = 0;
	if (!cpu_has_vmx_shadow_vmcs())
		enable_shadow_vmcs = 0;
	if (enable_shadow_vmcs)
		init_vmcs_shadow_fields();

	if (!cpu_has_vmx_ept() ||
	    !cpu_has_vmx_ept_4levels()) {
		enable_ept = 0;
		enable_unrestricted_guest = 0;
		enable_ept_ad_bits = 0;
	}

	if (!cpu_has_vmx_ept_ad_bits())
		enable_ept_ad_bits = 0;

	if (!cpu_has_vmx_unrestricted_guest())
		enable_unrestricted_guest = 0;

6361
	if (!cpu_has_vmx_flexpriority())
6362 6363
		flexpriority_enabled = 0;

6364 6365 6366 6367 6368 6369
	/*
	 * set_apic_access_page_addr() is used to reload apic access
	 * page upon invalidation.  No need to do anything if not
	 * using the APIC_ACCESS_ADDR VMCS field.
	 */
	if (!flexpriority_enabled)
6370 6371 6372 6373 6374 6375 6376 6377 6378 6379 6380 6381 6382 6383
		kvm_x86_ops->set_apic_access_page_addr = NULL;

	if (!cpu_has_vmx_tpr_shadow())
		kvm_x86_ops->update_cr8_intercept = NULL;

	if (enable_ept && !cpu_has_vmx_ept_2m_page())
		kvm_disable_largepages();

	if (!cpu_has_vmx_ple())
		ple_gap = 0;

	if (!cpu_has_vmx_apicv())
		enable_apicv = 0;

6384 6385 6386 6387 6388 6389
	if (cpu_has_vmx_tsc_scaling()) {
		kvm_has_tsc_control = true;
		kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
		kvm_tsc_scaling_ratio_frac_bits = 48;
	}

6390 6391 6392 6393 6394 6395 6396 6397
	vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
	vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
	vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
	vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
	vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
	vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
	vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);

6398
	memcpy(vmx_msr_bitmap_legacy_x2apic_apicv,
6399
			vmx_msr_bitmap_legacy, PAGE_SIZE);
6400
	memcpy(vmx_msr_bitmap_longmode_x2apic_apicv,
6401
			vmx_msr_bitmap_longmode, PAGE_SIZE);
6402
	memcpy(vmx_msr_bitmap_legacy_x2apic,
6403
			vmx_msr_bitmap_legacy, PAGE_SIZE);
6404
	memcpy(vmx_msr_bitmap_longmode_x2apic,
6405
			vmx_msr_bitmap_longmode, PAGE_SIZE);
6406

6407 6408
	set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */

6409 6410 6411
	for (msr = 0x800; msr <= 0x8ff; msr++) {
		if (msr == 0x839 /* TMCCT */)
			continue;
6412
		vmx_disable_intercept_msr_x2apic(msr, MSR_TYPE_R, true);
6413
	}
6414

6415
	/*
6416 6417
	 * TPR reads and writes can be virtualized even if virtual interrupt
	 * delivery is not in use.
6418
	 */
6419 6420 6421 6422 6423 6424 6425
	vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_W, true);
	vmx_disable_intercept_msr_x2apic(0x808, MSR_TYPE_R | MSR_TYPE_W, false);

	/* EOI */
	vmx_disable_intercept_msr_x2apic(0x80b, MSR_TYPE_W, true);
	/* SELF-IPI */
	vmx_disable_intercept_msr_x2apic(0x83f, MSR_TYPE_W, true);
6426 6427

	if (enable_ept) {
6428
		kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
6429 6430
			(enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
			(enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
6431 6432 6433
			0ull, VMX_EPT_EXECUTABLE_MASK,
			cpu_has_vmx_ept_execute_only() ?
				      0ull : VMX_EPT_READABLE_MASK);
6434 6435 6436 6437 6438 6439 6440
		ept_set_mmio_spte_mask();
		kvm_enable_tdp();
	} else
		kvm_disable_tdp();

	update_ple_window_actual_max();

K
Kai Huang 已提交
6441 6442 6443 6444 6445 6446 6447 6448 6449 6450 6451 6452 6453 6454
	/*
	 * Only enable PML when hardware supports PML feature, and both EPT
	 * and EPT A/D bit features are enabled -- PML depends on them to work.
	 */
	if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
		enable_pml = 0;

	if (!enable_pml) {
		kvm_x86_ops->slot_enable_log_dirty = NULL;
		kvm_x86_ops->slot_disable_log_dirty = NULL;
		kvm_x86_ops->flush_log_dirty = NULL;
		kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
	}

6455 6456 6457 6458 6459 6460 6461 6462 6463 6464 6465
	if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
		u64 vmx_msr;

		rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
		cpu_preemption_timer_multi =
			 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
	} else {
		kvm_x86_ops->set_hv_timer = NULL;
		kvm_x86_ops->cancel_hv_timer = NULL;
	}

6466 6467
	kvm_set_posted_intr_wakeup_handler(wakeup_handler);

6468 6469
	kvm_mce_cap_supported |= MCG_LMCE_P;

6470
	return alloc_kvm_area();
6471 6472

out:
6473 6474
	for (i = 0; i < VMX_BITMAP_NR; i++)
		free_page((unsigned long)vmx_bitmap[i]);
6475 6476

    return r;
6477 6478 6479 6480
}

static __exit void hardware_unsetup(void)
{
6481 6482 6483 6484
	int i;

	for (i = 0; i < VMX_BITMAP_NR; i++)
		free_page((unsigned long)vmx_bitmap[i]);
6485

6486 6487 6488
	free_kvm_area();
}

6489 6490 6491 6492
/*
 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
 */
6493
static int handle_pause(struct kvm_vcpu *vcpu)
6494
{
R
Radim Krčmář 已提交
6495 6496 6497
	if (ple_gap)
		grow_ple_window(vcpu);

6498
	kvm_vcpu_on_spin(vcpu);
6499
	return kvm_skip_emulated_instruction(vcpu);
6500 6501
}

6502
static int handle_nop(struct kvm_vcpu *vcpu)
6503
{
6504
	return kvm_skip_emulated_instruction(vcpu);
6505 6506
}

6507 6508 6509 6510 6511 6512
static int handle_mwait(struct kvm_vcpu *vcpu)
{
	printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
	return handle_nop(vcpu);
}

6513 6514 6515 6516 6517
static int handle_monitor_trap(struct kvm_vcpu *vcpu)
{
	return 1;
}

6518 6519 6520 6521 6522 6523
static int handle_monitor(struct kvm_vcpu *vcpu)
{
	printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
	return handle_nop(vcpu);
}

6524 6525 6526 6527 6528 6529 6530 6531 6532 6533 6534 6535 6536 6537 6538 6539 6540 6541 6542 6543 6544 6545 6546 6547 6548
/*
 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
 * We could reuse a single VMCS for all the L2 guests, but we also want the
 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
 * allows keeping them loaded on the processor, and in the future will allow
 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
 * every entry if they never change.
 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
 *
 * The following functions allocate and free a vmcs02 in this pool.
 */

/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
{
	struct vmcs02_list *item;
	list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
		if (item->vmptr == vmx->nested.current_vmptr) {
			list_move(&item->list, &vmx->nested.vmcs02_pool);
			return &item->vmcs02;
		}

	if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
		/* Recycle the least recently used VMCS. */
G
Geliang Tang 已提交
6549 6550
		item = list_last_entry(&vmx->nested.vmcs02_pool,
				       struct vmcs02_list, list);
6551 6552 6553 6554 6555 6556
		item->vmptr = vmx->nested.current_vmptr;
		list_move(&item->list, &vmx->nested.vmcs02_pool);
		return &item->vmcs02;
	}

	/* Create a new VMCS */
6557
	item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
6558 6559 6560
	if (!item)
		return NULL;
	item->vmcs02.vmcs = alloc_vmcs();
6561
	item->vmcs02.shadow_vmcs = NULL;
6562 6563 6564 6565 6566 6567 6568 6569 6570 6571 6572 6573 6574 6575 6576 6577 6578 6579 6580 6581 6582 6583 6584 6585 6586 6587 6588
	if (!item->vmcs02.vmcs) {
		kfree(item);
		return NULL;
	}
	loaded_vmcs_init(&item->vmcs02);
	item->vmptr = vmx->nested.current_vmptr;
	list_add(&(item->list), &(vmx->nested.vmcs02_pool));
	vmx->nested.vmcs02_num++;
	return &item->vmcs02;
}

/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
{
	struct vmcs02_list *item;
	list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
		if (item->vmptr == vmptr) {
			free_loaded_vmcs(&item->vmcs02);
			list_del(&item->list);
			kfree(item);
			vmx->nested.vmcs02_num--;
			return;
		}
}

/*
 * Free all VMCSs saved for this vcpu, except the one pointed by
6589 6590
 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
 * must be &vmx->vmcs01.
6591 6592 6593 6594
 */
static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
{
	struct vmcs02_list *item, *n;
6595 6596

	WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
6597
	list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
6598 6599 6600 6601 6602 6603 6604 6605
		/*
		 * Something will leak if the above WARN triggers.  Better than
		 * a use-after-free.
		 */
		if (vmx->loaded_vmcs == &item->vmcs02)
			continue;

		free_loaded_vmcs(&item->vmcs02);
6606 6607
		list_del(&item->list);
		kfree(item);
6608
		vmx->nested.vmcs02_num--;
6609 6610 6611
	}
}

6612 6613 6614 6615 6616 6617 6618 6619 6620 6621 6622 6623 6624 6625 6626 6627 6628 6629 6630 6631
/*
 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
 * set the success or error code of an emulated VMX instruction, as specified
 * by Vol 2B, VMX Instruction Reference, "Conventions".
 */
static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
{
	vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
			& ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
			    X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
}

static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
{
	vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
			& ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
			    X86_EFLAGS_SF | X86_EFLAGS_OF))
			| X86_EFLAGS_CF);
}

A
Abel Gordon 已提交
6632
static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
6633 6634 6635 6636 6637 6638 6639 6640 6641 6642 6643 6644 6645 6646 6647 6648 6649 6650 6651 6652
					u32 vm_instruction_error)
{
	if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
		/*
		 * failValid writes the error number to the current VMCS, which
		 * can't be done there isn't a current VMCS.
		 */
		nested_vmx_failInvalid(vcpu);
		return;
	}
	vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
			& ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
			    X86_EFLAGS_SF | X86_EFLAGS_OF))
			| X86_EFLAGS_ZF);
	get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
	/*
	 * We don't need to force a shadow sync because
	 * VM_INSTRUCTION_ERROR is not shadowed
	 */
}
A
Abel Gordon 已提交
6653

6654 6655 6656 6657
static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
{
	/* TODO: not to reset guest simply here. */
	kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6658
	pr_debug_ratelimited("kvm: nested vmx abort, indicator %d\n", indicator);
6659 6660
}

6661 6662 6663 6664 6665 6666 6667 6668 6669 6670 6671 6672
static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
{
	struct vcpu_vmx *vmx =
		container_of(timer, struct vcpu_vmx, nested.preemption_timer);

	vmx->nested.preemption_timer_expired = true;
	kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
	kvm_vcpu_kick(&vmx->vcpu);

	return HRTIMER_NORESTART;
}

6673 6674 6675 6676 6677 6678 6679 6680
/*
 * Decode the memory-address operand of a vmx instruction, as recorded on an
 * exit caused by such an instruction (run by a guest hypervisor).
 * On success, returns 0. When the operand is invalid, returns 1 and throws
 * #UD or #GP.
 */
static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
				 unsigned long exit_qualification,
6681
				 u32 vmx_instruction_info, bool wr, gva_t *ret)
6682
{
6683 6684 6685 6686
	gva_t off;
	bool exn;
	struct kvm_segment s;

6687 6688 6689 6690 6691 6692 6693 6694 6695 6696 6697 6698 6699 6700 6701 6702 6703 6704 6705 6706 6707 6708 6709 6710
	/*
	 * According to Vol. 3B, "Information for VM Exits Due to Instruction
	 * Execution", on an exit, vmx_instruction_info holds most of the
	 * addressing components of the operand. Only the displacement part
	 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
	 * For how an actual address is calculated from all these components,
	 * refer to Vol. 1, "Operand Addressing".
	 */
	int  scaling = vmx_instruction_info & 3;
	int  addr_size = (vmx_instruction_info >> 7) & 7;
	bool is_reg = vmx_instruction_info & (1u << 10);
	int  seg_reg = (vmx_instruction_info >> 15) & 7;
	int  index_reg = (vmx_instruction_info >> 18) & 0xf;
	bool index_is_valid = !(vmx_instruction_info & (1u << 22));
	int  base_reg       = (vmx_instruction_info >> 23) & 0xf;
	bool base_is_valid  = !(vmx_instruction_info & (1u << 27));

	if (is_reg) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	/* Addr = segment_base + offset */
	/* offset = base + [index * scale] + displacement */
6711
	off = exit_qualification; /* holds the displacement */
6712
	if (base_is_valid)
6713
		off += kvm_register_read(vcpu, base_reg);
6714
	if (index_is_valid)
6715 6716 6717
		off += kvm_register_read(vcpu, index_reg)<<scaling;
	vmx_get_segment(vcpu, &s, seg_reg);
	*ret = s.base + off;
6718 6719 6720 6721

	if (addr_size == 1) /* 32 bit */
		*ret &= 0xffffffff;

6722 6723
	/* Checks for #GP/#SS exceptions. */
	exn = false;
6724 6725 6726 6727 6728 6729 6730
	if (is_long_mode(vcpu)) {
		/* Long mode: #GP(0)/#SS(0) if the memory address is in a
		 * non-canonical form. This is the only check on the memory
		 * destination for long mode!
		 */
		exn = is_noncanonical_address(*ret);
	} else if (is_protmode(vcpu)) {
6731 6732 6733 6734 6735 6736 6737 6738 6739 6740 6741 6742 6743 6744 6745 6746
		/* Protected mode: apply checks for segment validity in the
		 * following order:
		 * - segment type check (#GP(0) may be thrown)
		 * - usability check (#GP(0)/#SS(0))
		 * - limit check (#GP(0)/#SS(0))
		 */
		if (wr)
			/* #GP(0) if the destination operand is located in a
			 * read-only data segment or any code segment.
			 */
			exn = ((s.type & 0xa) == 0 || (s.type & 8));
		else
			/* #GP(0) if the source operand is located in an
			 * execute-only code segment
			 */
			exn = ((s.type & 0xa) == 8);
6747 6748 6749 6750
		if (exn) {
			kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
			return 1;
		}
6751 6752 6753 6754 6755 6756 6757 6758 6759 6760 6761 6762 6763 6764 6765 6766
		/* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
		 */
		exn = (s.unusable != 0);
		/* Protected mode: #GP(0)/#SS(0) if the memory
		 * operand is outside the segment limit.
		 */
		exn = exn || (off + sizeof(u64) > s.limit);
	}
	if (exn) {
		kvm_queue_exception_e(vcpu,
				      seg_reg == VCPU_SREG_SS ?
						SS_VECTOR : GP_VECTOR,
				      0);
		return 1;
	}

6767 6768 6769
	return 0;
}

6770 6771 6772 6773 6774
/*
 * This function performs the various checks including
 * - if it's 4KB aligned
 * - No bits beyond the physical address width are set
 * - Returns 0 on success or else 1
6775
 * (Intel SDM Section 30.3)
6776
 */
6777 6778
static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
				  gpa_t *vmpointer)
6779 6780 6781 6782 6783 6784 6785 6786 6787
{
	gva_t gva;
	gpa_t vmptr;
	struct x86_exception e;
	struct page *page;
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int maxphyaddr = cpuid_maxphyaddr(vcpu);

	if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
6788
			vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
6789 6790 6791 6792 6793 6794 6795 6796 6797 6798 6799 6800 6801 6802 6803 6804 6805 6806 6807 6808
		return 1;

	if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
				sizeof(vmptr), &e)) {
		kvm_inject_page_fault(vcpu, &e);
		return 1;
	}

	switch (exit_reason) {
	case EXIT_REASON_VMON:
		/*
		 * SDM 3: 24.11.5
		 * The first 4 bytes of VMXON region contain the supported
		 * VMCS revision identifier
		 *
		 * Note - IA32_VMX_BASIC[48] will never be 1
		 * for the nested case;
		 * which replaces physical address width with 32
		 *
		 */
6809
		if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
6810
			nested_vmx_failInvalid(vcpu);
6811
			return kvm_skip_emulated_instruction(vcpu);
6812 6813 6814 6815 6816 6817 6818
		}

		page = nested_get_page(vcpu, vmptr);
		if (page == NULL ||
		    *(u32 *)kmap(page) != VMCS12_REVISION) {
			nested_vmx_failInvalid(vcpu);
			kunmap(page);
6819
			return kvm_skip_emulated_instruction(vcpu);
6820 6821 6822 6823
		}
		kunmap(page);
		vmx->nested.vmxon_ptr = vmptr;
		break;
6824
	case EXIT_REASON_VMCLEAR:
6825
		if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
6826 6827
			nested_vmx_failValid(vcpu,
					     VMXERR_VMCLEAR_INVALID_ADDRESS);
6828
			return kvm_skip_emulated_instruction(vcpu);
6829 6830 6831 6832 6833
		}

		if (vmptr == vmx->nested.vmxon_ptr) {
			nested_vmx_failValid(vcpu,
					     VMXERR_VMCLEAR_VMXON_POINTER);
6834
			return kvm_skip_emulated_instruction(vcpu);
6835 6836 6837
		}
		break;
	case EXIT_REASON_VMPTRLD:
6838
		if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
6839 6840
			nested_vmx_failValid(vcpu,
					     VMXERR_VMPTRLD_INVALID_ADDRESS);
6841
			return kvm_skip_emulated_instruction(vcpu);
6842
		}
6843

6844 6845 6846
		if (vmptr == vmx->nested.vmxon_ptr) {
			nested_vmx_failValid(vcpu,
					     VMXERR_VMCLEAR_VMXON_POINTER);
6847
			return kvm_skip_emulated_instruction(vcpu);
6848 6849
		}
		break;
6850 6851 6852 6853
	default:
		return 1; /* shouldn't happen */
	}

6854 6855
	if (vmpointer)
		*vmpointer = vmptr;
6856 6857 6858
	return 0;
}

6859 6860 6861 6862 6863 6864 6865 6866 6867 6868 6869 6870
/*
 * Emulate the VMXON instruction.
 * Currently, we just remember that VMX is active, and do not save or even
 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
 * do not currently need to store anything in that guest-allocated memory
 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
 * argument is different from the VMXON pointer (which the spec says they do).
 */
static int handle_vmon(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs;
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Abel Gordon 已提交
6871
	struct vmcs *shadow_vmcs;
6872 6873
	const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
		| FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
6874 6875 6876 6877 6878 6879 6880 6881 6882 6883 6884 6885 6886 6887 6888 6889 6890 6891 6892 6893 6894 6895 6896

	/* The Intel VMX Instruction Reference lists a bunch of bits that
	 * are prerequisite to running VMXON, most notably cr4.VMXE must be
	 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
	 * Otherwise, we should fail with #UD. We test these now:
	 */
	if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
	    !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
	    (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
	if (is_long_mode(vcpu) && !cs.l) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	if (vmx_get_cpl(vcpu)) {
		kvm_inject_gp(vcpu, 0);
		return 1;
	}
6897

6898
	if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
6899 6900
		return 1;

A
Abel Gordon 已提交
6901 6902
	if (vmx->nested.vmxon) {
		nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6903
		return kvm_skip_emulated_instruction(vcpu);
A
Abel Gordon 已提交
6904
	}
6905

6906
	if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
6907 6908 6909 6910 6911
			!= VMXON_NEEDED_FEATURES) {
		kvm_inject_gp(vcpu, 0);
		return 1;
	}

6912 6913 6914 6915 6916 6917 6918
	if (cpu_has_vmx_msr_bitmap()) {
		vmx->nested.msr_bitmap =
				(unsigned long *)__get_free_page(GFP_KERNEL);
		if (!vmx->nested.msr_bitmap)
			goto out_msr_bitmap;
	}

6919 6920
	vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
	if (!vmx->nested.cached_vmcs12)
6921
		goto out_cached_vmcs12;
6922

A
Abel Gordon 已提交
6923 6924
	if (enable_shadow_vmcs) {
		shadow_vmcs = alloc_vmcs();
6925 6926
		if (!shadow_vmcs)
			goto out_shadow_vmcs;
A
Abel Gordon 已提交
6927 6928 6929 6930
		/* mark vmcs as shadow */
		shadow_vmcs->revision_id |= (1u << 31);
		/* init shadow vmcs */
		vmcs_clear(shadow_vmcs);
6931
		vmx->vmcs01.shadow_vmcs = shadow_vmcs;
A
Abel Gordon 已提交
6932
	}
6933

6934 6935 6936
	INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
	vmx->nested.vmcs02_num = 0;

6937
	hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
6938
		     HRTIMER_MODE_REL_PINNED);
6939 6940
	vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;

6941 6942
	vmx->nested.vmxon = true;

6943
	nested_vmx_succeed(vcpu);
6944
	return kvm_skip_emulated_instruction(vcpu);
6945 6946 6947 6948 6949 6950 6951 6952 6953

out_shadow_vmcs:
	kfree(vmx->nested.cached_vmcs12);

out_cached_vmcs12:
	free_page((unsigned long)vmx->nested.msr_bitmap);

out_msr_bitmap:
	return -ENOMEM;
6954 6955 6956 6957 6958 6959 6960 6961 6962 6963 6964 6965 6966 6967 6968 6969 6970 6971 6972 6973 6974 6975 6976 6977 6978 6979 6980 6981 6982 6983 6984 6985
}

/*
 * Intel's VMX Instruction Reference specifies a common set of prerequisites
 * for running VMX instructions (except VMXON, whose prerequisites are
 * slightly different). It also specifies what exception to inject otherwise.
 */
static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
{
	struct kvm_segment cs;
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (!vmx->nested.vmxon) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 0;
	}

	vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
	if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
	    (is_long_mode(vcpu) && !cs.l)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 0;
	}

	if (vmx_get_cpl(vcpu)) {
		kvm_inject_gp(vcpu, 0);
		return 0;
	}

	return 1;
}

A
Abel Gordon 已提交
6986 6987
static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
{
6988 6989 6990 6991 6992 6993 6994
	if (vmx->nested.current_vmptr == -1ull)
		return;

	/* current_vmptr and current_vmcs12 are always set/reset together */
	if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
		return;

6995
	if (enable_shadow_vmcs) {
6996 6997 6998 6999
		/* copy to memory all shadowed fields in case
		   they were modified */
		copy_shadow_to_vmcs12(vmx);
		vmx->nested.sync_shadow_vmcs = false;
7000 7001
		vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
				SECONDARY_EXEC_SHADOW_VMCS);
7002
		vmcs_write64(VMCS_LINK_POINTER, -1ull);
7003
	}
7004
	vmx->nested.posted_intr_nv = -1;
7005 7006 7007 7008 7009

	/* Flush VMCS12 to guest memory */
	memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
	       VMCS12_SIZE);

A
Abel Gordon 已提交
7010 7011
	kunmap(vmx->nested.current_vmcs12_page);
	nested_release_page(vmx->nested.current_vmcs12_page);
7012 7013
	vmx->nested.current_vmptr = -1ull;
	vmx->nested.current_vmcs12 = NULL;
A
Abel Gordon 已提交
7014 7015
}

7016 7017 7018 7019 7020 7021 7022 7023
/*
 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
 * just stops using VMX.
 */
static void free_nested(struct vcpu_vmx *vmx)
{
	if (!vmx->nested.vmxon)
		return;
7024

7025
	vmx->nested.vmxon = false;
W
Wanpeng Li 已提交
7026
	free_vpid(vmx->nested.vpid02);
7027
	nested_release_vmcs12(vmx);
7028 7029 7030 7031
	if (vmx->nested.msr_bitmap) {
		free_page((unsigned long)vmx->nested.msr_bitmap);
		vmx->nested.msr_bitmap = NULL;
	}
7032 7033 7034 7035 7036
	if (enable_shadow_vmcs) {
		vmcs_clear(vmx->vmcs01.shadow_vmcs);
		free_vmcs(vmx->vmcs01.shadow_vmcs);
		vmx->vmcs01.shadow_vmcs = NULL;
	}
7037
	kfree(vmx->nested.cached_vmcs12);
7038 7039 7040
	/* Unpin physical memory we referred to in current vmcs02 */
	if (vmx->nested.apic_access_page) {
		nested_release_page(vmx->nested.apic_access_page);
7041
		vmx->nested.apic_access_page = NULL;
7042
	}
7043 7044
	if (vmx->nested.virtual_apic_page) {
		nested_release_page(vmx->nested.virtual_apic_page);
7045
		vmx->nested.virtual_apic_page = NULL;
7046
	}
7047 7048 7049 7050 7051 7052
	if (vmx->nested.pi_desc_page) {
		kunmap(vmx->nested.pi_desc_page);
		nested_release_page(vmx->nested.pi_desc_page);
		vmx->nested.pi_desc_page = NULL;
		vmx->nested.pi_desc = NULL;
	}
7053 7054

	nested_free_all_saved_vmcss(vmx);
7055 7056 7057 7058 7059 7060 7061 7062
}

/* Emulate the VMXOFF instruction */
static int handle_vmoff(struct kvm_vcpu *vcpu)
{
	if (!nested_vmx_check_permission(vcpu))
		return 1;
	free_nested(to_vmx(vcpu));
7063
	nested_vmx_succeed(vcpu);
7064
	return kvm_skip_emulated_instruction(vcpu);
7065 7066
}

N
Nadav Har'El 已提交
7067 7068 7069 7070 7071 7072 7073 7074 7075 7076 7077
/* Emulate the VMCLEAR instruction */
static int handle_vmclear(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	gpa_t vmptr;
	struct vmcs12 *vmcs12;
	struct page *page;

	if (!nested_vmx_check_permission(vcpu))
		return 1;

7078
	if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
N
Nadav Har'El 已提交
7079 7080
		return 1;

7081
	if (vmptr == vmx->nested.current_vmptr)
A
Abel Gordon 已提交
7082
		nested_release_vmcs12(vmx);
N
Nadav Har'El 已提交
7083 7084 7085 7086 7087 7088 7089 7090 7091 7092 7093 7094 7095 7096 7097 7098 7099 7100 7101 7102 7103

	page = nested_get_page(vcpu, vmptr);
	if (page == NULL) {
		/*
		 * For accurate processor emulation, VMCLEAR beyond available
		 * physical memory should do nothing at all. However, it is
		 * possible that a nested vmx bug, not a guest hypervisor bug,
		 * resulted in this case, so let's shut down before doing any
		 * more damage:
		 */
		kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
		return 1;
	}
	vmcs12 = kmap(page);
	vmcs12->launch_state = 0;
	kunmap(page);
	nested_release_page(page);

	nested_free_vmcs02(vmx, vmptr);

	nested_vmx_succeed(vcpu);
7104
	return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7105 7106
}

7107 7108 7109 7110 7111 7112 7113 7114 7115 7116 7117 7118 7119 7120 7121
static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);

/* Emulate the VMLAUNCH instruction */
static int handle_vmlaunch(struct kvm_vcpu *vcpu)
{
	return nested_vmx_run(vcpu, true);
}

/* Emulate the VMRESUME instruction */
static int handle_vmresume(struct kvm_vcpu *vcpu)
{

	return nested_vmx_run(vcpu, false);
}

7122 7123 7124 7125 7126 7127 7128 7129 7130 7131 7132 7133 7134 7135 7136 7137 7138 7139 7140 7141 7142 7143 7144 7145 7146 7147
enum vmcs_field_type {
	VMCS_FIELD_TYPE_U16 = 0,
	VMCS_FIELD_TYPE_U64 = 1,
	VMCS_FIELD_TYPE_U32 = 2,
	VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
};

static inline int vmcs_field_type(unsigned long field)
{
	if (0x1 & field)	/* the *_HIGH fields are all 32 bit */
		return VMCS_FIELD_TYPE_U32;
	return (field >> 13) & 0x3 ;
}

static inline int vmcs_field_readonly(unsigned long field)
{
	return (((field >> 10) & 0x3) == 1);
}

/*
 * Read a vmcs12 field. Since these can have varying lengths and we return
 * one type, we chose the biggest type (u64) and zero-extend the return value
 * to that size. Note that the caller, handle_vmread, might need to use only
 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
 * 64-bit fields are to be returned).
 */
7148 7149
static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
				  unsigned long field, u64 *ret)
7150 7151 7152 7153 7154
{
	short offset = vmcs_field_to_offset(field);
	char *p;

	if (offset < 0)
7155
		return offset;
7156 7157 7158 7159 7160 7161

	p = ((char *)(get_vmcs12(vcpu))) + offset;

	switch (vmcs_field_type(field)) {
	case VMCS_FIELD_TYPE_NATURAL_WIDTH:
		*ret = *((natural_width *)p);
7162
		return 0;
7163 7164
	case VMCS_FIELD_TYPE_U16:
		*ret = *((u16 *)p);
7165
		return 0;
7166 7167
	case VMCS_FIELD_TYPE_U32:
		*ret = *((u32 *)p);
7168
		return 0;
7169 7170
	case VMCS_FIELD_TYPE_U64:
		*ret = *((u64 *)p);
7171
		return 0;
7172
	default:
7173 7174
		WARN_ON(1);
		return -ENOENT;
7175 7176 7177
	}
}

A
Abel Gordon 已提交
7178

7179 7180
static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
				   unsigned long field, u64 field_value){
A
Abel Gordon 已提交
7181 7182 7183
	short offset = vmcs_field_to_offset(field);
	char *p = ((char *) get_vmcs12(vcpu)) + offset;
	if (offset < 0)
7184
		return offset;
A
Abel Gordon 已提交
7185 7186 7187 7188

	switch (vmcs_field_type(field)) {
	case VMCS_FIELD_TYPE_U16:
		*(u16 *)p = field_value;
7189
		return 0;
A
Abel Gordon 已提交
7190 7191
	case VMCS_FIELD_TYPE_U32:
		*(u32 *)p = field_value;
7192
		return 0;
A
Abel Gordon 已提交
7193 7194
	case VMCS_FIELD_TYPE_U64:
		*(u64 *)p = field_value;
7195
		return 0;
A
Abel Gordon 已提交
7196 7197
	case VMCS_FIELD_TYPE_NATURAL_WIDTH:
		*(natural_width *)p = field_value;
7198
		return 0;
A
Abel Gordon 已提交
7199
	default:
7200 7201
		WARN_ON(1);
		return -ENOENT;
A
Abel Gordon 已提交
7202 7203 7204 7205
	}

}

7206 7207 7208 7209 7210
static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
{
	int i;
	unsigned long field;
	u64 field_value;
7211
	struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
7212 7213
	const unsigned long *fields = shadow_read_write_fields;
	const int num_fields = max_shadow_read_write_fields;
7214

7215 7216
	preempt_disable();

7217 7218 7219 7220 7221 7222 7223 7224 7225 7226 7227 7228 7229 7230 7231 7232 7233
	vmcs_load(shadow_vmcs);

	for (i = 0; i < num_fields; i++) {
		field = fields[i];
		switch (vmcs_field_type(field)) {
		case VMCS_FIELD_TYPE_U16:
			field_value = vmcs_read16(field);
			break;
		case VMCS_FIELD_TYPE_U32:
			field_value = vmcs_read32(field);
			break;
		case VMCS_FIELD_TYPE_U64:
			field_value = vmcs_read64(field);
			break;
		case VMCS_FIELD_TYPE_NATURAL_WIDTH:
			field_value = vmcs_readl(field);
			break;
7234 7235 7236
		default:
			WARN_ON(1);
			continue;
7237 7238 7239 7240 7241 7242
		}
		vmcs12_write_any(&vmx->vcpu, field, field_value);
	}

	vmcs_clear(shadow_vmcs);
	vmcs_load(vmx->loaded_vmcs->vmcs);
7243 7244

	preempt_enable();
7245 7246
}

7247 7248
static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
{
7249 7250 7251
	const unsigned long *fields[] = {
		shadow_read_write_fields,
		shadow_read_only_fields
7252
	};
7253
	const int max_fields[] = {
7254 7255 7256 7257 7258 7259
		max_shadow_read_write_fields,
		max_shadow_read_only_fields
	};
	int i, q;
	unsigned long field;
	u64 field_value = 0;
7260
	struct vmcs *shadow_vmcs = vmx->vmcs01.shadow_vmcs;
7261 7262 7263

	vmcs_load(shadow_vmcs);

7264
	for (q = 0; q < ARRAY_SIZE(fields); q++) {
7265 7266 7267 7268 7269 7270 7271 7272 7273 7274 7275 7276 7277 7278 7279 7280 7281
		for (i = 0; i < max_fields[q]; i++) {
			field = fields[q][i];
			vmcs12_read_any(&vmx->vcpu, field, &field_value);

			switch (vmcs_field_type(field)) {
			case VMCS_FIELD_TYPE_U16:
				vmcs_write16(field, (u16)field_value);
				break;
			case VMCS_FIELD_TYPE_U32:
				vmcs_write32(field, (u32)field_value);
				break;
			case VMCS_FIELD_TYPE_U64:
				vmcs_write64(field, (u64)field_value);
				break;
			case VMCS_FIELD_TYPE_NATURAL_WIDTH:
				vmcs_writel(field, (long)field_value);
				break;
7282 7283 7284
			default:
				WARN_ON(1);
				break;
7285 7286 7287 7288 7289 7290 7291 7292
			}
		}
	}

	vmcs_clear(shadow_vmcs);
	vmcs_load(vmx->loaded_vmcs->vmcs);
}

7293 7294 7295 7296 7297 7298 7299 7300 7301 7302 7303 7304 7305 7306 7307 7308 7309 7310 7311 7312 7313 7314
/*
 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
 * used before) all generate the same failure when it is missing.
 */
static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	if (vmx->nested.current_vmptr == -1ull) {
		nested_vmx_failInvalid(vcpu);
		return 0;
	}
	return 1;
}

static int handle_vmread(struct kvm_vcpu *vcpu)
{
	unsigned long field;
	u64 field_value;
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
	gva_t gva = 0;

7315 7316 7317
	if (!nested_vmx_check_permission(vcpu))
		return 1;

7318 7319
	if (!nested_vmx_check_vmcs12(vcpu))
		return kvm_skip_emulated_instruction(vcpu);
7320 7321

	/* Decode instruction info and find the field to read */
7322
	field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
7323
	/* Read the field, zero-extended to a u64 field_value */
7324
	if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
7325
		nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7326
		return kvm_skip_emulated_instruction(vcpu);
7327 7328 7329 7330 7331 7332 7333
	}
	/*
	 * Now copy part of this value to register or memory, as requested.
	 * Note that the number of bits actually copied is 32 or 64 depending
	 * on the guest's mode (32 or 64 bit), not on the given field's length.
	 */
	if (vmx_instruction_info & (1u << 10)) {
7334
		kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
7335 7336 7337
			field_value);
	} else {
		if (get_vmx_mem_address(vcpu, exit_qualification,
7338
				vmx_instruction_info, true, &gva))
7339 7340 7341 7342 7343 7344 7345
			return 1;
		/* _system ok, as nested_vmx_check_permission verified cpl=0 */
		kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
			     &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
	}

	nested_vmx_succeed(vcpu);
7346
	return kvm_skip_emulated_instruction(vcpu);
7347 7348 7349 7350 7351 7352 7353 7354 7355 7356 7357 7358
}


static int handle_vmwrite(struct kvm_vcpu *vcpu)
{
	unsigned long field;
	gva_t gva;
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
	/* The value to write might be 32 or 64 bits, depending on L1's long
	 * mode, and eventually we need to write that into a field of several
	 * possible lengths. The code below first zero-extends the value to 64
7359
	 * bit (field_value), and then copies only the appropriate number of
7360 7361 7362 7363 7364
	 * bits into the vmcs12 field.
	 */
	u64 field_value = 0;
	struct x86_exception e;

7365
	if (!nested_vmx_check_permission(vcpu))
7366 7367
		return 1;

7368 7369
	if (!nested_vmx_check_vmcs12(vcpu))
		return kvm_skip_emulated_instruction(vcpu);
7370

7371
	if (vmx_instruction_info & (1u << 10))
7372
		field_value = kvm_register_readl(vcpu,
7373 7374 7375
			(((vmx_instruction_info) >> 3) & 0xf));
	else {
		if (get_vmx_mem_address(vcpu, exit_qualification,
7376
				vmx_instruction_info, false, &gva))
7377 7378
			return 1;
		if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
7379
			   &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
7380 7381 7382 7383 7384 7385
			kvm_inject_page_fault(vcpu, &e);
			return 1;
		}
	}


7386
	field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
7387 7388 7389
	if (vmcs_field_readonly(field)) {
		nested_vmx_failValid(vcpu,
			VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7390
		return kvm_skip_emulated_instruction(vcpu);
7391 7392
	}

7393
	if (vmcs12_write_any(vcpu, field, field_value) < 0) {
7394
		nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7395
		return kvm_skip_emulated_instruction(vcpu);
7396 7397 7398
	}

	nested_vmx_succeed(vcpu);
7399
	return kvm_skip_emulated_instruction(vcpu);
7400 7401
}

N
Nadav Har'El 已提交
7402 7403 7404 7405 7406 7407 7408 7409 7410
/* Emulate the VMPTRLD instruction */
static int handle_vmptrld(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	gpa_t vmptr;

	if (!nested_vmx_check_permission(vcpu))
		return 1;

7411
	if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
N
Nadav Har'El 已提交
7412 7413 7414 7415 7416 7417 7418 7419
		return 1;

	if (vmx->nested.current_vmptr != vmptr) {
		struct vmcs12 *new_vmcs12;
		struct page *page;
		page = nested_get_page(vcpu, vmptr);
		if (page == NULL) {
			nested_vmx_failInvalid(vcpu);
7420
			return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7421 7422 7423 7424 7425 7426 7427
		}
		new_vmcs12 = kmap(page);
		if (new_vmcs12->revision_id != VMCS12_REVISION) {
			kunmap(page);
			nested_release_page_clean(page);
			nested_vmx_failValid(vcpu,
				VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7428
			return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7429 7430
		}

7431
		nested_release_vmcs12(vmx);
N
Nadav Har'El 已提交
7432 7433 7434
		vmx->nested.current_vmptr = vmptr;
		vmx->nested.current_vmcs12 = new_vmcs12;
		vmx->nested.current_vmcs12_page = page;
7435 7436 7437 7438 7439 7440 7441
		/*
		 * Load VMCS12 from guest memory since it is not already
		 * cached.
		 */
		memcpy(vmx->nested.cached_vmcs12,
		       vmx->nested.current_vmcs12, VMCS12_SIZE);

7442
		if (enable_shadow_vmcs) {
7443 7444
			vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
				      SECONDARY_EXEC_SHADOW_VMCS);
7445
			vmcs_write64(VMCS_LINK_POINTER,
7446
				     __pa(vmx->vmcs01.shadow_vmcs));
7447 7448
			vmx->nested.sync_shadow_vmcs = true;
		}
N
Nadav Har'El 已提交
7449 7450 7451
	}

	nested_vmx_succeed(vcpu);
7452
	return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7453 7454
}

N
Nadav Har'El 已提交
7455 7456 7457 7458 7459 7460 7461 7462 7463 7464 7465 7466
/* Emulate the VMPTRST instruction */
static int handle_vmptrst(struct kvm_vcpu *vcpu)
{
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
	gva_t vmcs_gva;
	struct x86_exception e;

	if (!nested_vmx_check_permission(vcpu))
		return 1;

	if (get_vmx_mem_address(vcpu, exit_qualification,
7467
			vmx_instruction_info, true, &vmcs_gva))
N
Nadav Har'El 已提交
7468 7469 7470 7471 7472 7473 7474 7475 7476
		return 1;
	/* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
	if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
				 (void *)&to_vmx(vcpu)->nested.current_vmptr,
				 sizeof(u64), &e)) {
		kvm_inject_page_fault(vcpu, &e);
		return 1;
	}
	nested_vmx_succeed(vcpu);
7477
	return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7478 7479
}

N
Nadav Har'El 已提交
7480 7481 7482
/* Emulate the INVEPT instruction */
static int handle_invept(struct kvm_vcpu *vcpu)
{
7483
	struct vcpu_vmx *vmx = to_vmx(vcpu);
N
Nadav Har'El 已提交
7484 7485 7486 7487 7488 7489 7490 7491
	u32 vmx_instruction_info, types;
	unsigned long type;
	gva_t gva;
	struct x86_exception e;
	struct {
		u64 eptp, gpa;
	} operand;

7492 7493 7494
	if (!(vmx->nested.nested_vmx_secondary_ctls_high &
	      SECONDARY_EXEC_ENABLE_EPT) ||
	    !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
N
Nadav Har'El 已提交
7495 7496 7497 7498 7499 7500 7501 7502 7503 7504 7505 7506 7507
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	if (!nested_vmx_check_permission(vcpu))
		return 1;

	if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7508
	type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
N
Nadav Har'El 已提交
7509

7510
	types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
N
Nadav Har'El 已提交
7511

7512
	if (type >= 32 || !(types & (1 << type))) {
N
Nadav Har'El 已提交
7513 7514
		nested_vmx_failValid(vcpu,
				VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7515
		return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7516 7517 7518 7519 7520 7521
	}

	/* According to the Intel VMX instruction reference, the memory
	 * operand is read even if it isn't needed (e.g., for type==global)
	 */
	if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7522
			vmx_instruction_info, false, &gva))
N
Nadav Har'El 已提交
7523 7524 7525 7526 7527 7528 7529 7530 7531
		return 1;
	if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
				sizeof(operand), &e)) {
		kvm_inject_page_fault(vcpu, &e);
		return 1;
	}

	switch (type) {
	case VMX_EPT_EXTENT_GLOBAL:
7532 7533 7534 7535 7536
	/*
	 * TODO: track mappings and invalidate
	 * single context requests appropriately
	 */
	case VMX_EPT_EXTENT_CONTEXT:
N
Nadav Har'El 已提交
7537
		kvm_mmu_sync_roots(vcpu);
7538
		kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
N
Nadav Har'El 已提交
7539 7540 7541 7542 7543 7544 7545
		nested_vmx_succeed(vcpu);
		break;
	default:
		BUG_ON(1);
		break;
	}

7546
	return kvm_skip_emulated_instruction(vcpu);
N
Nadav Har'El 已提交
7547 7548
}

7549 7550
static int handle_invvpid(struct kvm_vcpu *vcpu)
{
7551 7552 7553 7554 7555 7556 7557 7558 7559 7560 7561 7562 7563 7564 7565 7566 7567 7568 7569 7570
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u32 vmx_instruction_info;
	unsigned long type, types;
	gva_t gva;
	struct x86_exception e;
	int vpid;

	if (!(vmx->nested.nested_vmx_secondary_ctls_high &
	      SECONDARY_EXEC_ENABLE_VPID) ||
			!(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
	}

	if (!nested_vmx_check_permission(vcpu))
		return 1;

	vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
	type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);

7571 7572
	types = (vmx->nested.nested_vmx_vpid_caps &
			VMX_VPID_EXTENT_SUPPORTED_MASK) >> 8;
7573

7574
	if (type >= 32 || !(types & (1 << type))) {
7575 7576
		nested_vmx_failValid(vcpu,
			VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7577
		return kvm_skip_emulated_instruction(vcpu);
7578 7579 7580 7581 7582 7583 7584 7585 7586 7587 7588 7589 7590 7591 7592
	}

	/* according to the intel vmx instruction reference, the memory
	 * operand is read even if it isn't needed (e.g., for type==global)
	 */
	if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
			vmx_instruction_info, false, &gva))
		return 1;
	if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
				sizeof(u32), &e)) {
		kvm_inject_page_fault(vcpu, &e);
		return 1;
	}

	switch (type) {
7593
	case VMX_VPID_EXTENT_INDIVIDUAL_ADDR:
7594
	case VMX_VPID_EXTENT_SINGLE_CONTEXT:
7595 7596 7597 7598
	case VMX_VPID_EXTENT_SINGLE_NON_GLOBAL:
		if (!vpid) {
			nested_vmx_failValid(vcpu,
				VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
7599
			return kvm_skip_emulated_instruction(vcpu);
7600 7601
		}
		break;
7602 7603 7604
	case VMX_VPID_EXTENT_ALL_CONTEXT:
		break;
	default:
7605
		WARN_ON_ONCE(1);
7606
		return kvm_skip_emulated_instruction(vcpu);
7607 7608
	}

7609 7610 7611
	__vmx_flush_tlb(vcpu, vmx->nested.vpid02);
	nested_vmx_succeed(vcpu);

7612
	return kvm_skip_emulated_instruction(vcpu);
7613 7614
}

K
Kai Huang 已提交
7615 7616 7617 7618 7619 7620 7621 7622 7623 7624 7625 7626 7627 7628 7629 7630 7631 7632 7633 7634 7635 7636 7637 7638 7639
static int handle_pml_full(struct kvm_vcpu *vcpu)
{
	unsigned long exit_qualification;

	trace_kvm_pml_full(vcpu->vcpu_id);

	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);

	/*
	 * PML buffer FULL happened while executing iret from NMI,
	 * "blocked by NMI" bit has to be set before next VM entry.
	 */
	if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
			cpu_has_virtual_nmis() &&
			(exit_qualification & INTR_INFO_UNBLOCK_NMI))
		vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				GUEST_INTR_STATE_NMI);

	/*
	 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
	 * here.., and there's no userspace involvement needed for PML.
	 */
	return 1;
}

7640 7641 7642 7643 7644 7645
static int handle_preemption_timer(struct kvm_vcpu *vcpu)
{
	kvm_lapic_expired_hv_timer(vcpu);
	return 1;
}

A
Avi Kivity 已提交
7646 7647 7648 7649 7650
/*
 * The exit handlers return 1 if the exit was handled fully and guest execution
 * may resume.  Otherwise they set the kvm_run parameter to indicate what needs
 * to be done to userspace and return 0.
 */
7651
static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
A
Avi Kivity 已提交
7652 7653
	[EXIT_REASON_EXCEPTION_NMI]           = handle_exception,
	[EXIT_REASON_EXTERNAL_INTERRUPT]      = handle_external_interrupt,
7654
	[EXIT_REASON_TRIPLE_FAULT]            = handle_triple_fault,
7655
	[EXIT_REASON_NMI_WINDOW]	      = handle_nmi_window,
A
Avi Kivity 已提交
7656 7657 7658 7659 7660 7661 7662 7663
	[EXIT_REASON_IO_INSTRUCTION]          = handle_io,
	[EXIT_REASON_CR_ACCESS]               = handle_cr,
	[EXIT_REASON_DR_ACCESS]               = handle_dr,
	[EXIT_REASON_CPUID]                   = handle_cpuid,
	[EXIT_REASON_MSR_READ]                = handle_rdmsr,
	[EXIT_REASON_MSR_WRITE]               = handle_wrmsr,
	[EXIT_REASON_PENDING_INTERRUPT]       = handle_interrupt_window,
	[EXIT_REASON_HLT]                     = handle_halt,
7664
	[EXIT_REASON_INVD]		      = handle_invd,
M
Marcelo Tosatti 已提交
7665
	[EXIT_REASON_INVLPG]		      = handle_invlpg,
A
Avi Kivity 已提交
7666
	[EXIT_REASON_RDPMC]                   = handle_rdpmc,
7667
	[EXIT_REASON_VMCALL]                  = handle_vmcall,
N
Nadav Har'El 已提交
7668
	[EXIT_REASON_VMCLEAR]	              = handle_vmclear,
7669
	[EXIT_REASON_VMLAUNCH]                = handle_vmlaunch,
N
Nadav Har'El 已提交
7670
	[EXIT_REASON_VMPTRLD]                 = handle_vmptrld,
N
Nadav Har'El 已提交
7671
	[EXIT_REASON_VMPTRST]                 = handle_vmptrst,
7672
	[EXIT_REASON_VMREAD]                  = handle_vmread,
7673
	[EXIT_REASON_VMRESUME]                = handle_vmresume,
7674
	[EXIT_REASON_VMWRITE]                 = handle_vmwrite,
7675 7676
	[EXIT_REASON_VMOFF]                   = handle_vmoff,
	[EXIT_REASON_VMON]                    = handle_vmon,
7677 7678
	[EXIT_REASON_TPR_BELOW_THRESHOLD]     = handle_tpr_below_threshold,
	[EXIT_REASON_APIC_ACCESS]             = handle_apic_access,
7679
	[EXIT_REASON_APIC_WRITE]              = handle_apic_write,
7680
	[EXIT_REASON_EOI_INDUCED]             = handle_apic_eoi_induced,
E
Eddie Dong 已提交
7681
	[EXIT_REASON_WBINVD]                  = handle_wbinvd,
7682
	[EXIT_REASON_XSETBV]                  = handle_xsetbv,
7683
	[EXIT_REASON_TASK_SWITCH]             = handle_task_switch,
A
Andi Kleen 已提交
7684
	[EXIT_REASON_MCE_DURING_VMENTRY]      = handle_machine_check,
7685 7686
	[EXIT_REASON_EPT_VIOLATION]	      = handle_ept_violation,
	[EXIT_REASON_EPT_MISCONFIG]           = handle_ept_misconfig,
7687
	[EXIT_REASON_PAUSE_INSTRUCTION]       = handle_pause,
7688
	[EXIT_REASON_MWAIT_INSTRUCTION]	      = handle_mwait,
7689
	[EXIT_REASON_MONITOR_TRAP_FLAG]       = handle_monitor_trap,
7690
	[EXIT_REASON_MONITOR_INSTRUCTION]     = handle_monitor,
N
Nadav Har'El 已提交
7691
	[EXIT_REASON_INVEPT]                  = handle_invept,
7692
	[EXIT_REASON_INVVPID]                 = handle_invvpid,
7693 7694
	[EXIT_REASON_XSAVES]                  = handle_xsaves,
	[EXIT_REASON_XRSTORS]                 = handle_xrstors,
K
Kai Huang 已提交
7695
	[EXIT_REASON_PML_FULL]		      = handle_pml_full,
7696
	[EXIT_REASON_PREEMPTION_TIMER]	      = handle_preemption_timer,
A
Avi Kivity 已提交
7697 7698 7699
};

static const int kvm_vmx_max_exit_handlers =
7700
	ARRAY_SIZE(kvm_vmx_exit_handlers);
A
Avi Kivity 已提交
7701

7702 7703 7704 7705 7706 7707 7708 7709 7710 7711
static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
				       struct vmcs12 *vmcs12)
{
	unsigned long exit_qualification;
	gpa_t bitmap, last_bitmap;
	unsigned int port;
	int size;
	u8 b;

	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
7712
		return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
7713 7714 7715 7716 7717 7718 7719 7720 7721 7722 7723 7724 7725 7726 7727

	exit_qualification = vmcs_readl(EXIT_QUALIFICATION);

	port = exit_qualification >> 16;
	size = (exit_qualification & 7) + 1;

	last_bitmap = (gpa_t)-1;
	b = -1;

	while (size > 0) {
		if (port < 0x8000)
			bitmap = vmcs12->io_bitmap_a;
		else if (port < 0x10000)
			bitmap = vmcs12->io_bitmap_b;
		else
7728
			return true;
7729 7730 7731
		bitmap += (port & 0x7fff) / 8;

		if (last_bitmap != bitmap)
7732
			if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
7733
				return true;
7734
		if (b & (1 << (port & 7)))
7735
			return true;
7736 7737 7738 7739 7740 7741

		port++;
		size--;
		last_bitmap = bitmap;
	}

7742
	return false;
7743 7744
}

7745 7746 7747 7748 7749 7750 7751 7752 7753 7754 7755 7756
/*
 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
 * disinterest in the current event (read or write a specific MSR) by using an
 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
 */
static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
	struct vmcs12 *vmcs12, u32 exit_reason)
{
	u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
	gpa_t bitmap;

7757
	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
7758
		return true;
7759 7760 7761 7762 7763 7764 7765 7766 7767 7768 7769 7770 7771 7772 7773 7774 7775

	/*
	 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
	 * for the four combinations of read/write and low/high MSR numbers.
	 * First we need to figure out which of the four to use:
	 */
	bitmap = vmcs12->msr_bitmap;
	if (exit_reason == EXIT_REASON_MSR_WRITE)
		bitmap += 2048;
	if (msr_index >= 0xc0000000) {
		msr_index -= 0xc0000000;
		bitmap += 1024;
	}

	/* Then read the msr_index'th bit from this bitmap: */
	if (msr_index < 1024*8) {
		unsigned char b;
7776
		if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
7777
			return true;
7778 7779
		return 1 & (b >> (msr_index & 7));
	} else
7780
		return true; /* let L1 handle the wrong parameter */
7781 7782 7783 7784 7785 7786 7787 7788 7789 7790 7791 7792 7793
}

/*
 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
 * intercept (via guest_host_mask etc.) the current event.
 */
static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
	struct vmcs12 *vmcs12)
{
	unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
	int cr = exit_qualification & 15;
	int reg = (exit_qualification >> 8) & 15;
7794
	unsigned long val = kvm_register_readl(vcpu, reg);
7795 7796 7797 7798 7799 7800 7801

	switch ((exit_qualification >> 4) & 3) {
	case 0: /* mov to cr */
		switch (cr) {
		case 0:
			if (vmcs12->cr0_guest_host_mask &
			    (val ^ vmcs12->cr0_read_shadow))
7802
				return true;
7803 7804 7805 7806 7807 7808 7809 7810 7811 7812
			break;
		case 3:
			if ((vmcs12->cr3_target_count >= 1 &&
					vmcs12->cr3_target_value0 == val) ||
				(vmcs12->cr3_target_count >= 2 &&
					vmcs12->cr3_target_value1 == val) ||
				(vmcs12->cr3_target_count >= 3 &&
					vmcs12->cr3_target_value2 == val) ||
				(vmcs12->cr3_target_count >= 4 &&
					vmcs12->cr3_target_value3 == val))
7813
				return false;
7814
			if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
7815
				return true;
7816 7817 7818 7819
			break;
		case 4:
			if (vmcs12->cr4_guest_host_mask &
			    (vmcs12->cr4_read_shadow ^ val))
7820
				return true;
7821 7822 7823
			break;
		case 8:
			if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
7824
				return true;
7825 7826 7827 7828 7829 7830
			break;
		}
		break;
	case 2: /* clts */
		if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
		    (vmcs12->cr0_read_shadow & X86_CR0_TS))
7831
			return true;
7832 7833 7834 7835 7836 7837
		break;
	case 1: /* mov from cr */
		switch (cr) {
		case 3:
			if (vmcs12->cpu_based_vm_exec_control &
			    CPU_BASED_CR3_STORE_EXITING)
7838
				return true;
7839 7840 7841 7842
			break;
		case 8:
			if (vmcs12->cpu_based_vm_exec_control &
			    CPU_BASED_CR8_STORE_EXITING)
7843
				return true;
7844 7845 7846 7847 7848 7849 7850 7851 7852 7853
			break;
		}
		break;
	case 3: /* lmsw */
		/*
		 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
		 * cr0. Other attempted changes are ignored, with no exit.
		 */
		if (vmcs12->cr0_guest_host_mask & 0xe &
		    (val ^ vmcs12->cr0_read_shadow))
7854
			return true;
7855 7856 7857
		if ((vmcs12->cr0_guest_host_mask & 0x1) &&
		    !(vmcs12->cr0_read_shadow & 0x1) &&
		    (val & 0x1))
7858
			return true;
7859 7860
		break;
	}
7861
	return false;
7862 7863 7864 7865 7866 7867 7868 7869 7870 7871 7872 7873
}

/*
 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
 * should handle it ourselves in L0 (and then continue L2). Only call this
 * when in is_guest_mode (L2).
 */
static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
{
	u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
J
Jan Kiszka 已提交
7874
	u32 exit_reason = vmx->exit_reason;
7875

7876 7877 7878 7879 7880 7881 7882
	trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
				vmcs_readl(EXIT_QUALIFICATION),
				vmx->idt_vectoring_info,
				intr_info,
				vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
				KVM_ISA_VMX);

7883
	if (vmx->nested.nested_run_pending)
7884
		return false;
7885 7886

	if (unlikely(vmx->fail)) {
7887 7888
		pr_info_ratelimited("%s failed vm entry %x\n", __func__,
				    vmcs_read32(VM_INSTRUCTION_ERROR));
7889
		return true;
7890 7891 7892 7893 7894
	}

	switch (exit_reason) {
	case EXIT_REASON_EXCEPTION_NMI:
		if (!is_exception(intr_info))
7895
			return false;
7896 7897
		else if (is_page_fault(intr_info))
			return enable_ept;
7898
		else if (is_no_device(intr_info) &&
7899
			 !(vmcs12->guest_cr0 & X86_CR0_TS))
7900
			return false;
7901 7902 7903 7904 7905 7906 7907
		else if (is_debug(intr_info) &&
			 vcpu->guest_debug &
			 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
			return false;
		else if (is_breakpoint(intr_info) &&
			 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
			return false;
7908 7909 7910
		return vmcs12->exception_bitmap &
				(1u << (intr_info & INTR_INFO_VECTOR_MASK));
	case EXIT_REASON_EXTERNAL_INTERRUPT:
7911
		return false;
7912
	case EXIT_REASON_TRIPLE_FAULT:
7913
		return true;
7914
	case EXIT_REASON_PENDING_INTERRUPT:
7915
		return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
7916
	case EXIT_REASON_NMI_WINDOW:
7917
		return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
7918
	case EXIT_REASON_TASK_SWITCH:
7919
		return true;
7920
	case EXIT_REASON_CPUID:
7921
		if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
7922 7923
			return false;
		return true;
7924 7925 7926
	case EXIT_REASON_HLT:
		return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
	case EXIT_REASON_INVD:
7927
		return true;
7928 7929 7930 7931
	case EXIT_REASON_INVLPG:
		return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
	case EXIT_REASON_RDPMC:
		return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
J
Jan Kiszka 已提交
7932
	case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
7933 7934 7935 7936 7937 7938
		return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
	case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
	case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
	case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
	case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
	case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
7939
	case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
7940 7941 7942 7943
		/*
		 * VMX instructions trap unconditionally. This allows L1 to
		 * emulate them for its L2 guest, i.e., allows 3-level nesting!
		 */
7944
		return true;
7945 7946 7947 7948 7949
	case EXIT_REASON_CR_ACCESS:
		return nested_vmx_exit_handled_cr(vcpu, vmcs12);
	case EXIT_REASON_DR_ACCESS:
		return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
	case EXIT_REASON_IO_INSTRUCTION:
7950
		return nested_vmx_exit_handled_io(vcpu, vmcs12);
7951 7952
	case EXIT_REASON_GDTR_IDTR: case EXIT_REASON_LDTR_TR:
		return nested_cpu_has2(vmcs12, SECONDARY_EXEC_DESC);
7953 7954 7955 7956
	case EXIT_REASON_MSR_READ:
	case EXIT_REASON_MSR_WRITE:
		return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
	case EXIT_REASON_INVALID_STATE:
7957
		return true;
7958 7959
	case EXIT_REASON_MWAIT_INSTRUCTION:
		return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
7960 7961
	case EXIT_REASON_MONITOR_TRAP_FLAG:
		return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
7962 7963 7964 7965 7966 7967 7968
	case EXIT_REASON_MONITOR_INSTRUCTION:
		return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
	case EXIT_REASON_PAUSE_INSTRUCTION:
		return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
			nested_cpu_has2(vmcs12,
				SECONDARY_EXEC_PAUSE_LOOP_EXITING);
	case EXIT_REASON_MCE_DURING_VMENTRY:
7969
		return false;
7970
	case EXIT_REASON_TPR_BELOW_THRESHOLD:
7971
		return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
7972 7973 7974
	case EXIT_REASON_APIC_ACCESS:
		return nested_cpu_has2(vmcs12,
			SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
7975
	case EXIT_REASON_APIC_WRITE:
7976 7977
	case EXIT_REASON_EOI_INDUCED:
		/* apic_write and eoi_induced should exit unconditionally. */
7978
		return true;
7979
	case EXIT_REASON_EPT_VIOLATION:
N
Nadav Har'El 已提交
7980 7981 7982 7983 7984 7985
		/*
		 * L0 always deals with the EPT violation. If nested EPT is
		 * used, and the nested mmu code discovers that the address is
		 * missing in the guest EPT table (EPT12), the EPT violation
		 * will be injected with nested_ept_inject_page_fault()
		 */
7986
		return false;
7987
	case EXIT_REASON_EPT_MISCONFIG:
N
Nadav Har'El 已提交
7988 7989 7990 7991 7992 7993
		/*
		 * L2 never uses directly L1's EPT, but rather L0's own EPT
		 * table (shadow on EPT) or a merged EPT table that L0 built
		 * (EPT on EPT). So any problems with the structure of the
		 * table is L0's fault.
		 */
7994
		return false;
7995 7996 7997
	case EXIT_REASON_WBINVD:
		return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
	case EXIT_REASON_XSETBV:
7998
		return true;
7999 8000 8001 8002 8003 8004 8005 8006
	case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
		/*
		 * This should never happen, since it is not possible to
		 * set XSS to a non-zero value---neither in L1 nor in L2.
		 * If if it were, XSS would have to be checked against
		 * the XSS exit bitmap in vmcs12.
		 */
		return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
8007 8008
	case EXIT_REASON_PREEMPTION_TIMER:
		return false;
8009
	default:
8010
		return true;
8011 8012 8013
	}
}

8014 8015 8016 8017 8018 8019
static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
{
	*info1 = vmcs_readl(EXIT_QUALIFICATION);
	*info2 = vmcs_read32(VM_EXIT_INTR_INFO);
}

K
Kai Huang 已提交
8020
static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
K
Kai Huang 已提交
8021
{
K
Kai Huang 已提交
8022 8023 8024 8025
	if (vmx->pml_pg) {
		__free_page(vmx->pml_pg);
		vmx->pml_pg = NULL;
	}
K
Kai Huang 已提交
8026 8027
}

8028
static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
K
Kai Huang 已提交
8029
{
8030
	struct vcpu_vmx *vmx = to_vmx(vcpu);
K
Kai Huang 已提交
8031 8032 8033 8034 8035 8036 8037 8038 8039 8040 8041 8042 8043 8044 8045 8046 8047 8048 8049 8050 8051
	u64 *pml_buf;
	u16 pml_idx;

	pml_idx = vmcs_read16(GUEST_PML_INDEX);

	/* Do nothing if PML buffer is empty */
	if (pml_idx == (PML_ENTITY_NUM - 1))
		return;

	/* PML index always points to next available PML buffer entity */
	if (pml_idx >= PML_ENTITY_NUM)
		pml_idx = 0;
	else
		pml_idx++;

	pml_buf = page_address(vmx->pml_pg);
	for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
		u64 gpa;

		gpa = pml_buf[pml_idx];
		WARN_ON(gpa & (PAGE_SIZE - 1));
8052
		kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
K
Kai Huang 已提交
8053 8054 8055 8056 8057 8058 8059 8060 8061 8062 8063 8064 8065 8066 8067 8068 8069 8070 8071 8072 8073 8074 8075 8076
	}

	/* reset PML index */
	vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
}

/*
 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
 * Called before reporting dirty_bitmap to userspace.
 */
static void kvm_flush_pml_buffers(struct kvm *kvm)
{
	int i;
	struct kvm_vcpu *vcpu;
	/*
	 * We only need to kick vcpu out of guest mode here, as PML buffer
	 * is flushed at beginning of all VMEXITs, and it's obvious that only
	 * vcpus running in guest are possible to have unflushed GPAs in PML
	 * buffer.
	 */
	kvm_for_each_vcpu(i, vcpu, kvm)
		kvm_vcpu_kick(vcpu);
}

8077 8078 8079 8080 8081 8082 8083 8084 8085 8086 8087 8088 8089 8090 8091 8092 8093 8094 8095 8096 8097 8098 8099 8100
static void vmx_dump_sel(char *name, uint32_t sel)
{
	pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
	       name, vmcs_read32(sel),
	       vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
	       vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
	       vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
}

static void vmx_dump_dtsel(char *name, uint32_t limit)
{
	pr_err("%s                           limit=0x%08x, base=0x%016lx\n",
	       name, vmcs_read32(limit),
	       vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
}

static void dump_vmcs(void)
{
	u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
	u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
	u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
	u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
	u32 secondary_exec_control = 0;
	unsigned long cr4 = vmcs_readl(GUEST_CR4);
8101
	u64 efer = vmcs_read64(GUEST_IA32_EFER);
8102 8103 8104 8105 8106 8107 8108 8109 8110 8111 8112 8113 8114 8115 8116
	int i, n;

	if (cpu_has_secondary_exec_ctrls())
		secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);

	pr_err("*** Guest State ***\n");
	pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
	       vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
	       vmcs_readl(CR0_GUEST_HOST_MASK));
	pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
	       cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
	pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
	if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
	    (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
	{
8117 8118 8119 8120
		pr_err("PDPTR0 = 0x%016llx  PDPTR1 = 0x%016llx\n",
		       vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
		pr_err("PDPTR2 = 0x%016llx  PDPTR3 = 0x%016llx\n",
		       vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
8121 8122 8123 8124 8125 8126 8127 8128 8129 8130 8131 8132 8133 8134 8135 8136 8137 8138 8139 8140
	}
	pr_err("RSP = 0x%016lx  RIP = 0x%016lx\n",
	       vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
	pr_err("RFLAGS=0x%08lx         DR7 = 0x%016lx\n",
	       vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
	pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
	       vmcs_readl(GUEST_SYSENTER_ESP),
	       vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
	vmx_dump_sel("CS:  ", GUEST_CS_SELECTOR);
	vmx_dump_sel("DS:  ", GUEST_DS_SELECTOR);
	vmx_dump_sel("SS:  ", GUEST_SS_SELECTOR);
	vmx_dump_sel("ES:  ", GUEST_ES_SELECTOR);
	vmx_dump_sel("FS:  ", GUEST_FS_SELECTOR);
	vmx_dump_sel("GS:  ", GUEST_GS_SELECTOR);
	vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
	vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
	vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
	vmx_dump_sel("TR:  ", GUEST_TR_SELECTOR);
	if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
	    (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
8141 8142 8143 8144
		pr_err("EFER =     0x%016llx  PAT = 0x%016llx\n",
		       efer, vmcs_read64(GUEST_IA32_PAT));
	pr_err("DebugCtl = 0x%016llx  DebugExceptions = 0x%016lx\n",
	       vmcs_read64(GUEST_IA32_DEBUGCTL),
8145 8146
	       vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
	if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
8147 8148
		pr_err("PerfGlobCtl = 0x%016llx\n",
		       vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
8149
	if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
8150
		pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
8151 8152 8153 8154 8155 8156 8157 8158 8159 8160 8161 8162 8163 8164 8165 8166 8167 8168 8169 8170 8171 8172 8173 8174 8175 8176 8177 8178
	pr_err("Interruptibility = %08x  ActivityState = %08x\n",
	       vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
	       vmcs_read32(GUEST_ACTIVITY_STATE));
	if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
		pr_err("InterruptStatus = %04x\n",
		       vmcs_read16(GUEST_INTR_STATUS));

	pr_err("*** Host State ***\n");
	pr_err("RIP = 0x%016lx  RSP = 0x%016lx\n",
	       vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
	pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
	       vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
	       vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
	       vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
	       vmcs_read16(HOST_TR_SELECTOR));
	pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
	       vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
	       vmcs_readl(HOST_TR_BASE));
	pr_err("GDTBase=%016lx IDTBase=%016lx\n",
	       vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
	pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
	       vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
	       vmcs_readl(HOST_CR4));
	pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
	       vmcs_readl(HOST_IA32_SYSENTER_ESP),
	       vmcs_read32(HOST_IA32_SYSENTER_CS),
	       vmcs_readl(HOST_IA32_SYSENTER_EIP));
	if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
8179 8180 8181
		pr_err("EFER = 0x%016llx  PAT = 0x%016llx\n",
		       vmcs_read64(HOST_IA32_EFER),
		       vmcs_read64(HOST_IA32_PAT));
8182
	if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
8183 8184
		pr_err("PerfGlobCtl = 0x%016llx\n",
		       vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
8185 8186 8187 8188 8189 8190 8191 8192 8193 8194 8195 8196 8197 8198 8199 8200 8201 8202 8203 8204 8205 8206

	pr_err("*** Control State ***\n");
	pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
	       pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
	pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
	pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
	       vmcs_read32(EXCEPTION_BITMAP),
	       vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
	       vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
	pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
	       vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
	       vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
	       vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
	pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
	       vmcs_read32(VM_EXIT_INTR_INFO),
	       vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
	       vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
	pr_err("        reason=%08x qualification=%016lx\n",
	       vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
	pr_err("IDTVectoring: info=%08x errcode=%08x\n",
	       vmcs_read32(IDT_VECTORING_INFO_FIELD),
	       vmcs_read32(IDT_VECTORING_ERROR_CODE));
8207
	pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
8208
	if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
8209 8210
		pr_err("TSC Multiplier = 0x%016llx\n",
		       vmcs_read64(TSC_MULTIPLIER));
8211 8212 8213 8214 8215
	if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
		pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
	if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
		pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
	if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
8216
		pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
8217 8218 8219 8220 8221 8222 8223 8224 8225 8226 8227 8228 8229 8230 8231 8232
	n = vmcs_read32(CR3_TARGET_COUNT);
	for (i = 0; i + 1 < n; i += 4)
		pr_err("CR3 target%u=%016lx target%u=%016lx\n",
		       i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
		       i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
	if (i < n)
		pr_err("CR3 target%u=%016lx\n",
		       i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
	if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
		pr_err("PLE Gap=%08x Window=%08x\n",
		       vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
	if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
		pr_err("Virtual processor ID = 0x%04x\n",
		       vmcs_read16(VIRTUAL_PROCESSOR_ID));
}

A
Avi Kivity 已提交
8233 8234 8235 8236
/*
 * The guest has exited.  See if we can fix it or if we need userspace
 * assistance.
 */
A
Avi Kivity 已提交
8237
static int vmx_handle_exit(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
8238
{
8239
	struct vcpu_vmx *vmx = to_vmx(vcpu);
A
Andi Kleen 已提交
8240
	u32 exit_reason = vmx->exit_reason;
8241
	u32 vectoring_info = vmx->idt_vectoring_info;
8242

8243 8244
	trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);

K
Kai Huang 已提交
8245 8246 8247 8248 8249 8250 8251 8252
	/*
	 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
	 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
	 * querying dirty_bitmap, we only need to kick all vcpus out of guest
	 * mode as if vcpus is in root mode, the PML buffer must has been
	 * flushed already.
	 */
	if (enable_pml)
8253
		vmx_flush_pml_buffer(vcpu);
K
Kai Huang 已提交
8254

8255
	/* If guest state is invalid, start emulating */
8256
	if (vmx->emulation_required)
8257
		return handle_invalid_guest_state(vcpu);
8258

8259
	if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
8260 8261 8262
		nested_vmx_vmexit(vcpu, exit_reason,
				  vmcs_read32(VM_EXIT_INTR_INFO),
				  vmcs_readl(EXIT_QUALIFICATION));
8263 8264 8265
		return 1;
	}

8266
	if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
8267
		dump_vmcs();
8268 8269 8270 8271 8272 8273
		vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		vcpu->run->fail_entry.hardware_entry_failure_reason
			= exit_reason;
		return 0;
	}

8274
	if (unlikely(vmx->fail)) {
A
Avi Kivity 已提交
8275 8276
		vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
		vcpu->run->fail_entry.hardware_entry_failure_reason
8277 8278 8279
			= vmcs_read32(VM_INSTRUCTION_ERROR);
		return 0;
	}
A
Avi Kivity 已提交
8280

8281 8282 8283 8284 8285 8286 8287
	/*
	 * Note:
	 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
	 * delivery event since it indicates guest is accessing MMIO.
	 * The vm-exit can be triggered again after return to guest that
	 * will cause infinite loop.
	 */
M
Mike Day 已提交
8288
	if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
8289
			(exit_reason != EXIT_REASON_EXCEPTION_NMI &&
J
Jan Kiszka 已提交
8290
			exit_reason != EXIT_REASON_EPT_VIOLATION &&
8291
			exit_reason != EXIT_REASON_PML_FULL &&
8292 8293 8294 8295 8296 8297 8298 8299
			exit_reason != EXIT_REASON_TASK_SWITCH)) {
		vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
		vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
		vcpu->run->internal.ndata = 2;
		vcpu->run->internal.data[0] = vectoring_info;
		vcpu->run->internal.data[1] = exit_reason;
		return 0;
	}
8300

8301 8302
	if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
	    !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
N
Nadav Har'El 已提交
8303
					get_vmcs12(vcpu))))) {
8304
		if (vmx_interrupt_allowed(vcpu)) {
8305 8306
			vmx->soft_vnmi_blocked = 0;
		} else if (vmx->vnmi_blocked_time > 1000000000LL &&
8307
			   vcpu->arch.nmi_pending) {
8308 8309 8310 8311 8312 8313 8314 8315 8316 8317 8318 8319 8320
			/*
			 * This CPU don't support us in finding the end of an
			 * NMI-blocked window if the guest runs with IRQs
			 * disabled. So we pull the trigger after 1 s of
			 * futile waiting, but inform the user about this.
			 */
			printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
			       "state on VCPU %d after 1 s timeout\n",
			       __func__, vcpu->vcpu_id);
			vmx->soft_vnmi_blocked = 0;
		}
	}

A
Avi Kivity 已提交
8321 8322
	if (exit_reason < kvm_vmx_max_exit_handlers
	    && kvm_vmx_exit_handlers[exit_reason])
A
Avi Kivity 已提交
8323
		return kvm_vmx_exit_handlers[exit_reason](vcpu);
A
Avi Kivity 已提交
8324
	else {
8325 8326 8327
		WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
		kvm_queue_exception(vcpu, UD_VECTOR);
		return 1;
A
Avi Kivity 已提交
8328 8329 8330
	}
}

8331
static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
8332
{
8333 8334 8335 8336 8337 8338
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

	if (is_guest_mode(vcpu) &&
		nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
		return;

8339
	if (irr == -1 || tpr < irr) {
8340 8341 8342 8343
		vmcs_write32(TPR_THRESHOLD, 0);
		return;
	}

8344
	vmcs_write32(TPR_THRESHOLD, irr);
8345 8346
}

8347 8348 8349 8350
static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
{
	u32 sec_exec_control;

8351 8352 8353 8354 8355 8356
	/* Postpone execution until vmcs01 is the current VMCS. */
	if (is_guest_mode(vcpu)) {
		to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
		return;
	}

8357
	if (!cpu_has_vmx_virtualize_x2apic_mode())
8358 8359
		return;

8360
	if (!cpu_need_tpr_shadow(vcpu))
8361 8362 8363 8364 8365 8366 8367 8368 8369 8370 8371 8372 8373 8374 8375 8376
		return;

	sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);

	if (set) {
		sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
		sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
	} else {
		sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
		sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
	}
	vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);

	vmx_set_msr_bitmap(vcpu);
}

8377 8378 8379 8380 8381 8382 8383 8384 8385 8386 8387 8388 8389 8390 8391 8392 8393 8394
static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	/*
	 * Currently we do not handle the nested case where L2 has an
	 * APIC access page of its own; that page is still pinned.
	 * Hence, we skip the case where the VCPU is in guest mode _and_
	 * L1 prepared an APIC access page for L2.
	 *
	 * For the case where L1 and L2 share the same APIC access page
	 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
	 * in the vmcs12), this function will only update either the vmcs01
	 * or the vmcs02.  If the former, the vmcs02 will be updated by
	 * prepare_vmcs02.  If the latter, the vmcs01 will be updated in
	 * the next L2->L1 exit.
	 */
	if (!is_guest_mode(vcpu) ||
8395
	    !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
8396 8397 8398 8399
			     SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
		vmcs_write64(APIC_ACCESS_ADDR, hpa);
}

8400
static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
8401 8402 8403 8404
{
	u16 status;
	u8 old;

8405 8406
	if (max_isr == -1)
		max_isr = 0;
8407 8408 8409

	status = vmcs_read16(GUEST_INTR_STATUS);
	old = status >> 8;
8410
	if (max_isr != old) {
8411
		status &= 0xff;
8412
		status |= max_isr << 8;
8413 8414 8415 8416 8417 8418 8419 8420 8421
		vmcs_write16(GUEST_INTR_STATUS, status);
	}
}

static void vmx_set_rvi(int vector)
{
	u16 status;
	u8 old;

W
Wei Wang 已提交
8422 8423 8424
	if (vector == -1)
		vector = 0;

8425 8426 8427 8428 8429 8430 8431 8432 8433 8434 8435
	status = vmcs_read16(GUEST_INTR_STATUS);
	old = (u8)status & 0xff;
	if ((u8)vector != old) {
		status &= ~0xff;
		status |= (u8)vector;
		vmcs_write16(GUEST_INTR_STATUS, status);
	}
}

static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
{
W
Wei Wang 已提交
8436 8437 8438 8439 8440
	if (!is_guest_mode(vcpu)) {
		vmx_set_rvi(max_irr);
		return;
	}

8441 8442 8443
	if (max_irr == -1)
		return;

8444
	/*
W
Wei Wang 已提交
8445 8446
	 * In guest mode.  If a vmexit is needed, vmx_check_nested_events
	 * handles it.
8447
	 */
W
Wei Wang 已提交
8448
	if (nested_exit_on_intr(vcpu))
8449 8450 8451
		return;

	/*
W
Wei Wang 已提交
8452
	 * Else, fall back to pre-APICv interrupt injection since L2
8453 8454 8455 8456 8457 8458 8459
	 * is run without virtual interrupt delivery.
	 */
	if (!kvm_event_needs_reinjection(vcpu) &&
	    vmx_interrupt_allowed(vcpu)) {
		kvm_queue_interrupt(vcpu, max_irr, false);
		vmx_inject_irq(vcpu);
	}
8460 8461
}

8462
static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
8463
{
8464
	if (!kvm_vcpu_apicv_active(vcpu))
8465 8466
		return;

8467 8468 8469 8470 8471 8472
	vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
	vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
	vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
	vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
}

8473
static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
8474
{
8475 8476 8477 8478 8479 8480
	u32 exit_intr_info;

	if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
	      || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
		return;

8481
	vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8482
	exit_intr_info = vmx->exit_intr_info;
A
Andi Kleen 已提交
8483 8484

	/* Handle machine checks before interrupts are enabled */
8485
	if (is_machine_check(exit_intr_info))
A
Andi Kleen 已提交
8486 8487
		kvm_machine_check();

8488
	/* We need to handle NMIs before interrupts are enabled */
8489
	if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
8490 8491
	    (exit_intr_info & INTR_INFO_VALID_MASK)) {
		kvm_before_handle_nmi(&vmx->vcpu);
8492
		asm("int $2");
8493 8494
		kvm_after_handle_nmi(&vmx->vcpu);
	}
8495
}
8496

8497 8498 8499
static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
{
	u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8500
	register void *__sp asm(_ASM_SP);
8501 8502 8503 8504 8505 8506 8507 8508 8509 8510 8511 8512 8513 8514 8515 8516 8517 8518 8519 8520 8521 8522 8523 8524 8525 8526

	if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
			== (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
		unsigned int vector;
		unsigned long entry;
		gate_desc *desc;
		struct vcpu_vmx *vmx = to_vmx(vcpu);
#ifdef CONFIG_X86_64
		unsigned long tmp;
#endif

		vector =  exit_intr_info & INTR_INFO_VECTOR_MASK;
		desc = (gate_desc *)vmx->host_idt_base + vector;
		entry = gate_offset(*desc);
		asm volatile(
#ifdef CONFIG_X86_64
			"mov %%" _ASM_SP ", %[sp]\n\t"
			"and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
			"push $%c[ss]\n\t"
			"push %[sp]\n\t"
#endif
			"pushf\n\t"
			__ASM_SIZE(push) " $%c[cs]\n\t"
			"call *%[entry]\n\t"
			:
#ifdef CONFIG_X86_64
8527
			[sp]"=&r"(tmp),
8528
#endif
8529
			"+r"(__sp)
8530 8531 8532 8533 8534
			:
			[entry]"r"(entry),
			[ss]"i"(__KERNEL_DS),
			[cs]"i"(__KERNEL_CS)
			);
P
Paolo Bonzini 已提交
8535
	}
8536 8537
}

8538 8539 8540 8541 8542
static bool vmx_has_high_real_mode_segbase(void)
{
	return enable_unrestricted_guest || emulate_invalid_guest_state;
}

8543 8544 8545 8546 8547 8548
static bool vmx_mpx_supported(void)
{
	return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
		(vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
}

8549 8550 8551 8552 8553 8554
static bool vmx_xsaves_supported(void)
{
	return vmcs_config.cpu_based_2nd_exec_ctrl &
		SECONDARY_EXEC_XSAVES;
}

8555 8556
static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
{
8557
	u32 exit_intr_info;
8558 8559 8560 8561 8562
	bool unblock_nmi;
	u8 vector;
	bool idtv_info_valid;

	idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
8563

8564
	if (cpu_has_virtual_nmis()) {
8565 8566
		if (vmx->nmi_known_unmasked)
			return;
8567 8568 8569 8570 8571
		/*
		 * Can't use vmx->exit_intr_info since we're not sure what
		 * the exit reason is.
		 */
		exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
8572 8573 8574
		unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
		vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
		/*
8575
		 * SDM 3: 27.7.1.2 (September 2008)
8576 8577
		 * Re-set bit "block by NMI" before VM entry if vmexit caused by
		 * a guest IRET fault.
8578 8579 8580 8581 8582
		 * SDM 3: 23.2.2 (September 2008)
		 * Bit 12 is undefined in any of the following cases:
		 *  If the VM exit sets the valid bit in the IDT-vectoring
		 *   information field.
		 *  If the VM exit is due to a double fault.
8583
		 */
8584 8585
		if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
		    vector != DF_VECTOR && !idtv_info_valid)
8586 8587
			vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
				      GUEST_INTR_STATE_NMI);
8588 8589 8590 8591
		else
			vmx->nmi_known_unmasked =
				!(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
				  & GUEST_INTR_STATE_NMI);
8592 8593 8594
	} else if (unlikely(vmx->soft_vnmi_blocked))
		vmx->vnmi_blocked_time +=
			ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
8595 8596
}

8597
static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
8598 8599 8600
				      u32 idt_vectoring_info,
				      int instr_len_field,
				      int error_code_field)
8601 8602 8603 8604 8605 8606
{
	u8 vector;
	int type;
	bool idtv_info_valid;

	idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
8607

8608 8609 8610
	vcpu->arch.nmi_injected = false;
	kvm_clear_exception_queue(vcpu);
	kvm_clear_interrupt_queue(vcpu);
8611 8612 8613 8614

	if (!idtv_info_valid)
		return;

8615
	kvm_make_request(KVM_REQ_EVENT, vcpu);
8616

8617 8618
	vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
	type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
8619

8620
	switch (type) {
8621
	case INTR_TYPE_NMI_INTR:
8622
		vcpu->arch.nmi_injected = true;
8623
		/*
8624
		 * SDM 3: 27.7.1.2 (September 2008)
8625 8626
		 * Clear bit "block by NMI" before VM entry if a NMI
		 * delivery faulted.
8627
		 */
8628
		vmx_set_nmi_mask(vcpu, false);
8629 8630
		break;
	case INTR_TYPE_SOFT_EXCEPTION:
8631
		vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
8632 8633
		/* fall through */
	case INTR_TYPE_HARD_EXCEPTION:
8634
		if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
8635
			u32 err = vmcs_read32(error_code_field);
8636
			kvm_requeue_exception_e(vcpu, vector, err);
8637
		} else
8638
			kvm_requeue_exception(vcpu, vector);
8639
		break;
8640
	case INTR_TYPE_SOFT_INTR:
8641
		vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
8642
		/* fall through */
8643
	case INTR_TYPE_EXT_INTR:
8644
		kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
8645 8646 8647
		break;
	default:
		break;
8648
	}
8649 8650
}

8651 8652
static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
{
8653
	__vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
8654 8655 8656 8657
				  VM_EXIT_INSTRUCTION_LEN,
				  IDT_VECTORING_ERROR_CODE);
}

A
Avi Kivity 已提交
8658 8659
static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
{
8660
	__vmx_complete_interrupts(vcpu,
A
Avi Kivity 已提交
8661 8662 8663 8664 8665 8666 8667
				  vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
				  VM_ENTRY_INSTRUCTION_LEN,
				  VM_ENTRY_EXCEPTION_ERROR_CODE);

	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
}

8668 8669 8670 8671 8672 8673 8674 8675 8676 8677 8678 8679 8680 8681 8682 8683 8684 8685
static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
{
	int i, nr_msrs;
	struct perf_guest_switch_msr *msrs;

	msrs = perf_guest_get_msrs(&nr_msrs);

	if (!msrs)
		return;

	for (i = 0; i < nr_msrs; i++)
		if (msrs[i].host == msrs[i].guest)
			clear_atomic_switch_msr(vmx, msrs[i].msr);
		else
			add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
					msrs[i].host);
}

8686
static void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
8687 8688 8689 8690 8691 8692 8693 8694 8695 8696 8697 8698 8699 8700 8701 8702 8703 8704 8705
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u64 tscl;
	u32 delta_tsc;

	if (vmx->hv_deadline_tsc == -1)
		return;

	tscl = rdtsc();
	if (vmx->hv_deadline_tsc > tscl)
		/* sure to be 32 bit only because checked on set_hv_timer */
		delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
			cpu_preemption_timer_multi);
	else
		delta_tsc = 0;

	vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
}

8706
static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
A
Avi Kivity 已提交
8707
{
8708
	struct vcpu_vmx *vmx = to_vmx(vcpu);
8709
	unsigned long debugctlmsr, cr4;
8710 8711 8712 8713 8714 8715 8716

	/* Record the guest's net vcpu time for enforced NMI injections. */
	if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
		vmx->entry_time = ktime_get();

	/* Don't enter VMX if guest state is invalid, let the exit handler
	   start emulation until we arrive back to a valid state */
8717
	if (vmx->emulation_required)
8718 8719
		return;

8720 8721 8722 8723 8724
	if (vmx->ple_window_dirty) {
		vmx->ple_window_dirty = false;
		vmcs_write32(PLE_WINDOW, vmx->ple_window);
	}

8725 8726 8727 8728 8729
	if (vmx->nested.sync_shadow_vmcs) {
		copy_vmcs12_to_shadow(vmx);
		vmx->nested.sync_shadow_vmcs = false;
	}

8730 8731 8732 8733 8734
	if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
		vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
	if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
		vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);

8735
	cr4 = cr4_read_shadow();
8736 8737 8738 8739 8740
	if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
		vmcs_writel(HOST_CR4, cr4);
		vmx->host_state.vmcs_host_cr4 = cr4;
	}

8741 8742 8743 8744 8745 8746 8747 8748
	/* When single-stepping over STI and MOV SS, we must clear the
	 * corresponding interruptibility bits in the guest state. Otherwise
	 * vmentry fails as it then expects bit 14 (BS) in pending debug
	 * exceptions being set, but that's not correct for the guest debugging
	 * case. */
	if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
		vmx_set_interrupt_shadow(vcpu, 0);

8749 8750 8751
	if (vmx->guest_pkru_valid)
		__write_pkru(vmx->guest_pkru);

8752
	atomic_switch_perf_msrs(vmx);
8753
	debugctlmsr = get_debugctlmsr();
8754

8755 8756
	vmx_arm_hv_timer(vcpu);

8757
	vmx->__launched = vmx->loaded_vmcs->launched;
8758
	asm(
A
Avi Kivity 已提交
8759
		/* Store host registers */
A
Avi Kivity 已提交
8760 8761 8762 8763
		"push %%" _ASM_DX "; push %%" _ASM_BP ";"
		"push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
		"push %%" _ASM_CX " \n\t"
		"cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
8764
		"je 1f \n\t"
A
Avi Kivity 已提交
8765
		"mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
8766
		__ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
8767
		"1: \n\t"
8768
		/* Reload cr2 if changed */
A
Avi Kivity 已提交
8769 8770 8771
		"mov %c[cr2](%0), %%" _ASM_AX " \n\t"
		"mov %%cr2, %%" _ASM_DX " \n\t"
		"cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
8772
		"je 2f \n\t"
A
Avi Kivity 已提交
8773
		"mov %%" _ASM_AX", %%cr2 \n\t"
8774
		"2: \n\t"
A
Avi Kivity 已提交
8775
		/* Check if vmlaunch of vmresume is needed */
8776
		"cmpl $0, %c[launched](%0) \n\t"
A
Avi Kivity 已提交
8777
		/* Load guest registers.  Don't clobber flags. */
A
Avi Kivity 已提交
8778 8779 8780 8781 8782 8783
		"mov %c[rax](%0), %%" _ASM_AX " \n\t"
		"mov %c[rbx](%0), %%" _ASM_BX " \n\t"
		"mov %c[rdx](%0), %%" _ASM_DX " \n\t"
		"mov %c[rsi](%0), %%" _ASM_SI " \n\t"
		"mov %c[rdi](%0), %%" _ASM_DI " \n\t"
		"mov %c[rbp](%0), %%" _ASM_BP " \n\t"
8784
#ifdef CONFIG_X86_64
8785 8786 8787 8788 8789 8790 8791 8792
		"mov %c[r8](%0),  %%r8  \n\t"
		"mov %c[r9](%0),  %%r9  \n\t"
		"mov %c[r10](%0), %%r10 \n\t"
		"mov %c[r11](%0), %%r11 \n\t"
		"mov %c[r12](%0), %%r12 \n\t"
		"mov %c[r13](%0), %%r13 \n\t"
		"mov %c[r14](%0), %%r14 \n\t"
		"mov %c[r15](%0), %%r15 \n\t"
A
Avi Kivity 已提交
8793
#endif
A
Avi Kivity 已提交
8794
		"mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
8795

A
Avi Kivity 已提交
8796
		/* Enter guest mode */
A
Avi Kivity 已提交
8797
		"jne 1f \n\t"
8798
		__ex(ASM_VMX_VMLAUNCH) "\n\t"
A
Avi Kivity 已提交
8799 8800 8801
		"jmp 2f \n\t"
		"1: " __ex(ASM_VMX_VMRESUME) "\n\t"
		"2: "
A
Avi Kivity 已提交
8802
		/* Save guest registers, load host registers, keep flags */
A
Avi Kivity 已提交
8803
		"mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
8804
		"pop %0 \n\t"
A
Avi Kivity 已提交
8805 8806 8807 8808 8809 8810 8811
		"mov %%" _ASM_AX ", %c[rax](%0) \n\t"
		"mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
		__ASM_SIZE(pop) " %c[rcx](%0) \n\t"
		"mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
		"mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
		"mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
		"mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
8812
#ifdef CONFIG_X86_64
8813 8814 8815 8816 8817 8818 8819 8820
		"mov %%r8,  %c[r8](%0) \n\t"
		"mov %%r9,  %c[r9](%0) \n\t"
		"mov %%r10, %c[r10](%0) \n\t"
		"mov %%r11, %c[r11](%0) \n\t"
		"mov %%r12, %c[r12](%0) \n\t"
		"mov %%r13, %c[r13](%0) \n\t"
		"mov %%r14, %c[r14](%0) \n\t"
		"mov %%r15, %c[r15](%0) \n\t"
A
Avi Kivity 已提交
8821
#endif
A
Avi Kivity 已提交
8822 8823
		"mov %%cr2, %%" _ASM_AX "   \n\t"
		"mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
8824

A
Avi Kivity 已提交
8825
		"pop  %%" _ASM_BP "; pop  %%" _ASM_DX " \n\t"
8826
		"setbe %c[fail](%0) \n\t"
A
Avi Kivity 已提交
8827 8828 8829 8830
		".pushsection .rodata \n\t"
		".global vmx_return \n\t"
		"vmx_return: " _ASM_PTR " 2b \n\t"
		".popsection"
8831
	      : : "c"(vmx), "d"((unsigned long)HOST_RSP),
8832
		[launched]"i"(offsetof(struct vcpu_vmx, __launched)),
8833
		[fail]"i"(offsetof(struct vcpu_vmx, fail)),
8834
		[host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
8835 8836 8837 8838 8839 8840 8841
		[rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
		[rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
		[rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
		[rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
		[rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
		[rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
		[rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
8842
#ifdef CONFIG_X86_64
8843 8844 8845 8846 8847 8848 8849 8850
		[r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
		[r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
		[r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
		[r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
		[r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
		[r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
		[r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
		[r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
A
Avi Kivity 已提交
8851
#endif
8852 8853
		[cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
		[wordsize]"i"(sizeof(ulong))
8854 8855
	      : "cc", "memory"
#ifdef CONFIG_X86_64
A
Avi Kivity 已提交
8856
		, "rax", "rbx", "rdi", "rsi"
8857
		, "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
A
Avi Kivity 已提交
8858 8859
#else
		, "eax", "ebx", "edi", "esi"
8860 8861
#endif
	      );
A
Avi Kivity 已提交
8862

8863 8864 8865 8866
	/* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
	if (debugctlmsr)
		update_debugctlmsr(debugctlmsr);

8867 8868 8869 8870 8871 8872 8873 8874 8875 8876 8877 8878 8879
#ifndef CONFIG_X86_64
	/*
	 * The sysexit path does not restore ds/es, so we must set them to
	 * a reasonable value ourselves.
	 *
	 * We can't defer this to vmx_load_host_state() since that function
	 * may be executed in interrupt context, which saves and restore segments
	 * around it, nullifying its effect.
	 */
	loadsegment(ds, __USER_DS);
	loadsegment(es, __USER_DS);
#endif

A
Avi Kivity 已提交
8880
	vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
A
Avi Kivity 已提交
8881
				  | (1 << VCPU_EXREG_RFLAGS)
8882
				  | (1 << VCPU_EXREG_PDPTR)
A
Avi Kivity 已提交
8883
				  | (1 << VCPU_EXREG_SEGMENTS)
8884
				  | (1 << VCPU_EXREG_CR3));
8885 8886
	vcpu->arch.regs_dirty = 0;

8887 8888
	vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);

8889
	vmx->loaded_vmcs->launched = 1;
8890

8891 8892
	vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);

8893 8894 8895 8896 8897 8898 8899 8900 8901 8902 8903 8904 8905 8906
	/*
	 * eager fpu is enabled if PKEY is supported and CR4 is switched
	 * back on host, so it is safe to read guest PKRU from current
	 * XSAVE.
	 */
	if (boot_cpu_has(X86_FEATURE_OSPKE)) {
		vmx->guest_pkru = __read_pkru();
		if (vmx->guest_pkru != vmx->host_pkru) {
			vmx->guest_pkru_valid = true;
			__write_pkru(vmx->host_pkru);
		} else
			vmx->guest_pkru_valid = false;
	}

8907 8908 8909 8910 8911 8912 8913 8914 8915 8916
	/*
	 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
	 * we did not inject a still-pending event to L1 now because of
	 * nested_run_pending, we need to re-enable this bit.
	 */
	if (vmx->nested.nested_run_pending)
		kvm_make_request(KVM_REQ_EVENT, vcpu);

	vmx->nested.nested_run_pending = 0;

8917 8918
	vmx_complete_atomic_exit(vmx);
	vmx_recover_nmi_blocking(vmx);
8919
	vmx_complete_interrupts(vmx);
A
Avi Kivity 已提交
8920 8921
}

8922 8923 8924 8925 8926 8927 8928 8929 8930 8931 8932 8933 8934 8935 8936 8937
static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int cpu;

	if (vmx->loaded_vmcs == &vmx->vmcs01)
		return;

	cpu = get_cpu();
	vmx->loaded_vmcs = &vmx->vmcs01;
	vmx_vcpu_put(vcpu);
	vmx_vcpu_load(vcpu, cpu);
	vcpu->cpu = cpu;
	put_cpu();
}

8938 8939 8940 8941 8942 8943 8944 8945 8946 8947 8948 8949 8950 8951 8952 8953
/*
 * Ensure that the current vmcs of the logical processor is the
 * vmcs01 of the vcpu before calling free_nested().
 */
static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
{
       struct vcpu_vmx *vmx = to_vmx(vcpu);
       int r;

       r = vcpu_load(vcpu);
       BUG_ON(r);
       vmx_load_vmcs01(vcpu);
       free_nested(vmx);
       vcpu_put(vcpu);
}

A
Avi Kivity 已提交
8954 8955
static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
{
R
Rusty Russell 已提交
8956 8957
	struct vcpu_vmx *vmx = to_vmx(vcpu);

K
Kai Huang 已提交
8958
	if (enable_pml)
K
Kai Huang 已提交
8959
		vmx_destroy_pml_buffer(vmx);
8960
	free_vpid(vmx->vpid);
8961
	leave_guest_mode(vcpu);
8962
	vmx_free_vcpu_nested(vcpu);
8963
	free_loaded_vmcs(vmx->loaded_vmcs);
R
Rusty Russell 已提交
8964 8965
	kfree(vmx->guest_msrs);
	kvm_vcpu_uninit(vcpu);
8966
	kmem_cache_free(kvm_vcpu_cache, vmx);
A
Avi Kivity 已提交
8967 8968
}

R
Rusty Russell 已提交
8969
static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
A
Avi Kivity 已提交
8970
{
R
Rusty Russell 已提交
8971
	int err;
8972
	struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
8973
	int cpu;
A
Avi Kivity 已提交
8974

8975
	if (!vmx)
R
Rusty Russell 已提交
8976 8977
		return ERR_PTR(-ENOMEM);

8978
	vmx->vpid = allocate_vpid();
8979

R
Rusty Russell 已提交
8980 8981 8982
	err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
	if (err)
		goto free_vcpu;
8983

8984 8985 8986 8987 8988 8989 8990 8991 8992 8993 8994 8995 8996 8997
	err = -ENOMEM;

	/*
	 * If PML is turned on, failure on enabling PML just results in failure
	 * of creating the vcpu, therefore we can simplify PML logic (by
	 * avoiding dealing with cases, such as enabling PML partially on vcpus
	 * for the guest, etc.
	 */
	if (enable_pml) {
		vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
		if (!vmx->pml_pg)
			goto uninit_vcpu;
	}

8998
	vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
8999 9000
	BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
		     > PAGE_SIZE);
9001

9002 9003
	if (!vmx->guest_msrs)
		goto free_pml;
9004

9005 9006
	vmx->loaded_vmcs = &vmx->vmcs01;
	vmx->loaded_vmcs->vmcs = alloc_vmcs();
9007
	vmx->loaded_vmcs->shadow_vmcs = NULL;
9008
	if (!vmx->loaded_vmcs->vmcs)
R
Rusty Russell 已提交
9009
		goto free_msrs;
9010 9011 9012 9013 9014
	if (!vmm_exclusive)
		kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
	loaded_vmcs_init(vmx->loaded_vmcs);
	if (!vmm_exclusive)
		kvm_cpu_vmxoff();
9015

9016 9017
	cpu = get_cpu();
	vmx_vcpu_load(&vmx->vcpu, cpu);
Z
Zachary Amsden 已提交
9018
	vmx->vcpu.cpu = cpu;
R
Rusty Russell 已提交
9019
	err = vmx_vcpu_setup(vmx);
R
Rusty Russell 已提交
9020
	vmx_vcpu_put(&vmx->vcpu);
9021
	put_cpu();
R
Rusty Russell 已提交
9022 9023
	if (err)
		goto free_vmcs;
9024
	if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9025 9026
		err = alloc_apic_access_page(kvm);
		if (err)
9027
			goto free_vmcs;
9028
	}
R
Rusty Russell 已提交
9029

9030 9031 9032 9033
	if (enable_ept) {
		if (!kvm->arch.ept_identity_map_addr)
			kvm->arch.ept_identity_map_addr =
				VMX_EPT_IDENTITY_PAGETABLE_ADDR;
9034 9035
		err = init_rmode_identity_map(kvm);
		if (err)
9036
			goto free_vmcs;
9037
	}
9038

W
Wanpeng Li 已提交
9039
	if (nested) {
9040
		nested_vmx_setup_ctls_msrs(vmx);
W
Wanpeng Li 已提交
9041 9042
		vmx->nested.vpid02 = allocate_vpid();
	}
9043

9044
	vmx->nested.posted_intr_nv = -1;
9045 9046 9047
	vmx->nested.current_vmptr = -1ull;
	vmx->nested.current_vmcs12 = NULL;

9048 9049
	vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;

R
Rusty Russell 已提交
9050 9051 9052
	return &vmx->vcpu;

free_vmcs:
W
Wanpeng Li 已提交
9053
	free_vpid(vmx->nested.vpid02);
9054
	free_loaded_vmcs(vmx->loaded_vmcs);
R
Rusty Russell 已提交
9055 9056
free_msrs:
	kfree(vmx->guest_msrs);
9057 9058
free_pml:
	vmx_destroy_pml_buffer(vmx);
R
Rusty Russell 已提交
9059 9060 9061
uninit_vcpu:
	kvm_vcpu_uninit(&vmx->vcpu);
free_vcpu:
9062
	free_vpid(vmx->vpid);
9063
	kmem_cache_free(kvm_vcpu_cache, vmx);
R
Rusty Russell 已提交
9064
	return ERR_PTR(err);
A
Avi Kivity 已提交
9065 9066
}

Y
Yang, Sheng 已提交
9067 9068 9069 9070 9071 9072 9073 9074 9075 9076 9077 9078 9079 9080
static void __init vmx_check_processor_compat(void *rtn)
{
	struct vmcs_config vmcs_conf;

	*(int *)rtn = 0;
	if (setup_vmcs_config(&vmcs_conf) < 0)
		*(int *)rtn = -EIO;
	if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
		printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
				smp_processor_id());
		*(int *)rtn = -EIO;
	}
}

9081 9082 9083 9084 9085
static int get_ept_level(void)
{
	return VMX_EPT_DEFAULT_GAW + 1;
}

9086
static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
S
Sheng Yang 已提交
9087
{
9088 9089
	u8 cache;
	u64 ipat = 0;
9090

9091
	/* For VT-d and EPT combination
9092
	 * 1. MMIO: always map as UC
9093 9094
	 * 2. EPT with VT-d:
	 *   a. VT-d without snooping control feature: can't guarantee the
9095
	 *	result, try to trust guest.
9096 9097 9098
	 *   b. VT-d with snooping control feature: snooping control feature of
	 *	VT-d engine can guarantee the cache correctness. Just set it
	 *	to WB to keep consistent with host. So the same as item 3.
9099
	 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
9100 9101
	 *    consistent with host MTRR
	 */
9102 9103 9104 9105 9106 9107
	if (is_mmio) {
		cache = MTRR_TYPE_UNCACHABLE;
		goto exit;
	}

	if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
9108 9109 9110 9111 9112 9113 9114
		ipat = VMX_EPT_IPAT_BIT;
		cache = MTRR_TYPE_WRBACK;
		goto exit;
	}

	if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
		ipat = VMX_EPT_IPAT_BIT;
9115
		if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
9116 9117 9118
			cache = MTRR_TYPE_WRBACK;
		else
			cache = MTRR_TYPE_UNCACHABLE;
9119 9120 9121
		goto exit;
	}

9122
	cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
9123 9124 9125

exit:
	return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
S
Sheng Yang 已提交
9126 9127
}

9128
static int vmx_get_lpage_level(void)
9129
{
9130 9131 9132 9133 9134
	if (enable_ept && !cpu_has_vmx_ept_1g_page())
		return PT_DIRECTORY_LEVEL;
	else
		/* For shadow and EPT supported 1GB page */
		return PT_PDPE_LEVEL;
9135 9136
}

9137 9138 9139 9140 9141 9142 9143 9144 9145 9146 9147 9148 9149 9150 9151 9152 9153 9154 9155
static void vmcs_set_secondary_exec_control(u32 new_ctl)
{
	/*
	 * These bits in the secondary execution controls field
	 * are dynamic, the others are mostly based on the hypervisor
	 * architecture and the guest's CPUID.  Do not touch the
	 * dynamic bits.
	 */
	u32 mask =
		SECONDARY_EXEC_SHADOW_VMCS |
		SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
		SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;

	u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);

	vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
		     (new_ctl & ~mask) | (cur_ctl & mask));
}

9156 9157
static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
{
9158 9159
	struct kvm_cpuid_entry2 *best;
	struct vcpu_vmx *vmx = to_vmx(vcpu);
9160
	u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
9161 9162

	if (vmx_rdtscp_supported()) {
9163 9164
		bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
		if (!rdtscp_enabled)
9165
			secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
9166

9167
		if (nested) {
9168
			if (rdtscp_enabled)
9169 9170 9171 9172 9173 9174
				vmx->nested.nested_vmx_secondary_ctls_high |=
					SECONDARY_EXEC_RDTSCP;
			else
				vmx->nested.nested_vmx_secondary_ctls_high &=
					~SECONDARY_EXEC_RDTSCP;
		}
9175
	}
9176 9177 9178 9179

	/* Exposing INVPCID only when PCID is exposed */
	best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
	if (vmx_invpcid_supported() &&
9180 9181
	    (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
	    !guest_cpuid_has_pcid(vcpu))) {
9182
		secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
9183

9184
		if (best)
9185
			best->ebx &= ~bit(X86_FEATURE_INVPCID);
9186
	}
X
Xiao Guangrong 已提交
9187

9188 9189
	if (cpu_has_secondary_exec_ctrls())
		vmcs_set_secondary_exec_control(secondary_exec_ctl);
9190

9191 9192 9193 9194 9195 9196
	if (nested_vmx_allowed(vcpu))
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
			FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
	else
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
			~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9197 9198
}

9199 9200
static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
{
9201 9202
	if (func == 1 && nested)
		entry->ecx |= bit(X86_FEATURE_VMX);
9203 9204
}

9205 9206 9207
static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
		struct x86_exception *fault)
{
9208 9209
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
	u32 exit_reason;
9210 9211

	if (fault->error_code & PFERR_RSVD_MASK)
9212
		exit_reason = EXIT_REASON_EPT_MISCONFIG;
9213
	else
9214 9215
		exit_reason = EXIT_REASON_EPT_VIOLATION;
	nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
9216 9217 9218
	vmcs12->guest_physical_address = fault->address;
}

N
Nadav Har'El 已提交
9219 9220 9221 9222 9223 9224 9225 9226
/* Callbacks for nested_ept_init_mmu_context: */

static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
{
	/* return the page table to be shadowed - in our case, EPT12 */
	return get_vmcs12(vcpu)->ept_pointer;
}

9227
static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
N
Nadav Har'El 已提交
9228
{
9229 9230
	WARN_ON(mmu_is_nested(vcpu));
	kvm_init_shadow_ept_mmu(vcpu,
9231 9232
			to_vmx(vcpu)->nested.nested_vmx_ept_caps &
			VMX_EPT_EXECUTE_ONLY_BIT);
N
Nadav Har'El 已提交
9233 9234 9235 9236 9237 9238 9239 9240 9241 9242 9243 9244
	vcpu->arch.mmu.set_cr3           = vmx_set_cr3;
	vcpu->arch.mmu.get_cr3           = nested_ept_get_cr3;
	vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;

	vcpu->arch.walk_mmu              = &vcpu->arch.nested_mmu;
}

static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
{
	vcpu->arch.walk_mmu = &vcpu->arch.mmu;
}

9245 9246 9247 9248 9249 9250 9251 9252 9253 9254 9255 9256
static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
					    u16 error_code)
{
	bool inequality, bit;

	bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
	inequality =
		(error_code & vmcs12->page_fault_error_code_mask) !=
		 vmcs12->page_fault_error_code_match;
	return inequality ^ bit;
}

9257 9258 9259 9260 9261 9262 9263
static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
		struct x86_exception *fault)
{
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);

	WARN_ON(!is_guest_mode(vcpu));

9264
	if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
9265 9266 9267
		nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
				  vmcs_read32(VM_EXIT_INTR_INFO),
				  vmcs_readl(EXIT_QUALIFICATION));
9268 9269 9270 9271
	else
		kvm_inject_page_fault(vcpu, fault);
}

9272 9273 9274 9275
static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
					struct vmcs12 *vmcs12)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
9276
	int maxphyaddr = cpuid_maxphyaddr(vcpu);
9277 9278

	if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
9279 9280
		if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
		    vmcs12->apic_access_addr >> maxphyaddr)
9281 9282 9283 9284 9285 9286 9287 9288 9289 9290 9291 9292 9293
			return false;

		/*
		 * Translate L1 physical address to host physical
		 * address for vmcs02. Keep the page pinned, so this
		 * physical address remains valid. We keep a reference
		 * to it so we can release it later.
		 */
		if (vmx->nested.apic_access_page) /* shouldn't happen */
			nested_release_page(vmx->nested.apic_access_page);
		vmx->nested.apic_access_page =
			nested_get_page(vcpu, vmcs12->apic_access_addr);
	}
9294 9295

	if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
9296 9297
		if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
		    vmcs12->virtual_apic_page_addr >> maxphyaddr)
9298 9299 9300 9301 9302 9303 9304 9305 9306 9307 9308 9309 9310 9311 9312 9313 9314 9315 9316 9317 9318
			return false;

		if (vmx->nested.virtual_apic_page) /* shouldn't happen */
			nested_release_page(vmx->nested.virtual_apic_page);
		vmx->nested.virtual_apic_page =
			nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);

		/*
		 * Failing the vm entry is _not_ what the processor does
		 * but it's basically the only possibility we have.
		 * We could still enter the guest if CR8 load exits are
		 * enabled, CR8 store exits are enabled, and virtualize APIC
		 * access is disabled; in this case the processor would never
		 * use the TPR shadow and we could simply clear the bit from
		 * the execution control.  But such a configuration is useless,
		 * so let's keep the code simple.
		 */
		if (!vmx->nested.virtual_apic_page)
			return false;
	}

9319
	if (nested_cpu_has_posted_intr(vmcs12)) {
9320 9321
		if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
		    vmcs12->posted_intr_desc_addr >> maxphyaddr)
9322 9323 9324 9325 9326 9327 9328 9329 9330 9331 9332 9333 9334 9335 9336 9337 9338 9339 9340 9341 9342 9343 9344
			return false;

		if (vmx->nested.pi_desc_page) { /* shouldn't happen */
			kunmap(vmx->nested.pi_desc_page);
			nested_release_page(vmx->nested.pi_desc_page);
		}
		vmx->nested.pi_desc_page =
			nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
		if (!vmx->nested.pi_desc_page)
			return false;

		vmx->nested.pi_desc =
			(struct pi_desc *)kmap(vmx->nested.pi_desc_page);
		if (!vmx->nested.pi_desc) {
			nested_release_page_clean(vmx->nested.pi_desc_page);
			return false;
		}
		vmx->nested.pi_desc =
			(struct pi_desc *)((void *)vmx->nested.pi_desc +
			(unsigned long)(vmcs12->posted_intr_desc_addr &
			(PAGE_SIZE - 1)));
	}

9345 9346 9347
	return true;
}

9348 9349 9350 9351 9352 9353 9354 9355 9356 9357 9358 9359 9360 9361 9362 9363 9364 9365 9366 9367 9368 9369
static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
{
	u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
	struct vcpu_vmx *vmx = to_vmx(vcpu);

	if (vcpu->arch.virtual_tsc_khz == 0)
		return;

	/* Make sure short timeouts reliably trigger an immediate vmexit.
	 * hrtimer_start does not guarantee this. */
	if (preemption_timeout <= 1) {
		vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
		return;
	}

	preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
	preemption_timeout *= 1000000;
	do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
	hrtimer_start(&vmx->nested.preemption_timer,
		      ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
}

9370 9371 9372 9373 9374 9375 9376 9377 9378 9379 9380 9381 9382 9383 9384 9385 9386 9387 9388 9389 9390 9391 9392 9393 9394 9395 9396 9397 9398
static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
						struct vmcs12 *vmcs12)
{
	int maxphyaddr;
	u64 addr;

	if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
		return 0;

	if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
		WARN_ON(1);
		return -EINVAL;
	}
	maxphyaddr = cpuid_maxphyaddr(vcpu);

	if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
	   ((addr + PAGE_SIZE) >> maxphyaddr))
		return -EINVAL;

	return 0;
}

/*
 * Merge L0's and L1's MSR bitmap, return false to indicate that
 * we do not use the hardware.
 */
static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
					       struct vmcs12 *vmcs12)
{
9399
	int msr;
9400
	struct page *page;
9401 9402
	unsigned long *msr_bitmap_l1;
	unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
9403

9404
	/* This shortcut is ok because we support only x2APIC MSRs so far. */
9405 9406 9407 9408 9409 9410 9411 9412
	if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
		return false;

	page = nested_get_page(vcpu, vmcs12->msr_bitmap);
	if (!page) {
		WARN_ON(1);
		return false;
	}
9413 9414
	msr_bitmap_l1 = (unsigned long *)kmap(page);
	if (!msr_bitmap_l1) {
9415 9416 9417 9418 9419
		nested_release_page_clean(page);
		WARN_ON(1);
		return false;
	}

9420 9421
	memset(msr_bitmap_l0, 0xff, PAGE_SIZE);

9422
	if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
9423 9424 9425
		if (nested_cpu_has_apic_reg_virt(vmcs12))
			for (msr = 0x800; msr <= 0x8ff; msr++)
				nested_vmx_disable_intercept_for_msr(
9426
					msr_bitmap_l1, msr_bitmap_l0,
9427
					msr, MSR_TYPE_R);
9428 9429 9430

		nested_vmx_disable_intercept_for_msr(
				msr_bitmap_l1, msr_bitmap_l0,
9431 9432
				APIC_BASE_MSR + (APIC_TASKPRI >> 4),
				MSR_TYPE_R | MSR_TYPE_W);
9433

9434 9435
		if (nested_cpu_has_vid(vmcs12)) {
			nested_vmx_disable_intercept_for_msr(
9436
				msr_bitmap_l1, msr_bitmap_l0,
9437 9438 9439
				APIC_BASE_MSR + (APIC_EOI >> 4),
				MSR_TYPE_W);
			nested_vmx_disable_intercept_for_msr(
9440
				msr_bitmap_l1, msr_bitmap_l0,
9441 9442 9443
				APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
				MSR_TYPE_W);
		}
9444
	}
9445 9446 9447 9448 9449 9450 9451 9452 9453
	kunmap(page);
	nested_release_page_clean(page);

	return true;
}

static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
					   struct vmcs12 *vmcs12)
{
9454
	if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9455
	    !nested_cpu_has_apic_reg_virt(vmcs12) &&
9456 9457
	    !nested_cpu_has_vid(vmcs12) &&
	    !nested_cpu_has_posted_intr(vmcs12))
9458 9459 9460 9461 9462 9463
		return 0;

	/*
	 * If virtualize x2apic mode is enabled,
	 * virtualize apic access must be disabled.
	 */
9464 9465
	if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
	    nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
9466 9467
		return -EINVAL;

9468 9469 9470 9471 9472 9473 9474 9475
	/*
	 * If virtual interrupt delivery is enabled,
	 * we must exit on external interrupts.
	 */
	if (nested_cpu_has_vid(vmcs12) &&
	   !nested_exit_on_intr(vcpu))
		return -EINVAL;

9476 9477 9478 9479 9480 9481 9482 9483 9484 9485 9486
	/*
	 * bits 15:8 should be zero in posted_intr_nv,
	 * the descriptor address has been already checked
	 * in nested_get_vmcs12_pages.
	 */
	if (nested_cpu_has_posted_intr(vmcs12) &&
	   (!nested_cpu_has_vid(vmcs12) ||
	    !nested_exit_intr_ack_set(vcpu) ||
	    vmcs12->posted_intr_nv & 0xff00))
		return -EINVAL;

9487 9488 9489 9490 9491
	/* tpr shadow is needed by all apicv features. */
	if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
		return -EINVAL;

	return 0;
9492 9493
}

9494 9495
static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
				       unsigned long count_field,
9496
				       unsigned long addr_field)
9497
{
9498
	int maxphyaddr;
9499 9500 9501 9502 9503 9504 9505 9506 9507
	u64 count, addr;

	if (vmcs12_read_any(vcpu, count_field, &count) ||
	    vmcs12_read_any(vcpu, addr_field, &addr)) {
		WARN_ON(1);
		return -EINVAL;
	}
	if (count == 0)
		return 0;
9508
	maxphyaddr = cpuid_maxphyaddr(vcpu);
9509 9510
	if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
	    (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9511
		pr_debug_ratelimited(
9512 9513 9514 9515 9516 9517 9518 9519 9520 9521 9522 9523 9524 9525 9526
			"nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
			addr_field, maxphyaddr, count, addr);
		return -EINVAL;
	}
	return 0;
}

static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
						struct vmcs12 *vmcs12)
{
	if (vmcs12->vm_exit_msr_load_count == 0 &&
	    vmcs12->vm_exit_msr_store_count == 0 &&
	    vmcs12->vm_entry_msr_load_count == 0)
		return 0; /* Fast path */
	if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
9527
					VM_EXIT_MSR_LOAD_ADDR) ||
9528
	    nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
9529
					VM_EXIT_MSR_STORE_ADDR) ||
9530
	    nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
9531
					VM_ENTRY_MSR_LOAD_ADDR))
9532 9533 9534 9535 9536 9537 9538 9539
		return -EINVAL;
	return 0;
}

static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
				       struct vmx_msr_entry *e)
{
	/* x2APIC MSR accesses are not allowed */
9540
	if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
9541 9542 9543 9544 9545
		return -EINVAL;
	if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
	    e->index == MSR_IA32_UCODE_REV)
		return -EINVAL;
	if (e->reserved != 0)
9546 9547 9548 9549
		return -EINVAL;
	return 0;
}

9550 9551
static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
				     struct vmx_msr_entry *e)
9552 9553 9554
{
	if (e->index == MSR_FS_BASE ||
	    e->index == MSR_GS_BASE ||
9555 9556 9557 9558 9559 9560 9561 9562 9563 9564 9565
	    e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
	    nested_vmx_msr_check_common(vcpu, e))
		return -EINVAL;
	return 0;
}

static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
				      struct vmx_msr_entry *e)
{
	if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
	    nested_vmx_msr_check_common(vcpu, e))
9566 9567 9568 9569 9570 9571 9572 9573 9574 9575 9576 9577 9578 9579 9580 9581
		return -EINVAL;
	return 0;
}

/*
 * Load guest's/host's msr at nested entry/exit.
 * return 0 for success, entry index for failure.
 */
static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
{
	u32 i;
	struct vmx_msr_entry e;
	struct msr_data msr;

	msr.host_initiated = false;
	for (i = 0; i < count; i++) {
9582 9583
		if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
					&e, sizeof(e))) {
9584
			pr_debug_ratelimited(
9585 9586
				"%s cannot read MSR entry (%u, 0x%08llx)\n",
				__func__, i, gpa + i * sizeof(e));
9587
			goto fail;
9588 9589
		}
		if (nested_vmx_load_msr_check(vcpu, &e)) {
9590
			pr_debug_ratelimited(
9591 9592 9593 9594
				"%s check failed (%u, 0x%x, 0x%x)\n",
				__func__, i, e.index, e.reserved);
			goto fail;
		}
9595 9596
		msr.index = e.index;
		msr.data = e.value;
9597
		if (kvm_set_msr(vcpu, &msr)) {
9598
			pr_debug_ratelimited(
9599 9600
				"%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
				__func__, i, e.index, e.value);
9601
			goto fail;
9602
		}
9603 9604 9605 9606 9607 9608 9609 9610 9611 9612 9613 9614
	}
	return 0;
fail:
	return i + 1;
}

static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
{
	u32 i;
	struct vmx_msr_entry e;

	for (i = 0; i < count; i++) {
9615
		struct msr_data msr_info;
9616 9617 9618
		if (kvm_vcpu_read_guest(vcpu,
					gpa + i * sizeof(e),
					&e, 2 * sizeof(u32))) {
9619
			pr_debug_ratelimited(
9620 9621
				"%s cannot read MSR entry (%u, 0x%08llx)\n",
				__func__, i, gpa + i * sizeof(e));
9622
			return -EINVAL;
9623 9624
		}
		if (nested_vmx_store_msr_check(vcpu, &e)) {
9625
			pr_debug_ratelimited(
9626 9627
				"%s check failed (%u, 0x%x, 0x%x)\n",
				__func__, i, e.index, e.reserved);
9628
			return -EINVAL;
9629
		}
9630 9631 9632
		msr_info.host_initiated = false;
		msr_info.index = e.index;
		if (kvm_get_msr(vcpu, &msr_info)) {
9633
			pr_debug_ratelimited(
9634 9635 9636 9637
				"%s cannot read MSR (%u, 0x%x)\n",
				__func__, i, e.index);
			return -EINVAL;
		}
9638 9639 9640 9641
		if (kvm_vcpu_write_guest(vcpu,
					 gpa + i * sizeof(e) +
					     offsetof(struct vmx_msr_entry, value),
					 &msr_info.data, sizeof(msr_info.data))) {
9642
			pr_debug_ratelimited(
9643
				"%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9644
				__func__, i, e.index, msr_info.data);
9645 9646
			return -EINVAL;
		}
9647 9648 9649 9650
	}
	return 0;
}

9651 9652 9653
/*
 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
T
Tiejun Chen 已提交
9654
 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
9655 9656 9657 9658 9659 9660 9661 9662 9663 9664 9665 9666 9667 9668 9669 9670 9671 9672 9673 9674 9675 9676 9677 9678 9679 9680 9681 9682 9683 9684 9685 9686 9687 9688 9689 9690 9691 9692 9693 9694 9695 9696 9697 9698 9699 9700 9701
 * guest in a way that will both be appropriate to L1's requests, and our
 * needs. In addition to modifying the active vmcs (which is vmcs02), this
 * function also has additional necessary side-effects, like setting various
 * vcpu->arch fields.
 */
static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	u32 exec_control;

	vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
	vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
	vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
	vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
	vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
	vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
	vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
	vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
	vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
	vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
	vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
	vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
	vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
	vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
	vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
	vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
	vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
	vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
	vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
	vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
	vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
	vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
	vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
	vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
	vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
	vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
	vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
	vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
	vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
	vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
	vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
	vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
	vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
	vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
	vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
	vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);

9702 9703 9704 9705 9706 9707 9708
	if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
		kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
		vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
	} else {
		kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
		vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
	}
9709 9710 9711 9712 9713 9714 9715 9716 9717
	vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
		vmcs12->vm_entry_intr_info_field);
	vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
		vmcs12->vm_entry_exception_error_code);
	vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
		vmcs12->vm_entry_instruction_len);
	vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
		vmcs12->guest_interruptibility_info);
	vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
9718
	vmx_set_rflags(vcpu, vmcs12->guest_rflags);
9719 9720 9721 9722 9723
	vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
		vmcs12->guest_pending_dbg_exceptions);
	vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
	vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);

9724 9725
	if (nested_cpu_has_xsaves(vmcs12))
		vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
9726 9727
	vmcs_write64(VMCS_LINK_POINTER, -1ull);

9728
	exec_control = vmcs12->pin_based_vm_exec_control;
9729 9730

	/* Preemption timer setting is only taken from vmcs01.  */
9731
	exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9732 9733 9734
	exec_control |= vmcs_config.pin_based_exec_ctrl;
	if (vmx->hv_deadline_tsc == -1)
		exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9735

9736
	/* Posted interrupts setting is only taken from vmcs12.  */
9737 9738 9739 9740 9741 9742 9743
	if (nested_cpu_has_posted_intr(vmcs12)) {
		/*
		 * Note that we use L0's vector here and in
		 * vmx_deliver_nested_posted_interrupt.
		 */
		vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
		vmx->nested.pi_pending = false;
9744
		vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
9745 9746 9747 9748 9749 9750 9751
		vmcs_write64(POSTED_INTR_DESC_ADDR,
			page_to_phys(vmx->nested.pi_desc_page) +
			(unsigned long)(vmcs12->posted_intr_desc_addr &
			(PAGE_SIZE - 1)));
	} else
		exec_control &= ~PIN_BASED_POSTED_INTR;

9752
	vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
9753

9754 9755 9756
	vmx->nested.preemption_timer_expired = false;
	if (nested_cpu_has_preemption_timer(vmcs12))
		vmx_start_preemption_timer(vcpu);
9757

9758 9759 9760 9761 9762 9763 9764 9765 9766 9767 9768 9769 9770 9771 9772 9773 9774 9775 9776 9777 9778 9779 9780 9781 9782 9783
	/*
	 * Whether page-faults are trapped is determined by a combination of
	 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
	 * If enable_ept, L0 doesn't care about page faults and we should
	 * set all of these to L1's desires. However, if !enable_ept, L0 does
	 * care about (at least some) page faults, and because it is not easy
	 * (if at all possible?) to merge L0 and L1's desires, we simply ask
	 * to exit on each and every L2 page fault. This is done by setting
	 * MASK=MATCH=0 and (see below) EB.PF=1.
	 * Note that below we don't need special code to set EB.PF beyond the
	 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
	 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
	 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
	 *
	 * A problem with this approach (when !enable_ept) is that L1 may be
	 * injected with more page faults than it asked for. This could have
	 * caused problems, but in practice existing hypervisors don't care.
	 * To fix this, we will need to emulate the PFEC checking (on the L1
	 * page tables), using walk_addr(), when injecting PFs to L1.
	 */
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
		enable_ept ? vmcs12->page_fault_error_code_mask : 0);
	vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
		enable_ept ? vmcs12->page_fault_error_code_match : 0);

	if (cpu_has_secondary_exec_ctrls()) {
9784
		exec_control = vmx_secondary_exec_control(vmx);
9785

9786
		/* Take the following fields only from vmcs12 */
9787
		exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
J
Jan Kiszka 已提交
9788
				  SECONDARY_EXEC_RDTSCP |
9789
				  SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
9790
				  SECONDARY_EXEC_APIC_REGISTER_VIRT);
9791 9792 9793 9794 9795 9796 9797 9798 9799 9800 9801 9802 9803 9804 9805 9806 9807
		if (nested_cpu_has(vmcs12,
				CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
			exec_control |= vmcs12->secondary_vm_exec_control;

		if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
			/*
			 * If translation failed, no matter: This feature asks
			 * to exit when accessing the given address, and if it
			 * can never be accessed, this feature won't do
			 * anything anyway.
			 */
			if (!vmx->nested.apic_access_page)
				exec_control &=
				  ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
			else
				vmcs_write64(APIC_ACCESS_ADDR,
				  page_to_phys(vmx->nested.apic_access_page));
9808
		} else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
9809
			    cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
9810 9811
			exec_control |=
				SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9812
			kvm_vcpu_reload_apic_access_page(vcpu);
9813 9814
		}

9815 9816 9817 9818 9819 9820 9821 9822 9823 9824 9825 9826 9827
		if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
			vmcs_write64(EOI_EXIT_BITMAP0,
				vmcs12->eoi_exit_bitmap0);
			vmcs_write64(EOI_EXIT_BITMAP1,
				vmcs12->eoi_exit_bitmap1);
			vmcs_write64(EOI_EXIT_BITMAP2,
				vmcs12->eoi_exit_bitmap2);
			vmcs_write64(EOI_EXIT_BITMAP3,
				vmcs12->eoi_exit_bitmap3);
			vmcs_write16(GUEST_INTR_STATUS,
				vmcs12->guest_intr_status);
		}

9828 9829 9830 9831 9832 9833 9834 9835 9836 9837
		vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
	}


	/*
	 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
	 * Some constant fields are set here by vmx_set_constant_host_state().
	 * Other fields are different per CPU, and will be set later when
	 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
	 */
9838
	vmx_set_constant_host_state(vmx);
9839

9840 9841 9842 9843 9844 9845 9846 9847 9848
	/*
	 * Set the MSR load/store lists to match L0's settings.
	 */
	vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
	vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
	vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));

9849 9850 9851 9852 9853 9854 9855 9856 9857 9858 9859 9860 9861 9862
	/*
	 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
	 * entry, but only if the current (host) sp changed from the value
	 * we wrote last (vmx->host_rsp). This cache is no longer relevant
	 * if we switch vmcs, and rather than hold a separate cache per vmcs,
	 * here we just force the write to happen on entry.
	 */
	vmx->host_rsp = 0;

	exec_control = vmx_exec_control(vmx); /* L0's desires */
	exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
	exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
	exec_control &= ~CPU_BASED_TPR_SHADOW;
	exec_control |= vmcs12->cpu_based_vm_exec_control;
9863 9864 9865 9866 9867 9868 9869

	if (exec_control & CPU_BASED_TPR_SHADOW) {
		vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
				page_to_phys(vmx->nested.virtual_apic_page));
		vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
	}

9870
	if (cpu_has_vmx_msr_bitmap() &&
9871 9872 9873 9874
	    exec_control & CPU_BASED_USE_MSR_BITMAPS &&
	    nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
		; /* MSR_BITMAP will be set by following vmx_set_efer. */
	else
9875 9876
		exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;

9877
	/*
9878
	 * Merging of IO bitmap not currently supported.
9879 9880 9881 9882 9883 9884 9885 9886 9887 9888 9889 9890 9891 9892 9893
	 * Rather, exit every time.
	 */
	exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
	exec_control |= CPU_BASED_UNCOND_IO_EXITING;

	vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);

	/* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
	 * bitwise-or of what L1 wants to trap for L2, and what we want to
	 * trap. Note that CR0.TS also needs updating - we do this later.
	 */
	update_exception_bitmap(vcpu);
	vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
	vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);

9894 9895 9896 9897
	/* L2->L1 exit controls are emulated - the hardware exit is to L0 so
	 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
	 * bits are further modified by vmx_set_efer() below.
	 */
9898
	vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
9899 9900 9901 9902

	/* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
	 * emulated by vmx_set_efer(), below.
	 */
9903
	vm_entry_controls_init(vmx, 
9904 9905
		(vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
			~VM_ENTRY_IA32E_MODE) |
9906 9907
		(vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));

9908
	if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
9909
		vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
9910 9911
		vcpu->arch.pat = vmcs12->guest_ia32_pat;
	} else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
9912 9913 9914 9915 9916
		vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);


	set_cr4_guest_host_mask(vmx);

9917 9918 9919
	if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
		vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);

9920 9921
	if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
		vmcs_write64(TSC_OFFSET,
9922
			vcpu->arch.tsc_offset + vmcs12->tsc_offset);
9923
	else
9924
		vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
P
Peter Feiner 已提交
9925 9926
	if (kvm_has_tsc_control)
		decache_tsc_multiplier(vmx);
9927 9928 9929

	if (enable_vpid) {
		/*
W
Wanpeng Li 已提交
9930 9931 9932 9933 9934 9935
		 * There is no direct mapping between vpid02 and vpid12, the
		 * vpid02 is per-vCPU for L0 and reused while the value of
		 * vpid12 is changed w/ one invvpid during nested vmentry.
		 * The vpid12 is allocated by L1 for L2, so it will not
		 * influence global bitmap(for vpid01 and vpid02 allocation)
		 * even if spawn a lot of nested vCPUs.
9936
		 */
W
Wanpeng Li 已提交
9937 9938 9939 9940 9941 9942 9943 9944 9945 9946 9947
		if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
			vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
			if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
				vmx->nested.last_vpid = vmcs12->virtual_processor_id;
				__vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
			}
		} else {
			vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
			vmx_flush_tlb(vcpu);
		}

9948 9949
	}

N
Nadav Har'El 已提交
9950 9951 9952 9953 9954
	if (nested_cpu_has_ept(vmcs12)) {
		kvm_mmu_unload(vcpu);
		nested_ept_init_mmu_context(vcpu);
	}

9955 9956
	if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
		vcpu->arch.efer = vmcs12->guest_ia32_efer;
9957
	else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
9958 9959 9960 9961 9962 9963 9964 9965 9966 9967 9968 9969 9970 9971 9972 9973 9974 9975 9976 9977 9978 9979 9980 9981
		vcpu->arch.efer |= (EFER_LMA | EFER_LME);
	else
		vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
	/* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
	vmx_set_efer(vcpu, vcpu->arch.efer);

	/*
	 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
	 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
	 * The CR0_READ_SHADOW is what L2 should have expected to read given
	 * the specifications by L1; It's not enough to take
	 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
	 * have more bits than L1 expected.
	 */
	vmx_set_cr0(vcpu, vmcs12->guest_cr0);
	vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));

	vmx_set_cr4(vcpu, vmcs12->guest_cr4);
	vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));

	/* shadow page tables on either EPT or shadow page tables */
	kvm_set_cr3(vcpu, vmcs12->guest_cr3);
	kvm_mmu_reset_context(vcpu);

9982 9983 9984
	if (!enable_ept)
		vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;

9985 9986 9987 9988 9989 9990 9991 9992 9993 9994
	/*
	 * L1 may access the L2's PDPTR, so save them to construct vmcs12
	 */
	if (enable_ept) {
		vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
		vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
		vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
		vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
	}

9995 9996 9997 9998
	kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
	kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
}

9999 10000 10001 10002 10003 10004 10005 10006 10007 10008
/*
 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
 * for running an L2 nested guest.
 */
static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
{
	struct vmcs12 *vmcs12;
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	int cpu;
	struct loaded_vmcs *vmcs02;
10009
	bool ia32e;
10010
	u32 msr_entry_idx;
10011

10012
	if (!nested_vmx_check_permission(vcpu))
10013 10014
		return 1;

10015 10016 10017
	if (!nested_vmx_check_vmcs12(vcpu))
		goto out;

10018 10019
	vmcs12 = get_vmcs12(vcpu);

10020 10021 10022
	if (enable_shadow_vmcs)
		copy_shadow_to_vmcs12(vmx);

10023 10024 10025 10026 10027 10028 10029 10030 10031 10032 10033 10034 10035 10036
	/*
	 * The nested entry process starts with enforcing various prerequisites
	 * on vmcs12 as required by the Intel SDM, and act appropriately when
	 * they fail: As the SDM explains, some conditions should cause the
	 * instruction to fail, while others will cause the instruction to seem
	 * to succeed, but return an EXIT_REASON_INVALID_STATE.
	 * To speed up the normal (success) code path, we should avoid checking
	 * for misconfigurations which will anyway be caught by the processor
	 * when using the merged vmcs02.
	 */
	if (vmcs12->launch_state == launch) {
		nested_vmx_failValid(vcpu,
			launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
			       : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
10037
		goto out;
10038 10039
	}

10040 10041
	if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
	    vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
10042
		nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10043
		goto out;
10044 10045
	}

10046
	if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
10047
		nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10048
		goto out;
10049 10050
	}

10051
	if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
10052
		nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10053
		goto out;
10054 10055
	}

10056 10057
	if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
		nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10058
		goto out;
10059 10060
	}

10061 10062
	if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
		nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10063
		goto out;
10064 10065
	}

10066
	if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
10067
				vmx->nested.nested_vmx_procbased_ctls_low,
10068
				vmx->nested.nested_vmx_procbased_ctls_high) ||
10069
	    !vmx_control_verify(vmcs12->secondary_vm_exec_control,
10070 10071
				vmx->nested.nested_vmx_secondary_ctls_low,
				vmx->nested.nested_vmx_secondary_ctls_high) ||
10072
	    !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
10073 10074
				vmx->nested.nested_vmx_pinbased_ctls_low,
				vmx->nested.nested_vmx_pinbased_ctls_high) ||
10075
	    !vmx_control_verify(vmcs12->vm_exit_controls,
10076
				vmx->nested.nested_vmx_exit_ctls_low,
10077
				vmx->nested.nested_vmx_exit_ctls_high) ||
10078
	    !vmx_control_verify(vmcs12->vm_entry_controls,
10079
				vmx->nested.nested_vmx_entry_ctls_low,
10080
				vmx->nested.nested_vmx_entry_ctls_high))
10081 10082
	{
		nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10083
		goto out;
10084 10085 10086 10087 10088 10089
	}

	if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
	    ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
		nested_vmx_failValid(vcpu,
			VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
10090
		goto out;
10091 10092
	}

10093
	if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
10094 10095 10096
	    ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
		nested_vmx_entry_failure(vcpu, vmcs12,
			EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10097
		goto out;
10098 10099 10100 10101
	}
	if (vmcs12->vmcs_link_pointer != -1ull) {
		nested_vmx_entry_failure(vcpu, vmcs12,
			EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
10102
		goto out;
10103 10104
	}

10105
	/*
10106
	 * If the load IA32_EFER VM-entry control is 1, the following checks
10107 10108 10109 10110 10111 10112 10113 10114 10115 10116 10117 10118 10119 10120 10121
	 * are performed on the field for the IA32_EFER MSR:
	 * - Bits reserved in the IA32_EFER MSR must be 0.
	 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
	 *   the IA-32e mode guest VM-exit control. It must also be identical
	 *   to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
	 *   CR0.PG) is 1.
	 */
	if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
		ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
		if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
		    ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
		    ((vmcs12->guest_cr0 & X86_CR0_PG) &&
		     ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
			nested_vmx_entry_failure(vcpu, vmcs12,
				EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10122
			goto out;
10123 10124 10125 10126 10127 10128 10129 10130 10131 10132 10133 10134 10135 10136 10137 10138 10139
		}
	}

	/*
	 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
	 * IA32_EFER MSR must be 0 in the field for that register. In addition,
	 * the values of the LMA and LME bits in the field must each be that of
	 * the host address-space size VM-exit control.
	 */
	if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
		ia32e = (vmcs12->vm_exit_controls &
			 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
		if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
		    ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
		    ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
			nested_vmx_entry_failure(vcpu, vmcs12,
				EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10140
			goto out;
10141 10142 10143
		}
	}

10144 10145 10146 10147 10148
	/*
	 * We're finally done with prerequisite checking, and can start with
	 * the nested entry.
	 */

10149 10150 10151 10152
	vmcs02 = nested_get_current_vmcs02(vmx);
	if (!vmcs02)
		return -ENOMEM;

10153 10154 10155 10156 10157
	/*
	 * After this point, the trap flag no longer triggers a singlestep trap
	 * on the vm entry instructions. Don't call
	 * kvm_skip_emulated_instruction.
	 */
10158
	skip_emulated_instruction(vcpu);
10159 10160
	enter_guest_mode(vcpu);

10161 10162 10163
	if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
		vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);

10164 10165 10166 10167 10168 10169 10170
	cpu = get_cpu();
	vmx->loaded_vmcs = vmcs02;
	vmx_vcpu_put(vcpu);
	vmx_vcpu_load(vcpu, cpu);
	vcpu->cpu = cpu;
	put_cpu();

10171 10172
	vmx_segment_cache_clear(vmx);

10173 10174
	prepare_vmcs02(vcpu, vmcs12);

10175 10176 10177 10178 10179 10180 10181 10182 10183 10184 10185 10186 10187
	msr_entry_idx = nested_vmx_load_msr(vcpu,
					    vmcs12->vm_entry_msr_load_addr,
					    vmcs12->vm_entry_msr_load_count);
	if (msr_entry_idx) {
		leave_guest_mode(vcpu);
		vmx_load_vmcs01(vcpu);
		nested_vmx_entry_failure(vcpu, vmcs12,
				EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
		return 1;
	}

	vmcs12->launch_state = 1;

10188
	if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
10189
		return kvm_vcpu_halt(vcpu);
10190

10191 10192
	vmx->nested.nested_run_pending = 1;

10193 10194 10195 10196 10197 10198 10199
	/*
	 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
	 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
	 * returned as far as L1 is concerned. It will only return (and set
	 * the success flag) when L2 exits (see nested_vmx_vmexit()).
	 */
	return 1;
10200 10201

out:
10202
	return kvm_skip_emulated_instruction(vcpu);
10203 10204
}

N
Nadav Har'El 已提交
10205 10206 10207 10208 10209 10210 10211 10212 10213 10214 10215 10216 10217 10218 10219 10220 10221 10222 10223 10224 10225 10226 10227 10228 10229 10230 10231 10232 10233 10234 10235 10236 10237 10238 10239 10240 10241
/*
 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
 * This function returns the new value we should put in vmcs12.guest_cr0.
 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
 *  1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
 *     available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
 *     didn't trap the bit, because if L1 did, so would L0).
 *  2. Bits that L1 asked to trap (and therefore L0 also did) could not have
 *     been modified by L2, and L1 knows it. So just leave the old value of
 *     the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
 *     isn't relevant, because if L0 traps this bit it can set it to anything.
 *  3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
 *     changed these bits, and therefore they need to be updated, but L0
 *     didn't necessarily allow them to be changed in GUEST_CR0 - and rather
 *     put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
 */
static inline unsigned long
vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
{
	return
	/*1*/	(vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
	/*2*/	(vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
	/*3*/	(vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
			vcpu->arch.cr0_guest_owned_bits));
}

static inline unsigned long
vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
{
	return
	/*1*/	(vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
	/*2*/	(vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
	/*3*/	(vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
			vcpu->arch.cr4_guest_owned_bits));
}

10242 10243 10244 10245 10246 10247
static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
				       struct vmcs12 *vmcs12)
{
	u32 idt_vectoring;
	unsigned int nr;

10248
	if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
10249 10250 10251 10252 10253 10254 10255 10256 10257 10258 10259 10260 10261 10262 10263 10264 10265
		nr = vcpu->arch.exception.nr;
		idt_vectoring = nr | VECTORING_INFO_VALID_MASK;

		if (kvm_exception_is_soft(nr)) {
			vmcs12->vm_exit_instruction_len =
				vcpu->arch.event_exit_inst_len;
			idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
		} else
			idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;

		if (vcpu->arch.exception.has_error_code) {
			idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
			vmcs12->idt_vectoring_error_code =
				vcpu->arch.exception.error_code;
		}

		vmcs12->idt_vectoring_info_field = idt_vectoring;
J
Jan Kiszka 已提交
10266
	} else if (vcpu->arch.nmi_injected) {
10267 10268 10269 10270 10271 10272 10273 10274 10275 10276 10277 10278 10279 10280 10281 10282 10283
		vmcs12->idt_vectoring_info_field =
			INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
	} else if (vcpu->arch.interrupt.pending) {
		nr = vcpu->arch.interrupt.nr;
		idt_vectoring = nr | VECTORING_INFO_VALID_MASK;

		if (vcpu->arch.interrupt.soft) {
			idt_vectoring |= INTR_TYPE_SOFT_INTR;
			vmcs12->vm_entry_instruction_len =
				vcpu->arch.event_exit_inst_len;
		} else
			idt_vectoring |= INTR_TYPE_EXT_INTR;

		vmcs12->idt_vectoring_info_field = idt_vectoring;
	}
}

10284 10285 10286 10287
static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);

10288 10289 10290 10291 10292 10293 10294 10295
	if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
	    vmx->nested.preemption_timer_expired) {
		if (vmx->nested.nested_run_pending)
			return -EBUSY;
		nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
		return 0;
	}

10296
	if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
10297 10298
		if (vmx->nested.nested_run_pending ||
		    vcpu->arch.interrupt.pending)
10299 10300 10301 10302 10303 10304 10305 10306 10307 10308 10309 10310 10311 10312 10313 10314 10315 10316
			return -EBUSY;
		nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
				  NMI_VECTOR | INTR_TYPE_NMI_INTR |
				  INTR_INFO_VALID_MASK, 0);
		/*
		 * The NMI-triggered VM exit counts as injection:
		 * clear this one and block further NMIs.
		 */
		vcpu->arch.nmi_pending = 0;
		vmx_set_nmi_mask(vcpu, true);
		return 0;
	}

	if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
	    nested_exit_on_intr(vcpu)) {
		if (vmx->nested.nested_run_pending)
			return -EBUSY;
		nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
10317
		return 0;
10318 10319
	}

10320
	return vmx_complete_nested_posted_interrupt(vcpu);
10321 10322
}

10323 10324 10325 10326 10327 10328 10329 10330 10331 10332 10333 10334 10335 10336
static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
{
	ktime_t remaining =
		hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
	u64 value;

	if (ktime_to_ns(remaining) <= 0)
		return 0;

	value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
	do_div(value, 1000000);
	return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
}

N
Nadav Har'El 已提交
10337 10338 10339 10340 10341 10342 10343 10344 10345 10346 10347
/*
 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
 * and this function updates it to reflect the changes to the guest state while
 * L2 was running (and perhaps made some exits which were handled directly by L0
 * without going back to L1), and to reflect the exit reason.
 * Note that we do not have to copy here all VMCS fields, just those that
 * could have changed by the L2 guest or the exit - i.e., the guest-state and
 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
 * which already writes to vmcs12 directly.
 */
10348 10349 10350
static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
			   u32 exit_reason, u32 exit_intr_info,
			   unsigned long exit_qualification)
N
Nadav Har'El 已提交
10351 10352 10353 10354 10355 10356 10357 10358 10359 10360 10361 10362 10363 10364 10365 10366 10367 10368 10369 10370 10371 10372 10373 10374 10375 10376 10377 10378 10379 10380 10381 10382 10383 10384 10385 10386 10387 10388 10389 10390 10391 10392 10393 10394 10395 10396 10397 10398 10399 10400
{
	/* update guest state fields: */
	vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
	vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);

	vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
	vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
	vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);

	vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
	vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
	vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
	vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
	vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
	vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
	vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
	vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
	vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
	vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
	vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
	vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
	vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
	vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
	vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
	vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
	vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
	vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
	vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
	vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
	vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
	vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
	vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
	vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
	vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
	vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
	vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
	vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
	vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
	vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
	vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
	vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
	vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
	vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
	vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
	vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);

	vmcs12->guest_interruptibility_info =
		vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
	vmcs12->guest_pending_dbg_exceptions =
		vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
10401 10402 10403 10404
	if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
		vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
	else
		vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
N
Nadav Har'El 已提交
10405

10406 10407 10408 10409 10410 10411 10412
	if (nested_cpu_has_preemption_timer(vmcs12)) {
		if (vmcs12->vm_exit_controls &
		    VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
			vmcs12->vmx_preemption_timer_value =
				vmx_get_preemption_timer_value(vcpu);
		hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
	}
10413

10414 10415 10416 10417 10418 10419 10420 10421 10422
	/*
	 * In some cases (usually, nested EPT), L2 is allowed to change its
	 * own CR3 without exiting. If it has changed it, we must keep it.
	 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
	 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
	 *
	 * Additionally, restore L2's PDPTR to vmcs12.
	 */
	if (enable_ept) {
10423
		vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
10424 10425 10426 10427 10428 10429
		vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
		vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
		vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
		vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
	}

10430 10431 10432
	if (nested_cpu_has_ept(vmcs12))
		vmcs12->guest_linear_address = vmcs_readl(GUEST_LINEAR_ADDRESS);

10433 10434 10435
	if (nested_cpu_has_vid(vmcs12))
		vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);

10436 10437
	vmcs12->vm_entry_controls =
		(vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
10438
		(vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
10439

10440 10441 10442 10443 10444
	if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
		kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
		vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
	}

N
Nadav Har'El 已提交
10445 10446
	/* TODO: These cannot have changed unless we have MSR bitmaps and
	 * the relevant bit asks not to trap the change */
10447
	if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
N
Nadav Har'El 已提交
10448
		vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
10449 10450
	if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
		vmcs12->guest_ia32_efer = vcpu->arch.efer;
N
Nadav Har'El 已提交
10451 10452 10453
	vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
	vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
	vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
10454
	if (kvm_mpx_supported())
10455
		vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
10456 10457
	if (nested_cpu_has_xsaves(vmcs12))
		vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
N
Nadav Har'El 已提交
10458 10459 10460

	/* update exit information fields: */

10461 10462
	vmcs12->vm_exit_reason = exit_reason;
	vmcs12->exit_qualification = exit_qualification;
N
Nadav Har'El 已提交
10463

10464
	vmcs12->vm_exit_intr_info = exit_intr_info;
10465 10466 10467 10468 10469
	if ((vmcs12->vm_exit_intr_info &
	     (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
	    (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
		vmcs12->vm_exit_intr_error_code =
			vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
10470
	vmcs12->idt_vectoring_info_field = 0;
N
Nadav Har'El 已提交
10471 10472 10473
	vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
	vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);

10474 10475 10476
	if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
		/* vm_entry_intr_info_field is cleared on exit. Emulate this
		 * instead of reading the real value. */
N
Nadav Har'El 已提交
10477
		vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
10478 10479 10480 10481 10482 10483 10484 10485 10486 10487 10488 10489 10490 10491 10492

		/*
		 * Transfer the event that L0 or L1 may wanted to inject into
		 * L2 to IDT_VECTORING_INFO_FIELD.
		 */
		vmcs12_save_pending_event(vcpu, vmcs12);
	}

	/*
	 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
	 * preserved above and would only end up incorrectly in L1.
	 */
	vcpu->arch.nmi_injected = false;
	kvm_clear_exception_queue(vcpu);
	kvm_clear_interrupt_queue(vcpu);
N
Nadav Har'El 已提交
10493 10494 10495 10496 10497 10498 10499 10500 10501 10502 10503
}

/*
 * A part of what we need to when the nested L2 guest exits and we want to
 * run its L1 parent, is to reset L1's guest state to the host state specified
 * in vmcs12.
 * This function is to be called not only on normal nested exit, but also on
 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
 * Failures During or After Loading Guest State").
 * This function should be called when the active VMCS is L1's (vmcs01).
 */
10504 10505
static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
				   struct vmcs12 *vmcs12)
N
Nadav Har'El 已提交
10506
{
10507 10508
	struct kvm_segment seg;

N
Nadav Har'El 已提交
10509 10510
	if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
		vcpu->arch.efer = vmcs12->host_ia32_efer;
10511
	else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
N
Nadav Har'El 已提交
10512 10513 10514 10515 10516 10517 10518
		vcpu->arch.efer |= (EFER_LMA | EFER_LME);
	else
		vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
	vmx_set_efer(vcpu, vcpu->arch.efer);

	kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
	kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
10519
	vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
N
Nadav Har'El 已提交
10520 10521 10522 10523 10524 10525
	/*
	 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
	 * actually changed, because it depends on the current state of
	 * fpu_active (which may have changed).
	 * Note that vmx_set_cr0 refers to efer set above.
	 */
10526
	vmx_set_cr0(vcpu, vmcs12->host_cr0);
N
Nadav Har'El 已提交
10527 10528 10529 10530 10531 10532 10533 10534 10535 10536 10537 10538 10539 10540 10541 10542
	/*
	 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
	 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
	 * but we also need to update cr0_guest_host_mask and exception_bitmap.
	 */
	update_exception_bitmap(vcpu);
	vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
	vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);

	/*
	 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
	 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
	 */
	vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
	kvm_set_cr4(vcpu, vmcs12->host_cr4);

10543
	nested_ept_uninit_mmu_context(vcpu);
N
Nadav Har'El 已提交
10544

N
Nadav Har'El 已提交
10545 10546 10547
	kvm_set_cr3(vcpu, vmcs12->host_cr3);
	kvm_mmu_reset_context(vcpu);

10548 10549 10550
	if (!enable_ept)
		vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;

N
Nadav Har'El 已提交
10551 10552 10553 10554 10555 10556 10557 10558 10559 10560 10561 10562 10563 10564 10565 10566
	if (enable_vpid) {
		/*
		 * Trivially support vpid by letting L2s share their parent
		 * L1's vpid. TODO: move to a more elaborate solution, giving
		 * each L2 its own vpid and exposing the vpid feature to L1.
		 */
		vmx_flush_tlb(vcpu);
	}


	vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
	vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
	vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
	vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
	vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);

10567 10568 10569 10570
	/* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1.  */
	if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
		vmcs_write64(GUEST_BNDCFGS, 0);

10571
	if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
N
Nadav Har'El 已提交
10572
		vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
10573 10574
		vcpu->arch.pat = vmcs12->host_ia32_pat;
	}
N
Nadav Har'El 已提交
10575 10576 10577
	if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
		vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
			vmcs12->host_ia32_perf_global_ctrl);
10578

10579 10580 10581 10582 10583 10584 10585 10586 10587 10588 10589 10590 10591 10592 10593 10594 10595 10596 10597 10598 10599 10600 10601 10602 10603 10604 10605 10606 10607 10608 10609 10610 10611 10612 10613 10614 10615 10616
	/* Set L1 segment info according to Intel SDM
	    27.5.2 Loading Host Segment and Descriptor-Table Registers */
	seg = (struct kvm_segment) {
		.base = 0,
		.limit = 0xFFFFFFFF,
		.selector = vmcs12->host_cs_selector,
		.type = 11,
		.present = 1,
		.s = 1,
		.g = 1
	};
	if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
		seg.l = 1;
	else
		seg.db = 1;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
	seg = (struct kvm_segment) {
		.base = 0,
		.limit = 0xFFFFFFFF,
		.type = 3,
		.present = 1,
		.s = 1,
		.db = 1,
		.g = 1
	};
	seg.selector = vmcs12->host_ds_selector;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
	seg.selector = vmcs12->host_es_selector;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
	seg.selector = vmcs12->host_ss_selector;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
	seg.selector = vmcs12->host_fs_selector;
	seg.base = vmcs12->host_fs_base;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
	seg.selector = vmcs12->host_gs_selector;
	seg.base = vmcs12->host_gs_base;
	vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
	seg = (struct kvm_segment) {
10617
		.base = vmcs12->host_tr_base,
10618 10619 10620 10621 10622 10623 10624
		.limit = 0x67,
		.selector = vmcs12->host_tr_selector,
		.type = 11,
		.present = 1
	};
	vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);

10625 10626
	kvm_set_dr(vcpu, 7, 0x400);
	vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
10627

10628 10629 10630
	if (cpu_has_vmx_msr_bitmap())
		vmx_set_msr_bitmap(vcpu);

10631 10632 10633
	if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
				vmcs12->vm_exit_msr_load_count))
		nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
N
Nadav Har'El 已提交
10634 10635 10636 10637 10638 10639 10640
}

/*
 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
 * and modify vmcs12 to make it see what it would expect to see there if
 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
 */
10641 10642 10643
static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
			      u32 exit_intr_info,
			      unsigned long exit_qualification)
N
Nadav Har'El 已提交
10644 10645 10646
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10647
	u32 vm_inst_error = 0;
N
Nadav Har'El 已提交
10648

10649 10650 10651
	/* trying to cancel vmlaunch/vmresume is a bug */
	WARN_ON_ONCE(vmx->nested.nested_run_pending);

N
Nadav Har'El 已提交
10652
	leave_guest_mode(vcpu);
10653 10654
	prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
		       exit_qualification);
N
Nadav Har'El 已提交
10655

10656 10657 10658 10659
	if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
				 vmcs12->vm_exit_msr_store_count))
		nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);

10660 10661 10662
	if (unlikely(vmx->fail))
		vm_inst_error = vmcs_read32(VM_INSTRUCTION_ERROR);

10663 10664
	vmx_load_vmcs01(vcpu);

10665 10666 10667 10668 10669 10670 10671 10672
	if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
	    && nested_exit_intr_ack_set(vcpu)) {
		int irq = kvm_cpu_get_interrupt(vcpu);
		WARN_ON(irq < 0);
		vmcs12->vm_exit_intr_info = irq |
			INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
	}

10673 10674 10675 10676 10677 10678
	trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
				       vmcs12->exit_qualification,
				       vmcs12->idt_vectoring_info_field,
				       vmcs12->vm_exit_intr_info,
				       vmcs12->vm_exit_intr_error_code,
				       KVM_ISA_VMX);
N
Nadav Har'El 已提交
10679

10680 10681
	vm_entry_controls_reset_shadow(vmx);
	vm_exit_controls_reset_shadow(vmx);
10682 10683
	vmx_segment_cache_clear(vmx);

N
Nadav Har'El 已提交
10684 10685 10686 10687 10688 10689
	/* if no vmcs02 cache requested, remove the one we used */
	if (VMCS02_POOL_SIZE == 0)
		nested_free_vmcs02(vmx, vmx->nested.current_vmptr);

	load_vmcs12_host_state(vcpu, vmcs12);

10690
	/* Update any VMCS fields that might have changed while L2 ran */
10691 10692
	vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
	vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, vmx->msr_autoload.nr);
10693
	vmcs_write64(TSC_OFFSET, vcpu->arch.tsc_offset);
10694 10695 10696 10697 10698 10699
	if (vmx->hv_deadline_tsc == -1)
		vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
				PIN_BASED_VMX_PREEMPTION_TIMER);
	else
		vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
			      PIN_BASED_VMX_PREEMPTION_TIMER);
P
Peter Feiner 已提交
10700 10701
	if (kvm_has_tsc_control)
		decache_tsc_multiplier(vmx);
N
Nadav Har'El 已提交
10702

10703 10704 10705 10706 10707
	if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
		vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
		vmx_set_virtual_x2apic_mode(vcpu,
				vcpu->arch.apic_base & X2APIC_ENABLE);
	}
N
Nadav Har'El 已提交
10708 10709 10710 10711 10712 10713 10714

	/* This is needed for same reason as it was needed in prepare_vmcs02 */
	vmx->host_rsp = 0;

	/* Unpin physical memory we referred to in vmcs02 */
	if (vmx->nested.apic_access_page) {
		nested_release_page(vmx->nested.apic_access_page);
10715
		vmx->nested.apic_access_page = NULL;
N
Nadav Har'El 已提交
10716
	}
10717 10718
	if (vmx->nested.virtual_apic_page) {
		nested_release_page(vmx->nested.virtual_apic_page);
10719
		vmx->nested.virtual_apic_page = NULL;
10720
	}
10721 10722 10723 10724 10725 10726
	if (vmx->nested.pi_desc_page) {
		kunmap(vmx->nested.pi_desc_page);
		nested_release_page(vmx->nested.pi_desc_page);
		vmx->nested.pi_desc_page = NULL;
		vmx->nested.pi_desc = NULL;
	}
N
Nadav Har'El 已提交
10727

10728 10729 10730 10731
	/*
	 * We are now running in L2, mmu_notifier will force to reload the
	 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
	 */
10732
	kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
10733

N
Nadav Har'El 已提交
10734 10735 10736 10737 10738 10739 10740
	/*
	 * Exiting from L2 to L1, we're now back to L1 which thinks it just
	 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
	 * success or failure flag accordingly.
	 */
	if (unlikely(vmx->fail)) {
		vmx->fail = 0;
10741
		nested_vmx_failValid(vcpu, vm_inst_error);
N
Nadav Har'El 已提交
10742 10743
	} else
		nested_vmx_succeed(vcpu);
10744 10745
	if (enable_shadow_vmcs)
		vmx->nested.sync_shadow_vmcs = true;
10746 10747 10748

	/* in case we halted in L2 */
	vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
N
Nadav Har'El 已提交
10749 10750
}

10751 10752 10753 10754 10755 10756
/*
 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
 */
static void vmx_leave_nested(struct kvm_vcpu *vcpu)
{
	if (is_guest_mode(vcpu))
10757
		nested_vmx_vmexit(vcpu, -1, 0, 0);
10758 10759 10760
	free_nested(to_vmx(vcpu));
}

10761 10762 10763 10764 10765 10766 10767 10768 10769 10770 10771 10772 10773 10774 10775
/*
 * L1's failure to enter L2 is a subset of a normal exit, as explained in
 * 23.7 "VM-entry failures during or after loading guest state" (this also
 * lists the acceptable exit-reason and exit-qualification parameters).
 * It should only be called before L2 actually succeeded to run, and when
 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
 */
static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
			struct vmcs12 *vmcs12,
			u32 reason, unsigned long qualification)
{
	load_vmcs12_host_state(vcpu, vmcs12);
	vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
	vmcs12->exit_qualification = qualification;
	nested_vmx_succeed(vcpu);
10776 10777
	if (enable_shadow_vmcs)
		to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
10778 10779
}

10780 10781 10782 10783 10784 10785 10786
static int vmx_check_intercept(struct kvm_vcpu *vcpu,
			       struct x86_instruction_info *info,
			       enum x86_intercept_stage stage)
{
	return X86EMUL_CONTINUE;
}

10787 10788 10789 10790 10791 10792 10793 10794 10795 10796 10797 10798 10799 10800 10801 10802 10803 10804 10805 10806 10807 10808
#ifdef CONFIG_X86_64
/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
static inline int u64_shl_div_u64(u64 a, unsigned int shift,
				  u64 divisor, u64 *result)
{
	u64 low = a << shift, high = a >> (64 - shift);

	/* To avoid the overflow on divq */
	if (high >= divisor)
		return 1;

	/* Low hold the result, high hold rem which is discarded */
	asm("divq %2\n\t" : "=a" (low), "=d" (high) :
	    "rm" (divisor), "0" (low), "1" (high));
	*result = low;

	return 0;
}

static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
10809 10810 10811
	u64 tscl = rdtsc();
	u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
	u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
10812 10813 10814 10815 10816 10817 10818 10819 10820 10821 10822 10823 10824 10825 10826 10827 10828 10829 10830 10831 10832 10833 10834 10835 10836 10837 10838 10839 10840 10841 10842 10843 10844

	/* Convert to host delta tsc if tsc scaling is enabled */
	if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
			u64_shl_div_u64(delta_tsc,
				kvm_tsc_scaling_ratio_frac_bits,
				vcpu->arch.tsc_scaling_ratio,
				&delta_tsc))
		return -ERANGE;

	/*
	 * If the delta tsc can't fit in the 32 bit after the multi shift,
	 * we can't use the preemption timer.
	 * It's possible that it fits on later vmentries, but checking
	 * on every vmentry is costly so we just use an hrtimer.
	 */
	if (delta_tsc >> (cpu_preemption_timer_multi + 32))
		return -ERANGE;

	vmx->hv_deadline_tsc = tscl + delta_tsc;
	vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
			PIN_BASED_VMX_PREEMPTION_TIMER);
	return 0;
}

static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
{
	struct vcpu_vmx *vmx = to_vmx(vcpu);
	vmx->hv_deadline_tsc = -1;
	vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
			PIN_BASED_VMX_PREEMPTION_TIMER);
}
#endif

10845
static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
10846
{
R
Radim Krčmář 已提交
10847 10848
	if (ple_gap)
		shrink_ple_window(vcpu);
10849 10850
}

K
Kai Huang 已提交
10851 10852 10853 10854 10855 10856 10857 10858 10859 10860 10861 10862 10863 10864 10865 10866 10867 10868 10869 10870 10871 10872 10873 10874 10875
static void vmx_slot_enable_log_dirty(struct kvm *kvm,
				     struct kvm_memory_slot *slot)
{
	kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
	kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
}

static void vmx_slot_disable_log_dirty(struct kvm *kvm,
				       struct kvm_memory_slot *slot)
{
	kvm_mmu_slot_set_dirty(kvm, slot);
}

static void vmx_flush_log_dirty(struct kvm *kvm)
{
	kvm_flush_pml_buffers(kvm);
}

static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
					   struct kvm_memory_slot *memslot,
					   gfn_t offset, unsigned long mask)
{
	kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
}

10876 10877 10878 10879 10880 10881 10882 10883 10884 10885 10886 10887 10888
/*
 * This routine does the following things for vCPU which is going
 * to be blocked if VT-d PI is enabled.
 * - Store the vCPU to the wakeup list, so when interrupts happen
 *   we can find the right vCPU to wake up.
 * - Change the Posted-interrupt descriptor as below:
 *      'NDST' <-- vcpu->pre_pcpu
 *      'NV' <-- POSTED_INTR_WAKEUP_VECTOR
 * - If 'ON' is set during this process, which means at least one
 *   interrupt is posted for this vCPU, we cannot block it, in
 *   this case, return 1, otherwise, return 0.
 *
 */
10889
static int pi_pre_block(struct kvm_vcpu *vcpu)
10890 10891 10892 10893 10894 10895 10896
{
	unsigned long flags;
	unsigned int dest;
	struct pi_desc old, new;
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);

	if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10897 10898
		!irq_remapping_cap(IRQ_POSTING_CAP)  ||
		!kvm_vcpu_apicv_active(vcpu))
10899 10900 10901 10902 10903 10904 10905 10906 10907 10908 10909 10910 10911 10912 10913 10914 10915 10916 10917 10918 10919 10920 10921 10922 10923 10924 10925 10926 10927 10928 10929 10930 10931 10932 10933 10934 10935 10936 10937 10938 10939 10940 10941 10942 10943 10944 10945 10946 10947 10948 10949 10950 10951 10952 10953 10954 10955
		return 0;

	vcpu->pre_pcpu = vcpu->cpu;
	spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
			  vcpu->pre_pcpu), flags);
	list_add_tail(&vcpu->blocked_vcpu_list,
		      &per_cpu(blocked_vcpu_on_cpu,
		      vcpu->pre_pcpu));
	spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
			       vcpu->pre_pcpu), flags);

	do {
		old.control = new.control = pi_desc->control;

		/*
		 * We should not block the vCPU if
		 * an interrupt is posted for it.
		 */
		if (pi_test_on(pi_desc) == 1) {
			spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
					  vcpu->pre_pcpu), flags);
			list_del(&vcpu->blocked_vcpu_list);
			spin_unlock_irqrestore(
					&per_cpu(blocked_vcpu_on_cpu_lock,
					vcpu->pre_pcpu), flags);
			vcpu->pre_pcpu = -1;

			return 1;
		}

		WARN((pi_desc->sn == 1),
		     "Warning: SN field of posted-interrupts "
		     "is set before blocking\n");

		/*
		 * Since vCPU can be preempted during this process,
		 * vcpu->cpu could be different with pre_pcpu, we
		 * need to set pre_pcpu as the destination of wakeup
		 * notification event, then we can find the right vCPU
		 * to wakeup in wakeup handler if interrupts happen
		 * when the vCPU is in blocked state.
		 */
		dest = cpu_physical_id(vcpu->pre_pcpu);

		if (x2apic_enabled())
			new.ndst = dest;
		else
			new.ndst = (dest << 8) & 0xFF00;

		/* set 'NV' to 'wakeup vector' */
		new.nv = POSTED_INTR_WAKEUP_VECTOR;
	} while (cmpxchg(&pi_desc->control, old.control,
			new.control) != old.control);

	return 0;
}

10956 10957 10958 10959 10960
static int vmx_pre_block(struct kvm_vcpu *vcpu)
{
	if (pi_pre_block(vcpu))
		return 1;

10961 10962 10963
	if (kvm_lapic_hv_timer_in_use(vcpu))
		kvm_lapic_switch_to_sw_timer(vcpu);

10964 10965 10966 10967
	return 0;
}

static void pi_post_block(struct kvm_vcpu *vcpu)
10968 10969 10970 10971 10972 10973 10974
{
	struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
	struct pi_desc old, new;
	unsigned int dest;
	unsigned long flags;

	if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
10975 10976
		!irq_remapping_cap(IRQ_POSTING_CAP)  ||
		!kvm_vcpu_apicv_active(vcpu))
10977 10978 10979 10980 10981 10982 10983 10984 10985 10986 10987 10988 10989 10990 10991 10992 10993 10994 10995 10996 10997 10998 10999 11000 11001 11002 11003 11004 11005 11006 11007 11008
		return;

	do {
		old.control = new.control = pi_desc->control;

		dest = cpu_physical_id(vcpu->cpu);

		if (x2apic_enabled())
			new.ndst = dest;
		else
			new.ndst = (dest << 8) & 0xFF00;

		/* Allow posting non-urgent interrupts */
		new.sn = 0;

		/* set 'NV' to 'notification vector' */
		new.nv = POSTED_INTR_VECTOR;
	} while (cmpxchg(&pi_desc->control, old.control,
			new.control) != old.control);

	if(vcpu->pre_pcpu != -1) {
		spin_lock_irqsave(
			&per_cpu(blocked_vcpu_on_cpu_lock,
			vcpu->pre_pcpu), flags);
		list_del(&vcpu->blocked_vcpu_list);
		spin_unlock_irqrestore(
			&per_cpu(blocked_vcpu_on_cpu_lock,
			vcpu->pre_pcpu), flags);
		vcpu->pre_pcpu = -1;
	}
}

11009 11010
static void vmx_post_block(struct kvm_vcpu *vcpu)
{
11011 11012 11013
	if (kvm_x86_ops->set_hv_timer)
		kvm_lapic_switch_to_hv_timer(vcpu);

11014 11015 11016
	pi_post_block(vcpu);
}

11017 11018 11019 11020 11021 11022 11023 11024 11025 11026 11027 11028 11029 11030 11031 11032 11033 11034 11035 11036
/*
 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
 *
 * @kvm: kvm
 * @host_irq: host irq of the interrupt
 * @guest_irq: gsi of the interrupt
 * @set: set or unset PI
 * returns 0 on success, < 0 on failure
 */
static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
			      uint32_t guest_irq, bool set)
{
	struct kvm_kernel_irq_routing_entry *e;
	struct kvm_irq_routing_table *irq_rt;
	struct kvm_lapic_irq irq;
	struct kvm_vcpu *vcpu;
	struct vcpu_data vcpu_info;
	int idx, ret = -EINVAL;

	if (!kvm_arch_has_assigned_device(kvm) ||
11037 11038
		!irq_remapping_cap(IRQ_POSTING_CAP) ||
		!kvm_vcpu_apicv_active(kvm->vcpus[0]))
11039 11040 11041 11042 11043 11044 11045 11046 11047 11048 11049 11050 11051 11052 11053 11054 11055 11056 11057 11058 11059 11060
		return 0;

	idx = srcu_read_lock(&kvm->irq_srcu);
	irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
	BUG_ON(guest_irq >= irq_rt->nr_rt_entries);

	hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
		if (e->type != KVM_IRQ_ROUTING_MSI)
			continue;
		/*
		 * VT-d PI cannot support posting multicast/broadcast
		 * interrupts to a vCPU, we still use interrupt remapping
		 * for these kind of interrupts.
		 *
		 * For lowest-priority interrupts, we only support
		 * those with single CPU as the destination, e.g. user
		 * configures the interrupts via /proc/irq or uses
		 * irqbalance to make the interrupts single-CPU.
		 *
		 * We will support full lowest-priority interrupt later.
		 */

11061
		kvm_set_msi_irq(kvm, e, &irq);
11062 11063 11064 11065 11066 11067 11068 11069 11070 11071 11072 11073 11074
		if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
			/*
			 * Make sure the IRTE is in remapped mode if
			 * we don't handle it in posted mode.
			 */
			ret = irq_set_vcpu_affinity(host_irq, NULL);
			if (ret < 0) {
				printk(KERN_INFO
				   "failed to back to remapped mode, irq: %u\n",
				   host_irq);
				goto out;
			}

11075
			continue;
11076
		}
11077 11078 11079 11080

		vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
		vcpu_info.vector = irq.vector;

11081
		trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
11082 11083 11084 11085 11086 11087 11088 11089 11090 11091 11092 11093 11094 11095 11096 11097 11098 11099 11100 11101 11102 11103 11104 11105
				vcpu_info.vector, vcpu_info.pi_desc_addr, set);

		if (set)
			ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
		else {
			/* suppress notification event before unposting */
			pi_set_sn(vcpu_to_pi_desc(vcpu));
			ret = irq_set_vcpu_affinity(host_irq, NULL);
			pi_clear_sn(vcpu_to_pi_desc(vcpu));
		}

		if (ret < 0) {
			printk(KERN_INFO "%s: failed to update PI IRTE\n",
					__func__);
			goto out;
		}
	}

	ret = 0;
out:
	srcu_read_unlock(&kvm->irq_srcu, idx);
	return ret;
}

11106 11107 11108 11109 11110 11111 11112 11113 11114 11115
static void vmx_setup_mce(struct kvm_vcpu *vcpu)
{
	if (vcpu->arch.mcg_cap & MCG_LMCE_P)
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
			FEATURE_CONTROL_LMCE;
	else
		to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
			~FEATURE_CONTROL_LMCE;
}

11116
static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
A
Avi Kivity 已提交
11117 11118 11119 11120
	.cpu_has_kvm_support = cpu_has_kvm_support,
	.disabled_by_bios = vmx_disabled_by_bios,
	.hardware_setup = hardware_setup,
	.hardware_unsetup = hardware_unsetup,
Y
Yang, Sheng 已提交
11121
	.check_processor_compatibility = vmx_check_processor_compat,
A
Avi Kivity 已提交
11122 11123
	.hardware_enable = hardware_enable,
	.hardware_disable = hardware_disable,
11124
	.cpu_has_accelerated_tpr = report_flexpriority,
11125
	.cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
A
Avi Kivity 已提交
11126 11127 11128

	.vcpu_create = vmx_create_vcpu,
	.vcpu_free = vmx_free_vcpu,
11129
	.vcpu_reset = vmx_vcpu_reset,
A
Avi Kivity 已提交
11130

11131
	.prepare_guest_switch = vmx_save_host_state,
A
Avi Kivity 已提交
11132 11133 11134
	.vcpu_load = vmx_vcpu_load,
	.vcpu_put = vmx_vcpu_put,

11135
	.update_bp_intercept = update_exception_bitmap,
A
Avi Kivity 已提交
11136 11137 11138 11139 11140
	.get_msr = vmx_get_msr,
	.set_msr = vmx_set_msr,
	.get_segment_base = vmx_get_segment_base,
	.get_segment = vmx_get_segment,
	.set_segment = vmx_set_segment,
11141
	.get_cpl = vmx_get_cpl,
A
Avi Kivity 已提交
11142
	.get_cs_db_l_bits = vmx_get_cs_db_l_bits,
11143
	.decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
11144
	.decache_cr3 = vmx_decache_cr3,
11145
	.decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
A
Avi Kivity 已提交
11146 11147 11148 11149 11150 11151 11152 11153
	.set_cr0 = vmx_set_cr0,
	.set_cr3 = vmx_set_cr3,
	.set_cr4 = vmx_set_cr4,
	.set_efer = vmx_set_efer,
	.get_idt = vmx_get_idt,
	.set_idt = vmx_set_idt,
	.get_gdt = vmx_get_gdt,
	.set_gdt = vmx_set_gdt,
J
Jan Kiszka 已提交
11154 11155
	.get_dr6 = vmx_get_dr6,
	.set_dr6 = vmx_set_dr6,
11156
	.set_dr7 = vmx_set_dr7,
11157
	.sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
11158
	.cache_reg = vmx_cache_reg,
A
Avi Kivity 已提交
11159 11160
	.get_rflags = vmx_get_rflags,
	.set_rflags = vmx_set_rflags,
11161 11162 11163

	.get_pkru = vmx_get_pkru,

11164
	.fpu_activate = vmx_fpu_activate,
11165
	.fpu_deactivate = vmx_fpu_deactivate,
A
Avi Kivity 已提交
11166 11167 11168 11169

	.tlb_flush = vmx_flush_tlb,

	.run = vmx_vcpu_run,
11170
	.handle_exit = vmx_handle_exit,
A
Avi Kivity 已提交
11171
	.skip_emulated_instruction = skip_emulated_instruction,
11172 11173
	.set_interrupt_shadow = vmx_set_interrupt_shadow,
	.get_interrupt_shadow = vmx_get_interrupt_shadow,
I
Ingo Molnar 已提交
11174
	.patch_hypercall = vmx_patch_hypercall,
E
Eddie Dong 已提交
11175
	.set_irq = vmx_inject_irq,
11176
	.set_nmi = vmx_inject_nmi,
11177
	.queue_exception = vmx_queue_exception,
A
Avi Kivity 已提交
11178
	.cancel_injection = vmx_cancel_injection,
11179
	.interrupt_allowed = vmx_interrupt_allowed,
11180
	.nmi_allowed = vmx_nmi_allowed,
J
Jan Kiszka 已提交
11181 11182
	.get_nmi_mask = vmx_get_nmi_mask,
	.set_nmi_mask = vmx_set_nmi_mask,
11183 11184 11185
	.enable_nmi_window = enable_nmi_window,
	.enable_irq_window = enable_irq_window,
	.update_cr8_intercept = update_cr8_intercept,
11186
	.set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
11187
	.set_apic_access_page_addr = vmx_set_apic_access_page_addr,
11188 11189
	.get_enable_apicv = vmx_get_enable_apicv,
	.refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
11190 11191 11192
	.load_eoi_exitmap = vmx_load_eoi_exitmap,
	.hwapic_irr_update = vmx_hwapic_irr_update,
	.hwapic_isr_update = vmx_hwapic_isr_update,
11193 11194
	.sync_pir_to_irr = vmx_sync_pir_to_irr,
	.deliver_posted_interrupt = vmx_deliver_posted_interrupt,
11195

11196
	.set_tss_addr = vmx_set_tss_addr,
11197
	.get_tdp_level = get_ept_level,
11198
	.get_mt_mask = vmx_get_mt_mask,
11199

11200 11201
	.get_exit_info = vmx_get_exit_info,

11202
	.get_lpage_level = vmx_get_lpage_level,
11203 11204

	.cpuid_update = vmx_cpuid_update,
11205 11206

	.rdtscp_supported = vmx_rdtscp_supported,
11207
	.invpcid_supported = vmx_invpcid_supported,
11208 11209

	.set_supported_cpuid = vmx_set_supported_cpuid,
11210 11211

	.has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
11212 11213

	.write_tsc_offset = vmx_write_tsc_offset,
11214 11215

	.set_tdp_cr3 = vmx_set_cr3,
11216 11217

	.check_intercept = vmx_check_intercept,
11218
	.handle_external_intr = vmx_handle_external_intr,
11219
	.mpx_supported = vmx_mpx_supported,
11220
	.xsaves_supported = vmx_xsaves_supported,
11221 11222

	.check_nested_events = vmx_check_nested_events,
11223 11224

	.sched_in = vmx_sched_in,
K
Kai Huang 已提交
11225 11226 11227 11228 11229

	.slot_enable_log_dirty = vmx_slot_enable_log_dirty,
	.slot_disable_log_dirty = vmx_slot_disable_log_dirty,
	.flush_log_dirty = vmx_flush_log_dirty,
	.enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
11230

11231 11232 11233
	.pre_block = vmx_pre_block,
	.post_block = vmx_post_block,

11234
	.pmu_ops = &intel_pmu_ops,
11235 11236

	.update_pi_irte = vmx_update_pi_irte,
11237 11238 11239 11240 11241

#ifdef CONFIG_X86_64
	.set_hv_timer = vmx_set_hv_timer,
	.cancel_hv_timer = vmx_cancel_hv_timer,
#endif
11242 11243

	.setup_mce = vmx_setup_mce,
A
Avi Kivity 已提交
11244 11245 11246 11247
};

static int __init vmx_init(void)
{
11248 11249
	int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
                     __alignof__(struct vcpu_vmx), THIS_MODULE);
11250
	if (r)
11251
		return r;
S
Sheng Yang 已提交
11252

11253
#ifdef CONFIG_KEXEC_CORE
11254 11255 11256 11257
	rcu_assign_pointer(crash_vmclear_loaded_vmcss,
			   crash_vmclear_local_loaded_vmcss);
#endif

11258
	return 0;
A
Avi Kivity 已提交
11259 11260 11261 11262
}

static void __exit vmx_exit(void)
{
11263
#ifdef CONFIG_KEXEC_CORE
11264
	RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
11265 11266 11267
	synchronize_rcu();
#endif

11268
	kvm_exit();
A
Avi Kivity 已提交
11269 11270 11271 11272
}

module_init(vmx_init)
module_exit(vmx_exit)