radeon_object.c 13.6 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
#include <linux/list.h>
33
#include <linux/slab.h>
34 35 36 37 38 39 40
#include <drm/drmP.h>
#include "radeon_drm.h"
#include "radeon.h"


int radeon_ttm_init(struct radeon_device *rdev);
void radeon_ttm_fini(struct radeon_device *rdev);
41
static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
42 43 44 45 46 47

/*
 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
 * function are calling it.
 */

48
static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
49
{
50
	struct radeon_bo *bo;
51

52 53 54 55 56 57
	bo = container_of(tbo, struct radeon_bo, tbo);
	mutex_lock(&bo->rdev->gem.mutex);
	list_del_init(&bo->list);
	mutex_unlock(&bo->rdev->gem.mutex);
	radeon_bo_clear_surface_reg(bo);
	kfree(bo);
58 59
}

60 61 62 63 64 65 66
bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
{
	if (bo->destroy == &radeon_ttm_bo_destroy)
		return true;
	return false;
}

67 68 69 70 71
void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
{
	u32 c = 0;

	rbo->placement.fpfn = 0;
72
	rbo->placement.lpfn = rbo->rdev->mc.active_vram_size >> PAGE_SHIFT;
73 74 75 76 77 78 79 80 81
	rbo->placement.placement = rbo->placements;
	rbo->placement.busy_placement = rbo->placements;
	if (domain & RADEON_GEM_DOMAIN_VRAM)
		rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
					TTM_PL_FLAG_VRAM;
	if (domain & RADEON_GEM_DOMAIN_GTT)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
	if (domain & RADEON_GEM_DOMAIN_CPU)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
82 83
	if (!c)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
84 85 86 87
	rbo->placement.num_placement = c;
	rbo->placement.num_busy_placement = c;
}

88
int radeon_bo_create(struct radeon_device *rdev, struct drm_gem_object *gobj,
89 90
		     unsigned long size, int byte_align, bool kernel, u32 domain,
		     struct radeon_bo **bo_ptr)
91
{
92
	struct radeon_bo *bo;
93
	enum ttm_bo_type type;
94
	int page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
95 96 97 98 99 100 101 102 103 104
	int r;

	if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
		rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
	}
	if (kernel) {
		type = ttm_bo_type_kernel;
	} else {
		type = ttm_bo_type_device;
	}
105
	*bo_ptr = NULL;
106 107

retry:
108 109
	bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
	if (bo == NULL)
110
		return -ENOMEM;
111 112 113 114
	bo->rdev = rdev;
	bo->gobj = gobj;
	bo->surface_reg = -1;
	INIT_LIST_HEAD(&bo->list);
115
	radeon_ttm_placement_from_domain(bo, domain);
116
	/* Kernel allocation are uninterruptible */
117
	mutex_lock(&rdev->vram_mutex);
118
	r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
119
			&bo->placement, page_align, 0, !kernel, NULL, size,
120
			&radeon_ttm_bo_destroy);
121
	mutex_unlock(&rdev->vram_mutex);
122
	if (unlikely(r != 0)) {
123 124 125 126 127
		if (r != -ERESTARTSYS) {
			if (domain == RADEON_GEM_DOMAIN_VRAM) {
				domain |= RADEON_GEM_DOMAIN_GTT;
				goto retry;
			}
128
			dev_err(rdev->dev,
129 130
				"object_init failed for (%lu, 0x%08X)\n",
				size, domain);
131
		}
132 133
		return r;
	}
134
	*bo_ptr = bo;
135
	if (gobj) {
136 137 138
		mutex_lock(&bo->rdev->gem.mutex);
		list_add_tail(&bo->list, &rdev->gem.objects);
		mutex_unlock(&bo->rdev->gem.mutex);
139 140 141 142
	}
	return 0;
}

143
int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
144
{
145
	bool is_iomem;
146 147
	int r;

148
	if (bo->kptr) {
149
		if (ptr) {
150
			*ptr = bo->kptr;
151 152 153
		}
		return 0;
	}
154
	r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
155 156 157
	if (r) {
		return r;
	}
158
	bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
159
	if (ptr) {
160
		*ptr = bo->kptr;
161
	}
162
	radeon_bo_check_tiling(bo, 0, 0);
163 164 165
	return 0;
}

166
void radeon_bo_kunmap(struct radeon_bo *bo)
167
{
168
	if (bo->kptr == NULL)
169
		return;
170 171 172
	bo->kptr = NULL;
	radeon_bo_check_tiling(bo, 0, 0);
	ttm_bo_kunmap(&bo->kmap);
173 174
}

175
void radeon_bo_unref(struct radeon_bo **bo)
176
{
177
	struct ttm_buffer_object *tbo;
178
	struct radeon_device *rdev;
179

180
	if ((*bo) == NULL)
181
		return;
182
	rdev = (*bo)->rdev;
183
	tbo = &((*bo)->tbo);
184
	mutex_lock(&rdev->vram_mutex);
185
	ttm_bo_unref(&tbo);
186
	mutex_unlock(&rdev->vram_mutex);
187 188
	if (tbo == NULL)
		*bo = NULL;
189 190
}

191
int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
192
{
193
	int r, i;
194

195 196 197 198
	if (bo->pin_count) {
		bo->pin_count++;
		if (gpu_addr)
			*gpu_addr = radeon_bo_gpu_offset(bo);
199 200
		return 0;
	}
201
	radeon_ttm_placement_from_domain(bo, domain);
202 203 204 205
	if (domain == RADEON_GEM_DOMAIN_VRAM) {
		/* force to pin into visible video ram */
		bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
	}
206 207
	for (i = 0; i < bo->placement.num_placement; i++)
		bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
208
	r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
209 210 211 212
	if (likely(r == 0)) {
		bo->pin_count = 1;
		if (gpu_addr != NULL)
			*gpu_addr = radeon_bo_gpu_offset(bo);
213
	}
214
	if (unlikely(r != 0))
215
		dev_err(bo->rdev->dev, "%p pin failed\n", bo);
216 217 218
	return r;
}

219
int radeon_bo_unpin(struct radeon_bo *bo)
220
{
221
	int r, i;
222

223 224 225
	if (!bo->pin_count) {
		dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
		return 0;
226
	}
227 228 229
	bo->pin_count--;
	if (bo->pin_count)
		return 0;
230 231
	for (i = 0; i < bo->placement.num_placement; i++)
		bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
232
	r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
233
	if (unlikely(r != 0))
234
		dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
235
	return r;
236 237
}

238
int radeon_bo_evict_vram(struct radeon_device *rdev)
239
{
240 241
	/* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
	if (0 && (rdev->flags & RADEON_IS_IGP)) {
242 243 244
		if (rdev->mc.igp_sideport_enabled == false)
			/* Useless to evict on IGP chips */
			return 0;
245 246 247 248
	}
	return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
}

249
void radeon_bo_force_delete(struct radeon_device *rdev)
250
{
251
	struct radeon_bo *bo, *n;
252 253 254 255 256
	struct drm_gem_object *gobj;

	if (list_empty(&rdev->gem.objects)) {
		return;
	}
257 258
	dev_err(rdev->dev, "Userspace still has active objects !\n");
	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
259
		mutex_lock(&rdev->ddev->struct_mutex);
260 261 262 263 264 265 266 267
		gobj = bo->gobj;
		dev_err(rdev->dev, "%p %p %lu %lu force free\n",
			gobj, bo, (unsigned long)gobj->size,
			*((unsigned long *)&gobj->refcount));
		mutex_lock(&bo->rdev->gem.mutex);
		list_del_init(&bo->list);
		mutex_unlock(&bo->rdev->gem.mutex);
		radeon_bo_unref(&bo);
268 269 270 271 272 273
		gobj->driver_private = NULL;
		drm_gem_object_unreference(gobj);
		mutex_unlock(&rdev->ddev->struct_mutex);
	}
}

274
int radeon_bo_init(struct radeon_device *rdev)
275
{
276 277 278 279 280 281 282 283
	/* Add an MTRR for the VRAM */
	rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
			MTRR_TYPE_WRCOMB, 1);
	DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
		rdev->mc.mc_vram_size >> 20,
		(unsigned long long)rdev->mc.aper_size >> 20);
	DRM_INFO("RAM width %dbits %cDR\n",
			rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
284 285 286
	return radeon_ttm_init(rdev);
}

287
void radeon_bo_fini(struct radeon_device *rdev)
288 289 290 291
{
	radeon_ttm_fini(rdev);
}

292 293
void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
				struct list_head *head)
294 295 296 297 298 299 300 301
{
	if (lobj->wdomain) {
		list_add(&lobj->list, head);
	} else {
		list_add_tail(&lobj->list, head);
	}
}

302
int radeon_bo_list_reserve(struct list_head *head)
303
{
304
	struct radeon_bo_list *lobj;
305 306
	int r;

307
	list_for_each_entry(lobj, head, list){
308 309 310
		r = radeon_bo_reserve(lobj->bo, false);
		if (unlikely(r != 0))
			return r;
311
		lobj->reserved = true;
312 313 314 315
	}
	return 0;
}

316
void radeon_bo_list_unreserve(struct list_head *head)
317
{
318
	struct radeon_bo_list *lobj;
319

320
	list_for_each_entry(lobj, head, list) {
321
		/* only unreserve object we successfully reserved */
322
		if (lobj->reserved && radeon_bo_is_reserved(lobj->bo))
323
			radeon_bo_unreserve(lobj->bo);
324 325 326
	}
}

327
int radeon_bo_list_validate(struct list_head *head)
328
{
329 330
	struct radeon_bo_list *lobj;
	struct radeon_bo *bo;
331
	u32 domain;
332 333
	int r;

334 335 336
	list_for_each_entry(lobj, head, list) {
		lobj->reserved = false;
	}
337
	r = radeon_bo_list_reserve(head);
338 339 340
	if (unlikely(r != 0)) {
		return r;
	}
341
	list_for_each_entry(lobj, head, list) {
342 343
		bo = lobj->bo;
		if (!bo->pin_count) {
344 345 346 347
			domain = lobj->wdomain ? lobj->wdomain : lobj->rdomain;
			
		retry:
			radeon_ttm_placement_from_domain(bo, domain);
348
			r = ttm_bo_validate(&bo->tbo, &bo->placement,
349
						true, false, false);
350 351 352 353 354
			if (unlikely(r)) {
				if (r != -ERESTARTSYS && domain == RADEON_GEM_DOMAIN_VRAM) {
					domain |= RADEON_GEM_DOMAIN_GTT;
					goto retry;
				}
355
				return r;
356
			}
357
		}
358 359
		lobj->gpu_offset = radeon_bo_gpu_offset(bo);
		lobj->tiling_flags = bo->tiling_flags;
360 361 362 363
	}
	return 0;
}

364
void radeon_bo_list_fence(struct list_head *head, void *fence)
365
{
366
	struct radeon_bo_list *lobj;
367 368 369 370 371
	struct radeon_bo *bo;
	struct radeon_fence *old_fence = NULL;

	list_for_each_entry(lobj, head, list) {
		bo = lobj->bo;
372
		spin_lock(&bo->tbo.bdev->fence_lock);
373 374 375
		old_fence = (struct radeon_fence *)bo->tbo.sync_obj;
		bo->tbo.sync_obj = radeon_fence_ref(fence);
		bo->tbo.sync_obj_arg = NULL;
376
		spin_unlock(&bo->tbo.bdev->fence_lock);
377 378
		if (old_fence) {
			radeon_fence_unref(&old_fence);
379
		}
380
	}
381 382
}

383
int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
384 385
			     struct vm_area_struct *vma)
{
386
	return ttm_fbdev_mmap(vma, &bo->tbo);
387 388
}

389
int radeon_bo_get_surface_reg(struct radeon_bo *bo)
390
{
391
	struct radeon_device *rdev = bo->rdev;
392
	struct radeon_surface_reg *reg;
393
	struct radeon_bo *old_object;
394 395 396
	int steal;
	int i;

397 398 399
	BUG_ON(!atomic_read(&bo->tbo.reserved));

	if (!bo->tiling_flags)
400 401
		return 0;

402 403 404
	if (bo->surface_reg >= 0) {
		reg = &rdev->surface_regs[bo->surface_reg];
		i = bo->surface_reg;
405 406 407 408 409 410 411
		goto out;
	}

	steal = -1;
	for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {

		reg = &rdev->surface_regs[i];
412
		if (!reg->bo)
413 414
			break;

415
		old_object = reg->bo;
416 417 418 419 420 421 422 423 424 425
		if (old_object->pin_count == 0)
			steal = i;
	}

	/* if we are all out */
	if (i == RADEON_GEM_MAX_SURFACES) {
		if (steal == -1)
			return -ENOMEM;
		/* find someone with a surface reg and nuke their BO */
		reg = &rdev->surface_regs[steal];
426
		old_object = reg->bo;
427 428
		/* blow away the mapping */
		DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
429
		ttm_bo_unmap_virtual(&old_object->tbo);
430 431 432 433
		old_object->surface_reg = -1;
		i = steal;
	}

434 435
	bo->surface_reg = i;
	reg->bo = bo;
436 437

out:
438
	radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
439
			       bo->tbo.mem.start << PAGE_SHIFT,
440
			       bo->tbo.num_pages << PAGE_SHIFT);
441 442 443
	return 0;
}

444
static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
445
{
446
	struct radeon_device *rdev = bo->rdev;
447 448
	struct radeon_surface_reg *reg;

449
	if (bo->surface_reg == -1)
450 451
		return;

452 453
	reg = &rdev->surface_regs[bo->surface_reg];
	radeon_clear_surface_reg(rdev, bo->surface_reg);
454

455 456
	reg->bo = NULL;
	bo->surface_reg = -1;
457 458
}

459 460
int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
				uint32_t tiling_flags, uint32_t pitch)
461
{
462 463 464 465 466 467 468 469 470
	int r;

	r = radeon_bo_reserve(bo, false);
	if (unlikely(r != 0))
		return r;
	bo->tiling_flags = tiling_flags;
	bo->pitch = pitch;
	radeon_bo_unreserve(bo);
	return 0;
471 472
}

473 474 475
void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
				uint32_t *tiling_flags,
				uint32_t *pitch)
476
{
477
	BUG_ON(!atomic_read(&bo->tbo.reserved));
478
	if (tiling_flags)
479
		*tiling_flags = bo->tiling_flags;
480
	if (pitch)
481
		*pitch = bo->pitch;
482 483
}

484 485
int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
				bool force_drop)
486
{
487 488 489
	BUG_ON(!atomic_read(&bo->tbo.reserved));

	if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
490 491 492
		return 0;

	if (force_drop) {
493
		radeon_bo_clear_surface_reg(bo);
494 495 496
		return 0;
	}

497
	if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
498 499 500
		if (!has_moved)
			return 0;

501 502
		if (bo->surface_reg >= 0)
			radeon_bo_clear_surface_reg(bo);
503 504 505
		return 0;
	}

506
	if ((bo->surface_reg >= 0) && !has_moved)
507 508
		return 0;

509
	return radeon_bo_get_surface_reg(bo);
510 511 512
}

void radeon_bo_move_notify(struct ttm_buffer_object *bo,
513
			   struct ttm_mem_reg *mem)
514
{
515 516 517 518
	struct radeon_bo *rbo;
	if (!radeon_ttm_bo_is_radeon_bo(bo))
		return;
	rbo = container_of(bo, struct radeon_bo, tbo);
519
	radeon_bo_check_tiling(rbo, 0, 1);
520 521
}

522
int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
523
{
524
	struct radeon_device *rdev;
525
	struct radeon_bo *rbo;
526 527 528
	unsigned long offset, size;
	int r;

529
	if (!radeon_ttm_bo_is_radeon_bo(bo))
530
		return 0;
531
	rbo = container_of(bo, struct radeon_bo, tbo);
532
	radeon_bo_check_tiling(rbo, 0, 0);
533 534 535
	rdev = rbo->rdev;
	if (bo->mem.mem_type == TTM_PL_VRAM) {
		size = bo->mem.num_pages << PAGE_SHIFT;
536
		offset = bo->mem.start << PAGE_SHIFT;
537 538 539 540 541 542 543
		if ((offset + size) > rdev->mc.visible_vram_size) {
			/* hurrah the memory is not visible ! */
			radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
			rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
			r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
			if (unlikely(r != 0))
				return r;
544
			offset = bo->mem.start << PAGE_SHIFT;
545 546 547 548 549 550
			/* this should not happen */
			if ((offset + size) > rdev->mc.visible_vram_size)
				return -EINVAL;
		}
	}
	return 0;
551
}