radeon_object.c 12.9 KB
Newer Older
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32
/*
 * Copyright 2009 Jerome Glisse.
 * All Rights Reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the
 * "Software"), to deal in the Software without restriction, including
 * without limitation the rights to use, copy, modify, merge, publish,
 * distribute, sub license, and/or sell copies of the Software, and to
 * permit persons to whom the Software is furnished to do so, subject to
 * the following conditions:
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
 * USE OR OTHER DEALINGS IN THE SOFTWARE.
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 */
/*
 * Authors:
 *    Jerome Glisse <glisse@freedesktop.org>
 *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
 *    Dave Airlie
 */
#include <linux/list.h>
33
#include <linux/slab.h>
34 35 36 37 38 39 40
#include <drm/drmP.h>
#include "radeon_drm.h"
#include "radeon.h"


int radeon_ttm_init(struct radeon_device *rdev);
void radeon_ttm_fini(struct radeon_device *rdev);
41
static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
42 43 44 45 46 47

/*
 * To exclude mutual BO access we rely on bo_reserve exclusion, as all
 * function are calling it.
 */

48
static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
49
{
50
	struct radeon_bo *bo;
51

52 53 54 55 56 57
	bo = container_of(tbo, struct radeon_bo, tbo);
	mutex_lock(&bo->rdev->gem.mutex);
	list_del_init(&bo->list);
	mutex_unlock(&bo->rdev->gem.mutex);
	radeon_bo_clear_surface_reg(bo);
	kfree(bo);
58 59
}

60 61 62 63 64 65 66
bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
{
	if (bo->destroy == &radeon_ttm_bo_destroy)
		return true;
	return false;
}

67 68 69 70 71 72 73 74 75 76 77 78 79 80 81
void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
{
	u32 c = 0;

	rbo->placement.fpfn = 0;
	rbo->placement.lpfn = 0;
	rbo->placement.placement = rbo->placements;
	rbo->placement.busy_placement = rbo->placements;
	if (domain & RADEON_GEM_DOMAIN_VRAM)
		rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
					TTM_PL_FLAG_VRAM;
	if (domain & RADEON_GEM_DOMAIN_GTT)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
	if (domain & RADEON_GEM_DOMAIN_CPU)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
82 83
	if (!c)
		rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
84 85 86 87
	rbo->placement.num_placement = c;
	rbo->placement.num_busy_placement = c;
}

88 89 90
int radeon_bo_create(struct radeon_device *rdev, struct drm_gem_object *gobj,
			unsigned long size, bool kernel, u32 domain,
			struct radeon_bo **bo_ptr)
91
{
92
	struct radeon_bo *bo;
93 94 95 96 97 98 99 100 101 102 103
	enum ttm_bo_type type;
	int r;

	if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
		rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
	}
	if (kernel) {
		type = ttm_bo_type_kernel;
	} else {
		type = ttm_bo_type_device;
	}
104 105 106
	*bo_ptr = NULL;
	bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
	if (bo == NULL)
107
		return -ENOMEM;
108 109 110 111 112
	bo->rdev = rdev;
	bo->gobj = gobj;
	bo->surface_reg = -1;
	INIT_LIST_HEAD(&bo->list);

113
	radeon_ttm_placement_from_domain(bo, domain);
114
	/* Kernel allocation are uninterruptible */
115 116 117
	r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
			&bo->placement, 0, 0, !kernel, NULL, size,
			&radeon_ttm_bo_destroy);
118
	if (unlikely(r != 0)) {
119 120
		if (r != -ERESTARTSYS)
			dev_err(rdev->dev,
121 122
				"object_init failed for (%lu, 0x%08X)\n",
				size, domain);
123 124
		return r;
	}
125
	*bo_ptr = bo;
126
	if (gobj) {
127 128 129
		mutex_lock(&bo->rdev->gem.mutex);
		list_add_tail(&bo->list, &rdev->gem.objects);
		mutex_unlock(&bo->rdev->gem.mutex);
130 131 132 133
	}
	return 0;
}

134
int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
135
{
136
	bool is_iomem;
137 138
	int r;

139
	if (bo->kptr) {
140
		if (ptr) {
141
			*ptr = bo->kptr;
142 143 144
		}
		return 0;
	}
145
	r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
146 147 148
	if (r) {
		return r;
	}
149
	bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
150
	if (ptr) {
151
		*ptr = bo->kptr;
152
	}
153
	radeon_bo_check_tiling(bo, 0, 0);
154 155 156
	return 0;
}

157
void radeon_bo_kunmap(struct radeon_bo *bo)
158
{
159
	if (bo->kptr == NULL)
160
		return;
161 162 163
	bo->kptr = NULL;
	radeon_bo_check_tiling(bo, 0, 0);
	ttm_bo_kunmap(&bo->kmap);
164 165
}

166
void radeon_bo_unref(struct radeon_bo **bo)
167
{
168
	struct ttm_buffer_object *tbo;
169

170
	if ((*bo) == NULL)
171
		return;
172 173 174 175
	tbo = &((*bo)->tbo);
	ttm_bo_unref(&tbo);
	if (tbo == NULL)
		*bo = NULL;
176 177
}

178
int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
179
{
180
	int r, i;
181

182 183 184 185
	if (bo->pin_count) {
		bo->pin_count++;
		if (gpu_addr)
			*gpu_addr = radeon_bo_gpu_offset(bo);
186 187
		return 0;
	}
188
	radeon_ttm_placement_from_domain(bo, domain);
189 190 191 192
	if (domain == RADEON_GEM_DOMAIN_VRAM) {
		/* force to pin into visible video ram */
		bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
	}
193 194
	for (i = 0; i < bo->placement.num_placement; i++)
		bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
195
	r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
196 197 198 199
	if (likely(r == 0)) {
		bo->pin_count = 1;
		if (gpu_addr != NULL)
			*gpu_addr = radeon_bo_gpu_offset(bo);
200
	}
201
	if (unlikely(r != 0))
202
		dev_err(bo->rdev->dev, "%p pin failed\n", bo);
203 204 205
	return r;
}

206
int radeon_bo_unpin(struct radeon_bo *bo)
207
{
208
	int r, i;
209

210 211 212
	if (!bo->pin_count) {
		dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
		return 0;
213
	}
214 215 216
	bo->pin_count--;
	if (bo->pin_count)
		return 0;
217 218
	for (i = 0; i < bo->placement.num_placement; i++)
		bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
219
	r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
220
	if (unlikely(r != 0))
221
		dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
222
	return r;
223 224
}

225
int radeon_bo_evict_vram(struct radeon_device *rdev)
226
{
227 228
	/* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
	if (0 && (rdev->flags & RADEON_IS_IGP)) {
229 230 231
		if (rdev->mc.igp_sideport_enabled == false)
			/* Useless to evict on IGP chips */
			return 0;
232 233 234 235
	}
	return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
}

236
void radeon_bo_force_delete(struct radeon_device *rdev)
237
{
238
	struct radeon_bo *bo, *n;
239 240 241 242 243
	struct drm_gem_object *gobj;

	if (list_empty(&rdev->gem.objects)) {
		return;
	}
244 245
	dev_err(rdev->dev, "Userspace still has active objects !\n");
	list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
246
		mutex_lock(&rdev->ddev->struct_mutex);
247 248 249 250 251 252 253 254
		gobj = bo->gobj;
		dev_err(rdev->dev, "%p %p %lu %lu force free\n",
			gobj, bo, (unsigned long)gobj->size,
			*((unsigned long *)&gobj->refcount));
		mutex_lock(&bo->rdev->gem.mutex);
		list_del_init(&bo->list);
		mutex_unlock(&bo->rdev->gem.mutex);
		radeon_bo_unref(&bo);
255 256 257 258 259 260
		gobj->driver_private = NULL;
		drm_gem_object_unreference(gobj);
		mutex_unlock(&rdev->ddev->struct_mutex);
	}
}

261
int radeon_bo_init(struct radeon_device *rdev)
262
{
263 264 265 266 267 268 269 270
	/* Add an MTRR for the VRAM */
	rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
			MTRR_TYPE_WRCOMB, 1);
	DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
		rdev->mc.mc_vram_size >> 20,
		(unsigned long long)rdev->mc.aper_size >> 20);
	DRM_INFO("RAM width %dbits %cDR\n",
			rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
271 272 273
	return radeon_ttm_init(rdev);
}

274
void radeon_bo_fini(struct radeon_device *rdev)
275 276 277 278
{
	radeon_ttm_fini(rdev);
}

279 280
void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
				struct list_head *head)
281 282 283 284 285 286 287 288
{
	if (lobj->wdomain) {
		list_add(&lobj->list, head);
	} else {
		list_add_tail(&lobj->list, head);
	}
}

289
int radeon_bo_list_reserve(struct list_head *head)
290
{
291
	struct radeon_bo_list *lobj;
292 293
	int r;

294
	list_for_each_entry(lobj, head, list){
295 296 297
		r = radeon_bo_reserve(lobj->bo, false);
		if (unlikely(r != 0))
			return r;
298 299 300 301
	}
	return 0;
}

302
void radeon_bo_list_unreserve(struct list_head *head)
303
{
304
	struct radeon_bo_list *lobj;
305

306
	list_for_each_entry(lobj, head, list) {
307 308 309
		/* only unreserve object we successfully reserved */
		if (radeon_bo_is_reserved(lobj->bo))
			radeon_bo_unreserve(lobj->bo);
310 311 312
	}
}

313
int radeon_bo_list_validate(struct list_head *head)
314
{
315 316
	struct radeon_bo_list *lobj;
	struct radeon_bo *bo;
317 318
	int r;

319
	r = radeon_bo_list_reserve(head);
320 321 322
	if (unlikely(r != 0)) {
		return r;
	}
323
	list_for_each_entry(lobj, head, list) {
324 325
		bo = lobj->bo;
		if (!bo->pin_count) {
326
			if (lobj->wdomain) {
327 328
				radeon_ttm_placement_from_domain(bo,
								lobj->wdomain);
329
			} else {
330 331
				radeon_ttm_placement_from_domain(bo,
								lobj->rdomain);
332
			}
333
			r = ttm_bo_validate(&bo->tbo, &bo->placement,
334
						true, false, false);
335
			if (unlikely(r))
336 337
				return r;
		}
338 339
		lobj->gpu_offset = radeon_bo_gpu_offset(bo);
		lobj->tiling_flags = bo->tiling_flags;
340 341 342 343
	}
	return 0;
}

344
void radeon_bo_list_fence(struct list_head *head, void *fence)
345
{
346
	struct radeon_bo_list *lobj;
347 348 349 350 351 352 353 354 355 356 357 358
	struct radeon_bo *bo;
	struct radeon_fence *old_fence = NULL;

	list_for_each_entry(lobj, head, list) {
		bo = lobj->bo;
		spin_lock(&bo->tbo.lock);
		old_fence = (struct radeon_fence *)bo->tbo.sync_obj;
		bo->tbo.sync_obj = radeon_fence_ref(fence);
		bo->tbo.sync_obj_arg = NULL;
		spin_unlock(&bo->tbo.lock);
		if (old_fence) {
			radeon_fence_unref(&old_fence);
359
		}
360
	}
361 362
}

363
int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
364 365
			     struct vm_area_struct *vma)
{
366
	return ttm_fbdev_mmap(vma, &bo->tbo);
367 368
}

369
int radeon_bo_get_surface_reg(struct radeon_bo *bo)
370
{
371
	struct radeon_device *rdev = bo->rdev;
372
	struct radeon_surface_reg *reg;
373
	struct radeon_bo *old_object;
374 375 376
	int steal;
	int i;

377 378 379
	BUG_ON(!atomic_read(&bo->tbo.reserved));

	if (!bo->tiling_flags)
380 381
		return 0;

382 383 384
	if (bo->surface_reg >= 0) {
		reg = &rdev->surface_regs[bo->surface_reg];
		i = bo->surface_reg;
385 386 387 388 389 390 391
		goto out;
	}

	steal = -1;
	for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {

		reg = &rdev->surface_regs[i];
392
		if (!reg->bo)
393 394
			break;

395
		old_object = reg->bo;
396 397 398 399 400 401 402 403 404 405
		if (old_object->pin_count == 0)
			steal = i;
	}

	/* if we are all out */
	if (i == RADEON_GEM_MAX_SURFACES) {
		if (steal == -1)
			return -ENOMEM;
		/* find someone with a surface reg and nuke their BO */
		reg = &rdev->surface_regs[steal];
406
		old_object = reg->bo;
407 408
		/* blow away the mapping */
		DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
409
		ttm_bo_unmap_virtual(&old_object->tbo);
410 411 412 413
		old_object->surface_reg = -1;
		i = steal;
	}

414 415
	bo->surface_reg = i;
	reg->bo = bo;
416 417

out:
418 419 420
	radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
			       bo->tbo.mem.mm_node->start << PAGE_SHIFT,
			       bo->tbo.num_pages << PAGE_SHIFT);
421 422 423
	return 0;
}

424
static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
425
{
426
	struct radeon_device *rdev = bo->rdev;
427 428
	struct radeon_surface_reg *reg;

429
	if (bo->surface_reg == -1)
430 431
		return;

432 433
	reg = &rdev->surface_regs[bo->surface_reg];
	radeon_clear_surface_reg(rdev, bo->surface_reg);
434

435 436
	reg->bo = NULL;
	bo->surface_reg = -1;
437 438
}

439 440
int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
				uint32_t tiling_flags, uint32_t pitch)
441
{
442 443 444 445 446 447 448 449 450
	int r;

	r = radeon_bo_reserve(bo, false);
	if (unlikely(r != 0))
		return r;
	bo->tiling_flags = tiling_flags;
	bo->pitch = pitch;
	radeon_bo_unreserve(bo);
	return 0;
451 452
}

453 454 455
void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
				uint32_t *tiling_flags,
				uint32_t *pitch)
456
{
457
	BUG_ON(!atomic_read(&bo->tbo.reserved));
458
	if (tiling_flags)
459
		*tiling_flags = bo->tiling_flags;
460
	if (pitch)
461
		*pitch = bo->pitch;
462 463
}

464 465
int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
				bool force_drop)
466
{
467 468 469
	BUG_ON(!atomic_read(&bo->tbo.reserved));

	if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
470 471 472
		return 0;

	if (force_drop) {
473
		radeon_bo_clear_surface_reg(bo);
474 475 476
		return 0;
	}

477
	if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
478 479 480
		if (!has_moved)
			return 0;

481 482
		if (bo->surface_reg >= 0)
			radeon_bo_clear_surface_reg(bo);
483 484 485
		return 0;
	}

486
	if ((bo->surface_reg >= 0) && !has_moved)
487 488
		return 0;

489
	return radeon_bo_get_surface_reg(bo);
490 491 492
}

void radeon_bo_move_notify(struct ttm_buffer_object *bo,
493
			   struct ttm_mem_reg *mem)
494
{
495 496 497 498
	struct radeon_bo *rbo;
	if (!radeon_ttm_bo_is_radeon_bo(bo))
		return;
	rbo = container_of(bo, struct radeon_bo, tbo);
499
	radeon_bo_check_tiling(rbo, 0, 1);
500 501
}

502
int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
503
{
504
	struct radeon_device *rdev;
505
	struct radeon_bo *rbo;
506 507 508
	unsigned long offset, size;
	int r;

509
	if (!radeon_ttm_bo_is_radeon_bo(bo))
510
		return 0;
511
	rbo = container_of(bo, struct radeon_bo, tbo);
512
	radeon_bo_check_tiling(rbo, 0, 0);
513 514 515 516 517 518 519 520 521 522 523 524 525 526 527 528 529 530
	rdev = rbo->rdev;
	if (bo->mem.mem_type == TTM_PL_VRAM) {
		size = bo->mem.num_pages << PAGE_SHIFT;
		offset = bo->mem.mm_node->start << PAGE_SHIFT;
		if ((offset + size) > rdev->mc.visible_vram_size) {
			/* hurrah the memory is not visible ! */
			radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
			rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
			r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
			if (unlikely(r != 0))
				return r;
			offset = bo->mem.mm_node->start << PAGE_SHIFT;
			/* this should not happen */
			if ((offset + size) > rdev->mc.visible_vram_size)
				return -EINVAL;
		}
	}
	return 0;
531
}