canyonlands.dts 15.1 KB
Newer Older
1 2 3
/*
 * Device Tree Source for AMCC Canyonlands (460EX)
 *
4
 * Copyright 2008-2009 DENX Software Engineering, Stefan Roese <sr@denx.de>
5 6 7 8 9 10
 *
 * This file is licensed under the terms of the GNU General Public
 * License version 2.  This program is licensed "as is" without
 * any warranty of any kind, whether express or implied.
 */

11 12
/dts-v1/;

13 14 15 16 17
/ {
	#address-cells = <2>;
	#size-cells = <1>;
	model = "amcc,canyonlands";
	compatible = "amcc,canyonlands";
18
	dcr-parent = <&{/cpus/cpu@0}>;
19 20 21 22 23 24 25 26 27 28 29 30 31 32 33

	aliases {
		ethernet0 = &EMAC0;
		ethernet1 = &EMAC1;
		serial0 = &UART0;
		serial1 = &UART1;
	};

	cpus {
		#address-cells = <1>;
		#size-cells = <0>;

		cpu@0 {
			device_type = "cpu";
			model = "PowerPC,460EX";
34
			reg = <0x00000000>;
35 36
			clock-frequency = <0>; /* Filled in by U-Boot */
			timebase-frequency = <0>; /* Filled in by U-Boot */
37 38 39 40
			i-cache-line-size = <32>;
			d-cache-line-size = <32>;
			i-cache-size = <32768>;
			d-cache-size = <32768>;
41 42
			dcr-controller;
			dcr-access-method = "native";
43
			next-level-cache = <&L2C0>;
44 45 46 47 48
		};
	};

	memory {
		device_type = "memory";
49
		reg = <0x00000000 0x00000000 0x00000000>; /* Filled in by U-Boot */
50 51 52 53 54 55
	};

	UIC0: interrupt-controller0 {
		compatible = "ibm,uic-460ex","ibm,uic";
		interrupt-controller;
		cell-index = <0>;
56
		dcr-reg = <0x0c0 0x009>;
57 58 59 60 61 62 63 64 65
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
	};

	UIC1: interrupt-controller1 {
		compatible = "ibm,uic-460ex","ibm,uic";
		interrupt-controller;
		cell-index = <1>;
66
		dcr-reg = <0x0d0 0x009>;
67 68 69
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
70
		interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
71 72 73 74 75 76 77
		interrupt-parent = <&UIC0>;
	};

	UIC2: interrupt-controller2 {
		compatible = "ibm,uic-460ex","ibm,uic";
		interrupt-controller;
		cell-index = <2>;
78
		dcr-reg = <0x0e0 0x009>;
79 80 81
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
82
		interrupts = <0xa 0x4 0xb 0x4>; /* cascade */
83 84 85 86 87 88 89
		interrupt-parent = <&UIC0>;
	};

	UIC3: interrupt-controller3 {
		compatible = "ibm,uic-460ex","ibm,uic";
		interrupt-controller;
		cell-index = <3>;
90
		dcr-reg = <0x0f0 0x009>;
91 92 93
		#address-cells = <0>;
		#size-cells = <0>;
		#interrupt-cells = <2>;
94
		interrupts = <0x10 0x4 0x11 0x4>; /* cascade */
95 96 97 98 99
		interrupt-parent = <&UIC0>;
	};

	SDR0: sdr {
		compatible = "ibm,sdr-460ex";
100
		dcr-reg = <0x00e 0x002>;
101 102 103 104
	};

	CPR0: cpr {
		compatible = "ibm,cpr-460ex";
105
		dcr-reg = <0x00c 0x002>;
106 107
	};

108 109 110 111 112 113 114 115 116
	CPM0: cpm {
		compatible = "ibm,cpm";
		dcr-access-method = "native";
		dcr-reg = <0x160 0x003>;
		unused-units = <0x00000100>;
		idle-doze = <0x02000000>;
		standby = <0xfeff791d>;
	};

117 118 119 120 121 122 123 124 125 126
	L2C0: l2c {
		compatible = "ibm,l2-cache-460ex", "ibm,l2-cache";
		dcr-reg = <0x020 0x008		/* Internal SRAM DCR's */
			   0x030 0x008>;	/* L2 cache DCR's */
		cache-line-size = <32>;		/* 32 bytes */
		cache-size = <262144>;		/* L2, 256K */
		interrupt-parent = <&UIC1>;
		interrupts = <11 1>;
	};

127 128 129 130 131 132 133 134 135
	plb {
		compatible = "ibm,plb-460ex", "ibm,plb4";
		#address-cells = <2>;
		#size-cells = <1>;
		ranges;
		clock-frequency = <0>; /* Filled in by U-Boot */

		SDRAM0: sdram {
			compatible = "ibm,sdram-460ex", "ibm,sdram-405gp";
136
			dcr-reg = <0x010 0x002>;
137 138
		};

J
James Hsiao 已提交
139 140 141 142 143 144 145
		CRYPTO: crypto@180000 {
			compatible = "amcc,ppc460ex-crypto", "amcc,ppc4xx-crypto";
			reg = <4 0x00180000 0x80400>;
			interrupt-parent = <&UIC0>;
			interrupts = <0x1d 0x4>;
		};

146 147
		MAL0: mcmal {
			compatible = "ibm,mcmal-460ex", "ibm,mcmal2";
148
			dcr-reg = <0x180 0x062>;
149
			num-tx-chans = <2>;
150
			num-rx-chans = <16>;
151 152 153
			#address-cells = <0>;
			#size-cells = <0>;
			interrupt-parent = <&UIC2>;
154 155 156 157 158
			interrupts = <	/*TXEOB*/ 0x6 0x4
					/*RXEOB*/ 0x7 0x4
					/*SERR*/  0x3 0x4
					/*TXDE*/  0x4 0x4
					/*RXDE*/  0x5 0x4>;
159 160
		};

161 162 163 164 165 166
		USB0: ehci@bffd0400 {
			compatible = "ibm,usb-ehci-460ex", "usb-ehci";
			interrupt-parent = <&UIC2>;
			interrupts = <0x1d 4>;
			reg = <4 0xbffd0400 0x90 4 0xbffd0490 0x70>;
		};
167

168 169 170 171 172 173
		USB1: usb@bffd0000 {
			compatible = "ohci-le";
			reg = <4 0xbffd0000 0x60>;
			interrupt-parent = <&UIC2>;
			interrupts = <0x1e 4>;
		};
174

175 176 177 178 179 180 181 182 183 184 185 186 187
		USBOTG0: usbotg@bff80000 {
			compatible = "amcc,dwc-otg";
			reg = <0x4 0xbff80000 0x10000>;
			interrupt-parent = <&USBOTG0>;
			#interrupt-cells = <1>;
			#address-cells = <0>;
			#size-cells = <0>;
			interrupts = <0x0 0x1 0x2>;
			interrupt-map = </* USB-OTG */ 0x0 &UIC2 0x1c 0x4
					 /* HIGH-POWER */ 0x1 &UIC1 0x1a 0x8
					 /* DMA */ 0x2 &UIC0 0xc 0x4>;
		};

188 189 190 191 192 193 194 195
		SATA0: sata@bffd1000 {
			compatible = "amcc,sata-460ex";
			reg = <4 0xbffd1000 0x800 4 0xbffd0800 0x400>;
			interrupt-parent = <&UIC3>;
			interrupts = <0x0 0x4       /* SATA */
				      0x5 0x4>;     /* AHBDMA */
		};

196 197 198 199
		POB0: opb {
			compatible = "ibm,opb-460ex", "ibm,opb";
			#address-cells = <1>;
			#size-cells = <1>;
200
			ranges = <0xb0000000 0x00000004 0xb0000000 0x50000000>;
201 202 203 204
			clock-frequency = <0>; /* Filled in by U-Boot */

			EBC0: ebc {
				compatible = "ibm,ebc-460ex", "ibm,ebc";
205
				dcr-reg = <0x012 0x002>;
206 207 208
				#address-cells = <2>;
				#size-cells = <1>;
				clock-frequency = <0>; /* Filled in by U-Boot */
209
				/* ranges property is supplied by U-Boot */
210
				interrupts = <0x6 0x4>;
211
				interrupt-parent = <&UIC1>;
212 213 214 215

				nor_flash@0,0 {
					compatible = "amd,s29gl512n", "cfi-flash";
					bank-width = <2>;
216
					reg = <0x00000000 0x00000000 0x04000000>;
217 218 219 220
					#address-cells = <1>;
					#size-cells = <1>;
					partition@0 {
						label = "kernel";
221
						reg = <0x00000000 0x001e0000>;
222 223 224
					};
					partition@1e0000 {
						label = "dtb";
225
						reg = <0x001e0000 0x00020000>;
226 227 228
					};
					partition@200000 {
						label = "ramdisk";
229
						reg = <0x00200000 0x01400000>;
230 231 232
					};
					partition@1600000 {
						label = "jffs2";
233
						reg = <0x01600000 0x00400000>;
234 235 236
					};
					partition@1a00000 {
						label = "user";
237
						reg = <0x01a00000 0x02560000>;
238 239 240
					};
					partition@3f60000 {
						label = "env";
241
						reg = <0x03f60000 0x00040000>;
242 243 244
					};
					partition@3fa0000 {
						label = "u-boot";
245
						reg = <0x03fa0000 0x00060000>;
246 247
					};
				};
248

249 250 251 252 253
				cpld@2,0 {
					compatible = "amcc,ppc460ex-bcsr";
					reg = <2 0x0 0x9>;
				};

254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275
				ndfc@3,0 {
					compatible = "ibm,ndfc";
					reg = <0x00000003 0x00000000 0x00002000>;
					ccr = <0x00001000>;
					bank-settings = <0x80002222>;
					#address-cells = <1>;
					#size-cells = <1>;

					nand {
						#address-cells = <1>;
						#size-cells = <1>;

						partition@0 {
							label = "u-boot";
							reg = <0x00000000 0x00100000>;
						};
						partition@100000 {
							label = "user";
							reg = <0x00000000 0x03f00000>;
						};
					};
				};
276 277 278 279 280
			};

			UART0: serial@ef600300 {
				device_type = "serial";
				compatible = "ns16550";
281 282
				reg = <0xef600300 0x00000008>;
				virtual-reg = <0xef600300>;
283 284 285
				clock-frequency = <0>; /* Filled in by U-Boot */
				current-speed = <0>; /* Filled in by U-Boot */
				interrupt-parent = <&UIC1>;
286
				interrupts = <0x1 0x4>;
287 288 289 290 291
			};

			UART1: serial@ef600400 {
				device_type = "serial";
				compatible = "ns16550";
292 293
				reg = <0xef600400 0x00000008>;
				virtual-reg = <0xef600400>;
294 295 296
				clock-frequency = <0>; /* Filled in by U-Boot */
				current-speed = <0>; /* Filled in by U-Boot */
				interrupt-parent = <&UIC0>;
297
				interrupts = <0x1 0x4>;
298 299 300 301
			};

			IIC0: i2c@ef600700 {
				compatible = "ibm,iic-460ex", "ibm,iic";
302
				reg = <0xef600700 0x00000014>;
303
				interrupt-parent = <&UIC0>;
304
				interrupts = <0x2 0x4>;
305 306 307 308 309 310 311 312 313 314 315 316 317 318
				#address-cells = <1>;
				#size-cells = <0>;
                                rtc@68 {
                                        compatible = "stm,m41t80";
                                        reg = <0x68>;
					interrupt-parent = <&UIC2>;
					interrupts = <0x19 0x8>;
                                };
                                sttm@48 {
                                        compatible = "ad,ad7414";
                                        reg = <0x48>;
					interrupt-parent = <&UIC1>;
					interrupts = <0x14 0x8>;
                                };
319 320 321 322
			};

			IIC1: i2c@ef600800 {
				compatible = "ibm,iic-460ex", "ibm,iic";
323
				reg = <0xef600800 0x00000014>;
324
				interrupt-parent = <&UIC0>;
325
				interrupts = <0x3 0x4>;
326 327
			};

328 329 330 331 332 333
			GPIO0: gpio@ef600b00 {
				compatible = "ibm,ppc4xx-gpio";
				reg = <0xef600b00 0x00000048>;
				gpio-controller;
			};

334 335
			ZMII0: emac-zmii@ef600d00 {
				compatible = "ibm,zmii-460ex", "ibm,zmii";
336
				reg = <0xef600d00 0x0000000c>;
337 338 339 340
			};

			RGMII0: emac-rgmii@ef601500 {
				compatible = "ibm,rgmii-460ex", "ibm,rgmii";
341
				reg = <0xef601500 0x00000008>;
342 343 344
				has-mdio;
			};

345 346
			TAH0: emac-tah@ef601350 {
				compatible = "ibm,tah-460ex", "ibm,tah";
347
				reg = <0xef601350 0x00000030>;
348 349 350 351
			};

			TAH1: emac-tah@ef601450 {
				compatible = "ibm,tah-460ex", "ibm,tah";
352
				reg = <0xef601450 0x00000030>;
353 354
			};

355 356
			EMAC0: ethernet@ef600e00 {
				device_type = "network";
357
				compatible = "ibm,emac-460ex", "ibm,emac4sync";
358
				interrupt-parent = <&EMAC0>;
359
				interrupts = <0x0 0x1>;
360 361 362
				#interrupt-cells = <1>;
				#address-cells = <0>;
				#size-cells = <0>;
363 364
				interrupt-map = </*Status*/ 0x0 &UIC2 0x10 0x4
						 /*Wake*/   0x1 &UIC2 0x14 0x4>;
365
				reg = <0xef600e00 0x000000c4>;
366 367 368 369 370
				local-mac-address = [000000000000]; /* Filled in by U-Boot */
				mal-device = <&MAL0>;
				mal-tx-channel = <0>;
				mal-rx-channel = <0>;
				cell-index = <0>;
371 372 373
				max-frame-size = <9000>;
				rx-fifo-size = <4096>;
				tx-fifo-size = <2048>;
374
				rx-fifo-size-gige = <16384>;
375
				phy-mode = "rgmii";
376
				phy-map = <0x00000000>;
377 378
				rgmii-device = <&RGMII0>;
				rgmii-channel = <0>;
379 380
				tah-device = <&TAH0>;
				tah-channel = <0>;
381 382 383 384 385 386
				has-inverted-stacr-oc;
				has-new-stacr-staopc;
			};

			EMAC1: ethernet@ef600f00 {
				device_type = "network";
387
				compatible = "ibm,emac-460ex", "ibm,emac4sync";
388
				interrupt-parent = <&EMAC1>;
389
				interrupts = <0x0 0x1>;
390 391 392
				#interrupt-cells = <1>;
				#address-cells = <0>;
				#size-cells = <0>;
393 394
				interrupt-map = </*Status*/ 0x0 &UIC2 0x11 0x4
						 /*Wake*/   0x1 &UIC2 0x15 0x4>;
395
				reg = <0xef600f00 0x000000c4>;
396 397 398 399 400
				local-mac-address = [000000000000]; /* Filled in by U-Boot */
				mal-device = <&MAL0>;
				mal-tx-channel = <1>;
				mal-rx-channel = <8>;
				cell-index = <1>;
401 402 403
				max-frame-size = <9000>;
				rx-fifo-size = <4096>;
				tx-fifo-size = <2048>;
404
				rx-fifo-size-gige = <16384>;
405
				phy-mode = "rgmii";
406
				phy-map = <0x00000000>;
407 408
				rgmii-device = <&RGMII0>;
				rgmii-channel = <1>;
409 410
				tah-device = <&TAH1>;
				tah-channel = <1>;
411 412
				has-inverted-stacr-oc;
				has-new-stacr-staopc;
413
				mdio-device = <&EMAC0>;
414 415 416 417 418 419 420 421 422 423 424 425
			};
		};

		PCIX0: pci@c0ec00000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
			compatible = "ibm,plb-pcix-460ex", "ibm,plb-pcix";
			primary;
			large-inbound-windows;
			enable-msi-hole;
426 427 428 429 430
			reg = <0x0000000c 0x0ec00000   0x00000008	/* Config space access */
			       0x00000000 0x00000000 0x00000000		/* no IACK cycles */
			       0x0000000c 0x0ed00000   0x00000004   /* Special cycles */
			       0x0000000c 0x0ec80000 0x00000100	/* Internal registers */
			       0x0000000c 0x0ec80100  0x000000fc>;	/* Internal messaging registers */
431 432 433 434

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
435
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000d 0x80000000 0x00000000 0x80000000
436
				  0x02000000 0x00000000 0x00000000 0x0000000c 0x0ee00000 0x00000000 0x00100000
437
				  0x01000000 0x00000000 0x00000000 0x0000000c 0x08000000 0x00000000 0x00010000>;
438 439

			/* Inbound 2GB range starting at 0 */
440
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
441 442

			/* This drives busses 0 to 0x3f */
443
			bus-range = <0x0 0x3f>;
444 445

			/* All PCI interrupts are routed to ext IRQ 2 -> UIC1-0 */
446 447
			interrupt-map-mask = <0x0 0x0 0x0 0x0>;
			interrupt-map = < 0x0 0x0 0x0 0x0 &UIC1 0x0 0x8 >;
448 449 450 451 452 453 454 455 456
		};

		PCIE0: pciex@d00000000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
			compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
			primary;
457 458 459 460 461
			port = <0x0>; /* port number */
			reg = <0x0000000d 0x00000000 0x20000000	/* Config space access */
			       0x0000000c 0x08010000 0x00001000>;	/* Registers */
			dcr-reg = <0x100 0x020>;
			sdr-base = <0x300>;
462 463 464 465

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
466
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x00000000 0x00000000 0x80000000
467
				  0x02000000 0x00000000 0x00000000 0x0000000f 0x00000000 0x00000000 0x00100000
468
				  0x01000000 0x00000000 0x00000000 0x0000000f 0x80000000 0x00000000 0x00010000>;
469 470

			/* Inbound 2GB range starting at 0 */
471
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
472 473

			/* This drives busses 40 to 0x7f */
474
			bus-range = <0x40 0x7f>;
475 476 477 478 479 480 481 482 483

			/* Legacy interrupts (note the weird polarity, the bridge seems
			 * to invert PCIe legacy interrupts).
			 * We are de-swizzling here because the numbers are actually for
			 * port of the root complex virtual P2P bridge. But I want
			 * to avoid putting a node for it in the tree, so the numbers
			 * below are basically de-swizzled numbers.
			 * The real slot is on idsel 0, so the swizzling is 1:1
			 */
484
			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
485
			interrupt-map = <
486 487 488 489
				0x0 0x0 0x0 0x1 &UIC3 0xc 0x4 /* swizzled int A */
				0x0 0x0 0x0 0x2 &UIC3 0xd 0x4 /* swizzled int B */
				0x0 0x0 0x0 0x3 &UIC3 0xe 0x4 /* swizzled int C */
				0x0 0x0 0x0 0x4 &UIC3 0xf 0x4 /* swizzled int D */>;
490 491 492 493 494 495 496 497 498
		};

		PCIE1: pciex@d20000000 {
			device_type = "pci";
			#interrupt-cells = <1>;
			#size-cells = <2>;
			#address-cells = <3>;
			compatible = "ibm,plb-pciex-460ex", "ibm,plb-pciex";
			primary;
499 500 501 502 503
			port = <0x1>; /* port number */
			reg = <0x0000000d 0x20000000 0x20000000	/* Config space access */
			       0x0000000c 0x08011000 0x00001000>;	/* Registers */
			dcr-reg = <0x120 0x020>;
			sdr-base = <0x340>;
504 505 506 507

			/* Outbound ranges, one memory and one IO,
			 * later cannot be changed
			 */
508
			ranges = <0x02000000 0x00000000 0x80000000 0x0000000e 0x80000000 0x00000000 0x80000000
509
				  0x02000000 0x00000000 0x00000000 0x0000000f 0x00100000 0x00000000 0x00100000
510
				  0x01000000 0x00000000 0x00000000 0x0000000f 0x80010000 0x00000000 0x00010000>;
511 512

			/* Inbound 2GB range starting at 0 */
513
			dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x0 0x80000000>;
514 515

			/* This drives busses 80 to 0xbf */
516
			bus-range = <0x80 0xbf>;
517 518 519 520 521 522 523 524 525

			/* Legacy interrupts (note the weird polarity, the bridge seems
			 * to invert PCIe legacy interrupts).
			 * We are de-swizzling here because the numbers are actually for
			 * port of the root complex virtual P2P bridge. But I want
			 * to avoid putting a node for it in the tree, so the numbers
			 * below are basically de-swizzled numbers.
			 * The real slot is on idsel 0, so the swizzling is 1:1
			 */
526
			interrupt-map-mask = <0x0 0x0 0x0 0x7>;
527
			interrupt-map = <
528 529 530 531
				0x0 0x0 0x0 0x1 &UIC3 0x10 0x4 /* swizzled int A */
				0x0 0x0 0x0 0x2 &UIC3 0x11 0x4 /* swizzled int B */
				0x0 0x0 0x0 0x3 &UIC3 0x12 0x4 /* swizzled int C */
				0x0 0x0 0x0 0x4 &UIC3 0x13 0x4 /* swizzled int D */>;
532
		};
533 534 535 536 537 538 539 540 541 542 543 544 545 546 547 548 549 550

		MSI: ppc4xx-msi@C10000000 {
			compatible = "amcc,ppc4xx-msi", "ppc4xx-msi";
			reg = < 0xC 0x10000000 0x100>;
			sdr-base = <0x36C>;
			msi-data = <0x00000000>;
			msi-mask = <0x44440000>;
			interrupt-count = <3>;
			interrupts = <0 1 2 3>;
			interrupt-parent = <&UIC3>;
			#interrupt-cells = <1>;
			#address-cells = <0>;
			#size-cells = <0>;
			interrupt-map = <0 &UIC3 0x18 1
					1 &UIC3 0x19 1
					2 &UIC3 0x1A 1
					3 &UIC3 0x1B 1>;
		};
551 552
	};
};